amdgpu_ctx.h 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright 2018 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_CTX_H__
  24. #define __AMDGPU_CTX_H__
  25. #include "amdgpu_ring.h"
  26. struct drm_device;
  27. struct drm_file;
  28. struct amdgpu_fpriv;
  29. struct amdgpu_ctx_entity {
  30. uint64_t sequence;
  31. struct dma_fence **fences;
  32. struct drm_sched_entity entity;
  33. };
  34. struct amdgpu_ctx {
  35. struct kref refcount;
  36. struct amdgpu_device *adev;
  37. unsigned reset_counter;
  38. unsigned reset_counter_query;
  39. uint32_t vram_lost_counter;
  40. spinlock_t ring_lock;
  41. struct dma_fence **fences;
  42. struct amdgpu_ctx_entity *entities[AMDGPU_HW_IP_NUM];
  43. bool preamble_presented;
  44. enum drm_sched_priority init_priority;
  45. enum drm_sched_priority override_priority;
  46. struct mutex lock;
  47. atomic_t guilty;
  48. };
  49. struct amdgpu_ctx_mgr {
  50. struct amdgpu_device *adev;
  51. struct mutex lock;
  52. /* protected by lock */
  53. struct idr ctx_handles;
  54. };
  55. extern const unsigned int amdgpu_ctx_num_entities[AMDGPU_HW_IP_NUM];
  56. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  57. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  58. int amdgpu_ctx_get_entity(struct amdgpu_ctx *ctx, u32 hw_ip, u32 instance,
  59. u32 ring, struct drm_sched_entity **entity);
  60. void amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx,
  61. struct drm_sched_entity *entity,
  62. struct dma_fence *fence, uint64_t *seq);
  63. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  64. struct drm_sched_entity *entity,
  65. uint64_t seq);
  66. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  67. enum drm_sched_priority priority);
  68. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  69. struct drm_file *filp);
  70. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx,
  71. struct drm_sched_entity *entity);
  72. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  73. void amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr);
  74. void amdgpu_ctx_mgr_entity_flush(struct amdgpu_ctx_mgr *mgr);
  75. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  76. #endif