intel_hdmi.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include <drm/drm_hdcp.h>
  37. #include <drm/drm_scdc_helper.h>
  38. #include "intel_drv.h"
  39. #include <drm/i915_drm.h>
  40. #include <drm/intel_lpe_audio.h>
  41. #include "i915_drv.h"
  42. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  43. {
  44. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  45. }
  46. static void
  47. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  48. {
  49. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  50. struct drm_i915_private *dev_priv = to_i915(dev);
  51. u32 enabled_bits;
  52. enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  53. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  54. "HDMI port enabled, expecting disabled\n");
  55. }
  56. static void
  57. assert_hdmi_transcoder_func_disabled(struct drm_i915_private *dev_priv,
  58. enum transcoder cpu_transcoder)
  59. {
  60. WARN(I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)) &
  61. TRANS_DDI_FUNC_ENABLE,
  62. "HDMI transcoder function enabled, expecting disabled\n");
  63. }
  64. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  65. {
  66. struct intel_digital_port *intel_dig_port =
  67. container_of(encoder, struct intel_digital_port, base.base);
  68. return &intel_dig_port->hdmi;
  69. }
  70. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  71. {
  72. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  73. }
  74. static u32 g4x_infoframe_index(unsigned int type)
  75. {
  76. switch (type) {
  77. case HDMI_INFOFRAME_TYPE_AVI:
  78. return VIDEO_DIP_SELECT_AVI;
  79. case HDMI_INFOFRAME_TYPE_SPD:
  80. return VIDEO_DIP_SELECT_SPD;
  81. case HDMI_INFOFRAME_TYPE_VENDOR:
  82. return VIDEO_DIP_SELECT_VENDOR;
  83. default:
  84. MISSING_CASE(type);
  85. return 0;
  86. }
  87. }
  88. static u32 g4x_infoframe_enable(unsigned int type)
  89. {
  90. switch (type) {
  91. case HDMI_INFOFRAME_TYPE_AVI:
  92. return VIDEO_DIP_ENABLE_AVI;
  93. case HDMI_INFOFRAME_TYPE_SPD:
  94. return VIDEO_DIP_ENABLE_SPD;
  95. case HDMI_INFOFRAME_TYPE_VENDOR:
  96. return VIDEO_DIP_ENABLE_VENDOR;
  97. default:
  98. MISSING_CASE(type);
  99. return 0;
  100. }
  101. }
  102. static u32 hsw_infoframe_enable(unsigned int type)
  103. {
  104. switch (type) {
  105. case DP_SDP_VSC:
  106. return VIDEO_DIP_ENABLE_VSC_HSW;
  107. case HDMI_INFOFRAME_TYPE_AVI:
  108. return VIDEO_DIP_ENABLE_AVI_HSW;
  109. case HDMI_INFOFRAME_TYPE_SPD:
  110. return VIDEO_DIP_ENABLE_SPD_HSW;
  111. case HDMI_INFOFRAME_TYPE_VENDOR:
  112. return VIDEO_DIP_ENABLE_VS_HSW;
  113. default:
  114. MISSING_CASE(type);
  115. return 0;
  116. }
  117. }
  118. static i915_reg_t
  119. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  120. enum transcoder cpu_transcoder,
  121. unsigned int type,
  122. int i)
  123. {
  124. switch (type) {
  125. case DP_SDP_VSC:
  126. return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
  127. case HDMI_INFOFRAME_TYPE_AVI:
  128. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  129. case HDMI_INFOFRAME_TYPE_SPD:
  130. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  131. case HDMI_INFOFRAME_TYPE_VENDOR:
  132. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  133. default:
  134. MISSING_CASE(type);
  135. return INVALID_MMIO_REG;
  136. }
  137. }
  138. static void g4x_write_infoframe(struct drm_encoder *encoder,
  139. const struct intel_crtc_state *crtc_state,
  140. unsigned int type,
  141. const void *frame, ssize_t len)
  142. {
  143. const u32 *data = frame;
  144. struct drm_device *dev = encoder->dev;
  145. struct drm_i915_private *dev_priv = to_i915(dev);
  146. u32 val = I915_READ(VIDEO_DIP_CTL);
  147. int i;
  148. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  149. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  150. val |= g4x_infoframe_index(type);
  151. val &= ~g4x_infoframe_enable(type);
  152. I915_WRITE(VIDEO_DIP_CTL, val);
  153. mmiowb();
  154. for (i = 0; i < len; i += 4) {
  155. I915_WRITE(VIDEO_DIP_DATA, *data);
  156. data++;
  157. }
  158. /* Write every possible data byte to force correct ECC calculation. */
  159. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  160. I915_WRITE(VIDEO_DIP_DATA, 0);
  161. mmiowb();
  162. val |= g4x_infoframe_enable(type);
  163. val &= ~VIDEO_DIP_FREQ_MASK;
  164. val |= VIDEO_DIP_FREQ_VSYNC;
  165. I915_WRITE(VIDEO_DIP_CTL, val);
  166. POSTING_READ(VIDEO_DIP_CTL);
  167. }
  168. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  169. const struct intel_crtc_state *pipe_config)
  170. {
  171. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  172. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  173. u32 val = I915_READ(VIDEO_DIP_CTL);
  174. if ((val & VIDEO_DIP_ENABLE) == 0)
  175. return false;
  176. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
  177. return false;
  178. return val & (VIDEO_DIP_ENABLE_AVI |
  179. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  180. }
  181. static void ibx_write_infoframe(struct drm_encoder *encoder,
  182. const struct intel_crtc_state *crtc_state,
  183. unsigned int type,
  184. const void *frame, ssize_t len)
  185. {
  186. const u32 *data = frame;
  187. struct drm_device *dev = encoder->dev;
  188. struct drm_i915_private *dev_priv = to_i915(dev);
  189. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  190. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  191. u32 val = I915_READ(reg);
  192. int i;
  193. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  194. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  195. val |= g4x_infoframe_index(type);
  196. val &= ~g4x_infoframe_enable(type);
  197. I915_WRITE(reg, val);
  198. mmiowb();
  199. for (i = 0; i < len; i += 4) {
  200. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  201. data++;
  202. }
  203. /* Write every possible data byte to force correct ECC calculation. */
  204. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  205. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  206. mmiowb();
  207. val |= g4x_infoframe_enable(type);
  208. val &= ~VIDEO_DIP_FREQ_MASK;
  209. val |= VIDEO_DIP_FREQ_VSYNC;
  210. I915_WRITE(reg, val);
  211. POSTING_READ(reg);
  212. }
  213. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  214. const struct intel_crtc_state *pipe_config)
  215. {
  216. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  217. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  218. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  219. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  220. u32 val = I915_READ(reg);
  221. if ((val & VIDEO_DIP_ENABLE) == 0)
  222. return false;
  223. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
  224. return false;
  225. return val & (VIDEO_DIP_ENABLE_AVI |
  226. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  227. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  228. }
  229. static void cpt_write_infoframe(struct drm_encoder *encoder,
  230. const struct intel_crtc_state *crtc_state,
  231. unsigned int type,
  232. const void *frame, ssize_t len)
  233. {
  234. const u32 *data = frame;
  235. struct drm_device *dev = encoder->dev;
  236. struct drm_i915_private *dev_priv = to_i915(dev);
  237. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  238. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  239. u32 val = I915_READ(reg);
  240. int i;
  241. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  242. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  243. val |= g4x_infoframe_index(type);
  244. /* The DIP control register spec says that we need to update the AVI
  245. * infoframe without clearing its enable bit */
  246. if (type != HDMI_INFOFRAME_TYPE_AVI)
  247. val &= ~g4x_infoframe_enable(type);
  248. I915_WRITE(reg, val);
  249. mmiowb();
  250. for (i = 0; i < len; i += 4) {
  251. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  252. data++;
  253. }
  254. /* Write every possible data byte to force correct ECC calculation. */
  255. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  256. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  257. mmiowb();
  258. val |= g4x_infoframe_enable(type);
  259. val &= ~VIDEO_DIP_FREQ_MASK;
  260. val |= VIDEO_DIP_FREQ_VSYNC;
  261. I915_WRITE(reg, val);
  262. POSTING_READ(reg);
  263. }
  264. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  265. const struct intel_crtc_state *pipe_config)
  266. {
  267. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  268. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  269. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  270. if ((val & VIDEO_DIP_ENABLE) == 0)
  271. return false;
  272. return val & (VIDEO_DIP_ENABLE_AVI |
  273. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  274. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  275. }
  276. static void vlv_write_infoframe(struct drm_encoder *encoder,
  277. const struct intel_crtc_state *crtc_state,
  278. unsigned int type,
  279. const void *frame, ssize_t len)
  280. {
  281. const u32 *data = frame;
  282. struct drm_device *dev = encoder->dev;
  283. struct drm_i915_private *dev_priv = to_i915(dev);
  284. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  285. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  286. u32 val = I915_READ(reg);
  287. int i;
  288. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  289. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  290. val |= g4x_infoframe_index(type);
  291. val &= ~g4x_infoframe_enable(type);
  292. I915_WRITE(reg, val);
  293. mmiowb();
  294. for (i = 0; i < len; i += 4) {
  295. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  296. data++;
  297. }
  298. /* Write every possible data byte to force correct ECC calculation. */
  299. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  300. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  301. mmiowb();
  302. val |= g4x_infoframe_enable(type);
  303. val &= ~VIDEO_DIP_FREQ_MASK;
  304. val |= VIDEO_DIP_FREQ_VSYNC;
  305. I915_WRITE(reg, val);
  306. POSTING_READ(reg);
  307. }
  308. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  309. const struct intel_crtc_state *pipe_config)
  310. {
  311. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  312. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  313. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  314. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  315. if ((val & VIDEO_DIP_ENABLE) == 0)
  316. return false;
  317. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
  318. return false;
  319. return val & (VIDEO_DIP_ENABLE_AVI |
  320. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  321. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  322. }
  323. static void hsw_write_infoframe(struct drm_encoder *encoder,
  324. const struct intel_crtc_state *crtc_state,
  325. unsigned int type,
  326. const void *frame, ssize_t len)
  327. {
  328. const u32 *data = frame;
  329. struct drm_device *dev = encoder->dev;
  330. struct drm_i915_private *dev_priv = to_i915(dev);
  331. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  332. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  333. int data_size = type == DP_SDP_VSC ?
  334. VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE;
  335. int i;
  336. u32 val = I915_READ(ctl_reg);
  337. val &= ~hsw_infoframe_enable(type);
  338. I915_WRITE(ctl_reg, val);
  339. mmiowb();
  340. for (i = 0; i < len; i += 4) {
  341. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  342. type, i >> 2), *data);
  343. data++;
  344. }
  345. /* Write every possible data byte to force correct ECC calculation. */
  346. for (; i < data_size; i += 4)
  347. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  348. type, i >> 2), 0);
  349. mmiowb();
  350. val |= hsw_infoframe_enable(type);
  351. I915_WRITE(ctl_reg, val);
  352. POSTING_READ(ctl_reg);
  353. }
  354. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  355. const struct intel_crtc_state *pipe_config)
  356. {
  357. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  358. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  359. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  360. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  361. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  362. }
  363. /*
  364. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  365. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  366. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  367. * used for both technologies.
  368. *
  369. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  370. * DW1: DB3 | DB2 | DB1 | DB0
  371. * DW2: DB7 | DB6 | DB5 | DB4
  372. * DW3: ...
  373. *
  374. * (HB is Header Byte, DB is Data Byte)
  375. *
  376. * The hdmi pack() functions don't know about that hardware specific hole so we
  377. * trick them by giving an offset into the buffer and moving back the header
  378. * bytes by one.
  379. */
  380. static void intel_write_infoframe(struct drm_encoder *encoder,
  381. const struct intel_crtc_state *crtc_state,
  382. union hdmi_infoframe *frame)
  383. {
  384. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  385. u8 buffer[VIDEO_DIP_DATA_SIZE];
  386. ssize_t len;
  387. /* see comment above for the reason for this offset */
  388. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  389. if (len < 0)
  390. return;
  391. /* Insert the 'hole' (see big comment above) at position 3 */
  392. buffer[0] = buffer[1];
  393. buffer[1] = buffer[2];
  394. buffer[2] = buffer[3];
  395. buffer[3] = 0;
  396. len++;
  397. intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
  398. }
  399. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  400. const struct intel_crtc_state *crtc_state,
  401. const struct drm_connector_state *conn_state)
  402. {
  403. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  404. const struct drm_display_mode *adjusted_mode =
  405. &crtc_state->base.adjusted_mode;
  406. struct drm_connector *connector = &intel_hdmi->attached_connector->base;
  407. bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
  408. union hdmi_infoframe frame;
  409. int ret;
  410. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  411. adjusted_mode,
  412. is_hdmi2_sink);
  413. if (ret < 0) {
  414. DRM_ERROR("couldn't fill AVI infoframe\n");
  415. return;
  416. }
  417. if (crtc_state->ycbcr420)
  418. frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
  419. else
  420. frame.avi.colorspace = HDMI_COLORSPACE_RGB;
  421. drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
  422. crtc_state->limited_color_range ?
  423. HDMI_QUANTIZATION_RANGE_LIMITED :
  424. HDMI_QUANTIZATION_RANGE_FULL,
  425. intel_hdmi->rgb_quant_range_selectable,
  426. is_hdmi2_sink);
  427. drm_hdmi_avi_infoframe_content_type(&frame.avi,
  428. conn_state);
  429. /* TODO: handle pixel repetition for YCBCR420 outputs */
  430. intel_write_infoframe(encoder, crtc_state, &frame);
  431. }
  432. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
  433. const struct intel_crtc_state *crtc_state)
  434. {
  435. union hdmi_infoframe frame;
  436. int ret;
  437. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  438. if (ret < 0) {
  439. DRM_ERROR("couldn't fill SPD infoframe\n");
  440. return;
  441. }
  442. frame.spd.sdi = HDMI_SPD_SDI_PC;
  443. intel_write_infoframe(encoder, crtc_state, &frame);
  444. }
  445. static void
  446. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  447. const struct intel_crtc_state *crtc_state,
  448. const struct drm_connector_state *conn_state)
  449. {
  450. union hdmi_infoframe frame;
  451. int ret;
  452. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  453. conn_state->connector,
  454. &crtc_state->base.adjusted_mode);
  455. if (ret < 0)
  456. return;
  457. intel_write_infoframe(encoder, crtc_state, &frame);
  458. }
  459. static void g4x_set_infoframes(struct drm_encoder *encoder,
  460. bool enable,
  461. const struct intel_crtc_state *crtc_state,
  462. const struct drm_connector_state *conn_state)
  463. {
  464. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  465. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  466. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  467. i915_reg_t reg = VIDEO_DIP_CTL;
  468. u32 val = I915_READ(reg);
  469. u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
  470. assert_hdmi_port_disabled(intel_hdmi);
  471. /* If the registers were not initialized yet, they might be zeroes,
  472. * which means we're selecting the AVI DIP and we're setting its
  473. * frequency to once. This seems to really confuse the HW and make
  474. * things stop working (the register spec says the AVI always needs to
  475. * be sent every VSync). So here we avoid writing to the register more
  476. * than we need and also explicitly select the AVI DIP and explicitly
  477. * set its frequency to every VSync. Avoiding to write it twice seems to
  478. * be enough to solve the problem, but being defensive shouldn't hurt us
  479. * either. */
  480. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  481. if (!enable) {
  482. if (!(val & VIDEO_DIP_ENABLE))
  483. return;
  484. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  485. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  486. (val & VIDEO_DIP_PORT_MASK) >> 29);
  487. return;
  488. }
  489. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  490. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  491. I915_WRITE(reg, val);
  492. POSTING_READ(reg);
  493. return;
  494. }
  495. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  496. if (val & VIDEO_DIP_ENABLE) {
  497. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  498. (val & VIDEO_DIP_PORT_MASK) >> 29);
  499. return;
  500. }
  501. val &= ~VIDEO_DIP_PORT_MASK;
  502. val |= port;
  503. }
  504. val |= VIDEO_DIP_ENABLE;
  505. val &= ~(VIDEO_DIP_ENABLE_AVI |
  506. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  507. I915_WRITE(reg, val);
  508. POSTING_READ(reg);
  509. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  510. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  511. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  512. }
  513. static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
  514. {
  515. struct drm_connector *connector = conn_state->connector;
  516. /*
  517. * HDMI cloning is only supported on g4x which doesn't
  518. * support deep color or GCP infoframes anyway so no
  519. * need to worry about multiple HDMI sinks here.
  520. */
  521. return connector->display_info.bpc > 8;
  522. }
  523. /*
  524. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  525. *
  526. * From HDMI specification 1.4a:
  527. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  528. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  529. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  530. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  531. * phase of 0
  532. */
  533. static bool gcp_default_phase_possible(int pipe_bpp,
  534. const struct drm_display_mode *mode)
  535. {
  536. unsigned int pixels_per_group;
  537. switch (pipe_bpp) {
  538. case 30:
  539. /* 4 pixels in 5 clocks */
  540. pixels_per_group = 4;
  541. break;
  542. case 36:
  543. /* 2 pixels in 3 clocks */
  544. pixels_per_group = 2;
  545. break;
  546. case 48:
  547. /* 1 pixel in 2 clocks */
  548. pixels_per_group = 1;
  549. break;
  550. default:
  551. /* phase information not relevant for 8bpc */
  552. return false;
  553. }
  554. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  555. mode->crtc_htotal % pixels_per_group == 0 &&
  556. mode->crtc_hblank_start % pixels_per_group == 0 &&
  557. mode->crtc_hblank_end % pixels_per_group == 0 &&
  558. mode->crtc_hsync_start % pixels_per_group == 0 &&
  559. mode->crtc_hsync_end % pixels_per_group == 0 &&
  560. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  561. mode->crtc_htotal/2 % pixels_per_group == 0);
  562. }
  563. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
  564. const struct intel_crtc_state *crtc_state,
  565. const struct drm_connector_state *conn_state)
  566. {
  567. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  568. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  569. i915_reg_t reg;
  570. u32 val = 0;
  571. if (HAS_DDI(dev_priv))
  572. reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
  573. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  574. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  575. else if (HAS_PCH_SPLIT(dev_priv))
  576. reg = TVIDEO_DIP_GCP(crtc->pipe);
  577. else
  578. return false;
  579. /* Indicate color depth whenever the sink supports deep color */
  580. if (hdmi_sink_is_deep_color(conn_state))
  581. val |= GCP_COLOR_INDICATION;
  582. /* Enable default_phase whenever the display mode is suitably aligned */
  583. if (gcp_default_phase_possible(crtc_state->pipe_bpp,
  584. &crtc_state->base.adjusted_mode))
  585. val |= GCP_DEFAULT_PHASE_ENABLE;
  586. I915_WRITE(reg, val);
  587. return val != 0;
  588. }
  589. static void ibx_set_infoframes(struct drm_encoder *encoder,
  590. bool enable,
  591. const struct intel_crtc_state *crtc_state,
  592. const struct drm_connector_state *conn_state)
  593. {
  594. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  595. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  596. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  597. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  598. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  599. u32 val = I915_READ(reg);
  600. u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
  601. assert_hdmi_port_disabled(intel_hdmi);
  602. /* See the big comment in g4x_set_infoframes() */
  603. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  604. if (!enable) {
  605. if (!(val & VIDEO_DIP_ENABLE))
  606. return;
  607. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  608. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  609. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  610. I915_WRITE(reg, val);
  611. POSTING_READ(reg);
  612. return;
  613. }
  614. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  615. WARN(val & VIDEO_DIP_ENABLE,
  616. "DIP already enabled on port %c\n",
  617. (val & VIDEO_DIP_PORT_MASK) >> 29);
  618. val &= ~VIDEO_DIP_PORT_MASK;
  619. val |= port;
  620. }
  621. val |= VIDEO_DIP_ENABLE;
  622. val &= ~(VIDEO_DIP_ENABLE_AVI |
  623. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  624. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  625. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  626. val |= VIDEO_DIP_ENABLE_GCP;
  627. I915_WRITE(reg, val);
  628. POSTING_READ(reg);
  629. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  630. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  631. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  632. }
  633. static void cpt_set_infoframes(struct drm_encoder *encoder,
  634. bool enable,
  635. const struct intel_crtc_state *crtc_state,
  636. const struct drm_connector_state *conn_state)
  637. {
  638. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  639. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  640. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  641. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  642. u32 val = I915_READ(reg);
  643. assert_hdmi_port_disabled(intel_hdmi);
  644. /* See the big comment in g4x_set_infoframes() */
  645. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  646. if (!enable) {
  647. if (!(val & VIDEO_DIP_ENABLE))
  648. return;
  649. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  650. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  651. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  652. I915_WRITE(reg, val);
  653. POSTING_READ(reg);
  654. return;
  655. }
  656. /* Set both together, unset both together: see the spec. */
  657. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  658. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  659. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  660. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  661. val |= VIDEO_DIP_ENABLE_GCP;
  662. I915_WRITE(reg, val);
  663. POSTING_READ(reg);
  664. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  665. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  666. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  667. }
  668. static void vlv_set_infoframes(struct drm_encoder *encoder,
  669. bool enable,
  670. const struct intel_crtc_state *crtc_state,
  671. const struct drm_connector_state *conn_state)
  672. {
  673. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  674. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  675. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  676. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  677. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  678. u32 val = I915_READ(reg);
  679. u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
  680. assert_hdmi_port_disabled(intel_hdmi);
  681. /* See the big comment in g4x_set_infoframes() */
  682. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  683. if (!enable) {
  684. if (!(val & VIDEO_DIP_ENABLE))
  685. return;
  686. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  687. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  688. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  689. I915_WRITE(reg, val);
  690. POSTING_READ(reg);
  691. return;
  692. }
  693. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  694. WARN(val & VIDEO_DIP_ENABLE,
  695. "DIP already enabled on port %c\n",
  696. (val & VIDEO_DIP_PORT_MASK) >> 29);
  697. val &= ~VIDEO_DIP_PORT_MASK;
  698. val |= port;
  699. }
  700. val |= VIDEO_DIP_ENABLE;
  701. val &= ~(VIDEO_DIP_ENABLE_AVI |
  702. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  703. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  704. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  705. val |= VIDEO_DIP_ENABLE_GCP;
  706. I915_WRITE(reg, val);
  707. POSTING_READ(reg);
  708. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  709. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  710. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  711. }
  712. static void hsw_set_infoframes(struct drm_encoder *encoder,
  713. bool enable,
  714. const struct intel_crtc_state *crtc_state,
  715. const struct drm_connector_state *conn_state)
  716. {
  717. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  718. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
  719. u32 val = I915_READ(reg);
  720. assert_hdmi_transcoder_func_disabled(dev_priv,
  721. crtc_state->cpu_transcoder);
  722. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  723. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  724. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  725. if (!enable) {
  726. I915_WRITE(reg, val);
  727. POSTING_READ(reg);
  728. return;
  729. }
  730. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  731. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  732. I915_WRITE(reg, val);
  733. POSTING_READ(reg);
  734. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  735. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  736. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  737. }
  738. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  739. {
  740. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  741. struct i2c_adapter *adapter =
  742. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  743. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  744. return;
  745. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  746. enable ? "Enabling" : "Disabling");
  747. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  748. adapter, enable);
  749. }
  750. static int intel_hdmi_hdcp_read(struct intel_digital_port *intel_dig_port,
  751. unsigned int offset, void *buffer, size_t size)
  752. {
  753. struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
  754. struct drm_i915_private *dev_priv =
  755. intel_dig_port->base.base.dev->dev_private;
  756. struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
  757. hdmi->ddc_bus);
  758. int ret;
  759. u8 start = offset & 0xff;
  760. struct i2c_msg msgs[] = {
  761. {
  762. .addr = DRM_HDCP_DDC_ADDR,
  763. .flags = 0,
  764. .len = 1,
  765. .buf = &start,
  766. },
  767. {
  768. .addr = DRM_HDCP_DDC_ADDR,
  769. .flags = I2C_M_RD,
  770. .len = size,
  771. .buf = buffer
  772. }
  773. };
  774. ret = i2c_transfer(adapter, msgs, ARRAY_SIZE(msgs));
  775. if (ret == ARRAY_SIZE(msgs))
  776. return 0;
  777. return ret >= 0 ? -EIO : ret;
  778. }
  779. static int intel_hdmi_hdcp_write(struct intel_digital_port *intel_dig_port,
  780. unsigned int offset, void *buffer, size_t size)
  781. {
  782. struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
  783. struct drm_i915_private *dev_priv =
  784. intel_dig_port->base.base.dev->dev_private;
  785. struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
  786. hdmi->ddc_bus);
  787. int ret;
  788. u8 *write_buf;
  789. struct i2c_msg msg;
  790. write_buf = kzalloc(size + 1, GFP_KERNEL);
  791. if (!write_buf)
  792. return -ENOMEM;
  793. write_buf[0] = offset & 0xff;
  794. memcpy(&write_buf[1], buffer, size);
  795. msg.addr = DRM_HDCP_DDC_ADDR;
  796. msg.flags = 0,
  797. msg.len = size + 1,
  798. msg.buf = write_buf;
  799. ret = i2c_transfer(adapter, &msg, 1);
  800. if (ret == 1)
  801. return 0;
  802. return ret >= 0 ? -EIO : ret;
  803. }
  804. static
  805. int intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
  806. u8 *an)
  807. {
  808. struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
  809. struct drm_i915_private *dev_priv =
  810. intel_dig_port->base.base.dev->dev_private;
  811. struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
  812. hdmi->ddc_bus);
  813. int ret;
  814. ret = intel_hdmi_hdcp_write(intel_dig_port, DRM_HDCP_DDC_AN, an,
  815. DRM_HDCP_AN_LEN);
  816. if (ret) {
  817. DRM_ERROR("Write An over DDC failed (%d)\n", ret);
  818. return ret;
  819. }
  820. ret = intel_gmbus_output_aksv(adapter);
  821. if (ret < 0) {
  822. DRM_ERROR("Failed to output aksv (%d)\n", ret);
  823. return ret;
  824. }
  825. return 0;
  826. }
  827. static int intel_hdmi_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
  828. u8 *bksv)
  829. {
  830. int ret;
  831. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BKSV, bksv,
  832. DRM_HDCP_KSV_LEN);
  833. if (ret)
  834. DRM_ERROR("Read Bksv over DDC failed (%d)\n", ret);
  835. return ret;
  836. }
  837. static
  838. int intel_hdmi_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
  839. u8 *bstatus)
  840. {
  841. int ret;
  842. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BSTATUS,
  843. bstatus, DRM_HDCP_BSTATUS_LEN);
  844. if (ret)
  845. DRM_ERROR("Read bstatus over DDC failed (%d)\n", ret);
  846. return ret;
  847. }
  848. static
  849. int intel_hdmi_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
  850. bool *repeater_present)
  851. {
  852. int ret;
  853. u8 val;
  854. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
  855. if (ret) {
  856. DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
  857. return ret;
  858. }
  859. *repeater_present = val & DRM_HDCP_DDC_BCAPS_REPEATER_PRESENT;
  860. return 0;
  861. }
  862. static
  863. int intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
  864. u8 *ri_prime)
  865. {
  866. int ret;
  867. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_RI_PRIME,
  868. ri_prime, DRM_HDCP_RI_LEN);
  869. if (ret)
  870. DRM_ERROR("Read Ri' over DDC failed (%d)\n", ret);
  871. return ret;
  872. }
  873. static
  874. int intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
  875. bool *ksv_ready)
  876. {
  877. int ret;
  878. u8 val;
  879. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
  880. if (ret) {
  881. DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
  882. return ret;
  883. }
  884. *ksv_ready = val & DRM_HDCP_DDC_BCAPS_KSV_FIFO_READY;
  885. return 0;
  886. }
  887. static
  888. int intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
  889. int num_downstream, u8 *ksv_fifo)
  890. {
  891. int ret;
  892. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_KSV_FIFO,
  893. ksv_fifo, num_downstream * DRM_HDCP_KSV_LEN);
  894. if (ret) {
  895. DRM_ERROR("Read ksv fifo over DDC failed (%d)\n", ret);
  896. return ret;
  897. }
  898. return 0;
  899. }
  900. static
  901. int intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
  902. int i, u32 *part)
  903. {
  904. int ret;
  905. if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
  906. return -EINVAL;
  907. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_V_PRIME(i),
  908. part, DRM_HDCP_V_PRIME_PART_LEN);
  909. if (ret)
  910. DRM_ERROR("Read V'[%d] over DDC failed (%d)\n", i, ret);
  911. return ret;
  912. }
  913. static
  914. int intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
  915. bool enable)
  916. {
  917. int ret;
  918. if (!enable)
  919. usleep_range(6, 60); /* Bspec says >= 6us */
  920. ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, enable);
  921. if (ret) {
  922. DRM_ERROR("%s HDCP signalling failed (%d)\n",
  923. enable ? "Enable" : "Disable", ret);
  924. return ret;
  925. }
  926. return 0;
  927. }
  928. static
  929. bool intel_hdmi_hdcp_check_link(struct intel_digital_port *intel_dig_port)
  930. {
  931. struct drm_i915_private *dev_priv =
  932. intel_dig_port->base.base.dev->dev_private;
  933. enum port port = intel_dig_port->base.port;
  934. int ret;
  935. union {
  936. u32 reg;
  937. u8 shim[DRM_HDCP_RI_LEN];
  938. } ri;
  939. ret = intel_hdmi_hdcp_read_ri_prime(intel_dig_port, ri.shim);
  940. if (ret)
  941. return false;
  942. I915_WRITE(PORT_HDCP_RPRIME(port), ri.reg);
  943. /* Wait for Ri prime match */
  944. if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) &
  945. (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) {
  946. DRM_ERROR("Ri' mismatch detected, link check failed (%x)\n",
  947. I915_READ(PORT_HDCP_STATUS(port)));
  948. return false;
  949. }
  950. return true;
  951. }
  952. static const struct intel_hdcp_shim intel_hdmi_hdcp_shim = {
  953. .write_an_aksv = intel_hdmi_hdcp_write_an_aksv,
  954. .read_bksv = intel_hdmi_hdcp_read_bksv,
  955. .read_bstatus = intel_hdmi_hdcp_read_bstatus,
  956. .repeater_present = intel_hdmi_hdcp_repeater_present,
  957. .read_ri_prime = intel_hdmi_hdcp_read_ri_prime,
  958. .read_ksv_ready = intel_hdmi_hdcp_read_ksv_ready,
  959. .read_ksv_fifo = intel_hdmi_hdcp_read_ksv_fifo,
  960. .read_v_prime_part = intel_hdmi_hdcp_read_v_prime_part,
  961. .toggle_signalling = intel_hdmi_hdcp_toggle_signalling,
  962. .check_link = intel_hdmi_hdcp_check_link,
  963. };
  964. static void intel_hdmi_prepare(struct intel_encoder *encoder,
  965. const struct intel_crtc_state *crtc_state)
  966. {
  967. struct drm_device *dev = encoder->base.dev;
  968. struct drm_i915_private *dev_priv = to_i915(dev);
  969. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  970. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  971. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  972. u32 hdmi_val;
  973. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  974. hdmi_val = SDVO_ENCODING_HDMI;
  975. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  976. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  977. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  978. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  979. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  980. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  981. if (crtc_state->pipe_bpp > 24)
  982. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  983. else
  984. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  985. if (crtc_state->has_hdmi_sink)
  986. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  987. if (HAS_PCH_CPT(dev_priv))
  988. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  989. else if (IS_CHERRYVIEW(dev_priv))
  990. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  991. else
  992. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  993. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  994. POSTING_READ(intel_hdmi->hdmi_reg);
  995. }
  996. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  997. enum pipe *pipe)
  998. {
  999. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1000. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1001. bool ret;
  1002. if (!intel_display_power_get_if_enabled(dev_priv,
  1003. encoder->power_domain))
  1004. return false;
  1005. ret = intel_sdvo_port_enabled(dev_priv, intel_hdmi->hdmi_reg, pipe);
  1006. intel_display_power_put(dev_priv, encoder->power_domain);
  1007. return ret;
  1008. }
  1009. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  1010. struct intel_crtc_state *pipe_config)
  1011. {
  1012. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1013. struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
  1014. struct drm_device *dev = encoder->base.dev;
  1015. struct drm_i915_private *dev_priv = to_i915(dev);
  1016. u32 tmp, flags = 0;
  1017. int dotclock;
  1018. pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
  1019. tmp = I915_READ(intel_hdmi->hdmi_reg);
  1020. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  1021. flags |= DRM_MODE_FLAG_PHSYNC;
  1022. else
  1023. flags |= DRM_MODE_FLAG_NHSYNC;
  1024. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  1025. flags |= DRM_MODE_FLAG_PVSYNC;
  1026. else
  1027. flags |= DRM_MODE_FLAG_NVSYNC;
  1028. if (tmp & HDMI_MODE_SELECT_HDMI)
  1029. pipe_config->has_hdmi_sink = true;
  1030. if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
  1031. pipe_config->has_infoframe = true;
  1032. if (tmp & SDVO_AUDIO_ENABLE)
  1033. pipe_config->has_audio = true;
  1034. if (!HAS_PCH_SPLIT(dev_priv) &&
  1035. tmp & HDMI_COLOR_RANGE_16_235)
  1036. pipe_config->limited_color_range = true;
  1037. pipe_config->base.adjusted_mode.flags |= flags;
  1038. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  1039. dotclock = pipe_config->port_clock * 2 / 3;
  1040. else
  1041. dotclock = pipe_config->port_clock;
  1042. if (pipe_config->pixel_multiplier)
  1043. dotclock /= pipe_config->pixel_multiplier;
  1044. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1045. pipe_config->lane_count = 4;
  1046. }
  1047. static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
  1048. const struct intel_crtc_state *pipe_config,
  1049. const struct drm_connector_state *conn_state)
  1050. {
  1051. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  1052. WARN_ON(!pipe_config->has_hdmi_sink);
  1053. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  1054. pipe_name(crtc->pipe));
  1055. intel_audio_codec_enable(encoder, pipe_config, conn_state);
  1056. }
  1057. static void g4x_enable_hdmi(struct intel_encoder *encoder,
  1058. const struct intel_crtc_state *pipe_config,
  1059. const struct drm_connector_state *conn_state)
  1060. {
  1061. struct drm_device *dev = encoder->base.dev;
  1062. struct drm_i915_private *dev_priv = to_i915(dev);
  1063. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1064. u32 temp;
  1065. temp = I915_READ(intel_hdmi->hdmi_reg);
  1066. temp |= SDVO_ENABLE;
  1067. if (pipe_config->has_audio)
  1068. temp |= SDVO_AUDIO_ENABLE;
  1069. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1070. POSTING_READ(intel_hdmi->hdmi_reg);
  1071. if (pipe_config->has_audio)
  1072. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  1073. }
  1074. static void ibx_enable_hdmi(struct intel_encoder *encoder,
  1075. const struct intel_crtc_state *pipe_config,
  1076. const struct drm_connector_state *conn_state)
  1077. {
  1078. struct drm_device *dev = encoder->base.dev;
  1079. struct drm_i915_private *dev_priv = to_i915(dev);
  1080. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1081. u32 temp;
  1082. temp = I915_READ(intel_hdmi->hdmi_reg);
  1083. temp |= SDVO_ENABLE;
  1084. if (pipe_config->has_audio)
  1085. temp |= SDVO_AUDIO_ENABLE;
  1086. /*
  1087. * HW workaround, need to write this twice for issue
  1088. * that may result in first write getting masked.
  1089. */
  1090. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1091. POSTING_READ(intel_hdmi->hdmi_reg);
  1092. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1093. POSTING_READ(intel_hdmi->hdmi_reg);
  1094. /*
  1095. * HW workaround, need to toggle enable bit off and on
  1096. * for 12bpc with pixel repeat.
  1097. *
  1098. * FIXME: BSpec says this should be done at the end of
  1099. * of the modeset sequence, so not sure if this isn't too soon.
  1100. */
  1101. if (pipe_config->pipe_bpp > 24 &&
  1102. pipe_config->pixel_multiplier > 1) {
  1103. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  1104. POSTING_READ(intel_hdmi->hdmi_reg);
  1105. /*
  1106. * HW workaround, need to write this twice for issue
  1107. * that may result in first write getting masked.
  1108. */
  1109. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1110. POSTING_READ(intel_hdmi->hdmi_reg);
  1111. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1112. POSTING_READ(intel_hdmi->hdmi_reg);
  1113. }
  1114. if (pipe_config->has_audio)
  1115. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  1116. }
  1117. static void cpt_enable_hdmi(struct intel_encoder *encoder,
  1118. const struct intel_crtc_state *pipe_config,
  1119. const struct drm_connector_state *conn_state)
  1120. {
  1121. struct drm_device *dev = encoder->base.dev;
  1122. struct drm_i915_private *dev_priv = to_i915(dev);
  1123. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  1124. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1125. enum pipe pipe = crtc->pipe;
  1126. u32 temp;
  1127. temp = I915_READ(intel_hdmi->hdmi_reg);
  1128. temp |= SDVO_ENABLE;
  1129. if (pipe_config->has_audio)
  1130. temp |= SDVO_AUDIO_ENABLE;
  1131. /*
  1132. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  1133. *
  1134. * The procedure for 12bpc is as follows:
  1135. * 1. disable HDMI clock gating
  1136. * 2. enable HDMI with 8bpc
  1137. * 3. enable HDMI with 12bpc
  1138. * 4. enable HDMI clock gating
  1139. */
  1140. if (pipe_config->pipe_bpp > 24) {
  1141. I915_WRITE(TRANS_CHICKEN1(pipe),
  1142. I915_READ(TRANS_CHICKEN1(pipe)) |
  1143. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  1144. temp &= ~SDVO_COLOR_FORMAT_MASK;
  1145. temp |= SDVO_COLOR_FORMAT_8bpc;
  1146. }
  1147. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1148. POSTING_READ(intel_hdmi->hdmi_reg);
  1149. if (pipe_config->pipe_bpp > 24) {
  1150. temp &= ~SDVO_COLOR_FORMAT_MASK;
  1151. temp |= HDMI_COLOR_FORMAT_12bpc;
  1152. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1153. POSTING_READ(intel_hdmi->hdmi_reg);
  1154. I915_WRITE(TRANS_CHICKEN1(pipe),
  1155. I915_READ(TRANS_CHICKEN1(pipe)) &
  1156. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  1157. }
  1158. if (pipe_config->has_audio)
  1159. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  1160. }
  1161. static void vlv_enable_hdmi(struct intel_encoder *encoder,
  1162. const struct intel_crtc_state *pipe_config,
  1163. const struct drm_connector_state *conn_state)
  1164. {
  1165. }
  1166. static void intel_disable_hdmi(struct intel_encoder *encoder,
  1167. const struct intel_crtc_state *old_crtc_state,
  1168. const struct drm_connector_state *old_conn_state)
  1169. {
  1170. struct drm_device *dev = encoder->base.dev;
  1171. struct drm_i915_private *dev_priv = to_i915(dev);
  1172. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1173. struct intel_digital_port *intel_dig_port =
  1174. hdmi_to_dig_port(intel_hdmi);
  1175. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  1176. u32 temp;
  1177. temp = I915_READ(intel_hdmi->hdmi_reg);
  1178. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  1179. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1180. POSTING_READ(intel_hdmi->hdmi_reg);
  1181. /*
  1182. * HW workaround for IBX, we need to move the port
  1183. * to transcoder A after disabling it to allow the
  1184. * matching DP port to be enabled on transcoder A.
  1185. */
  1186. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  1187. /*
  1188. * We get CPU/PCH FIFO underruns on the other pipe when
  1189. * doing the workaround. Sweep them under the rug.
  1190. */
  1191. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1192. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1193. temp &= ~SDVO_PIPE_SEL_MASK;
  1194. temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A);
  1195. /*
  1196. * HW workaround, need to write this twice for issue
  1197. * that may result in first write getting masked.
  1198. */
  1199. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1200. POSTING_READ(intel_hdmi->hdmi_reg);
  1201. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1202. POSTING_READ(intel_hdmi->hdmi_reg);
  1203. temp &= ~SDVO_ENABLE;
  1204. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1205. POSTING_READ(intel_hdmi->hdmi_reg);
  1206. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  1207. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1208. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1209. }
  1210. intel_dig_port->set_infoframes(&encoder->base, false,
  1211. old_crtc_state, old_conn_state);
  1212. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  1213. }
  1214. static void g4x_disable_hdmi(struct intel_encoder *encoder,
  1215. const struct intel_crtc_state *old_crtc_state,
  1216. const struct drm_connector_state *old_conn_state)
  1217. {
  1218. if (old_crtc_state->has_audio)
  1219. intel_audio_codec_disable(encoder,
  1220. old_crtc_state, old_conn_state);
  1221. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1222. }
  1223. static void pch_disable_hdmi(struct intel_encoder *encoder,
  1224. const struct intel_crtc_state *old_crtc_state,
  1225. const struct drm_connector_state *old_conn_state)
  1226. {
  1227. if (old_crtc_state->has_audio)
  1228. intel_audio_codec_disable(encoder,
  1229. old_crtc_state, old_conn_state);
  1230. }
  1231. static void pch_post_disable_hdmi(struct intel_encoder *encoder,
  1232. const struct intel_crtc_state *old_crtc_state,
  1233. const struct drm_connector_state *old_conn_state)
  1234. {
  1235. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1236. }
  1237. static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder)
  1238. {
  1239. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1240. const struct ddi_vbt_port_info *info =
  1241. &dev_priv->vbt.ddi_port_info[encoder->port];
  1242. int max_tmds_clock;
  1243. if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
  1244. max_tmds_clock = 594000;
  1245. else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv))
  1246. max_tmds_clock = 300000;
  1247. else if (INTEL_GEN(dev_priv) >= 5)
  1248. max_tmds_clock = 225000;
  1249. else
  1250. max_tmds_clock = 165000;
  1251. if (info->max_tmds_clock)
  1252. max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
  1253. return max_tmds_clock;
  1254. }
  1255. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  1256. bool respect_downstream_limits,
  1257. bool force_dvi)
  1258. {
  1259. struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
  1260. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder);
  1261. if (respect_downstream_limits) {
  1262. struct intel_connector *connector = hdmi->attached_connector;
  1263. const struct drm_display_info *info = &connector->base.display_info;
  1264. if (hdmi->dp_dual_mode.max_tmds_clock)
  1265. max_tmds_clock = min(max_tmds_clock,
  1266. hdmi->dp_dual_mode.max_tmds_clock);
  1267. if (info->max_tmds_clock)
  1268. max_tmds_clock = min(max_tmds_clock,
  1269. info->max_tmds_clock);
  1270. else if (!hdmi->has_hdmi_sink || force_dvi)
  1271. max_tmds_clock = min(max_tmds_clock, 165000);
  1272. }
  1273. return max_tmds_clock;
  1274. }
  1275. static enum drm_mode_status
  1276. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1277. int clock, bool respect_downstream_limits,
  1278. bool force_dvi)
  1279. {
  1280. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  1281. if (clock < 25000)
  1282. return MODE_CLOCK_LOW;
  1283. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
  1284. return MODE_CLOCK_HIGH;
  1285. /* BXT DPLL can't generate 223-240 MHz */
  1286. if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
  1287. return MODE_CLOCK_RANGE;
  1288. /* CHV DPLL can't generate 216-240 MHz */
  1289. if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
  1290. return MODE_CLOCK_RANGE;
  1291. return MODE_OK;
  1292. }
  1293. static enum drm_mode_status
  1294. intel_hdmi_mode_valid(struct drm_connector *connector,
  1295. struct drm_display_mode *mode)
  1296. {
  1297. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1298. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1299. struct drm_i915_private *dev_priv = to_i915(dev);
  1300. enum drm_mode_status status;
  1301. int clock;
  1302. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1303. bool force_dvi =
  1304. READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
  1305. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1306. return MODE_NO_DBLESCAN;
  1307. clock = mode->clock;
  1308. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1309. clock *= 2;
  1310. if (clock > max_dotclk)
  1311. return MODE_CLOCK_HIGH;
  1312. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1313. clock *= 2;
  1314. if (drm_mode_is_420_only(&connector->display_info, mode))
  1315. clock /= 2;
  1316. /* check if we can do 8bpc */
  1317. status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
  1318. if (hdmi->has_hdmi_sink && !force_dvi) {
  1319. /* if we can't do 8bpc we may still be able to do 12bpc */
  1320. if (status != MODE_OK && !HAS_GMCH_DISPLAY(dev_priv))
  1321. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2,
  1322. true, force_dvi);
  1323. /* if we can't do 8,12bpc we may still be able to do 10bpc */
  1324. if (status != MODE_OK && INTEL_GEN(dev_priv) >= 11)
  1325. status = hdmi_port_clock_valid(hdmi, clock * 5 / 4,
  1326. true, force_dvi);
  1327. }
  1328. return status;
  1329. }
  1330. static bool hdmi_deep_color_possible(const struct intel_crtc_state *crtc_state,
  1331. int bpc)
  1332. {
  1333. struct drm_i915_private *dev_priv =
  1334. to_i915(crtc_state->base.crtc->dev);
  1335. struct drm_atomic_state *state = crtc_state->base.state;
  1336. struct drm_connector_state *connector_state;
  1337. struct drm_connector *connector;
  1338. int i;
  1339. if (HAS_GMCH_DISPLAY(dev_priv))
  1340. return false;
  1341. if (bpc == 10 && INTEL_GEN(dev_priv) < 11)
  1342. return false;
  1343. if (crtc_state->pipe_bpp <= 8*3)
  1344. return false;
  1345. if (!crtc_state->has_hdmi_sink)
  1346. return false;
  1347. /*
  1348. * HDMI deep color affects the clocks, so it's only possible
  1349. * when not cloning with other encoder types.
  1350. */
  1351. if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
  1352. return false;
  1353. for_each_new_connector_in_state(state, connector, connector_state, i) {
  1354. const struct drm_display_info *info = &connector->display_info;
  1355. if (connector_state->crtc != crtc_state->base.crtc)
  1356. continue;
  1357. if (crtc_state->ycbcr420) {
  1358. const struct drm_hdmi_info *hdmi = &info->hdmi;
  1359. if (bpc == 12 && !(hdmi->y420_dc_modes &
  1360. DRM_EDID_YCBCR420_DC_36))
  1361. return false;
  1362. else if (bpc == 10 && !(hdmi->y420_dc_modes &
  1363. DRM_EDID_YCBCR420_DC_30))
  1364. return false;
  1365. } else {
  1366. if (bpc == 12 && !(info->edid_hdmi_dc_modes &
  1367. DRM_EDID_HDMI_DC_36))
  1368. return false;
  1369. else if (bpc == 10 && !(info->edid_hdmi_dc_modes &
  1370. DRM_EDID_HDMI_DC_30))
  1371. return false;
  1372. }
  1373. }
  1374. /* Display WA #1139: glk */
  1375. if (bpc == 12 && IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
  1376. crtc_state->base.adjusted_mode.htotal > 5460)
  1377. return false;
  1378. return true;
  1379. }
  1380. static bool
  1381. intel_hdmi_ycbcr420_config(struct drm_connector *connector,
  1382. struct intel_crtc_state *config,
  1383. int *clock_12bpc, int *clock_10bpc,
  1384. int *clock_8bpc)
  1385. {
  1386. struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
  1387. if (!connector->ycbcr_420_allowed) {
  1388. DRM_ERROR("Platform doesn't support YCBCR420 output\n");
  1389. return false;
  1390. }
  1391. /* YCBCR420 TMDS rate requirement is half the pixel clock */
  1392. config->port_clock /= 2;
  1393. *clock_12bpc /= 2;
  1394. *clock_10bpc /= 2;
  1395. *clock_8bpc /= 2;
  1396. config->ycbcr420 = true;
  1397. /* YCBCR 420 output conversion needs a scaler */
  1398. if (skl_update_scaler_crtc(config)) {
  1399. DRM_DEBUG_KMS("Scaler allocation for output failed\n");
  1400. return false;
  1401. }
  1402. intel_pch_panel_fitting(intel_crtc, config,
  1403. DRM_MODE_SCALE_FULLSCREEN);
  1404. return true;
  1405. }
  1406. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1407. struct intel_crtc_state *pipe_config,
  1408. struct drm_connector_state *conn_state)
  1409. {
  1410. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1411. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1412. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1413. struct drm_connector *connector = conn_state->connector;
  1414. struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
  1415. struct intel_digital_connector_state *intel_conn_state =
  1416. to_intel_digital_connector_state(conn_state);
  1417. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1418. int clock_10bpc = clock_8bpc * 5 / 4;
  1419. int clock_12bpc = clock_8bpc * 3 / 2;
  1420. int desired_bpp;
  1421. bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
  1422. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1423. return false;
  1424. pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
  1425. if (pipe_config->has_hdmi_sink)
  1426. pipe_config->has_infoframe = true;
  1427. if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1428. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1429. pipe_config->limited_color_range =
  1430. pipe_config->has_hdmi_sink &&
  1431. drm_default_rgb_quant_range(adjusted_mode) ==
  1432. HDMI_QUANTIZATION_RANGE_LIMITED;
  1433. } else {
  1434. pipe_config->limited_color_range =
  1435. intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
  1436. }
  1437. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1438. pipe_config->pixel_multiplier = 2;
  1439. clock_8bpc *= 2;
  1440. clock_10bpc *= 2;
  1441. clock_12bpc *= 2;
  1442. }
  1443. if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
  1444. if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
  1445. &clock_12bpc, &clock_10bpc,
  1446. &clock_8bpc)) {
  1447. DRM_ERROR("Can't support YCBCR420 output\n");
  1448. return false;
  1449. }
  1450. }
  1451. if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
  1452. pipe_config->has_pch_encoder = true;
  1453. if (pipe_config->has_hdmi_sink) {
  1454. if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
  1455. pipe_config->has_audio = intel_hdmi->has_audio;
  1456. else
  1457. pipe_config->has_audio =
  1458. intel_conn_state->force_audio == HDMI_AUDIO_ON;
  1459. }
  1460. /*
  1461. * Note that g4x/vlv don't support 12bpc hdmi outputs. We also need
  1462. * to check that the higher clock still fits within limits.
  1463. */
  1464. if (hdmi_deep_color_possible(pipe_config, 12) &&
  1465. hdmi_port_clock_valid(intel_hdmi, clock_12bpc,
  1466. true, force_dvi) == MODE_OK) {
  1467. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1468. desired_bpp = 12*3;
  1469. /* Need to adjust the port link by 1.5x for 12bpc. */
  1470. pipe_config->port_clock = clock_12bpc;
  1471. } else if (hdmi_deep_color_possible(pipe_config, 10) &&
  1472. hdmi_port_clock_valid(intel_hdmi, clock_10bpc,
  1473. true, force_dvi) == MODE_OK) {
  1474. DRM_DEBUG_KMS("picking bpc to 10 for HDMI output\n");
  1475. desired_bpp = 10 * 3;
  1476. /* Need to adjust the port link by 1.25x for 10bpc. */
  1477. pipe_config->port_clock = clock_10bpc;
  1478. } else {
  1479. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1480. desired_bpp = 8*3;
  1481. pipe_config->port_clock = clock_8bpc;
  1482. }
  1483. if (!pipe_config->bw_constrained) {
  1484. DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
  1485. pipe_config->pipe_bpp = desired_bpp;
  1486. }
  1487. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1488. false, force_dvi) != MODE_OK) {
  1489. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1490. return false;
  1491. }
  1492. /* Set user selected PAR to incoming mode's member */
  1493. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1494. pipe_config->lane_count = 4;
  1495. if (scdc->scrambling.supported && (INTEL_GEN(dev_priv) >= 10 ||
  1496. IS_GEMINILAKE(dev_priv))) {
  1497. if (scdc->scrambling.low_rates)
  1498. pipe_config->hdmi_scrambling = true;
  1499. if (pipe_config->port_clock > 340000) {
  1500. pipe_config->hdmi_scrambling = true;
  1501. pipe_config->hdmi_high_tmds_clock_ratio = true;
  1502. }
  1503. }
  1504. return true;
  1505. }
  1506. static void
  1507. intel_hdmi_unset_edid(struct drm_connector *connector)
  1508. {
  1509. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1510. intel_hdmi->has_hdmi_sink = false;
  1511. intel_hdmi->has_audio = false;
  1512. intel_hdmi->rgb_quant_range_selectable = false;
  1513. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1514. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1515. kfree(to_intel_connector(connector)->detect_edid);
  1516. to_intel_connector(connector)->detect_edid = NULL;
  1517. }
  1518. static void
  1519. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1520. {
  1521. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1522. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1523. enum port port = hdmi_to_dig_port(hdmi)->base.port;
  1524. struct i2c_adapter *adapter =
  1525. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1526. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1527. /*
  1528. * Type 1 DVI adaptors are not required to implement any
  1529. * registers, so we can't always detect their presence.
  1530. * Ideally we should be able to check the state of the
  1531. * CONFIG1 pin, but no such luck on our hardware.
  1532. *
  1533. * The only method left to us is to check the VBT to see
  1534. * if the port is a dual mode capable DP port. But let's
  1535. * only do that when we sucesfully read the EDID, to avoid
  1536. * confusing log messages about DP dual mode adaptors when
  1537. * there's nothing connected to the port.
  1538. */
  1539. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1540. /* An overridden EDID imply that we want this port for testing.
  1541. * Make sure not to set limits for that port.
  1542. */
  1543. if (has_edid && !connector->override_edid &&
  1544. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1545. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1546. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1547. } else {
  1548. type = DRM_DP_DUAL_MODE_NONE;
  1549. }
  1550. }
  1551. if (type == DRM_DP_DUAL_MODE_NONE)
  1552. return;
  1553. hdmi->dp_dual_mode.type = type;
  1554. hdmi->dp_dual_mode.max_tmds_clock =
  1555. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1556. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1557. drm_dp_get_dual_mode_type_name(type),
  1558. hdmi->dp_dual_mode.max_tmds_clock);
  1559. }
  1560. static bool
  1561. intel_hdmi_set_edid(struct drm_connector *connector)
  1562. {
  1563. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1564. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1565. struct edid *edid;
  1566. bool connected = false;
  1567. struct i2c_adapter *i2c;
  1568. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1569. i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
  1570. edid = drm_get_edid(connector, i2c);
  1571. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  1572. DRM_DEBUG_KMS("HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n");
  1573. intel_gmbus_force_bit(i2c, true);
  1574. edid = drm_get_edid(connector, i2c);
  1575. intel_gmbus_force_bit(i2c, false);
  1576. }
  1577. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1578. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1579. to_intel_connector(connector)->detect_edid = edid;
  1580. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1581. intel_hdmi->rgb_quant_range_selectable =
  1582. drm_rgb_quant_range_selectable(edid);
  1583. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1584. intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
  1585. connected = true;
  1586. }
  1587. cec_notifier_set_phys_addr_from_edid(intel_hdmi->cec_notifier, edid);
  1588. return connected;
  1589. }
  1590. static enum drm_connector_status
  1591. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1592. {
  1593. enum drm_connector_status status;
  1594. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1595. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1596. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1597. connector->base.id, connector->name);
  1598. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1599. intel_hdmi_unset_edid(connector);
  1600. if (intel_hdmi_set_edid(connector))
  1601. status = connector_status_connected;
  1602. else
  1603. status = connector_status_disconnected;
  1604. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1605. if (status != connector_status_connected)
  1606. cec_notifier_phys_addr_invalidate(intel_hdmi->cec_notifier);
  1607. return status;
  1608. }
  1609. static void
  1610. intel_hdmi_force(struct drm_connector *connector)
  1611. {
  1612. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1613. connector->base.id, connector->name);
  1614. intel_hdmi_unset_edid(connector);
  1615. if (connector->status != connector_status_connected)
  1616. return;
  1617. intel_hdmi_set_edid(connector);
  1618. }
  1619. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1620. {
  1621. struct edid *edid;
  1622. edid = to_intel_connector(connector)->detect_edid;
  1623. if (edid == NULL)
  1624. return 0;
  1625. return intel_connector_update_modes(connector, edid);
  1626. }
  1627. static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
  1628. const struct intel_crtc_state *pipe_config,
  1629. const struct drm_connector_state *conn_state)
  1630. {
  1631. struct intel_digital_port *intel_dig_port =
  1632. enc_to_dig_port(&encoder->base);
  1633. intel_hdmi_prepare(encoder, pipe_config);
  1634. intel_dig_port->set_infoframes(&encoder->base,
  1635. pipe_config->has_infoframe,
  1636. pipe_config, conn_state);
  1637. }
  1638. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
  1639. const struct intel_crtc_state *pipe_config,
  1640. const struct drm_connector_state *conn_state)
  1641. {
  1642. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1643. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1644. vlv_phy_pre_encoder_enable(encoder, pipe_config);
  1645. /* HDMI 1.0V-2dB */
  1646. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1647. 0x2b247878);
  1648. dport->set_infoframes(&encoder->base,
  1649. pipe_config->has_infoframe,
  1650. pipe_config, conn_state);
  1651. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1652. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1653. }
  1654. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1655. const struct intel_crtc_state *pipe_config,
  1656. const struct drm_connector_state *conn_state)
  1657. {
  1658. intel_hdmi_prepare(encoder, pipe_config);
  1659. vlv_phy_pre_pll_enable(encoder, pipe_config);
  1660. }
  1661. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1662. const struct intel_crtc_state *pipe_config,
  1663. const struct drm_connector_state *conn_state)
  1664. {
  1665. intel_hdmi_prepare(encoder, pipe_config);
  1666. chv_phy_pre_pll_enable(encoder, pipe_config);
  1667. }
  1668. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
  1669. const struct intel_crtc_state *old_crtc_state,
  1670. const struct drm_connector_state *old_conn_state)
  1671. {
  1672. chv_phy_post_pll_disable(encoder, old_crtc_state);
  1673. }
  1674. static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
  1675. const struct intel_crtc_state *old_crtc_state,
  1676. const struct drm_connector_state *old_conn_state)
  1677. {
  1678. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1679. vlv_phy_reset_lanes(encoder, old_crtc_state);
  1680. }
  1681. static void chv_hdmi_post_disable(struct intel_encoder *encoder,
  1682. const struct intel_crtc_state *old_crtc_state,
  1683. const struct drm_connector_state *old_conn_state)
  1684. {
  1685. struct drm_device *dev = encoder->base.dev;
  1686. struct drm_i915_private *dev_priv = to_i915(dev);
  1687. mutex_lock(&dev_priv->sb_lock);
  1688. /* Assert data lane reset */
  1689. chv_data_lane_soft_reset(encoder, old_crtc_state, true);
  1690. mutex_unlock(&dev_priv->sb_lock);
  1691. }
  1692. static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
  1693. const struct intel_crtc_state *pipe_config,
  1694. const struct drm_connector_state *conn_state)
  1695. {
  1696. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1697. struct drm_device *dev = encoder->base.dev;
  1698. struct drm_i915_private *dev_priv = to_i915(dev);
  1699. chv_phy_pre_encoder_enable(encoder, pipe_config);
  1700. /* FIXME: Program the support xxx V-dB */
  1701. /* Use 800mV-0dB */
  1702. chv_set_phy_signal_level(encoder, 128, 102, false);
  1703. dport->set_infoframes(&encoder->base,
  1704. pipe_config->has_infoframe,
  1705. pipe_config, conn_state);
  1706. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1707. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1708. /* Second common lane will stay alive on its own now */
  1709. chv_phy_release_cl2_override(encoder);
  1710. }
  1711. static void intel_hdmi_destroy(struct drm_connector *connector)
  1712. {
  1713. if (intel_attached_hdmi(connector)->cec_notifier)
  1714. cec_notifier_put(intel_attached_hdmi(connector)->cec_notifier);
  1715. kfree(to_intel_connector(connector)->detect_edid);
  1716. drm_connector_cleanup(connector);
  1717. kfree(connector);
  1718. }
  1719. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1720. .detect = intel_hdmi_detect,
  1721. .force = intel_hdmi_force,
  1722. .fill_modes = drm_helper_probe_single_connector_modes,
  1723. .atomic_get_property = intel_digital_connector_atomic_get_property,
  1724. .atomic_set_property = intel_digital_connector_atomic_set_property,
  1725. .late_register = intel_connector_register,
  1726. .early_unregister = intel_connector_unregister,
  1727. .destroy = intel_hdmi_destroy,
  1728. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1729. .atomic_duplicate_state = intel_digital_connector_duplicate_state,
  1730. };
  1731. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1732. .get_modes = intel_hdmi_get_modes,
  1733. .mode_valid = intel_hdmi_mode_valid,
  1734. .atomic_check = intel_digital_connector_atomic_check,
  1735. };
  1736. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1737. .destroy = intel_encoder_destroy,
  1738. };
  1739. static void
  1740. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1741. {
  1742. intel_attach_force_audio_property(connector);
  1743. intel_attach_broadcast_rgb_property(connector);
  1744. intel_attach_aspect_ratio_property(connector);
  1745. drm_connector_attach_content_type_property(connector);
  1746. connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1747. }
  1748. /*
  1749. * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
  1750. * @encoder: intel_encoder
  1751. * @connector: drm_connector
  1752. * @high_tmds_clock_ratio = bool to indicate if the function needs to set
  1753. * or reset the high tmds clock ratio for scrambling
  1754. * @scrambling: bool to Indicate if the function needs to set or reset
  1755. * sink scrambling
  1756. *
  1757. * This function handles scrambling on HDMI 2.0 capable sinks.
  1758. * If required clock rate is > 340 Mhz && scrambling is supported by sink
  1759. * it enables scrambling. This should be called before enabling the HDMI
  1760. * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
  1761. * detect a scrambled clock within 100 ms.
  1762. *
  1763. * Returns:
  1764. * True on success, false on failure.
  1765. */
  1766. bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
  1767. struct drm_connector *connector,
  1768. bool high_tmds_clock_ratio,
  1769. bool scrambling)
  1770. {
  1771. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1772. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1773. struct drm_scrambling *sink_scrambling =
  1774. &connector->display_info.hdmi.scdc.scrambling;
  1775. struct i2c_adapter *adapter =
  1776. intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
  1777. if (!sink_scrambling->supported)
  1778. return true;
  1779. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] scrambling=%s, TMDS bit clock ratio=1/%d\n",
  1780. connector->base.id, connector->name,
  1781. yesno(scrambling), high_tmds_clock_ratio ? 40 : 10);
  1782. /* Set TMDS bit clock ratio to 1/40 or 1/10, and enable/disable scrambling */
  1783. return drm_scdc_set_high_tmds_clock_ratio(adapter,
  1784. high_tmds_clock_ratio) &&
  1785. drm_scdc_set_scrambling(adapter, scrambling);
  1786. }
  1787. static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1788. {
  1789. u8 ddc_pin;
  1790. switch (port) {
  1791. case PORT_B:
  1792. ddc_pin = GMBUS_PIN_DPB;
  1793. break;
  1794. case PORT_C:
  1795. ddc_pin = GMBUS_PIN_DPC;
  1796. break;
  1797. case PORT_D:
  1798. ddc_pin = GMBUS_PIN_DPD_CHV;
  1799. break;
  1800. default:
  1801. MISSING_CASE(port);
  1802. ddc_pin = GMBUS_PIN_DPB;
  1803. break;
  1804. }
  1805. return ddc_pin;
  1806. }
  1807. static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1808. {
  1809. u8 ddc_pin;
  1810. switch (port) {
  1811. case PORT_B:
  1812. ddc_pin = GMBUS_PIN_1_BXT;
  1813. break;
  1814. case PORT_C:
  1815. ddc_pin = GMBUS_PIN_2_BXT;
  1816. break;
  1817. default:
  1818. MISSING_CASE(port);
  1819. ddc_pin = GMBUS_PIN_1_BXT;
  1820. break;
  1821. }
  1822. return ddc_pin;
  1823. }
  1824. static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
  1825. enum port port)
  1826. {
  1827. u8 ddc_pin;
  1828. switch (port) {
  1829. case PORT_B:
  1830. ddc_pin = GMBUS_PIN_1_BXT;
  1831. break;
  1832. case PORT_C:
  1833. ddc_pin = GMBUS_PIN_2_BXT;
  1834. break;
  1835. case PORT_D:
  1836. ddc_pin = GMBUS_PIN_4_CNP;
  1837. break;
  1838. case PORT_F:
  1839. ddc_pin = GMBUS_PIN_3_BXT;
  1840. break;
  1841. default:
  1842. MISSING_CASE(port);
  1843. ddc_pin = GMBUS_PIN_1_BXT;
  1844. break;
  1845. }
  1846. return ddc_pin;
  1847. }
  1848. static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1849. {
  1850. u8 ddc_pin;
  1851. switch (port) {
  1852. case PORT_A:
  1853. ddc_pin = GMBUS_PIN_1_BXT;
  1854. break;
  1855. case PORT_B:
  1856. ddc_pin = GMBUS_PIN_2_BXT;
  1857. break;
  1858. case PORT_C:
  1859. ddc_pin = GMBUS_PIN_9_TC1_ICP;
  1860. break;
  1861. case PORT_D:
  1862. ddc_pin = GMBUS_PIN_10_TC2_ICP;
  1863. break;
  1864. case PORT_E:
  1865. ddc_pin = GMBUS_PIN_11_TC3_ICP;
  1866. break;
  1867. case PORT_F:
  1868. ddc_pin = GMBUS_PIN_12_TC4_ICP;
  1869. break;
  1870. default:
  1871. MISSING_CASE(port);
  1872. ddc_pin = GMBUS_PIN_2_BXT;
  1873. break;
  1874. }
  1875. return ddc_pin;
  1876. }
  1877. static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
  1878. enum port port)
  1879. {
  1880. u8 ddc_pin;
  1881. switch (port) {
  1882. case PORT_B:
  1883. ddc_pin = GMBUS_PIN_DPB;
  1884. break;
  1885. case PORT_C:
  1886. ddc_pin = GMBUS_PIN_DPC;
  1887. break;
  1888. case PORT_D:
  1889. ddc_pin = GMBUS_PIN_DPD;
  1890. break;
  1891. default:
  1892. MISSING_CASE(port);
  1893. ddc_pin = GMBUS_PIN_DPB;
  1894. break;
  1895. }
  1896. return ddc_pin;
  1897. }
  1898. static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
  1899. enum port port)
  1900. {
  1901. const struct ddi_vbt_port_info *info =
  1902. &dev_priv->vbt.ddi_port_info[port];
  1903. u8 ddc_pin;
  1904. if (info->alternate_ddc_pin) {
  1905. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
  1906. info->alternate_ddc_pin, port_name(port));
  1907. return info->alternate_ddc_pin;
  1908. }
  1909. if (IS_CHERRYVIEW(dev_priv))
  1910. ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
  1911. else if (IS_GEN9_LP(dev_priv))
  1912. ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
  1913. else if (HAS_PCH_CNP(dev_priv))
  1914. ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
  1915. else if (HAS_PCH_ICP(dev_priv))
  1916. ddc_pin = icl_port_to_ddc_pin(dev_priv, port);
  1917. else
  1918. ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
  1919. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
  1920. ddc_pin, port_name(port));
  1921. return ddc_pin;
  1922. }
  1923. void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
  1924. {
  1925. struct drm_i915_private *dev_priv =
  1926. to_i915(intel_dig_port->base.base.dev);
  1927. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1928. intel_dig_port->write_infoframe = vlv_write_infoframe;
  1929. intel_dig_port->set_infoframes = vlv_set_infoframes;
  1930. intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
  1931. } else if (IS_G4X(dev_priv)) {
  1932. intel_dig_port->write_infoframe = g4x_write_infoframe;
  1933. intel_dig_port->set_infoframes = g4x_set_infoframes;
  1934. intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
  1935. } else if (HAS_DDI(dev_priv)) {
  1936. intel_dig_port->write_infoframe = hsw_write_infoframe;
  1937. intel_dig_port->set_infoframes = hsw_set_infoframes;
  1938. intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
  1939. } else if (HAS_PCH_IBX(dev_priv)) {
  1940. intel_dig_port->write_infoframe = ibx_write_infoframe;
  1941. intel_dig_port->set_infoframes = ibx_set_infoframes;
  1942. intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
  1943. } else {
  1944. intel_dig_port->write_infoframe = cpt_write_infoframe;
  1945. intel_dig_port->set_infoframes = cpt_set_infoframes;
  1946. intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
  1947. }
  1948. }
  1949. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1950. struct intel_connector *intel_connector)
  1951. {
  1952. struct drm_connector *connector = &intel_connector->base;
  1953. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1954. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1955. struct drm_device *dev = intel_encoder->base.dev;
  1956. struct drm_i915_private *dev_priv = to_i915(dev);
  1957. enum port port = intel_encoder->port;
  1958. DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
  1959. port_name(port));
  1960. if (WARN(intel_dig_port->max_lanes < 4,
  1961. "Not enough lanes (%d) for HDMI on port %c\n",
  1962. intel_dig_port->max_lanes, port_name(port)))
  1963. return;
  1964. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1965. DRM_MODE_CONNECTOR_HDMIA);
  1966. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1967. connector->interlace_allowed = 1;
  1968. connector->doublescan_allowed = 0;
  1969. connector->stereo_allowed = 1;
  1970. if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
  1971. connector->ycbcr_420_allowed = true;
  1972. intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
  1973. if (WARN_ON(port == PORT_A))
  1974. return;
  1975. intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
  1976. if (HAS_DDI(dev_priv))
  1977. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1978. else
  1979. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1980. intel_hdmi_add_properties(intel_hdmi, connector);
  1981. if (is_hdcp_supported(dev_priv, port)) {
  1982. int ret = intel_hdcp_init(intel_connector,
  1983. &intel_hdmi_hdcp_shim);
  1984. if (ret)
  1985. DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
  1986. }
  1987. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1988. intel_hdmi->attached_connector = intel_connector;
  1989. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1990. * 0xd. Failure to do so will result in spurious interrupts being
  1991. * generated on the port when a cable is not attached.
  1992. */
  1993. if (IS_G45(dev_priv)) {
  1994. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1995. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1996. }
  1997. intel_hdmi->cec_notifier = cec_notifier_get_conn(dev->dev,
  1998. port_identifier(port));
  1999. if (!intel_hdmi->cec_notifier)
  2000. DRM_DEBUG_KMS("CEC notifier get failed\n");
  2001. }
  2002. void intel_hdmi_init(struct drm_i915_private *dev_priv,
  2003. i915_reg_t hdmi_reg, enum port port)
  2004. {
  2005. struct intel_digital_port *intel_dig_port;
  2006. struct intel_encoder *intel_encoder;
  2007. struct intel_connector *intel_connector;
  2008. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  2009. if (!intel_dig_port)
  2010. return;
  2011. intel_connector = intel_connector_alloc();
  2012. if (!intel_connector) {
  2013. kfree(intel_dig_port);
  2014. return;
  2015. }
  2016. intel_encoder = &intel_dig_port->base;
  2017. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  2018. &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
  2019. "HDMI %c", port_name(port));
  2020. intel_encoder->hotplug = intel_encoder_hotplug;
  2021. intel_encoder->compute_config = intel_hdmi_compute_config;
  2022. if (HAS_PCH_SPLIT(dev_priv)) {
  2023. intel_encoder->disable = pch_disable_hdmi;
  2024. intel_encoder->post_disable = pch_post_disable_hdmi;
  2025. } else {
  2026. intel_encoder->disable = g4x_disable_hdmi;
  2027. }
  2028. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  2029. intel_encoder->get_config = intel_hdmi_get_config;
  2030. if (IS_CHERRYVIEW(dev_priv)) {
  2031. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  2032. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  2033. intel_encoder->enable = vlv_enable_hdmi;
  2034. intel_encoder->post_disable = chv_hdmi_post_disable;
  2035. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  2036. } else if (IS_VALLEYVIEW(dev_priv)) {
  2037. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  2038. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  2039. intel_encoder->enable = vlv_enable_hdmi;
  2040. intel_encoder->post_disable = vlv_hdmi_post_disable;
  2041. } else {
  2042. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  2043. if (HAS_PCH_CPT(dev_priv))
  2044. intel_encoder->enable = cpt_enable_hdmi;
  2045. else if (HAS_PCH_IBX(dev_priv))
  2046. intel_encoder->enable = ibx_enable_hdmi;
  2047. else
  2048. intel_encoder->enable = g4x_enable_hdmi;
  2049. }
  2050. intel_encoder->type = INTEL_OUTPUT_HDMI;
  2051. intel_encoder->power_domain = intel_port_to_power_domain(port);
  2052. intel_encoder->port = port;
  2053. if (IS_CHERRYVIEW(dev_priv)) {
  2054. if (port == PORT_D)
  2055. intel_encoder->crtc_mask = 1 << 2;
  2056. else
  2057. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  2058. } else {
  2059. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2060. }
  2061. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  2062. /*
  2063. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  2064. * to work on real hardware. And since g4x can send infoframes to
  2065. * only one port anyway, nothing is lost by allowing it.
  2066. */
  2067. if (IS_G4X(dev_priv))
  2068. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  2069. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  2070. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  2071. intel_dig_port->max_lanes = 4;
  2072. intel_infoframe_init(intel_dig_port);
  2073. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  2074. }