intel_display.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * Copyright © 2006-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #ifndef _INTEL_DISPLAY_H_
  25. #define _INTEL_DISPLAY_H_
  26. enum pipe {
  27. INVALID_PIPE = -1,
  28. PIPE_A = 0,
  29. PIPE_B,
  30. PIPE_C,
  31. _PIPE_EDP,
  32. I915_MAX_PIPES = _PIPE_EDP
  33. };
  34. #define pipe_name(p) ((p) + 'A')
  35. enum transcoder {
  36. TRANSCODER_A = 0,
  37. TRANSCODER_B,
  38. TRANSCODER_C,
  39. TRANSCODER_EDP,
  40. TRANSCODER_DSI_A,
  41. TRANSCODER_DSI_C,
  42. I915_MAX_TRANSCODERS
  43. };
  44. static inline const char *transcoder_name(enum transcoder transcoder)
  45. {
  46. switch (transcoder) {
  47. case TRANSCODER_A:
  48. return "A";
  49. case TRANSCODER_B:
  50. return "B";
  51. case TRANSCODER_C:
  52. return "C";
  53. case TRANSCODER_EDP:
  54. return "EDP";
  55. case TRANSCODER_DSI_A:
  56. return "DSI A";
  57. case TRANSCODER_DSI_C:
  58. return "DSI C";
  59. default:
  60. return "<invalid>";
  61. }
  62. }
  63. static inline bool transcoder_is_dsi(enum transcoder transcoder)
  64. {
  65. return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
  66. }
  67. /*
  68. * Global legacy plane identifier. Valid only for primary/sprite
  69. * planes on pre-g4x, and only for primary planes on g4x-bdw.
  70. */
  71. enum i9xx_plane_id {
  72. PLANE_A,
  73. PLANE_B,
  74. PLANE_C,
  75. };
  76. #define plane_name(p) ((p) + 'A')
  77. #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
  78. /*
  79. * Per-pipe plane identifier.
  80. * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
  81. * number of planes per CRTC. Not all platforms really have this many planes,
  82. * which means some arrays of size I915_MAX_PLANES may have unused entries
  83. * between the topmost sprite plane and the cursor plane.
  84. *
  85. * This is expected to be passed to various register macros
  86. * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
  87. */
  88. enum plane_id {
  89. PLANE_PRIMARY,
  90. PLANE_SPRITE0,
  91. PLANE_SPRITE1,
  92. PLANE_SPRITE2,
  93. PLANE_CURSOR,
  94. I915_MAX_PLANES,
  95. };
  96. #define for_each_plane_id_on_crtc(__crtc, __p) \
  97. for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
  98. for_each_if((__crtc)->plane_ids_mask & BIT(__p))
  99. enum port {
  100. PORT_NONE = -1,
  101. PORT_A = 0,
  102. PORT_B,
  103. PORT_C,
  104. PORT_D,
  105. PORT_E,
  106. PORT_F,
  107. I915_MAX_PORTS
  108. };
  109. #define port_name(p) ((p) + 'A')
  110. /*
  111. * Ports identifier referenced from other drivers.
  112. * Expected to remain stable over time
  113. */
  114. static inline const char *port_identifier(enum port port)
  115. {
  116. switch (port) {
  117. case PORT_A:
  118. return "Port A";
  119. case PORT_B:
  120. return "Port B";
  121. case PORT_C:
  122. return "Port C";
  123. case PORT_D:
  124. return "Port D";
  125. case PORT_E:
  126. return "Port E";
  127. case PORT_F:
  128. return "Port F";
  129. default:
  130. return "<invalid>";
  131. }
  132. }
  133. enum tc_port {
  134. PORT_TC_NONE = -1,
  135. PORT_TC1 = 0,
  136. PORT_TC2,
  137. PORT_TC3,
  138. PORT_TC4,
  139. I915_MAX_TC_PORTS
  140. };
  141. enum dpio_channel {
  142. DPIO_CH0,
  143. DPIO_CH1
  144. };
  145. enum dpio_phy {
  146. DPIO_PHY0,
  147. DPIO_PHY1,
  148. DPIO_PHY2,
  149. };
  150. #define I915_NUM_PHYS_VLV 2
  151. enum aux_ch {
  152. AUX_CH_A,
  153. AUX_CH_B,
  154. AUX_CH_C,
  155. AUX_CH_D,
  156. AUX_CH_E, /* ICL+ */
  157. AUX_CH_F,
  158. };
  159. #define aux_ch_name(a) ((a) + 'A')
  160. enum intel_display_power_domain {
  161. POWER_DOMAIN_PIPE_A,
  162. POWER_DOMAIN_PIPE_B,
  163. POWER_DOMAIN_PIPE_C,
  164. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  165. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  166. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  167. POWER_DOMAIN_TRANSCODER_A,
  168. POWER_DOMAIN_TRANSCODER_B,
  169. POWER_DOMAIN_TRANSCODER_C,
  170. POWER_DOMAIN_TRANSCODER_EDP,
  171. POWER_DOMAIN_TRANSCODER_DSI_A,
  172. POWER_DOMAIN_TRANSCODER_DSI_C,
  173. POWER_DOMAIN_PORT_DDI_A_LANES,
  174. POWER_DOMAIN_PORT_DDI_B_LANES,
  175. POWER_DOMAIN_PORT_DDI_C_LANES,
  176. POWER_DOMAIN_PORT_DDI_D_LANES,
  177. POWER_DOMAIN_PORT_DDI_E_LANES,
  178. POWER_DOMAIN_PORT_DDI_F_LANES,
  179. POWER_DOMAIN_PORT_DDI_A_IO,
  180. POWER_DOMAIN_PORT_DDI_B_IO,
  181. POWER_DOMAIN_PORT_DDI_C_IO,
  182. POWER_DOMAIN_PORT_DDI_D_IO,
  183. POWER_DOMAIN_PORT_DDI_E_IO,
  184. POWER_DOMAIN_PORT_DDI_F_IO,
  185. POWER_DOMAIN_PORT_DSI,
  186. POWER_DOMAIN_PORT_CRT,
  187. POWER_DOMAIN_PORT_OTHER,
  188. POWER_DOMAIN_VGA,
  189. POWER_DOMAIN_AUDIO,
  190. POWER_DOMAIN_PLLS,
  191. POWER_DOMAIN_AUX_A,
  192. POWER_DOMAIN_AUX_B,
  193. POWER_DOMAIN_AUX_C,
  194. POWER_DOMAIN_AUX_D,
  195. POWER_DOMAIN_AUX_E,
  196. POWER_DOMAIN_AUX_F,
  197. POWER_DOMAIN_AUX_IO_A,
  198. POWER_DOMAIN_AUX_TBT1,
  199. POWER_DOMAIN_AUX_TBT2,
  200. POWER_DOMAIN_AUX_TBT3,
  201. POWER_DOMAIN_AUX_TBT4,
  202. POWER_DOMAIN_GMBUS,
  203. POWER_DOMAIN_MODESET,
  204. POWER_DOMAIN_GT_IRQ,
  205. POWER_DOMAIN_INIT,
  206. POWER_DOMAIN_NUM,
  207. };
  208. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  209. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  210. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  211. #define POWER_DOMAIN_TRANSCODER(tran) \
  212. ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
  213. (tran) + POWER_DOMAIN_TRANSCODER_A)
  214. /* Used by dp and fdi links */
  215. struct intel_link_m_n {
  216. u32 tu;
  217. u32 gmch_m;
  218. u32 gmch_n;
  219. u32 link_m;
  220. u32 link_n;
  221. };
  222. #define for_each_pipe(__dev_priv, __p) \
  223. for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
  224. #define for_each_pipe_masked(__dev_priv, __p, __mask) \
  225. for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
  226. for_each_if((__mask) & BIT(__p))
  227. #define for_each_cpu_transcoder_masked(__dev_priv, __t, __mask) \
  228. for ((__t) = 0; (__t) < I915_MAX_TRANSCODERS; (__t)++) \
  229. for_each_if ((__mask) & (1 << (__t)))
  230. #define for_each_universal_plane(__dev_priv, __pipe, __p) \
  231. for ((__p) = 0; \
  232. (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
  233. (__p)++)
  234. #define for_each_sprite(__dev_priv, __p, __s) \
  235. for ((__s) = 0; \
  236. (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
  237. (__s)++)
  238. #define for_each_port_masked(__port, __ports_mask) \
  239. for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
  240. for_each_if((__ports_mask) & BIT(__port))
  241. #define for_each_crtc(dev, crtc) \
  242. list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
  243. #define for_each_intel_plane(dev, intel_plane) \
  244. list_for_each_entry(intel_plane, \
  245. &(dev)->mode_config.plane_list, \
  246. base.head)
  247. #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
  248. list_for_each_entry(intel_plane, \
  249. &(dev)->mode_config.plane_list, \
  250. base.head) \
  251. for_each_if((plane_mask) & \
  252. drm_plane_mask(&intel_plane->base)))
  253. #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
  254. list_for_each_entry(intel_plane, \
  255. &(dev)->mode_config.plane_list, \
  256. base.head) \
  257. for_each_if((intel_plane)->pipe == (intel_crtc)->pipe)
  258. #define for_each_intel_crtc(dev, intel_crtc) \
  259. list_for_each_entry(intel_crtc, \
  260. &(dev)->mode_config.crtc_list, \
  261. base.head)
  262. #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
  263. list_for_each_entry(intel_crtc, \
  264. &(dev)->mode_config.crtc_list, \
  265. base.head) \
  266. for_each_if((crtc_mask) & drm_crtc_mask(&intel_crtc->base))
  267. #define for_each_intel_encoder(dev, intel_encoder) \
  268. list_for_each_entry(intel_encoder, \
  269. &(dev)->mode_config.encoder_list, \
  270. base.head)
  271. #define for_each_intel_dp(dev, intel_encoder) \
  272. for_each_intel_encoder(dev, intel_encoder) \
  273. for_each_if(intel_encoder_is_dp(intel_encoder))
  274. #define for_each_intel_connector_iter(intel_connector, iter) \
  275. while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
  276. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  277. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  278. for_each_if((intel_encoder)->base.crtc == (__crtc))
  279. #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
  280. list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
  281. for_each_if((intel_connector)->base.encoder == (__encoder))
  282. #define for_each_power_domain(domain, mask) \
  283. for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
  284. for_each_if(BIT_ULL(domain) & (mask))
  285. #define for_each_power_well(__dev_priv, __power_well) \
  286. for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
  287. (__power_well) - (__dev_priv)->power_domains.power_wells < \
  288. (__dev_priv)->power_domains.power_well_count; \
  289. (__power_well)++)
  290. #define for_each_power_well_rev(__dev_priv, __power_well) \
  291. for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
  292. (__dev_priv)->power_domains.power_well_count - 1; \
  293. (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
  294. (__power_well)--)
  295. #define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
  296. for_each_power_well(__dev_priv, __power_well) \
  297. for_each_if((__power_well)->domains & (__domain_mask))
  298. #define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
  299. for_each_power_well_rev(__dev_priv, __power_well) \
  300. for_each_if((__power_well)->domains & (__domain_mask))
  301. #define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
  302. for ((__i) = 0; \
  303. (__i) < (__state)->base.dev->mode_config.num_total_plane && \
  304. ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
  305. (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
  306. (__i)++) \
  307. for_each_if(plane)
  308. #define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
  309. for ((__i) = 0; \
  310. (__i) < (__state)->base.dev->mode_config.num_crtc && \
  311. ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
  312. (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
  313. (__i)++) \
  314. for_each_if(crtc)
  315. #define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
  316. for ((__i) = 0; \
  317. (__i) < (__state)->base.dev->mode_config.num_total_plane && \
  318. ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
  319. (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
  320. (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
  321. (__i)++) \
  322. for_each_if(plane)
  323. void intel_link_compute_m_n(int bpp, int nlanes,
  324. int pixel_clock, int link_clock,
  325. struct intel_link_m_n *m_n,
  326. bool reduce_m_n);
  327. #endif