amdgpu_device.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  58. #define AMDGPU_RESUME_MS 2000
  59. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  60. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  61. static const char *amdgpu_asic_name[] = {
  62. "TAHITI",
  63. "PITCAIRN",
  64. "VERDE",
  65. "OLAND",
  66. "HAINAN",
  67. "BONAIRE",
  68. "KAVERI",
  69. "KABINI",
  70. "HAWAII",
  71. "MULLINS",
  72. "TOPAZ",
  73. "TONGA",
  74. "FIJI",
  75. "CARRIZO",
  76. "STONEY",
  77. "POLARIS10",
  78. "POLARIS11",
  79. "POLARIS12",
  80. "VEGA10",
  81. "RAVEN",
  82. "LAST",
  83. };
  84. bool amdgpu_device_is_px(struct drm_device *dev)
  85. {
  86. struct amdgpu_device *adev = dev->dev_private;
  87. if (adev->flags & AMD_IS_PX)
  88. return true;
  89. return false;
  90. }
  91. /*
  92. * MMIO register access helper functions.
  93. */
  94. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  95. uint32_t acc_flags)
  96. {
  97. uint32_t ret;
  98. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  99. BUG_ON(in_interrupt());
  100. return amdgpu_virt_kiq_rreg(adev, reg);
  101. }
  102. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  103. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  104. else {
  105. unsigned long flags;
  106. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  107. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  108. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  109. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  110. }
  111. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  112. return ret;
  113. }
  114. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  115. uint32_t acc_flags)
  116. {
  117. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  118. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  119. BUG_ON(in_interrupt());
  120. return amdgpu_virt_kiq_wreg(adev, reg, v);
  121. }
  122. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  123. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  124. else {
  125. unsigned long flags;
  126. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  127. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  128. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  129. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  130. }
  131. }
  132. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  133. {
  134. if ((reg * 4) < adev->rio_mem_size)
  135. return ioread32(adev->rio_mem + (reg * 4));
  136. else {
  137. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  138. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  139. }
  140. }
  141. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  142. {
  143. if ((reg * 4) < adev->rio_mem_size)
  144. iowrite32(v, adev->rio_mem + (reg * 4));
  145. else {
  146. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  147. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  148. }
  149. }
  150. /**
  151. * amdgpu_mm_rdoorbell - read a doorbell dword
  152. *
  153. * @adev: amdgpu_device pointer
  154. * @index: doorbell index
  155. *
  156. * Returns the value in the doorbell aperture at the
  157. * requested doorbell index (CIK).
  158. */
  159. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  160. {
  161. if (index < adev->doorbell.num_doorbells) {
  162. return readl(adev->doorbell.ptr + index);
  163. } else {
  164. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  165. return 0;
  166. }
  167. }
  168. /**
  169. * amdgpu_mm_wdoorbell - write a doorbell dword
  170. *
  171. * @adev: amdgpu_device pointer
  172. * @index: doorbell index
  173. * @v: value to write
  174. *
  175. * Writes @v to the doorbell aperture at the
  176. * requested doorbell index (CIK).
  177. */
  178. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  179. {
  180. if (index < adev->doorbell.num_doorbells) {
  181. writel(v, adev->doorbell.ptr + index);
  182. } else {
  183. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  184. }
  185. }
  186. /**
  187. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  188. *
  189. * @adev: amdgpu_device pointer
  190. * @index: doorbell index
  191. *
  192. * Returns the value in the doorbell aperture at the
  193. * requested doorbell index (VEGA10+).
  194. */
  195. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  196. {
  197. if (index < adev->doorbell.num_doorbells) {
  198. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  199. } else {
  200. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  201. return 0;
  202. }
  203. }
  204. /**
  205. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  206. *
  207. * @adev: amdgpu_device pointer
  208. * @index: doorbell index
  209. * @v: value to write
  210. *
  211. * Writes @v to the doorbell aperture at the
  212. * requested doorbell index (VEGA10+).
  213. */
  214. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  215. {
  216. if (index < adev->doorbell.num_doorbells) {
  217. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  218. } else {
  219. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  220. }
  221. }
  222. /**
  223. * amdgpu_invalid_rreg - dummy reg read function
  224. *
  225. * @adev: amdgpu device pointer
  226. * @reg: offset of register
  227. *
  228. * Dummy register read function. Used for register blocks
  229. * that certain asics don't have (all asics).
  230. * Returns the value in the register.
  231. */
  232. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  233. {
  234. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  235. BUG();
  236. return 0;
  237. }
  238. /**
  239. * amdgpu_invalid_wreg - dummy reg write function
  240. *
  241. * @adev: amdgpu device pointer
  242. * @reg: offset of register
  243. * @v: value to write to the register
  244. *
  245. * Dummy register read function. Used for register blocks
  246. * that certain asics don't have (all asics).
  247. */
  248. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  249. {
  250. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  251. reg, v);
  252. BUG();
  253. }
  254. /**
  255. * amdgpu_block_invalid_rreg - dummy reg read function
  256. *
  257. * @adev: amdgpu device pointer
  258. * @block: offset of instance
  259. * @reg: offset of register
  260. *
  261. * Dummy register read function. Used for register blocks
  262. * that certain asics don't have (all asics).
  263. * Returns the value in the register.
  264. */
  265. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  266. uint32_t block, uint32_t reg)
  267. {
  268. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  269. reg, block);
  270. BUG();
  271. return 0;
  272. }
  273. /**
  274. * amdgpu_block_invalid_wreg - dummy reg write function
  275. *
  276. * @adev: amdgpu device pointer
  277. * @block: offset of instance
  278. * @reg: offset of register
  279. * @v: value to write to the register
  280. *
  281. * Dummy register read function. Used for register blocks
  282. * that certain asics don't have (all asics).
  283. */
  284. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  285. uint32_t block,
  286. uint32_t reg, uint32_t v)
  287. {
  288. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  289. reg, block, v);
  290. BUG();
  291. }
  292. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  293. {
  294. int r;
  295. if (adev->vram_scratch.robj == NULL) {
  296. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  297. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  298. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  299. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  300. NULL, NULL, &adev->vram_scratch.robj);
  301. if (r) {
  302. return r;
  303. }
  304. }
  305. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  306. if (unlikely(r != 0))
  307. return r;
  308. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  309. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  310. if (r) {
  311. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  312. return r;
  313. }
  314. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  315. (void **)&adev->vram_scratch.ptr);
  316. if (r)
  317. amdgpu_bo_unpin(adev->vram_scratch.robj);
  318. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  319. return r;
  320. }
  321. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  322. {
  323. int r;
  324. if (adev->vram_scratch.robj == NULL) {
  325. return;
  326. }
  327. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  328. if (likely(r == 0)) {
  329. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  330. amdgpu_bo_unpin(adev->vram_scratch.robj);
  331. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  332. }
  333. amdgpu_bo_unref(&adev->vram_scratch.robj);
  334. }
  335. /**
  336. * amdgpu_program_register_sequence - program an array of registers.
  337. *
  338. * @adev: amdgpu_device pointer
  339. * @registers: pointer to the register array
  340. * @array_size: size of the register array
  341. *
  342. * Programs an array or registers with and and or masks.
  343. * This is a helper for setting golden registers.
  344. */
  345. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  346. const u32 *registers,
  347. const u32 array_size)
  348. {
  349. u32 tmp, reg, and_mask, or_mask;
  350. int i;
  351. if (array_size % 3)
  352. return;
  353. for (i = 0; i < array_size; i +=3) {
  354. reg = registers[i + 0];
  355. and_mask = registers[i + 1];
  356. or_mask = registers[i + 2];
  357. if (and_mask == 0xffffffff) {
  358. tmp = or_mask;
  359. } else {
  360. tmp = RREG32(reg);
  361. tmp &= ~and_mask;
  362. tmp |= or_mask;
  363. }
  364. WREG32(reg, tmp);
  365. }
  366. }
  367. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  368. {
  369. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  370. }
  371. /*
  372. * GPU doorbell aperture helpers function.
  373. */
  374. /**
  375. * amdgpu_doorbell_init - Init doorbell driver information.
  376. *
  377. * @adev: amdgpu_device pointer
  378. *
  379. * Init doorbell driver information (CIK)
  380. * Returns 0 on success, error on failure.
  381. */
  382. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  383. {
  384. /* doorbell bar mapping */
  385. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  386. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  387. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  388. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  389. if (adev->doorbell.num_doorbells == 0)
  390. return -EINVAL;
  391. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  392. adev->doorbell.num_doorbells *
  393. sizeof(u32));
  394. if (adev->doorbell.ptr == NULL)
  395. return -ENOMEM;
  396. return 0;
  397. }
  398. /**
  399. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  400. *
  401. * @adev: amdgpu_device pointer
  402. *
  403. * Tear down doorbell driver information (CIK)
  404. */
  405. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  406. {
  407. iounmap(adev->doorbell.ptr);
  408. adev->doorbell.ptr = NULL;
  409. }
  410. /**
  411. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  412. * setup amdkfd
  413. *
  414. * @adev: amdgpu_device pointer
  415. * @aperture_base: output returning doorbell aperture base physical address
  416. * @aperture_size: output returning doorbell aperture size in bytes
  417. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  418. *
  419. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  420. * takes doorbells required for its own rings and reports the setup to amdkfd.
  421. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  422. */
  423. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  424. phys_addr_t *aperture_base,
  425. size_t *aperture_size,
  426. size_t *start_offset)
  427. {
  428. /*
  429. * The first num_doorbells are used by amdgpu.
  430. * amdkfd takes whatever's left in the aperture.
  431. */
  432. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  433. *aperture_base = adev->doorbell.base;
  434. *aperture_size = adev->doorbell.size;
  435. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  436. } else {
  437. *aperture_base = 0;
  438. *aperture_size = 0;
  439. *start_offset = 0;
  440. }
  441. }
  442. /*
  443. * amdgpu_wb_*()
  444. * Writeback is the method by which the GPU updates special pages in memory
  445. * with the status of certain GPU events (fences, ring pointers,etc.).
  446. */
  447. /**
  448. * amdgpu_wb_fini - Disable Writeback and free memory
  449. *
  450. * @adev: amdgpu_device pointer
  451. *
  452. * Disables Writeback and frees the Writeback memory (all asics).
  453. * Used at driver shutdown.
  454. */
  455. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  456. {
  457. if (adev->wb.wb_obj) {
  458. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  459. &adev->wb.gpu_addr,
  460. (void **)&adev->wb.wb);
  461. adev->wb.wb_obj = NULL;
  462. }
  463. }
  464. /**
  465. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  466. *
  467. * @adev: amdgpu_device pointer
  468. *
  469. * Initializes writeback and allocates writeback memory (all asics).
  470. * Used at driver startup.
  471. * Returns 0 on success or an -error on failure.
  472. */
  473. static int amdgpu_wb_init(struct amdgpu_device *adev)
  474. {
  475. int r;
  476. if (adev->wb.wb_obj == NULL) {
  477. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  478. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  479. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  480. (void **)&adev->wb.wb);
  481. if (r) {
  482. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  483. return r;
  484. }
  485. adev->wb.num_wb = AMDGPU_MAX_WB;
  486. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  487. /* clear wb memory */
  488. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  489. }
  490. return 0;
  491. }
  492. /**
  493. * amdgpu_wb_get - Allocate a wb entry
  494. *
  495. * @adev: amdgpu_device pointer
  496. * @wb: wb index
  497. *
  498. * Allocate a wb slot for use by the driver (all asics).
  499. * Returns 0 on success or -EINVAL on failure.
  500. */
  501. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  502. {
  503. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  504. if (offset < adev->wb.num_wb) {
  505. __set_bit(offset, adev->wb.used);
  506. *wb = offset;
  507. return 0;
  508. } else {
  509. return -EINVAL;
  510. }
  511. }
  512. /**
  513. * amdgpu_wb_get_64bit - Allocate a wb entry
  514. *
  515. * @adev: amdgpu_device pointer
  516. * @wb: wb index
  517. *
  518. * Allocate a wb slot for use by the driver (all asics).
  519. * Returns 0 on success or -EINVAL on failure.
  520. */
  521. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  522. {
  523. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  524. adev->wb.num_wb, 0, 2, 7, 0);
  525. if ((offset + 1) < adev->wb.num_wb) {
  526. __set_bit(offset, adev->wb.used);
  527. __set_bit(offset + 1, adev->wb.used);
  528. *wb = offset;
  529. return 0;
  530. } else {
  531. return -EINVAL;
  532. }
  533. }
  534. /**
  535. * amdgpu_wb_free - Free a wb entry
  536. *
  537. * @adev: amdgpu_device pointer
  538. * @wb: wb index
  539. *
  540. * Free a wb slot allocated for use by the driver (all asics)
  541. */
  542. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  543. {
  544. if (wb < adev->wb.num_wb)
  545. __clear_bit(wb, adev->wb.used);
  546. }
  547. /**
  548. * amdgpu_wb_free_64bit - Free a wb entry
  549. *
  550. * @adev: amdgpu_device pointer
  551. * @wb: wb index
  552. *
  553. * Free a wb slot allocated for use by the driver (all asics)
  554. */
  555. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  556. {
  557. if ((wb + 1) < adev->wb.num_wb) {
  558. __clear_bit(wb, adev->wb.used);
  559. __clear_bit(wb + 1, adev->wb.used);
  560. }
  561. }
  562. /**
  563. * amdgpu_vram_location - try to find VRAM location
  564. * @adev: amdgpu device structure holding all necessary informations
  565. * @mc: memory controller structure holding memory informations
  566. * @base: base address at which to put VRAM
  567. *
  568. * Function will try to place VRAM at base address provided
  569. * as parameter (which is so far either PCI aperture address or
  570. * for IGP TOM base address).
  571. *
  572. * If there is not enough space to fit the unvisible VRAM in the 32bits
  573. * address space then we limit the VRAM size to the aperture.
  574. *
  575. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  576. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  577. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  578. * not IGP.
  579. *
  580. * Note: we use mc_vram_size as on some board we need to program the mc to
  581. * cover the whole aperture even if VRAM size is inferior to aperture size
  582. * Novell bug 204882 + along with lots of ubuntu ones
  583. *
  584. * Note: when limiting vram it's safe to overwritte real_vram_size because
  585. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  586. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  587. * ones)
  588. *
  589. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  590. * explicitly check for that though.
  591. *
  592. * FIXME: when reducing VRAM size align new size on power of 2.
  593. */
  594. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  595. {
  596. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  597. mc->vram_start = base;
  598. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  599. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  600. mc->real_vram_size = mc->aper_size;
  601. mc->mc_vram_size = mc->aper_size;
  602. }
  603. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  604. if (limit && limit < mc->real_vram_size)
  605. mc->real_vram_size = limit;
  606. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  607. mc->mc_vram_size >> 20, mc->vram_start,
  608. mc->vram_end, mc->real_vram_size >> 20);
  609. }
  610. /**
  611. * amdgpu_gtt_location - try to find GTT location
  612. * @adev: amdgpu device structure holding all necessary informations
  613. * @mc: memory controller structure holding memory informations
  614. *
  615. * Function will place try to place GTT before or after VRAM.
  616. *
  617. * If GTT size is bigger than space left then we ajust GTT size.
  618. * Thus function will never fails.
  619. *
  620. * FIXME: when reducing GTT size align new size on power of 2.
  621. */
  622. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  623. {
  624. u64 size_af, size_bf;
  625. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  626. size_bf = mc->vram_start & ~mc->gtt_base_align;
  627. if (size_bf > size_af) {
  628. if (mc->gtt_size > size_bf) {
  629. dev_warn(adev->dev, "limiting GTT\n");
  630. mc->gtt_size = size_bf;
  631. }
  632. mc->gtt_start = 0;
  633. } else {
  634. if (mc->gtt_size > size_af) {
  635. dev_warn(adev->dev, "limiting GTT\n");
  636. mc->gtt_size = size_af;
  637. }
  638. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  639. }
  640. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  641. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  642. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  643. }
  644. /*
  645. * GPU helpers function.
  646. */
  647. /**
  648. * amdgpu_need_post - check if the hw need post or not
  649. *
  650. * @adev: amdgpu_device pointer
  651. *
  652. * Check if the asic has been initialized (all asics) at driver startup
  653. * or post is needed if hw reset is performed.
  654. * Returns true if need or false if not.
  655. */
  656. bool amdgpu_need_post(struct amdgpu_device *adev)
  657. {
  658. uint32_t reg;
  659. if (adev->has_hw_reset) {
  660. adev->has_hw_reset = false;
  661. return true;
  662. }
  663. /* then check MEM_SIZE, in case the crtcs are off */
  664. reg = amdgpu_asic_get_config_memsize(adev);
  665. if ((reg != 0) && (reg != 0xffffffff))
  666. return false;
  667. return true;
  668. }
  669. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  670. {
  671. if (amdgpu_sriov_vf(adev))
  672. return false;
  673. if (amdgpu_passthrough(adev)) {
  674. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  675. * some old smc fw still need driver do vPost otherwise gpu hang, while
  676. * those smc fw version above 22.15 doesn't have this flaw, so we force
  677. * vpost executed for smc version below 22.15
  678. */
  679. if (adev->asic_type == CHIP_FIJI) {
  680. int err;
  681. uint32_t fw_ver;
  682. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  683. /* force vPost if error occured */
  684. if (err)
  685. return true;
  686. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  687. if (fw_ver < 0x00160e00)
  688. return true;
  689. }
  690. }
  691. return amdgpu_need_post(adev);
  692. }
  693. /**
  694. * amdgpu_dummy_page_init - init dummy page used by the driver
  695. *
  696. * @adev: amdgpu_device pointer
  697. *
  698. * Allocate the dummy page used by the driver (all asics).
  699. * This dummy page is used by the driver as a filler for gart entries
  700. * when pages are taken out of the GART
  701. * Returns 0 on sucess, -ENOMEM on failure.
  702. */
  703. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  704. {
  705. if (adev->dummy_page.page)
  706. return 0;
  707. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  708. if (adev->dummy_page.page == NULL)
  709. return -ENOMEM;
  710. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  711. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  712. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  713. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  714. __free_page(adev->dummy_page.page);
  715. adev->dummy_page.page = NULL;
  716. return -ENOMEM;
  717. }
  718. return 0;
  719. }
  720. /**
  721. * amdgpu_dummy_page_fini - free dummy page used by the driver
  722. *
  723. * @adev: amdgpu_device pointer
  724. *
  725. * Frees the dummy page used by the driver (all asics).
  726. */
  727. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  728. {
  729. if (adev->dummy_page.page == NULL)
  730. return;
  731. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  732. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  733. __free_page(adev->dummy_page.page);
  734. adev->dummy_page.page = NULL;
  735. }
  736. /* ATOM accessor methods */
  737. /*
  738. * ATOM is an interpreted byte code stored in tables in the vbios. The
  739. * driver registers callbacks to access registers and the interpreter
  740. * in the driver parses the tables and executes then to program specific
  741. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  742. * atombios.h, and atom.c
  743. */
  744. /**
  745. * cail_pll_read - read PLL register
  746. *
  747. * @info: atom card_info pointer
  748. * @reg: PLL register offset
  749. *
  750. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  751. * Returns the value of the PLL register.
  752. */
  753. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  754. {
  755. return 0;
  756. }
  757. /**
  758. * cail_pll_write - write PLL register
  759. *
  760. * @info: atom card_info pointer
  761. * @reg: PLL register offset
  762. * @val: value to write to the pll register
  763. *
  764. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  765. */
  766. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  767. {
  768. }
  769. /**
  770. * cail_mc_read - read MC (Memory Controller) register
  771. *
  772. * @info: atom card_info pointer
  773. * @reg: MC register offset
  774. *
  775. * Provides an MC register accessor for the atom interpreter (r4xx+).
  776. * Returns the value of the MC register.
  777. */
  778. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  779. {
  780. return 0;
  781. }
  782. /**
  783. * cail_mc_write - write MC (Memory Controller) register
  784. *
  785. * @info: atom card_info pointer
  786. * @reg: MC register offset
  787. * @val: value to write to the pll register
  788. *
  789. * Provides a MC register accessor for the atom interpreter (r4xx+).
  790. */
  791. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  792. {
  793. }
  794. /**
  795. * cail_reg_write - write MMIO register
  796. *
  797. * @info: atom card_info pointer
  798. * @reg: MMIO register offset
  799. * @val: value to write to the pll register
  800. *
  801. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  802. */
  803. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  804. {
  805. struct amdgpu_device *adev = info->dev->dev_private;
  806. WREG32(reg, val);
  807. }
  808. /**
  809. * cail_reg_read - read MMIO register
  810. *
  811. * @info: atom card_info pointer
  812. * @reg: MMIO register offset
  813. *
  814. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  815. * Returns the value of the MMIO register.
  816. */
  817. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  818. {
  819. struct amdgpu_device *adev = info->dev->dev_private;
  820. uint32_t r;
  821. r = RREG32(reg);
  822. return r;
  823. }
  824. /**
  825. * cail_ioreg_write - write IO register
  826. *
  827. * @info: atom card_info pointer
  828. * @reg: IO register offset
  829. * @val: value to write to the pll register
  830. *
  831. * Provides a IO register accessor for the atom interpreter (r4xx+).
  832. */
  833. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  834. {
  835. struct amdgpu_device *adev = info->dev->dev_private;
  836. WREG32_IO(reg, val);
  837. }
  838. /**
  839. * cail_ioreg_read - read IO register
  840. *
  841. * @info: atom card_info pointer
  842. * @reg: IO register offset
  843. *
  844. * Provides an IO register accessor for the atom interpreter (r4xx+).
  845. * Returns the value of the IO register.
  846. */
  847. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  848. {
  849. struct amdgpu_device *adev = info->dev->dev_private;
  850. uint32_t r;
  851. r = RREG32_IO(reg);
  852. return r;
  853. }
  854. /**
  855. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  856. *
  857. * @adev: amdgpu_device pointer
  858. *
  859. * Frees the driver info and register access callbacks for the ATOM
  860. * interpreter (r4xx+).
  861. * Called at driver shutdown.
  862. */
  863. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  864. {
  865. if (adev->mode_info.atom_context) {
  866. kfree(adev->mode_info.atom_context->scratch);
  867. kfree(adev->mode_info.atom_context->iio);
  868. }
  869. kfree(adev->mode_info.atom_context);
  870. adev->mode_info.atom_context = NULL;
  871. kfree(adev->mode_info.atom_card_info);
  872. adev->mode_info.atom_card_info = NULL;
  873. }
  874. /**
  875. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  876. *
  877. * @adev: amdgpu_device pointer
  878. *
  879. * Initializes the driver info and register access callbacks for the
  880. * ATOM interpreter (r4xx+).
  881. * Returns 0 on sucess, -ENOMEM on failure.
  882. * Called at driver startup.
  883. */
  884. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  885. {
  886. struct card_info *atom_card_info =
  887. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  888. if (!atom_card_info)
  889. return -ENOMEM;
  890. adev->mode_info.atom_card_info = atom_card_info;
  891. atom_card_info->dev = adev->ddev;
  892. atom_card_info->reg_read = cail_reg_read;
  893. atom_card_info->reg_write = cail_reg_write;
  894. /* needed for iio ops */
  895. if (adev->rio_mem) {
  896. atom_card_info->ioreg_read = cail_ioreg_read;
  897. atom_card_info->ioreg_write = cail_ioreg_write;
  898. } else {
  899. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  900. atom_card_info->ioreg_read = cail_reg_read;
  901. atom_card_info->ioreg_write = cail_reg_write;
  902. }
  903. atom_card_info->mc_read = cail_mc_read;
  904. atom_card_info->mc_write = cail_mc_write;
  905. atom_card_info->pll_read = cail_pll_read;
  906. atom_card_info->pll_write = cail_pll_write;
  907. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  908. if (!adev->mode_info.atom_context) {
  909. amdgpu_atombios_fini(adev);
  910. return -ENOMEM;
  911. }
  912. mutex_init(&adev->mode_info.atom_context->mutex);
  913. if (adev->is_atom_fw) {
  914. amdgpu_atomfirmware_scratch_regs_init(adev);
  915. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  916. } else {
  917. amdgpu_atombios_scratch_regs_init(adev);
  918. amdgpu_atombios_allocate_fb_scratch(adev);
  919. }
  920. return 0;
  921. }
  922. /* if we get transitioned to only one device, take VGA back */
  923. /**
  924. * amdgpu_vga_set_decode - enable/disable vga decode
  925. *
  926. * @cookie: amdgpu_device pointer
  927. * @state: enable/disable vga decode
  928. *
  929. * Enable/disable vga decode (all asics).
  930. * Returns VGA resource flags.
  931. */
  932. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  933. {
  934. struct amdgpu_device *adev = cookie;
  935. amdgpu_asic_set_vga_state(adev, state);
  936. if (state)
  937. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  938. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  939. else
  940. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  941. }
  942. /**
  943. * amdgpu_check_pot_argument - check that argument is a power of two
  944. *
  945. * @arg: value to check
  946. *
  947. * Validates that a certain argument is a power of two (all asics).
  948. * Returns true if argument is valid.
  949. */
  950. static bool amdgpu_check_pot_argument(int arg)
  951. {
  952. return (arg & (arg - 1)) == 0;
  953. }
  954. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  955. {
  956. /* defines number of bits in page table versus page directory,
  957. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  958. * page table and the remaining bits are in the page directory */
  959. if (amdgpu_vm_block_size == -1)
  960. return;
  961. if (amdgpu_vm_block_size < 9) {
  962. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  963. amdgpu_vm_block_size);
  964. goto def_value;
  965. }
  966. if (amdgpu_vm_block_size > 24 ||
  967. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  968. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  969. amdgpu_vm_block_size);
  970. goto def_value;
  971. }
  972. return;
  973. def_value:
  974. amdgpu_vm_block_size = -1;
  975. }
  976. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  977. {
  978. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  979. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  980. amdgpu_vm_size);
  981. goto def_value;
  982. }
  983. if (amdgpu_vm_size < 1) {
  984. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  985. amdgpu_vm_size);
  986. goto def_value;
  987. }
  988. /*
  989. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  990. */
  991. if (amdgpu_vm_size > 1024) {
  992. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  993. amdgpu_vm_size);
  994. goto def_value;
  995. }
  996. return;
  997. def_value:
  998. amdgpu_vm_size = -1;
  999. }
  1000. /**
  1001. * amdgpu_check_arguments - validate module params
  1002. *
  1003. * @adev: amdgpu_device pointer
  1004. *
  1005. * Validates certain module parameters and updates
  1006. * the associated values used by the driver (all asics).
  1007. */
  1008. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1009. {
  1010. if (amdgpu_sched_jobs < 4) {
  1011. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1012. amdgpu_sched_jobs);
  1013. amdgpu_sched_jobs = 4;
  1014. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  1015. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1016. amdgpu_sched_jobs);
  1017. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1018. }
  1019. if (amdgpu_gart_size != -1) {
  1020. /* gtt size must be greater or equal to 32M */
  1021. if (amdgpu_gart_size < 32) {
  1022. dev_warn(adev->dev, "gart size (%d) too small\n",
  1023. amdgpu_gart_size);
  1024. amdgpu_gart_size = -1;
  1025. }
  1026. }
  1027. amdgpu_check_vm_size(adev);
  1028. amdgpu_check_block_size(adev);
  1029. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1030. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  1031. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1032. amdgpu_vram_page_split);
  1033. amdgpu_vram_page_split = 1024;
  1034. }
  1035. }
  1036. /**
  1037. * amdgpu_switcheroo_set_state - set switcheroo state
  1038. *
  1039. * @pdev: pci dev pointer
  1040. * @state: vga_switcheroo state
  1041. *
  1042. * Callback for the switcheroo driver. Suspends or resumes the
  1043. * the asics before or after it is powered up using ACPI methods.
  1044. */
  1045. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1046. {
  1047. struct drm_device *dev = pci_get_drvdata(pdev);
  1048. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1049. return;
  1050. if (state == VGA_SWITCHEROO_ON) {
  1051. unsigned d3_delay = dev->pdev->d3_delay;
  1052. pr_info("amdgpu: switched on\n");
  1053. /* don't suspend or resume card normally */
  1054. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1055. amdgpu_device_resume(dev, true, true);
  1056. dev->pdev->d3_delay = d3_delay;
  1057. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1058. drm_kms_helper_poll_enable(dev);
  1059. } else {
  1060. pr_info("amdgpu: switched off\n");
  1061. drm_kms_helper_poll_disable(dev);
  1062. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1063. amdgpu_device_suspend(dev, true, true);
  1064. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1065. }
  1066. }
  1067. /**
  1068. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1069. *
  1070. * @pdev: pci dev pointer
  1071. *
  1072. * Callback for the switcheroo driver. Check of the switcheroo
  1073. * state can be changed.
  1074. * Returns true if the state can be changed, false if not.
  1075. */
  1076. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1077. {
  1078. struct drm_device *dev = pci_get_drvdata(pdev);
  1079. /*
  1080. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1081. * locking inversion with the driver load path. And the access here is
  1082. * completely racy anyway. So don't bother with locking for now.
  1083. */
  1084. return dev->open_count == 0;
  1085. }
  1086. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1087. .set_gpu_state = amdgpu_switcheroo_set_state,
  1088. .reprobe = NULL,
  1089. .can_switch = amdgpu_switcheroo_can_switch,
  1090. };
  1091. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1092. enum amd_ip_block_type block_type,
  1093. enum amd_clockgating_state state)
  1094. {
  1095. int i, r = 0;
  1096. for (i = 0; i < adev->num_ip_blocks; i++) {
  1097. if (!adev->ip_blocks[i].status.valid)
  1098. continue;
  1099. if (adev->ip_blocks[i].version->type != block_type)
  1100. continue;
  1101. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1102. continue;
  1103. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1104. (void *)adev, state);
  1105. if (r)
  1106. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1107. adev->ip_blocks[i].version->funcs->name, r);
  1108. }
  1109. return r;
  1110. }
  1111. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1112. enum amd_ip_block_type block_type,
  1113. enum amd_powergating_state state)
  1114. {
  1115. int i, r = 0;
  1116. for (i = 0; i < adev->num_ip_blocks; i++) {
  1117. if (!adev->ip_blocks[i].status.valid)
  1118. continue;
  1119. if (adev->ip_blocks[i].version->type != block_type)
  1120. continue;
  1121. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1122. continue;
  1123. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1124. (void *)adev, state);
  1125. if (r)
  1126. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1127. adev->ip_blocks[i].version->funcs->name, r);
  1128. }
  1129. return r;
  1130. }
  1131. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1132. {
  1133. int i;
  1134. for (i = 0; i < adev->num_ip_blocks; i++) {
  1135. if (!adev->ip_blocks[i].status.valid)
  1136. continue;
  1137. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1138. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1139. }
  1140. }
  1141. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1142. enum amd_ip_block_type block_type)
  1143. {
  1144. int i, r;
  1145. for (i = 0; i < adev->num_ip_blocks; i++) {
  1146. if (!adev->ip_blocks[i].status.valid)
  1147. continue;
  1148. if (adev->ip_blocks[i].version->type == block_type) {
  1149. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1150. if (r)
  1151. return r;
  1152. break;
  1153. }
  1154. }
  1155. return 0;
  1156. }
  1157. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1158. enum amd_ip_block_type block_type)
  1159. {
  1160. int i;
  1161. for (i = 0; i < adev->num_ip_blocks; i++) {
  1162. if (!adev->ip_blocks[i].status.valid)
  1163. continue;
  1164. if (adev->ip_blocks[i].version->type == block_type)
  1165. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1166. }
  1167. return true;
  1168. }
  1169. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1170. enum amd_ip_block_type type)
  1171. {
  1172. int i;
  1173. for (i = 0; i < adev->num_ip_blocks; i++)
  1174. if (adev->ip_blocks[i].version->type == type)
  1175. return &adev->ip_blocks[i];
  1176. return NULL;
  1177. }
  1178. /**
  1179. * amdgpu_ip_block_version_cmp
  1180. *
  1181. * @adev: amdgpu_device pointer
  1182. * @type: enum amd_ip_block_type
  1183. * @major: major version
  1184. * @minor: minor version
  1185. *
  1186. * return 0 if equal or greater
  1187. * return 1 if smaller or the ip_block doesn't exist
  1188. */
  1189. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1190. enum amd_ip_block_type type,
  1191. u32 major, u32 minor)
  1192. {
  1193. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1194. if (ip_block && ((ip_block->version->major > major) ||
  1195. ((ip_block->version->major == major) &&
  1196. (ip_block->version->minor >= minor))))
  1197. return 0;
  1198. return 1;
  1199. }
  1200. /**
  1201. * amdgpu_ip_block_add
  1202. *
  1203. * @adev: amdgpu_device pointer
  1204. * @ip_block_version: pointer to the IP to add
  1205. *
  1206. * Adds the IP block driver information to the collection of IPs
  1207. * on the asic.
  1208. */
  1209. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1210. const struct amdgpu_ip_block_version *ip_block_version)
  1211. {
  1212. if (!ip_block_version)
  1213. return -EINVAL;
  1214. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1215. ip_block_version->funcs->name);
  1216. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1217. return 0;
  1218. }
  1219. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1220. {
  1221. adev->enable_virtual_display = false;
  1222. if (amdgpu_virtual_display) {
  1223. struct drm_device *ddev = adev->ddev;
  1224. const char *pci_address_name = pci_name(ddev->pdev);
  1225. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1226. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1227. pciaddstr_tmp = pciaddstr;
  1228. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1229. pciaddname = strsep(&pciaddname_tmp, ",");
  1230. if (!strcmp("all", pciaddname)
  1231. || !strcmp(pci_address_name, pciaddname)) {
  1232. long num_crtc;
  1233. int res = -1;
  1234. adev->enable_virtual_display = true;
  1235. if (pciaddname_tmp)
  1236. res = kstrtol(pciaddname_tmp, 10,
  1237. &num_crtc);
  1238. if (!res) {
  1239. if (num_crtc < 1)
  1240. num_crtc = 1;
  1241. if (num_crtc > 6)
  1242. num_crtc = 6;
  1243. adev->mode_info.num_crtc = num_crtc;
  1244. } else {
  1245. adev->mode_info.num_crtc = 1;
  1246. }
  1247. break;
  1248. }
  1249. }
  1250. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1251. amdgpu_virtual_display, pci_address_name,
  1252. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1253. kfree(pciaddstr);
  1254. }
  1255. }
  1256. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1257. {
  1258. const struct firmware *fw;
  1259. const char *chip_name;
  1260. char fw_name[30];
  1261. int err;
  1262. const struct gpu_info_firmware_header_v1_0 *hdr;
  1263. switch (adev->asic_type) {
  1264. case CHIP_TOPAZ:
  1265. case CHIP_TONGA:
  1266. case CHIP_FIJI:
  1267. case CHIP_POLARIS11:
  1268. case CHIP_POLARIS10:
  1269. case CHIP_POLARIS12:
  1270. case CHIP_CARRIZO:
  1271. case CHIP_STONEY:
  1272. #ifdef CONFIG_DRM_AMDGPU_SI
  1273. case CHIP_VERDE:
  1274. case CHIP_TAHITI:
  1275. case CHIP_PITCAIRN:
  1276. case CHIP_OLAND:
  1277. case CHIP_HAINAN:
  1278. #endif
  1279. #ifdef CONFIG_DRM_AMDGPU_CIK
  1280. case CHIP_BONAIRE:
  1281. case CHIP_HAWAII:
  1282. case CHIP_KAVERI:
  1283. case CHIP_KABINI:
  1284. case CHIP_MULLINS:
  1285. #endif
  1286. default:
  1287. return 0;
  1288. case CHIP_VEGA10:
  1289. chip_name = "vega10";
  1290. break;
  1291. case CHIP_RAVEN:
  1292. chip_name = "raven";
  1293. break;
  1294. }
  1295. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1296. err = request_firmware(&fw, fw_name, adev->dev);
  1297. if (err) {
  1298. dev_err(adev->dev,
  1299. "Failed to load gpu_info firmware \"%s\"\n",
  1300. fw_name);
  1301. goto out;
  1302. }
  1303. err = amdgpu_ucode_validate(fw);
  1304. if (err) {
  1305. dev_err(adev->dev,
  1306. "Failed to validate gpu_info firmware \"%s\"\n",
  1307. fw_name);
  1308. goto out;
  1309. }
  1310. hdr = (const struct gpu_info_firmware_header_v1_0 *)fw->data;
  1311. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1312. switch (hdr->version_major) {
  1313. case 1:
  1314. {
  1315. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1316. (const struct gpu_info_firmware_v1_0 *)(fw->data +
  1317. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1318. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1319. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1320. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1321. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1322. adev->gfx.config.max_texture_channel_caches =
  1323. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1324. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1325. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1326. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1327. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1328. adev->gfx.config.double_offchip_lds_buf =
  1329. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1330. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1331. adev->gfx.cu_info.max_waves_per_simd =
  1332. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1333. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1334. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1335. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1336. break;
  1337. }
  1338. default:
  1339. dev_err(adev->dev,
  1340. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1341. err = -EINVAL;
  1342. goto out;
  1343. }
  1344. out:
  1345. release_firmware(fw);
  1346. fw = NULL;
  1347. return err;
  1348. }
  1349. static int amdgpu_early_init(struct amdgpu_device *adev)
  1350. {
  1351. int i, r;
  1352. amdgpu_device_enable_virtual_display(adev);
  1353. switch (adev->asic_type) {
  1354. case CHIP_TOPAZ:
  1355. case CHIP_TONGA:
  1356. case CHIP_FIJI:
  1357. case CHIP_POLARIS11:
  1358. case CHIP_POLARIS10:
  1359. case CHIP_POLARIS12:
  1360. case CHIP_CARRIZO:
  1361. case CHIP_STONEY:
  1362. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1363. adev->family = AMDGPU_FAMILY_CZ;
  1364. else
  1365. adev->family = AMDGPU_FAMILY_VI;
  1366. r = vi_set_ip_blocks(adev);
  1367. if (r)
  1368. return r;
  1369. break;
  1370. #ifdef CONFIG_DRM_AMDGPU_SI
  1371. case CHIP_VERDE:
  1372. case CHIP_TAHITI:
  1373. case CHIP_PITCAIRN:
  1374. case CHIP_OLAND:
  1375. case CHIP_HAINAN:
  1376. adev->family = AMDGPU_FAMILY_SI;
  1377. r = si_set_ip_blocks(adev);
  1378. if (r)
  1379. return r;
  1380. break;
  1381. #endif
  1382. #ifdef CONFIG_DRM_AMDGPU_CIK
  1383. case CHIP_BONAIRE:
  1384. case CHIP_HAWAII:
  1385. case CHIP_KAVERI:
  1386. case CHIP_KABINI:
  1387. case CHIP_MULLINS:
  1388. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1389. adev->family = AMDGPU_FAMILY_CI;
  1390. else
  1391. adev->family = AMDGPU_FAMILY_KV;
  1392. r = cik_set_ip_blocks(adev);
  1393. if (r)
  1394. return r;
  1395. break;
  1396. #endif
  1397. case CHIP_VEGA10:
  1398. case CHIP_RAVEN:
  1399. if (adev->asic_type == CHIP_RAVEN)
  1400. adev->family = AMDGPU_FAMILY_RV;
  1401. else
  1402. adev->family = AMDGPU_FAMILY_AI;
  1403. r = soc15_set_ip_blocks(adev);
  1404. if (r)
  1405. return r;
  1406. break;
  1407. default:
  1408. /* FIXME: not supported yet */
  1409. return -EINVAL;
  1410. }
  1411. r = amdgpu_device_parse_gpu_info_fw(adev);
  1412. if (r)
  1413. return r;
  1414. if (amdgpu_sriov_vf(adev)) {
  1415. r = amdgpu_virt_request_full_gpu(adev, true);
  1416. if (r)
  1417. return r;
  1418. }
  1419. for (i = 0; i < adev->num_ip_blocks; i++) {
  1420. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1421. DRM_ERROR("disabled ip block: %d <%s>\n",
  1422. i, adev->ip_blocks[i].version->funcs->name);
  1423. adev->ip_blocks[i].status.valid = false;
  1424. } else {
  1425. if (adev->ip_blocks[i].version->funcs->early_init) {
  1426. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1427. if (r == -ENOENT) {
  1428. adev->ip_blocks[i].status.valid = false;
  1429. } else if (r) {
  1430. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1431. adev->ip_blocks[i].version->funcs->name, r);
  1432. return r;
  1433. } else {
  1434. adev->ip_blocks[i].status.valid = true;
  1435. }
  1436. } else {
  1437. adev->ip_blocks[i].status.valid = true;
  1438. }
  1439. }
  1440. }
  1441. adev->cg_flags &= amdgpu_cg_mask;
  1442. adev->pg_flags &= amdgpu_pg_mask;
  1443. return 0;
  1444. }
  1445. static int amdgpu_init(struct amdgpu_device *adev)
  1446. {
  1447. int i, r;
  1448. for (i = 0; i < adev->num_ip_blocks; i++) {
  1449. if (!adev->ip_blocks[i].status.valid)
  1450. continue;
  1451. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1452. if (r) {
  1453. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1454. adev->ip_blocks[i].version->funcs->name, r);
  1455. return r;
  1456. }
  1457. adev->ip_blocks[i].status.sw = true;
  1458. /* need to do gmc hw init early so we can allocate gpu mem */
  1459. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1460. r = amdgpu_vram_scratch_init(adev);
  1461. if (r) {
  1462. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1463. return r;
  1464. }
  1465. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1466. if (r) {
  1467. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1468. return r;
  1469. }
  1470. r = amdgpu_wb_init(adev);
  1471. if (r) {
  1472. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1473. return r;
  1474. }
  1475. adev->ip_blocks[i].status.hw = true;
  1476. /* right after GMC hw init, we create CSA */
  1477. if (amdgpu_sriov_vf(adev)) {
  1478. r = amdgpu_allocate_static_csa(adev);
  1479. if (r) {
  1480. DRM_ERROR("allocate CSA failed %d\n", r);
  1481. return r;
  1482. }
  1483. }
  1484. }
  1485. }
  1486. for (i = 0; i < adev->num_ip_blocks; i++) {
  1487. if (!adev->ip_blocks[i].status.sw)
  1488. continue;
  1489. /* gmc hw init is done early */
  1490. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1491. continue;
  1492. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1493. if (r) {
  1494. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1495. adev->ip_blocks[i].version->funcs->name, r);
  1496. return r;
  1497. }
  1498. adev->ip_blocks[i].status.hw = true;
  1499. }
  1500. return 0;
  1501. }
  1502. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1503. {
  1504. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1505. }
  1506. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1507. {
  1508. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1509. AMDGPU_RESET_MAGIC_NUM);
  1510. }
  1511. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1512. {
  1513. int i = 0, r;
  1514. for (i = 0; i < adev->num_ip_blocks; i++) {
  1515. if (!adev->ip_blocks[i].status.valid)
  1516. continue;
  1517. /* skip CG for VCE/UVD, it's handled specially */
  1518. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1519. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1520. /* enable clockgating to save power */
  1521. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1522. AMD_CG_STATE_GATE);
  1523. if (r) {
  1524. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1525. adev->ip_blocks[i].version->funcs->name, r);
  1526. return r;
  1527. }
  1528. }
  1529. }
  1530. return 0;
  1531. }
  1532. static int amdgpu_late_init(struct amdgpu_device *adev)
  1533. {
  1534. int i = 0, r;
  1535. for (i = 0; i < adev->num_ip_blocks; i++) {
  1536. if (!adev->ip_blocks[i].status.valid)
  1537. continue;
  1538. if (adev->ip_blocks[i].version->funcs->late_init) {
  1539. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1540. if (r) {
  1541. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1542. adev->ip_blocks[i].version->funcs->name, r);
  1543. return r;
  1544. }
  1545. adev->ip_blocks[i].status.late_initialized = true;
  1546. }
  1547. }
  1548. mod_delayed_work(system_wq, &adev->late_init_work,
  1549. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1550. amdgpu_fill_reset_magic(adev);
  1551. return 0;
  1552. }
  1553. static int amdgpu_fini(struct amdgpu_device *adev)
  1554. {
  1555. int i, r;
  1556. /* need to disable SMC first */
  1557. for (i = 0; i < adev->num_ip_blocks; i++) {
  1558. if (!adev->ip_blocks[i].status.hw)
  1559. continue;
  1560. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1561. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1562. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1563. AMD_CG_STATE_UNGATE);
  1564. if (r) {
  1565. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1566. adev->ip_blocks[i].version->funcs->name, r);
  1567. return r;
  1568. }
  1569. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1570. /* XXX handle errors */
  1571. if (r) {
  1572. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1573. adev->ip_blocks[i].version->funcs->name, r);
  1574. }
  1575. adev->ip_blocks[i].status.hw = false;
  1576. break;
  1577. }
  1578. }
  1579. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1580. if (!adev->ip_blocks[i].status.hw)
  1581. continue;
  1582. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1583. amdgpu_wb_fini(adev);
  1584. amdgpu_vram_scratch_fini(adev);
  1585. }
  1586. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1587. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1588. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1589. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1590. AMD_CG_STATE_UNGATE);
  1591. if (r) {
  1592. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1593. adev->ip_blocks[i].version->funcs->name, r);
  1594. return r;
  1595. }
  1596. }
  1597. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1598. /* XXX handle errors */
  1599. if (r) {
  1600. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1601. adev->ip_blocks[i].version->funcs->name, r);
  1602. }
  1603. adev->ip_blocks[i].status.hw = false;
  1604. }
  1605. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1606. if (!adev->ip_blocks[i].status.sw)
  1607. continue;
  1608. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1609. /* XXX handle errors */
  1610. if (r) {
  1611. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1612. adev->ip_blocks[i].version->funcs->name, r);
  1613. }
  1614. adev->ip_blocks[i].status.sw = false;
  1615. adev->ip_blocks[i].status.valid = false;
  1616. }
  1617. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1618. if (!adev->ip_blocks[i].status.late_initialized)
  1619. continue;
  1620. if (adev->ip_blocks[i].version->funcs->late_fini)
  1621. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1622. adev->ip_blocks[i].status.late_initialized = false;
  1623. }
  1624. if (amdgpu_sriov_vf(adev)) {
  1625. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1626. amdgpu_virt_release_full_gpu(adev, false);
  1627. }
  1628. return 0;
  1629. }
  1630. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1631. {
  1632. struct amdgpu_device *adev =
  1633. container_of(work, struct amdgpu_device, late_init_work.work);
  1634. amdgpu_late_set_cg_state(adev);
  1635. }
  1636. int amdgpu_suspend(struct amdgpu_device *adev)
  1637. {
  1638. int i, r;
  1639. if (amdgpu_sriov_vf(adev))
  1640. amdgpu_virt_request_full_gpu(adev, false);
  1641. /* ungate SMC block first */
  1642. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1643. AMD_CG_STATE_UNGATE);
  1644. if (r) {
  1645. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1646. }
  1647. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1648. if (!adev->ip_blocks[i].status.valid)
  1649. continue;
  1650. /* ungate blocks so that suspend can properly shut them down */
  1651. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1652. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1653. AMD_CG_STATE_UNGATE);
  1654. if (r) {
  1655. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1656. adev->ip_blocks[i].version->funcs->name, r);
  1657. }
  1658. }
  1659. /* XXX handle errors */
  1660. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1661. /* XXX handle errors */
  1662. if (r) {
  1663. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1664. adev->ip_blocks[i].version->funcs->name, r);
  1665. }
  1666. }
  1667. if (amdgpu_sriov_vf(adev))
  1668. amdgpu_virt_release_full_gpu(adev, false);
  1669. return 0;
  1670. }
  1671. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1672. {
  1673. int i, r;
  1674. static enum amd_ip_block_type ip_order[] = {
  1675. AMD_IP_BLOCK_TYPE_GMC,
  1676. AMD_IP_BLOCK_TYPE_COMMON,
  1677. AMD_IP_BLOCK_TYPE_IH,
  1678. };
  1679. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1680. int j;
  1681. struct amdgpu_ip_block *block;
  1682. for (j = 0; j < adev->num_ip_blocks; j++) {
  1683. block = &adev->ip_blocks[j];
  1684. if (block->version->type != ip_order[i] ||
  1685. !block->status.valid)
  1686. continue;
  1687. r = block->version->funcs->hw_init(adev);
  1688. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1689. }
  1690. }
  1691. return 0;
  1692. }
  1693. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1694. {
  1695. int i, r;
  1696. static enum amd_ip_block_type ip_order[] = {
  1697. AMD_IP_BLOCK_TYPE_SMC,
  1698. AMD_IP_BLOCK_TYPE_DCE,
  1699. AMD_IP_BLOCK_TYPE_GFX,
  1700. AMD_IP_BLOCK_TYPE_SDMA,
  1701. AMD_IP_BLOCK_TYPE_VCE,
  1702. };
  1703. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1704. int j;
  1705. struct amdgpu_ip_block *block;
  1706. for (j = 0; j < adev->num_ip_blocks; j++) {
  1707. block = &adev->ip_blocks[j];
  1708. if (block->version->type != ip_order[i] ||
  1709. !block->status.valid)
  1710. continue;
  1711. r = block->version->funcs->hw_init(adev);
  1712. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1713. }
  1714. }
  1715. return 0;
  1716. }
  1717. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1718. {
  1719. int i, r;
  1720. for (i = 0; i < adev->num_ip_blocks; i++) {
  1721. if (!adev->ip_blocks[i].status.valid)
  1722. continue;
  1723. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1724. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1725. adev->ip_blocks[i].version->type ==
  1726. AMD_IP_BLOCK_TYPE_IH) {
  1727. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1728. if (r) {
  1729. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1730. adev->ip_blocks[i].version->funcs->name, r);
  1731. return r;
  1732. }
  1733. }
  1734. }
  1735. return 0;
  1736. }
  1737. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1738. {
  1739. int i, r;
  1740. for (i = 0; i < adev->num_ip_blocks; i++) {
  1741. if (!adev->ip_blocks[i].status.valid)
  1742. continue;
  1743. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1744. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1745. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1746. continue;
  1747. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1748. if (r) {
  1749. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1750. adev->ip_blocks[i].version->funcs->name, r);
  1751. return r;
  1752. }
  1753. }
  1754. return 0;
  1755. }
  1756. static int amdgpu_resume(struct amdgpu_device *adev)
  1757. {
  1758. int r;
  1759. r = amdgpu_resume_phase1(adev);
  1760. if (r)
  1761. return r;
  1762. r = amdgpu_resume_phase2(adev);
  1763. return r;
  1764. }
  1765. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1766. {
  1767. if (adev->is_atom_fw) {
  1768. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1769. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1770. } else {
  1771. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1772. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1773. }
  1774. }
  1775. /**
  1776. * amdgpu_device_init - initialize the driver
  1777. *
  1778. * @adev: amdgpu_device pointer
  1779. * @pdev: drm dev pointer
  1780. * @pdev: pci dev pointer
  1781. * @flags: driver flags
  1782. *
  1783. * Initializes the driver info and hw (all asics).
  1784. * Returns 0 for success or an error on failure.
  1785. * Called at driver startup.
  1786. */
  1787. int amdgpu_device_init(struct amdgpu_device *adev,
  1788. struct drm_device *ddev,
  1789. struct pci_dev *pdev,
  1790. uint32_t flags)
  1791. {
  1792. int r, i;
  1793. bool runtime = false;
  1794. u32 max_MBps;
  1795. adev->shutdown = false;
  1796. adev->dev = &pdev->dev;
  1797. adev->ddev = ddev;
  1798. adev->pdev = pdev;
  1799. adev->flags = flags;
  1800. adev->asic_type = flags & AMD_ASIC_MASK;
  1801. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1802. adev->mc.gtt_size = 512 * 1024 * 1024;
  1803. adev->accel_working = false;
  1804. adev->num_rings = 0;
  1805. adev->mman.buffer_funcs = NULL;
  1806. adev->mman.buffer_funcs_ring = NULL;
  1807. adev->vm_manager.vm_pte_funcs = NULL;
  1808. adev->vm_manager.vm_pte_num_rings = 0;
  1809. adev->gart.gart_funcs = NULL;
  1810. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1811. adev->smc_rreg = &amdgpu_invalid_rreg;
  1812. adev->smc_wreg = &amdgpu_invalid_wreg;
  1813. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1814. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1815. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1816. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1817. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1818. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1819. adev->didt_rreg = &amdgpu_invalid_rreg;
  1820. adev->didt_wreg = &amdgpu_invalid_wreg;
  1821. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1822. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1823. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1824. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1825. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1826. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1827. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1828. /* mutex initialization are all done here so we
  1829. * can recall function without having locking issues */
  1830. atomic_set(&adev->irq.ih.lock, 0);
  1831. mutex_init(&adev->firmware.mutex);
  1832. mutex_init(&adev->pm.mutex);
  1833. mutex_init(&adev->gfx.gpu_clock_mutex);
  1834. mutex_init(&adev->srbm_mutex);
  1835. mutex_init(&adev->grbm_idx_mutex);
  1836. mutex_init(&adev->mn_lock);
  1837. hash_init(adev->mn_hash);
  1838. amdgpu_check_arguments(adev);
  1839. spin_lock_init(&adev->mmio_idx_lock);
  1840. spin_lock_init(&adev->smc_idx_lock);
  1841. spin_lock_init(&adev->pcie_idx_lock);
  1842. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1843. spin_lock_init(&adev->didt_idx_lock);
  1844. spin_lock_init(&adev->gc_cac_idx_lock);
  1845. spin_lock_init(&adev->audio_endpt_idx_lock);
  1846. spin_lock_init(&adev->mm_stats.lock);
  1847. INIT_LIST_HEAD(&adev->shadow_list);
  1848. mutex_init(&adev->shadow_list_lock);
  1849. INIT_LIST_HEAD(&adev->gtt_list);
  1850. spin_lock_init(&adev->gtt_list_lock);
  1851. INIT_LIST_HEAD(&adev->ring_lru_list);
  1852. spin_lock_init(&adev->ring_lru_list_lock);
  1853. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1854. /* Registers mapping */
  1855. /* TODO: block userspace mapping of io register */
  1856. if (adev->asic_type >= CHIP_BONAIRE) {
  1857. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1858. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1859. } else {
  1860. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1861. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1862. }
  1863. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1864. if (adev->rmmio == NULL) {
  1865. return -ENOMEM;
  1866. }
  1867. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1868. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1869. if (adev->asic_type >= CHIP_BONAIRE)
  1870. /* doorbell bar mapping */
  1871. amdgpu_doorbell_init(adev);
  1872. /* io port mapping */
  1873. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1874. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1875. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1876. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1877. break;
  1878. }
  1879. }
  1880. if (adev->rio_mem == NULL)
  1881. DRM_INFO("PCI I/O BAR is not found.\n");
  1882. /* early init functions */
  1883. r = amdgpu_early_init(adev);
  1884. if (r)
  1885. return r;
  1886. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1887. /* this will fail for cards that aren't VGA class devices, just
  1888. * ignore it */
  1889. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1890. if (amdgpu_runtime_pm == 1)
  1891. runtime = true;
  1892. if (amdgpu_device_is_px(ddev))
  1893. runtime = true;
  1894. if (!pci_is_thunderbolt_attached(adev->pdev))
  1895. vga_switcheroo_register_client(adev->pdev,
  1896. &amdgpu_switcheroo_ops, runtime);
  1897. if (runtime)
  1898. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1899. /* Read BIOS */
  1900. if (!amdgpu_get_bios(adev)) {
  1901. r = -EINVAL;
  1902. goto failed;
  1903. }
  1904. r = amdgpu_atombios_init(adev);
  1905. if (r) {
  1906. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1907. goto failed;
  1908. }
  1909. /* detect if we are with an SRIOV vbios */
  1910. amdgpu_device_detect_sriov_bios(adev);
  1911. /* Post card if necessary */
  1912. if (amdgpu_vpost_needed(adev)) {
  1913. if (!adev->bios) {
  1914. dev_err(adev->dev, "no vBIOS found\n");
  1915. r = -EINVAL;
  1916. goto failed;
  1917. }
  1918. DRM_INFO("GPU posting now...\n");
  1919. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1920. if (r) {
  1921. dev_err(adev->dev, "gpu post error!\n");
  1922. goto failed;
  1923. }
  1924. } else {
  1925. DRM_INFO("GPU post is not needed\n");
  1926. }
  1927. if (!adev->is_atom_fw) {
  1928. /* Initialize clocks */
  1929. r = amdgpu_atombios_get_clock_info(adev);
  1930. if (r) {
  1931. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1932. return r;
  1933. }
  1934. /* init i2c buses */
  1935. amdgpu_atombios_i2c_init(adev);
  1936. }
  1937. /* Fence driver */
  1938. r = amdgpu_fence_driver_init(adev);
  1939. if (r) {
  1940. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1941. goto failed;
  1942. }
  1943. /* init the mode config */
  1944. drm_mode_config_init(adev->ddev);
  1945. r = amdgpu_init(adev);
  1946. if (r) {
  1947. dev_err(adev->dev, "amdgpu_init failed\n");
  1948. amdgpu_fini(adev);
  1949. goto failed;
  1950. }
  1951. adev->accel_working = true;
  1952. amdgpu_vm_check_compute_bug(adev);
  1953. /* Initialize the buffer migration limit. */
  1954. if (amdgpu_moverate >= 0)
  1955. max_MBps = amdgpu_moverate;
  1956. else
  1957. max_MBps = 8; /* Allow 8 MB/s. */
  1958. /* Get a log2 for easy divisions. */
  1959. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1960. r = amdgpu_ib_pool_init(adev);
  1961. if (r) {
  1962. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1963. goto failed;
  1964. }
  1965. r = amdgpu_ib_ring_tests(adev);
  1966. if (r)
  1967. DRM_ERROR("ib ring test failed (%d).\n", r);
  1968. amdgpu_fbdev_init(adev);
  1969. r = amdgpu_gem_debugfs_init(adev);
  1970. if (r)
  1971. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1972. r = amdgpu_debugfs_regs_init(adev);
  1973. if (r)
  1974. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1975. r = amdgpu_debugfs_firmware_init(adev);
  1976. if (r)
  1977. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1978. if ((amdgpu_testing & 1)) {
  1979. if (adev->accel_working)
  1980. amdgpu_test_moves(adev);
  1981. else
  1982. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1983. }
  1984. if (amdgpu_benchmarking) {
  1985. if (adev->accel_working)
  1986. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1987. else
  1988. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1989. }
  1990. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1991. * explicit gating rather than handling it automatically.
  1992. */
  1993. r = amdgpu_late_init(adev);
  1994. if (r) {
  1995. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1996. goto failed;
  1997. }
  1998. return 0;
  1999. failed:
  2000. if (runtime)
  2001. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2002. return r;
  2003. }
  2004. /**
  2005. * amdgpu_device_fini - tear down the driver
  2006. *
  2007. * @adev: amdgpu_device pointer
  2008. *
  2009. * Tear down the driver info (all asics).
  2010. * Called at driver shutdown.
  2011. */
  2012. void amdgpu_device_fini(struct amdgpu_device *adev)
  2013. {
  2014. int r;
  2015. DRM_INFO("amdgpu: finishing device.\n");
  2016. adev->shutdown = true;
  2017. if (adev->mode_info.mode_config_initialized)
  2018. drm_crtc_force_disable_all(adev->ddev);
  2019. /* evict vram memory */
  2020. amdgpu_bo_evict_vram(adev);
  2021. amdgpu_ib_pool_fini(adev);
  2022. amdgpu_fence_driver_fini(adev);
  2023. amdgpu_fbdev_fini(adev);
  2024. r = amdgpu_fini(adev);
  2025. adev->accel_working = false;
  2026. cancel_delayed_work_sync(&adev->late_init_work);
  2027. /* free i2c buses */
  2028. amdgpu_i2c_fini(adev);
  2029. amdgpu_atombios_fini(adev);
  2030. kfree(adev->bios);
  2031. adev->bios = NULL;
  2032. if (!pci_is_thunderbolt_attached(adev->pdev))
  2033. vga_switcheroo_unregister_client(adev->pdev);
  2034. if (adev->flags & AMD_IS_PX)
  2035. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2036. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2037. if (adev->rio_mem)
  2038. pci_iounmap(adev->pdev, adev->rio_mem);
  2039. adev->rio_mem = NULL;
  2040. iounmap(adev->rmmio);
  2041. adev->rmmio = NULL;
  2042. if (adev->asic_type >= CHIP_BONAIRE)
  2043. amdgpu_doorbell_fini(adev);
  2044. amdgpu_debugfs_regs_cleanup(adev);
  2045. }
  2046. /*
  2047. * Suspend & resume.
  2048. */
  2049. /**
  2050. * amdgpu_device_suspend - initiate device suspend
  2051. *
  2052. * @pdev: drm dev pointer
  2053. * @state: suspend state
  2054. *
  2055. * Puts the hw in the suspend state (all asics).
  2056. * Returns 0 for success or an error on failure.
  2057. * Called at driver suspend.
  2058. */
  2059. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2060. {
  2061. struct amdgpu_device *adev;
  2062. struct drm_crtc *crtc;
  2063. struct drm_connector *connector;
  2064. int r;
  2065. if (dev == NULL || dev->dev_private == NULL) {
  2066. return -ENODEV;
  2067. }
  2068. adev = dev->dev_private;
  2069. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2070. return 0;
  2071. drm_kms_helper_poll_disable(dev);
  2072. /* turn off display hw */
  2073. drm_modeset_lock_all(dev);
  2074. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2075. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2076. }
  2077. drm_modeset_unlock_all(dev);
  2078. /* unpin the front buffers and cursors */
  2079. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2080. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2081. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2082. struct amdgpu_bo *robj;
  2083. if (amdgpu_crtc->cursor_bo) {
  2084. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2085. r = amdgpu_bo_reserve(aobj, true);
  2086. if (r == 0) {
  2087. amdgpu_bo_unpin(aobj);
  2088. amdgpu_bo_unreserve(aobj);
  2089. }
  2090. }
  2091. if (rfb == NULL || rfb->obj == NULL) {
  2092. continue;
  2093. }
  2094. robj = gem_to_amdgpu_bo(rfb->obj);
  2095. /* don't unpin kernel fb objects */
  2096. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2097. r = amdgpu_bo_reserve(robj, true);
  2098. if (r == 0) {
  2099. amdgpu_bo_unpin(robj);
  2100. amdgpu_bo_unreserve(robj);
  2101. }
  2102. }
  2103. }
  2104. /* evict vram memory */
  2105. amdgpu_bo_evict_vram(adev);
  2106. amdgpu_fence_driver_suspend(adev);
  2107. r = amdgpu_suspend(adev);
  2108. /* evict remaining vram memory
  2109. * This second call to evict vram is to evict the gart page table
  2110. * using the CPU.
  2111. */
  2112. amdgpu_bo_evict_vram(adev);
  2113. if (adev->is_atom_fw)
  2114. amdgpu_atomfirmware_scratch_regs_save(adev);
  2115. else
  2116. amdgpu_atombios_scratch_regs_save(adev);
  2117. pci_save_state(dev->pdev);
  2118. if (suspend) {
  2119. /* Shut down the device */
  2120. pci_disable_device(dev->pdev);
  2121. pci_set_power_state(dev->pdev, PCI_D3hot);
  2122. } else {
  2123. r = amdgpu_asic_reset(adev);
  2124. if (r)
  2125. DRM_ERROR("amdgpu asic reset failed\n");
  2126. }
  2127. if (fbcon) {
  2128. console_lock();
  2129. amdgpu_fbdev_set_suspend(adev, 1);
  2130. console_unlock();
  2131. }
  2132. return 0;
  2133. }
  2134. /**
  2135. * amdgpu_device_resume - initiate device resume
  2136. *
  2137. * @pdev: drm dev pointer
  2138. *
  2139. * Bring the hw back to operating state (all asics).
  2140. * Returns 0 for success or an error on failure.
  2141. * Called at driver resume.
  2142. */
  2143. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2144. {
  2145. struct drm_connector *connector;
  2146. struct amdgpu_device *adev = dev->dev_private;
  2147. struct drm_crtc *crtc;
  2148. int r = 0;
  2149. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2150. return 0;
  2151. if (fbcon)
  2152. console_lock();
  2153. if (resume) {
  2154. pci_set_power_state(dev->pdev, PCI_D0);
  2155. pci_restore_state(dev->pdev);
  2156. r = pci_enable_device(dev->pdev);
  2157. if (r)
  2158. goto unlock;
  2159. }
  2160. if (adev->is_atom_fw)
  2161. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2162. else
  2163. amdgpu_atombios_scratch_regs_restore(adev);
  2164. /* post card */
  2165. if (amdgpu_need_post(adev)) {
  2166. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2167. if (r)
  2168. DRM_ERROR("amdgpu asic init failed\n");
  2169. }
  2170. r = amdgpu_resume(adev);
  2171. if (r) {
  2172. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2173. goto unlock;
  2174. }
  2175. amdgpu_fence_driver_resume(adev);
  2176. if (resume) {
  2177. r = amdgpu_ib_ring_tests(adev);
  2178. if (r)
  2179. DRM_ERROR("ib ring test failed (%d).\n", r);
  2180. }
  2181. r = amdgpu_late_init(adev);
  2182. if (r)
  2183. goto unlock;
  2184. /* pin cursors */
  2185. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2186. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2187. if (amdgpu_crtc->cursor_bo) {
  2188. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2189. r = amdgpu_bo_reserve(aobj, true);
  2190. if (r == 0) {
  2191. r = amdgpu_bo_pin(aobj,
  2192. AMDGPU_GEM_DOMAIN_VRAM,
  2193. &amdgpu_crtc->cursor_addr);
  2194. if (r != 0)
  2195. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2196. amdgpu_bo_unreserve(aobj);
  2197. }
  2198. }
  2199. }
  2200. /* blat the mode back in */
  2201. if (fbcon) {
  2202. drm_helper_resume_force_mode(dev);
  2203. /* turn on display hw */
  2204. drm_modeset_lock_all(dev);
  2205. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2206. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2207. }
  2208. drm_modeset_unlock_all(dev);
  2209. }
  2210. drm_kms_helper_poll_enable(dev);
  2211. /*
  2212. * Most of the connector probing functions try to acquire runtime pm
  2213. * refs to ensure that the GPU is powered on when connector polling is
  2214. * performed. Since we're calling this from a runtime PM callback,
  2215. * trying to acquire rpm refs will cause us to deadlock.
  2216. *
  2217. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2218. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2219. */
  2220. #ifdef CONFIG_PM
  2221. dev->dev->power.disable_depth++;
  2222. #endif
  2223. drm_helper_hpd_irq_event(dev);
  2224. #ifdef CONFIG_PM
  2225. dev->dev->power.disable_depth--;
  2226. #endif
  2227. if (fbcon)
  2228. amdgpu_fbdev_set_suspend(adev, 0);
  2229. unlock:
  2230. if (fbcon)
  2231. console_unlock();
  2232. return r;
  2233. }
  2234. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2235. {
  2236. int i;
  2237. bool asic_hang = false;
  2238. for (i = 0; i < adev->num_ip_blocks; i++) {
  2239. if (!adev->ip_blocks[i].status.valid)
  2240. continue;
  2241. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2242. adev->ip_blocks[i].status.hang =
  2243. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2244. if (adev->ip_blocks[i].status.hang) {
  2245. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2246. asic_hang = true;
  2247. }
  2248. }
  2249. return asic_hang;
  2250. }
  2251. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2252. {
  2253. int i, r = 0;
  2254. for (i = 0; i < adev->num_ip_blocks; i++) {
  2255. if (!adev->ip_blocks[i].status.valid)
  2256. continue;
  2257. if (adev->ip_blocks[i].status.hang &&
  2258. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2259. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2260. if (r)
  2261. return r;
  2262. }
  2263. }
  2264. return 0;
  2265. }
  2266. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2267. {
  2268. int i;
  2269. for (i = 0; i < adev->num_ip_blocks; i++) {
  2270. if (!adev->ip_blocks[i].status.valid)
  2271. continue;
  2272. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2273. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2274. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2275. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2276. if (adev->ip_blocks[i].status.hang) {
  2277. DRM_INFO("Some block need full reset!\n");
  2278. return true;
  2279. }
  2280. }
  2281. }
  2282. return false;
  2283. }
  2284. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2285. {
  2286. int i, r = 0;
  2287. for (i = 0; i < adev->num_ip_blocks; i++) {
  2288. if (!adev->ip_blocks[i].status.valid)
  2289. continue;
  2290. if (adev->ip_blocks[i].status.hang &&
  2291. adev->ip_blocks[i].version->funcs->soft_reset) {
  2292. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2293. if (r)
  2294. return r;
  2295. }
  2296. }
  2297. return 0;
  2298. }
  2299. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2300. {
  2301. int i, r = 0;
  2302. for (i = 0; i < adev->num_ip_blocks; i++) {
  2303. if (!adev->ip_blocks[i].status.valid)
  2304. continue;
  2305. if (adev->ip_blocks[i].status.hang &&
  2306. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2307. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2308. if (r)
  2309. return r;
  2310. }
  2311. return 0;
  2312. }
  2313. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2314. {
  2315. if (adev->flags & AMD_IS_APU)
  2316. return false;
  2317. return amdgpu_lockup_timeout > 0 ? true : false;
  2318. }
  2319. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2320. struct amdgpu_ring *ring,
  2321. struct amdgpu_bo *bo,
  2322. struct dma_fence **fence)
  2323. {
  2324. uint32_t domain;
  2325. int r;
  2326. if (!bo->shadow)
  2327. return 0;
  2328. r = amdgpu_bo_reserve(bo, true);
  2329. if (r)
  2330. return r;
  2331. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2332. /* if bo has been evicted, then no need to recover */
  2333. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2334. r = amdgpu_bo_validate(bo->shadow);
  2335. if (r) {
  2336. DRM_ERROR("bo validate failed!\n");
  2337. goto err;
  2338. }
  2339. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2340. if (r) {
  2341. DRM_ERROR("%p bind failed\n", bo->shadow);
  2342. goto err;
  2343. }
  2344. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2345. NULL, fence, true);
  2346. if (r) {
  2347. DRM_ERROR("recover page table failed!\n");
  2348. goto err;
  2349. }
  2350. }
  2351. err:
  2352. amdgpu_bo_unreserve(bo);
  2353. return r;
  2354. }
  2355. /**
  2356. * amdgpu_sriov_gpu_reset - reset the asic
  2357. *
  2358. * @adev: amdgpu device pointer
  2359. * @job: which job trigger hang
  2360. *
  2361. * Attempt the reset the GPU if it has hung (all asics).
  2362. * for SRIOV case.
  2363. * Returns 0 for success or an error on failure.
  2364. */
  2365. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2366. {
  2367. int i, j, r = 0;
  2368. int resched;
  2369. struct amdgpu_bo *bo, *tmp;
  2370. struct amdgpu_ring *ring;
  2371. struct dma_fence *fence = NULL, *next = NULL;
  2372. mutex_lock(&adev->virt.lock_reset);
  2373. atomic_inc(&adev->gpu_reset_counter);
  2374. adev->gfx.in_reset = true;
  2375. /* block TTM */
  2376. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2377. /* we start from the ring trigger GPU hang */
  2378. j = job ? job->ring->idx : 0;
  2379. /* block scheduler */
  2380. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2381. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2382. if (!ring || !ring->sched.thread)
  2383. continue;
  2384. kthread_park(ring->sched.thread);
  2385. if (job && j != i)
  2386. continue;
  2387. /* here give the last chance to check if job removed from mirror-list
  2388. * since we already pay some time on kthread_park */
  2389. if (job && list_empty(&job->base.node)) {
  2390. kthread_unpark(ring->sched.thread);
  2391. goto give_up_reset;
  2392. }
  2393. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2394. amd_sched_job_kickout(&job->base);
  2395. /* only do job_reset on the hang ring if @job not NULL */
  2396. amd_sched_hw_job_reset(&ring->sched);
  2397. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2398. amdgpu_fence_driver_force_completion_ring(ring);
  2399. }
  2400. /* request to take full control of GPU before re-initialization */
  2401. if (job)
  2402. amdgpu_virt_reset_gpu(adev);
  2403. else
  2404. amdgpu_virt_request_full_gpu(adev, true);
  2405. /* Resume IP prior to SMC */
  2406. amdgpu_sriov_reinit_early(adev);
  2407. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2408. amdgpu_ttm_recover_gart(adev);
  2409. /* now we are okay to resume SMC/CP/SDMA */
  2410. amdgpu_sriov_reinit_late(adev);
  2411. amdgpu_irq_gpu_reset_resume_helper(adev);
  2412. if (amdgpu_ib_ring_tests(adev))
  2413. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2414. /* release full control of GPU after ib test */
  2415. amdgpu_virt_release_full_gpu(adev, true);
  2416. DRM_INFO("recover vram bo from shadow\n");
  2417. ring = adev->mman.buffer_funcs_ring;
  2418. mutex_lock(&adev->shadow_list_lock);
  2419. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2420. next = NULL;
  2421. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2422. if (fence) {
  2423. r = dma_fence_wait(fence, false);
  2424. if (r) {
  2425. WARN(r, "recovery from shadow isn't completed\n");
  2426. break;
  2427. }
  2428. }
  2429. dma_fence_put(fence);
  2430. fence = next;
  2431. }
  2432. mutex_unlock(&adev->shadow_list_lock);
  2433. if (fence) {
  2434. r = dma_fence_wait(fence, false);
  2435. if (r)
  2436. WARN(r, "recovery from shadow isn't completed\n");
  2437. }
  2438. dma_fence_put(fence);
  2439. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2440. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2441. if (!ring || !ring->sched.thread)
  2442. continue;
  2443. if (job && j != i) {
  2444. kthread_unpark(ring->sched.thread);
  2445. continue;
  2446. }
  2447. amd_sched_job_recovery(&ring->sched);
  2448. kthread_unpark(ring->sched.thread);
  2449. }
  2450. drm_helper_resume_force_mode(adev->ddev);
  2451. give_up_reset:
  2452. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2453. if (r) {
  2454. /* bad news, how to tell it to userspace ? */
  2455. dev_info(adev->dev, "GPU reset failed\n");
  2456. } else {
  2457. dev_info(adev->dev, "GPU reset successed!\n");
  2458. }
  2459. adev->gfx.in_reset = false;
  2460. mutex_unlock(&adev->virt.lock_reset);
  2461. return r;
  2462. }
  2463. /**
  2464. * amdgpu_gpu_reset - reset the asic
  2465. *
  2466. * @adev: amdgpu device pointer
  2467. *
  2468. * Attempt the reset the GPU if it has hung (all asics).
  2469. * Returns 0 for success or an error on failure.
  2470. */
  2471. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2472. {
  2473. int i, r;
  2474. int resched;
  2475. bool need_full_reset, vram_lost = false;
  2476. if (!amdgpu_check_soft_reset(adev)) {
  2477. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2478. return 0;
  2479. }
  2480. atomic_inc(&adev->gpu_reset_counter);
  2481. /* block TTM */
  2482. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2483. /* block scheduler */
  2484. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2485. struct amdgpu_ring *ring = adev->rings[i];
  2486. if (!ring || !ring->sched.thread)
  2487. continue;
  2488. kthread_park(ring->sched.thread);
  2489. amd_sched_hw_job_reset(&ring->sched);
  2490. }
  2491. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2492. amdgpu_fence_driver_force_completion(adev);
  2493. need_full_reset = amdgpu_need_full_reset(adev);
  2494. if (!need_full_reset) {
  2495. amdgpu_pre_soft_reset(adev);
  2496. r = amdgpu_soft_reset(adev);
  2497. amdgpu_post_soft_reset(adev);
  2498. if (r || amdgpu_check_soft_reset(adev)) {
  2499. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2500. need_full_reset = true;
  2501. }
  2502. }
  2503. if (need_full_reset) {
  2504. r = amdgpu_suspend(adev);
  2505. retry:
  2506. /* Disable fb access */
  2507. if (adev->mode_info.num_crtc) {
  2508. struct amdgpu_mode_mc_save save;
  2509. amdgpu_display_stop_mc_access(adev, &save);
  2510. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2511. }
  2512. if (adev->is_atom_fw)
  2513. amdgpu_atomfirmware_scratch_regs_save(adev);
  2514. else
  2515. amdgpu_atombios_scratch_regs_save(adev);
  2516. r = amdgpu_asic_reset(adev);
  2517. if (adev->is_atom_fw)
  2518. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2519. else
  2520. amdgpu_atombios_scratch_regs_restore(adev);
  2521. /* post card */
  2522. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2523. if (!r) {
  2524. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2525. r = amdgpu_resume_phase1(adev);
  2526. if (r)
  2527. goto out;
  2528. vram_lost = amdgpu_check_vram_lost(adev);
  2529. if (vram_lost) {
  2530. DRM_ERROR("VRAM is lost!\n");
  2531. atomic_inc(&adev->vram_lost_counter);
  2532. }
  2533. r = amdgpu_ttm_recover_gart(adev);
  2534. if (r)
  2535. goto out;
  2536. r = amdgpu_resume_phase2(adev);
  2537. if (r)
  2538. goto out;
  2539. if (vram_lost)
  2540. amdgpu_fill_reset_magic(adev);
  2541. }
  2542. }
  2543. out:
  2544. if (!r) {
  2545. amdgpu_irq_gpu_reset_resume_helper(adev);
  2546. r = amdgpu_ib_ring_tests(adev);
  2547. if (r) {
  2548. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2549. r = amdgpu_suspend(adev);
  2550. need_full_reset = true;
  2551. goto retry;
  2552. }
  2553. /**
  2554. * recovery vm page tables, since we cannot depend on VRAM is
  2555. * consistent after gpu full reset.
  2556. */
  2557. if (need_full_reset && amdgpu_need_backup(adev)) {
  2558. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2559. struct amdgpu_bo *bo, *tmp;
  2560. struct dma_fence *fence = NULL, *next = NULL;
  2561. DRM_INFO("recover vram bo from shadow\n");
  2562. mutex_lock(&adev->shadow_list_lock);
  2563. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2564. next = NULL;
  2565. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2566. if (fence) {
  2567. r = dma_fence_wait(fence, false);
  2568. if (r) {
  2569. WARN(r, "recovery from shadow isn't completed\n");
  2570. break;
  2571. }
  2572. }
  2573. dma_fence_put(fence);
  2574. fence = next;
  2575. }
  2576. mutex_unlock(&adev->shadow_list_lock);
  2577. if (fence) {
  2578. r = dma_fence_wait(fence, false);
  2579. if (r)
  2580. WARN(r, "recovery from shadow isn't completed\n");
  2581. }
  2582. dma_fence_put(fence);
  2583. }
  2584. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2585. struct amdgpu_ring *ring = adev->rings[i];
  2586. if (!ring || !ring->sched.thread)
  2587. continue;
  2588. amd_sched_job_recovery(&ring->sched);
  2589. kthread_unpark(ring->sched.thread);
  2590. }
  2591. } else {
  2592. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2593. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2594. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2595. kthread_unpark(adev->rings[i]->sched.thread);
  2596. }
  2597. }
  2598. }
  2599. drm_helper_resume_force_mode(adev->ddev);
  2600. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2601. if (r)
  2602. /* bad news, how to tell it to userspace ? */
  2603. dev_info(adev->dev, "GPU reset failed\n");
  2604. else
  2605. dev_info(adev->dev, "GPU reset successed!\n");
  2606. return r;
  2607. }
  2608. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2609. {
  2610. u32 mask;
  2611. int ret;
  2612. if (amdgpu_pcie_gen_cap)
  2613. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2614. if (amdgpu_pcie_lane_cap)
  2615. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2616. /* covers APUs as well */
  2617. if (pci_is_root_bus(adev->pdev->bus)) {
  2618. if (adev->pm.pcie_gen_mask == 0)
  2619. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2620. if (adev->pm.pcie_mlw_mask == 0)
  2621. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2622. return;
  2623. }
  2624. if (adev->pm.pcie_gen_mask == 0) {
  2625. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2626. if (!ret) {
  2627. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2628. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2629. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2630. if (mask & DRM_PCIE_SPEED_25)
  2631. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2632. if (mask & DRM_PCIE_SPEED_50)
  2633. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2634. if (mask & DRM_PCIE_SPEED_80)
  2635. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2636. } else {
  2637. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2638. }
  2639. }
  2640. if (adev->pm.pcie_mlw_mask == 0) {
  2641. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2642. if (!ret) {
  2643. switch (mask) {
  2644. case 32:
  2645. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2646. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2647. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2648. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2649. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2650. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2651. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2652. break;
  2653. case 16:
  2654. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2655. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2656. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2657. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2658. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2659. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2660. break;
  2661. case 12:
  2662. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2663. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2664. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2666. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2667. break;
  2668. case 8:
  2669. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2670. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2671. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2672. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2673. break;
  2674. case 4:
  2675. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2676. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2677. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2678. break;
  2679. case 2:
  2680. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2681. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2682. break;
  2683. case 1:
  2684. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2685. break;
  2686. default:
  2687. break;
  2688. }
  2689. } else {
  2690. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2691. }
  2692. }
  2693. }
  2694. /*
  2695. * Debugfs
  2696. */
  2697. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2698. const struct drm_info_list *files,
  2699. unsigned nfiles)
  2700. {
  2701. unsigned i;
  2702. for (i = 0; i < adev->debugfs_count; i++) {
  2703. if (adev->debugfs[i].files == files) {
  2704. /* Already registered */
  2705. return 0;
  2706. }
  2707. }
  2708. i = adev->debugfs_count + 1;
  2709. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2710. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2711. DRM_ERROR("Report so we increase "
  2712. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2713. return -EINVAL;
  2714. }
  2715. adev->debugfs[adev->debugfs_count].files = files;
  2716. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2717. adev->debugfs_count = i;
  2718. #if defined(CONFIG_DEBUG_FS)
  2719. drm_debugfs_create_files(files, nfiles,
  2720. adev->ddev->primary->debugfs_root,
  2721. adev->ddev->primary);
  2722. #endif
  2723. return 0;
  2724. }
  2725. #if defined(CONFIG_DEBUG_FS)
  2726. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2727. size_t size, loff_t *pos)
  2728. {
  2729. struct amdgpu_device *adev = file_inode(f)->i_private;
  2730. ssize_t result = 0;
  2731. int r;
  2732. bool pm_pg_lock, use_bank;
  2733. unsigned instance_bank, sh_bank, se_bank;
  2734. if (size & 0x3 || *pos & 0x3)
  2735. return -EINVAL;
  2736. /* are we reading registers for which a PG lock is necessary? */
  2737. pm_pg_lock = (*pos >> 23) & 1;
  2738. if (*pos & (1ULL << 62)) {
  2739. se_bank = (*pos >> 24) & 0x3FF;
  2740. sh_bank = (*pos >> 34) & 0x3FF;
  2741. instance_bank = (*pos >> 44) & 0x3FF;
  2742. if (se_bank == 0x3FF)
  2743. se_bank = 0xFFFFFFFF;
  2744. if (sh_bank == 0x3FF)
  2745. sh_bank = 0xFFFFFFFF;
  2746. if (instance_bank == 0x3FF)
  2747. instance_bank = 0xFFFFFFFF;
  2748. use_bank = 1;
  2749. } else {
  2750. use_bank = 0;
  2751. }
  2752. *pos &= (1UL << 22) - 1;
  2753. if (use_bank) {
  2754. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2755. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2756. return -EINVAL;
  2757. mutex_lock(&adev->grbm_idx_mutex);
  2758. amdgpu_gfx_select_se_sh(adev, se_bank,
  2759. sh_bank, instance_bank);
  2760. }
  2761. if (pm_pg_lock)
  2762. mutex_lock(&adev->pm.mutex);
  2763. while (size) {
  2764. uint32_t value;
  2765. if (*pos > adev->rmmio_size)
  2766. goto end;
  2767. value = RREG32(*pos >> 2);
  2768. r = put_user(value, (uint32_t *)buf);
  2769. if (r) {
  2770. result = r;
  2771. goto end;
  2772. }
  2773. result += 4;
  2774. buf += 4;
  2775. *pos += 4;
  2776. size -= 4;
  2777. }
  2778. end:
  2779. if (use_bank) {
  2780. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2781. mutex_unlock(&adev->grbm_idx_mutex);
  2782. }
  2783. if (pm_pg_lock)
  2784. mutex_unlock(&adev->pm.mutex);
  2785. return result;
  2786. }
  2787. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2788. size_t size, loff_t *pos)
  2789. {
  2790. struct amdgpu_device *adev = file_inode(f)->i_private;
  2791. ssize_t result = 0;
  2792. int r;
  2793. bool pm_pg_lock, use_bank;
  2794. unsigned instance_bank, sh_bank, se_bank;
  2795. if (size & 0x3 || *pos & 0x3)
  2796. return -EINVAL;
  2797. /* are we reading registers for which a PG lock is necessary? */
  2798. pm_pg_lock = (*pos >> 23) & 1;
  2799. if (*pos & (1ULL << 62)) {
  2800. se_bank = (*pos >> 24) & 0x3FF;
  2801. sh_bank = (*pos >> 34) & 0x3FF;
  2802. instance_bank = (*pos >> 44) & 0x3FF;
  2803. if (se_bank == 0x3FF)
  2804. se_bank = 0xFFFFFFFF;
  2805. if (sh_bank == 0x3FF)
  2806. sh_bank = 0xFFFFFFFF;
  2807. if (instance_bank == 0x3FF)
  2808. instance_bank = 0xFFFFFFFF;
  2809. use_bank = 1;
  2810. } else {
  2811. use_bank = 0;
  2812. }
  2813. *pos &= (1UL << 22) - 1;
  2814. if (use_bank) {
  2815. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2816. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2817. return -EINVAL;
  2818. mutex_lock(&adev->grbm_idx_mutex);
  2819. amdgpu_gfx_select_se_sh(adev, se_bank,
  2820. sh_bank, instance_bank);
  2821. }
  2822. if (pm_pg_lock)
  2823. mutex_lock(&adev->pm.mutex);
  2824. while (size) {
  2825. uint32_t value;
  2826. if (*pos > adev->rmmio_size)
  2827. return result;
  2828. r = get_user(value, (uint32_t *)buf);
  2829. if (r)
  2830. return r;
  2831. WREG32(*pos >> 2, value);
  2832. result += 4;
  2833. buf += 4;
  2834. *pos += 4;
  2835. size -= 4;
  2836. }
  2837. if (use_bank) {
  2838. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2839. mutex_unlock(&adev->grbm_idx_mutex);
  2840. }
  2841. if (pm_pg_lock)
  2842. mutex_unlock(&adev->pm.mutex);
  2843. return result;
  2844. }
  2845. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2846. size_t size, loff_t *pos)
  2847. {
  2848. struct amdgpu_device *adev = file_inode(f)->i_private;
  2849. ssize_t result = 0;
  2850. int r;
  2851. if (size & 0x3 || *pos & 0x3)
  2852. return -EINVAL;
  2853. while (size) {
  2854. uint32_t value;
  2855. value = RREG32_PCIE(*pos >> 2);
  2856. r = put_user(value, (uint32_t *)buf);
  2857. if (r)
  2858. return r;
  2859. result += 4;
  2860. buf += 4;
  2861. *pos += 4;
  2862. size -= 4;
  2863. }
  2864. return result;
  2865. }
  2866. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2867. size_t size, loff_t *pos)
  2868. {
  2869. struct amdgpu_device *adev = file_inode(f)->i_private;
  2870. ssize_t result = 0;
  2871. int r;
  2872. if (size & 0x3 || *pos & 0x3)
  2873. return -EINVAL;
  2874. while (size) {
  2875. uint32_t value;
  2876. r = get_user(value, (uint32_t *)buf);
  2877. if (r)
  2878. return r;
  2879. WREG32_PCIE(*pos >> 2, value);
  2880. result += 4;
  2881. buf += 4;
  2882. *pos += 4;
  2883. size -= 4;
  2884. }
  2885. return result;
  2886. }
  2887. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2888. size_t size, loff_t *pos)
  2889. {
  2890. struct amdgpu_device *adev = file_inode(f)->i_private;
  2891. ssize_t result = 0;
  2892. int r;
  2893. if (size & 0x3 || *pos & 0x3)
  2894. return -EINVAL;
  2895. while (size) {
  2896. uint32_t value;
  2897. value = RREG32_DIDT(*pos >> 2);
  2898. r = put_user(value, (uint32_t *)buf);
  2899. if (r)
  2900. return r;
  2901. result += 4;
  2902. buf += 4;
  2903. *pos += 4;
  2904. size -= 4;
  2905. }
  2906. return result;
  2907. }
  2908. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2909. size_t size, loff_t *pos)
  2910. {
  2911. struct amdgpu_device *adev = file_inode(f)->i_private;
  2912. ssize_t result = 0;
  2913. int r;
  2914. if (size & 0x3 || *pos & 0x3)
  2915. return -EINVAL;
  2916. while (size) {
  2917. uint32_t value;
  2918. r = get_user(value, (uint32_t *)buf);
  2919. if (r)
  2920. return r;
  2921. WREG32_DIDT(*pos >> 2, value);
  2922. result += 4;
  2923. buf += 4;
  2924. *pos += 4;
  2925. size -= 4;
  2926. }
  2927. return result;
  2928. }
  2929. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2930. size_t size, loff_t *pos)
  2931. {
  2932. struct amdgpu_device *adev = file_inode(f)->i_private;
  2933. ssize_t result = 0;
  2934. int r;
  2935. if (size & 0x3 || *pos & 0x3)
  2936. return -EINVAL;
  2937. while (size) {
  2938. uint32_t value;
  2939. value = RREG32_SMC(*pos);
  2940. r = put_user(value, (uint32_t *)buf);
  2941. if (r)
  2942. return r;
  2943. result += 4;
  2944. buf += 4;
  2945. *pos += 4;
  2946. size -= 4;
  2947. }
  2948. return result;
  2949. }
  2950. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2951. size_t size, loff_t *pos)
  2952. {
  2953. struct amdgpu_device *adev = file_inode(f)->i_private;
  2954. ssize_t result = 0;
  2955. int r;
  2956. if (size & 0x3 || *pos & 0x3)
  2957. return -EINVAL;
  2958. while (size) {
  2959. uint32_t value;
  2960. r = get_user(value, (uint32_t *)buf);
  2961. if (r)
  2962. return r;
  2963. WREG32_SMC(*pos, value);
  2964. result += 4;
  2965. buf += 4;
  2966. *pos += 4;
  2967. size -= 4;
  2968. }
  2969. return result;
  2970. }
  2971. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2972. size_t size, loff_t *pos)
  2973. {
  2974. struct amdgpu_device *adev = file_inode(f)->i_private;
  2975. ssize_t result = 0;
  2976. int r;
  2977. uint32_t *config, no_regs = 0;
  2978. if (size & 0x3 || *pos & 0x3)
  2979. return -EINVAL;
  2980. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2981. if (!config)
  2982. return -ENOMEM;
  2983. /* version, increment each time something is added */
  2984. config[no_regs++] = 3;
  2985. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2986. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2987. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2988. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2989. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2990. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2991. config[no_regs++] = adev->gfx.config.max_gprs;
  2992. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2993. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2994. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2995. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2996. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2997. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2998. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2999. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3000. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3001. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3002. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3003. config[no_regs++] = adev->gfx.config.num_gpus;
  3004. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3005. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3006. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3007. config[no_regs++] = adev->gfx.config.num_rbs;
  3008. /* rev==1 */
  3009. config[no_regs++] = adev->rev_id;
  3010. config[no_regs++] = adev->pg_flags;
  3011. config[no_regs++] = adev->cg_flags;
  3012. /* rev==2 */
  3013. config[no_regs++] = adev->family;
  3014. config[no_regs++] = adev->external_rev_id;
  3015. /* rev==3 */
  3016. config[no_regs++] = adev->pdev->device;
  3017. config[no_regs++] = adev->pdev->revision;
  3018. config[no_regs++] = adev->pdev->subsystem_device;
  3019. config[no_regs++] = adev->pdev->subsystem_vendor;
  3020. while (size && (*pos < no_regs * 4)) {
  3021. uint32_t value;
  3022. value = config[*pos >> 2];
  3023. r = put_user(value, (uint32_t *)buf);
  3024. if (r) {
  3025. kfree(config);
  3026. return r;
  3027. }
  3028. result += 4;
  3029. buf += 4;
  3030. *pos += 4;
  3031. size -= 4;
  3032. }
  3033. kfree(config);
  3034. return result;
  3035. }
  3036. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3037. size_t size, loff_t *pos)
  3038. {
  3039. struct amdgpu_device *adev = file_inode(f)->i_private;
  3040. int idx, x, outsize, r, valuesize;
  3041. uint32_t values[16];
  3042. if (size & 3 || *pos & 0x3)
  3043. return -EINVAL;
  3044. if (amdgpu_dpm == 0)
  3045. return -EINVAL;
  3046. /* convert offset to sensor number */
  3047. idx = *pos >> 2;
  3048. valuesize = sizeof(values);
  3049. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3050. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3051. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3052. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3053. &valuesize);
  3054. else
  3055. return -EINVAL;
  3056. if (size > valuesize)
  3057. return -EINVAL;
  3058. outsize = 0;
  3059. x = 0;
  3060. if (!r) {
  3061. while (size) {
  3062. r = put_user(values[x++], (int32_t *)buf);
  3063. buf += 4;
  3064. size -= 4;
  3065. outsize += 4;
  3066. }
  3067. }
  3068. return !r ? outsize : r;
  3069. }
  3070. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3071. size_t size, loff_t *pos)
  3072. {
  3073. struct amdgpu_device *adev = f->f_inode->i_private;
  3074. int r, x;
  3075. ssize_t result=0;
  3076. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3077. if (size & 3 || *pos & 3)
  3078. return -EINVAL;
  3079. /* decode offset */
  3080. offset = (*pos & 0x7F);
  3081. se = ((*pos >> 7) & 0xFF);
  3082. sh = ((*pos >> 15) & 0xFF);
  3083. cu = ((*pos >> 23) & 0xFF);
  3084. wave = ((*pos >> 31) & 0xFF);
  3085. simd = ((*pos >> 37) & 0xFF);
  3086. /* switch to the specific se/sh/cu */
  3087. mutex_lock(&adev->grbm_idx_mutex);
  3088. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3089. x = 0;
  3090. if (adev->gfx.funcs->read_wave_data)
  3091. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3092. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3093. mutex_unlock(&adev->grbm_idx_mutex);
  3094. if (!x)
  3095. return -EINVAL;
  3096. while (size && (offset < x * 4)) {
  3097. uint32_t value;
  3098. value = data[offset >> 2];
  3099. r = put_user(value, (uint32_t *)buf);
  3100. if (r)
  3101. return r;
  3102. result += 4;
  3103. buf += 4;
  3104. offset += 4;
  3105. size -= 4;
  3106. }
  3107. return result;
  3108. }
  3109. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3110. size_t size, loff_t *pos)
  3111. {
  3112. struct amdgpu_device *adev = f->f_inode->i_private;
  3113. int r;
  3114. ssize_t result = 0;
  3115. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3116. if (size & 3 || *pos & 3)
  3117. return -EINVAL;
  3118. /* decode offset */
  3119. offset = (*pos & 0xFFF); /* in dwords */
  3120. se = ((*pos >> 12) & 0xFF);
  3121. sh = ((*pos >> 20) & 0xFF);
  3122. cu = ((*pos >> 28) & 0xFF);
  3123. wave = ((*pos >> 36) & 0xFF);
  3124. simd = ((*pos >> 44) & 0xFF);
  3125. thread = ((*pos >> 52) & 0xFF);
  3126. bank = ((*pos >> 60) & 1);
  3127. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3128. if (!data)
  3129. return -ENOMEM;
  3130. /* switch to the specific se/sh/cu */
  3131. mutex_lock(&adev->grbm_idx_mutex);
  3132. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3133. if (bank == 0) {
  3134. if (adev->gfx.funcs->read_wave_vgprs)
  3135. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3136. } else {
  3137. if (adev->gfx.funcs->read_wave_sgprs)
  3138. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3139. }
  3140. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3141. mutex_unlock(&adev->grbm_idx_mutex);
  3142. while (size) {
  3143. uint32_t value;
  3144. value = data[offset++];
  3145. r = put_user(value, (uint32_t *)buf);
  3146. if (r) {
  3147. result = r;
  3148. goto err;
  3149. }
  3150. result += 4;
  3151. buf += 4;
  3152. size -= 4;
  3153. }
  3154. err:
  3155. kfree(data);
  3156. return result;
  3157. }
  3158. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3159. .owner = THIS_MODULE,
  3160. .read = amdgpu_debugfs_regs_read,
  3161. .write = amdgpu_debugfs_regs_write,
  3162. .llseek = default_llseek
  3163. };
  3164. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3165. .owner = THIS_MODULE,
  3166. .read = amdgpu_debugfs_regs_didt_read,
  3167. .write = amdgpu_debugfs_regs_didt_write,
  3168. .llseek = default_llseek
  3169. };
  3170. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3171. .owner = THIS_MODULE,
  3172. .read = amdgpu_debugfs_regs_pcie_read,
  3173. .write = amdgpu_debugfs_regs_pcie_write,
  3174. .llseek = default_llseek
  3175. };
  3176. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3177. .owner = THIS_MODULE,
  3178. .read = amdgpu_debugfs_regs_smc_read,
  3179. .write = amdgpu_debugfs_regs_smc_write,
  3180. .llseek = default_llseek
  3181. };
  3182. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3183. .owner = THIS_MODULE,
  3184. .read = amdgpu_debugfs_gca_config_read,
  3185. .llseek = default_llseek
  3186. };
  3187. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3188. .owner = THIS_MODULE,
  3189. .read = amdgpu_debugfs_sensor_read,
  3190. .llseek = default_llseek
  3191. };
  3192. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3193. .owner = THIS_MODULE,
  3194. .read = amdgpu_debugfs_wave_read,
  3195. .llseek = default_llseek
  3196. };
  3197. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3198. .owner = THIS_MODULE,
  3199. .read = amdgpu_debugfs_gpr_read,
  3200. .llseek = default_llseek
  3201. };
  3202. static const struct file_operations *debugfs_regs[] = {
  3203. &amdgpu_debugfs_regs_fops,
  3204. &amdgpu_debugfs_regs_didt_fops,
  3205. &amdgpu_debugfs_regs_pcie_fops,
  3206. &amdgpu_debugfs_regs_smc_fops,
  3207. &amdgpu_debugfs_gca_config_fops,
  3208. &amdgpu_debugfs_sensors_fops,
  3209. &amdgpu_debugfs_wave_fops,
  3210. &amdgpu_debugfs_gpr_fops,
  3211. };
  3212. static const char *debugfs_regs_names[] = {
  3213. "amdgpu_regs",
  3214. "amdgpu_regs_didt",
  3215. "amdgpu_regs_pcie",
  3216. "amdgpu_regs_smc",
  3217. "amdgpu_gca_config",
  3218. "amdgpu_sensors",
  3219. "amdgpu_wave",
  3220. "amdgpu_gpr",
  3221. };
  3222. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3223. {
  3224. struct drm_minor *minor = adev->ddev->primary;
  3225. struct dentry *ent, *root = minor->debugfs_root;
  3226. unsigned i, j;
  3227. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3228. ent = debugfs_create_file(debugfs_regs_names[i],
  3229. S_IFREG | S_IRUGO, root,
  3230. adev, debugfs_regs[i]);
  3231. if (IS_ERR(ent)) {
  3232. for (j = 0; j < i; j++) {
  3233. debugfs_remove(adev->debugfs_regs[i]);
  3234. adev->debugfs_regs[i] = NULL;
  3235. }
  3236. return PTR_ERR(ent);
  3237. }
  3238. if (!i)
  3239. i_size_write(ent->d_inode, adev->rmmio_size);
  3240. adev->debugfs_regs[i] = ent;
  3241. }
  3242. return 0;
  3243. }
  3244. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3245. {
  3246. unsigned i;
  3247. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3248. if (adev->debugfs_regs[i]) {
  3249. debugfs_remove(adev->debugfs_regs[i]);
  3250. adev->debugfs_regs[i] = NULL;
  3251. }
  3252. }
  3253. }
  3254. int amdgpu_debugfs_init(struct drm_minor *minor)
  3255. {
  3256. return 0;
  3257. }
  3258. #else
  3259. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3260. {
  3261. return 0;
  3262. }
  3263. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3264. #endif