gxbb.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016 AmLogic, Inc.
  4. * Michael Turquette <mturquette@baylibre.com>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/init.h>
  9. #include <linux/of_device.h>
  10. #include <linux/mfd/syscon.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regmap.h>
  13. #include "clkc.h"
  14. #include "gxbb.h"
  15. #include "clk-regmap.h"
  16. static DEFINE_SPINLOCK(meson_clk_lock);
  17. static const struct pll_params_table gxbb_gp0_pll_params_table[] = {
  18. PLL_PARAMS(32, 1),
  19. PLL_PARAMS(33, 1),
  20. PLL_PARAMS(34, 1),
  21. PLL_PARAMS(35, 1),
  22. PLL_PARAMS(36, 1),
  23. PLL_PARAMS(37, 1),
  24. PLL_PARAMS(38, 1),
  25. PLL_PARAMS(39, 1),
  26. PLL_PARAMS(40, 1),
  27. PLL_PARAMS(41, 1),
  28. PLL_PARAMS(42, 1),
  29. PLL_PARAMS(43, 1),
  30. PLL_PARAMS(44, 1),
  31. PLL_PARAMS(45, 1),
  32. PLL_PARAMS(46, 1),
  33. PLL_PARAMS(47, 1),
  34. PLL_PARAMS(48, 1),
  35. PLL_PARAMS(49, 1),
  36. PLL_PARAMS(50, 1),
  37. PLL_PARAMS(51, 1),
  38. PLL_PARAMS(52, 1),
  39. PLL_PARAMS(53, 1),
  40. PLL_PARAMS(54, 1),
  41. PLL_PARAMS(55, 1),
  42. PLL_PARAMS(56, 1),
  43. PLL_PARAMS(57, 1),
  44. PLL_PARAMS(58, 1),
  45. PLL_PARAMS(59, 1),
  46. PLL_PARAMS(60, 1),
  47. PLL_PARAMS(61, 1),
  48. PLL_PARAMS(62, 1),
  49. { /* sentinel */ },
  50. };
  51. static const struct pll_params_table gxl_gp0_pll_params_table[] = {
  52. PLL_PARAMS(42, 1),
  53. PLL_PARAMS(43, 1),
  54. PLL_PARAMS(44, 1),
  55. PLL_PARAMS(45, 1),
  56. PLL_PARAMS(46, 1),
  57. PLL_PARAMS(47, 1),
  58. PLL_PARAMS(48, 1),
  59. PLL_PARAMS(49, 1),
  60. PLL_PARAMS(50, 1),
  61. PLL_PARAMS(51, 1),
  62. PLL_PARAMS(52, 1),
  63. PLL_PARAMS(53, 1),
  64. PLL_PARAMS(54, 1),
  65. PLL_PARAMS(55, 1),
  66. PLL_PARAMS(56, 1),
  67. PLL_PARAMS(57, 1),
  68. PLL_PARAMS(58, 1),
  69. PLL_PARAMS(59, 1),
  70. PLL_PARAMS(60, 1),
  71. PLL_PARAMS(61, 1),
  72. PLL_PARAMS(62, 1),
  73. PLL_PARAMS(63, 1),
  74. PLL_PARAMS(64, 1),
  75. PLL_PARAMS(65, 1),
  76. PLL_PARAMS(66, 1),
  77. { /* sentinel */ },
  78. };
  79. static struct clk_regmap gxbb_fixed_pll_dco = {
  80. .data = &(struct meson_clk_pll_data){
  81. .en = {
  82. .reg_off = HHI_MPLL_CNTL,
  83. .shift = 30,
  84. .width = 1,
  85. },
  86. .m = {
  87. .reg_off = HHI_MPLL_CNTL,
  88. .shift = 0,
  89. .width = 9,
  90. },
  91. .n = {
  92. .reg_off = HHI_MPLL_CNTL,
  93. .shift = 9,
  94. .width = 5,
  95. },
  96. .frac = {
  97. .reg_off = HHI_MPLL_CNTL2,
  98. .shift = 0,
  99. .width = 12,
  100. },
  101. .l = {
  102. .reg_off = HHI_MPLL_CNTL,
  103. .shift = 31,
  104. .width = 1,
  105. },
  106. .rst = {
  107. .reg_off = HHI_MPLL_CNTL,
  108. .shift = 29,
  109. .width = 1,
  110. },
  111. },
  112. .hw.init = &(struct clk_init_data){
  113. .name = "fixed_pll_dco",
  114. .ops = &meson_clk_pll_ro_ops,
  115. .parent_names = (const char *[]){ "xtal" },
  116. .num_parents = 1,
  117. },
  118. };
  119. static struct clk_regmap gxbb_fixed_pll = {
  120. .data = &(struct clk_regmap_div_data){
  121. .offset = HHI_MPLL_CNTL,
  122. .shift = 16,
  123. .width = 2,
  124. .flags = CLK_DIVIDER_POWER_OF_TWO,
  125. },
  126. .hw.init = &(struct clk_init_data){
  127. .name = "fixed_pll",
  128. .ops = &clk_regmap_divider_ro_ops,
  129. .parent_names = (const char *[]){ "fixed_pll_dco" },
  130. .num_parents = 1,
  131. /*
  132. * This clock won't ever change at runtime so
  133. * CLK_SET_RATE_PARENT is not required
  134. */
  135. },
  136. };
  137. static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = {
  138. .mult = 2,
  139. .div = 1,
  140. .hw.init = &(struct clk_init_data){
  141. .name = "hdmi_pll_pre_mult",
  142. .ops = &clk_fixed_factor_ops,
  143. .parent_names = (const char *[]){ "xtal" },
  144. .num_parents = 1,
  145. },
  146. };
  147. static struct clk_regmap gxbb_hdmi_pll_dco = {
  148. .data = &(struct meson_clk_pll_data){
  149. .en = {
  150. .reg_off = HHI_HDMI_PLL_CNTL,
  151. .shift = 30,
  152. .width = 1,
  153. },
  154. .m = {
  155. .reg_off = HHI_HDMI_PLL_CNTL,
  156. .shift = 0,
  157. .width = 9,
  158. },
  159. .n = {
  160. .reg_off = HHI_HDMI_PLL_CNTL,
  161. .shift = 9,
  162. .width = 5,
  163. },
  164. .frac = {
  165. .reg_off = HHI_HDMI_PLL_CNTL2,
  166. .shift = 0,
  167. .width = 12,
  168. },
  169. .l = {
  170. .reg_off = HHI_HDMI_PLL_CNTL,
  171. .shift = 31,
  172. .width = 1,
  173. },
  174. .rst = {
  175. .reg_off = HHI_HDMI_PLL_CNTL,
  176. .shift = 28,
  177. .width = 1,
  178. },
  179. },
  180. .hw.init = &(struct clk_init_data){
  181. .name = "hdmi_pll_dco",
  182. .ops = &meson_clk_pll_ro_ops,
  183. .parent_names = (const char *[]){ "hdmi_pll_pre_mult" },
  184. .num_parents = 1,
  185. /*
  186. * Display directly handle hdmi pll registers ATM, we need
  187. * NOCACHE to keep our view of the clock as accurate as possible
  188. */
  189. .flags = CLK_GET_RATE_NOCACHE,
  190. },
  191. };
  192. static struct clk_regmap gxbb_hdmi_pll_od = {
  193. .data = &(struct clk_regmap_div_data){
  194. .offset = HHI_HDMI_PLL_CNTL2,
  195. .shift = 16,
  196. .width = 2,
  197. .flags = CLK_DIVIDER_POWER_OF_TWO,
  198. },
  199. .hw.init = &(struct clk_init_data){
  200. .name = "hdmi_pll_od",
  201. .ops = &clk_regmap_divider_ro_ops,
  202. .parent_names = (const char *[]){ "hdmi_pll_dco" },
  203. .num_parents = 1,
  204. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  205. },
  206. };
  207. static struct clk_regmap gxbb_hdmi_pll_od2 = {
  208. .data = &(struct clk_regmap_div_data){
  209. .offset = HHI_HDMI_PLL_CNTL2,
  210. .shift = 22,
  211. .width = 2,
  212. .flags = CLK_DIVIDER_POWER_OF_TWO,
  213. },
  214. .hw.init = &(struct clk_init_data){
  215. .name = "hdmi_pll_od2",
  216. .ops = &clk_regmap_divider_ro_ops,
  217. .parent_names = (const char *[]){ "hdmi_pll_od" },
  218. .num_parents = 1,
  219. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  220. },
  221. };
  222. static struct clk_regmap gxbb_hdmi_pll = {
  223. .data = &(struct clk_regmap_div_data){
  224. .offset = HHI_HDMI_PLL_CNTL2,
  225. .shift = 18,
  226. .width = 2,
  227. .flags = CLK_DIVIDER_POWER_OF_TWO,
  228. },
  229. .hw.init = &(struct clk_init_data){
  230. .name = "hdmi_pll",
  231. .ops = &clk_regmap_divider_ro_ops,
  232. .parent_names = (const char *[]){ "hdmi_pll_od2" },
  233. .num_parents = 1,
  234. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  235. },
  236. };
  237. static struct clk_regmap gxl_hdmi_pll_od = {
  238. .data = &(struct clk_regmap_div_data){
  239. .offset = HHI_HDMI_PLL_CNTL + 8,
  240. .shift = 21,
  241. .width = 2,
  242. .flags = CLK_DIVIDER_POWER_OF_TWO,
  243. },
  244. .hw.init = &(struct clk_init_data){
  245. .name = "hdmi_pll_od",
  246. .ops = &clk_regmap_divider_ro_ops,
  247. .parent_names = (const char *[]){ "hdmi_pll_dco" },
  248. .num_parents = 1,
  249. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  250. },
  251. };
  252. static struct clk_regmap gxl_hdmi_pll_od2 = {
  253. .data = &(struct clk_regmap_div_data){
  254. .offset = HHI_HDMI_PLL_CNTL + 8,
  255. .shift = 23,
  256. .width = 2,
  257. .flags = CLK_DIVIDER_POWER_OF_TWO,
  258. },
  259. .hw.init = &(struct clk_init_data){
  260. .name = "hdmi_pll_od2",
  261. .ops = &clk_regmap_divider_ro_ops,
  262. .parent_names = (const char *[]){ "hdmi_pll_od" },
  263. .num_parents = 1,
  264. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  265. },
  266. };
  267. static struct clk_regmap gxl_hdmi_pll = {
  268. .data = &(struct clk_regmap_div_data){
  269. .offset = HHI_HDMI_PLL_CNTL + 8,
  270. .shift = 19,
  271. .width = 2,
  272. .flags = CLK_DIVIDER_POWER_OF_TWO,
  273. },
  274. .hw.init = &(struct clk_init_data){
  275. .name = "hdmi_pll",
  276. .ops = &clk_regmap_divider_ro_ops,
  277. .parent_names = (const char *[]){ "hdmi_pll_od2" },
  278. .num_parents = 1,
  279. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  280. },
  281. };
  282. static struct clk_regmap gxbb_sys_pll_dco = {
  283. .data = &(struct meson_clk_pll_data){
  284. .en = {
  285. .reg_off = HHI_SYS_PLL_CNTL,
  286. .shift = 30,
  287. .width = 1,
  288. },
  289. .m = {
  290. .reg_off = HHI_SYS_PLL_CNTL,
  291. .shift = 0,
  292. .width = 9,
  293. },
  294. .n = {
  295. .reg_off = HHI_SYS_PLL_CNTL,
  296. .shift = 9,
  297. .width = 5,
  298. },
  299. .l = {
  300. .reg_off = HHI_SYS_PLL_CNTL,
  301. .shift = 31,
  302. .width = 1,
  303. },
  304. .rst = {
  305. .reg_off = HHI_SYS_PLL_CNTL,
  306. .shift = 29,
  307. .width = 1,
  308. },
  309. },
  310. .hw.init = &(struct clk_init_data){
  311. .name = "sys_pll_dco",
  312. .ops = &meson_clk_pll_ro_ops,
  313. .parent_names = (const char *[]){ "xtal" },
  314. .num_parents = 1,
  315. },
  316. };
  317. static struct clk_regmap gxbb_sys_pll = {
  318. .data = &(struct clk_regmap_div_data){
  319. .offset = HHI_SYS_PLL_CNTL,
  320. .shift = 10,
  321. .width = 2,
  322. .flags = CLK_DIVIDER_POWER_OF_TWO,
  323. },
  324. .hw.init = &(struct clk_init_data){
  325. .name = "sys_pll",
  326. .ops = &clk_regmap_divider_ro_ops,
  327. .parent_names = (const char *[]){ "sys_pll_dco" },
  328. .num_parents = 1,
  329. .flags = CLK_SET_RATE_PARENT,
  330. },
  331. };
  332. static const struct reg_sequence gxbb_gp0_init_regs[] = {
  333. { .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 },
  334. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 },
  335. { .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d },
  336. };
  337. static struct clk_regmap gxbb_gp0_pll_dco = {
  338. .data = &(struct meson_clk_pll_data){
  339. .en = {
  340. .reg_off = HHI_GP0_PLL_CNTL,
  341. .shift = 30,
  342. .width = 1,
  343. },
  344. .m = {
  345. .reg_off = HHI_GP0_PLL_CNTL,
  346. .shift = 0,
  347. .width = 9,
  348. },
  349. .n = {
  350. .reg_off = HHI_GP0_PLL_CNTL,
  351. .shift = 9,
  352. .width = 5,
  353. },
  354. .l = {
  355. .reg_off = HHI_GP0_PLL_CNTL,
  356. .shift = 31,
  357. .width = 1,
  358. },
  359. .rst = {
  360. .reg_off = HHI_GP0_PLL_CNTL,
  361. .shift = 29,
  362. .width = 1,
  363. },
  364. .table = gxbb_gp0_pll_params_table,
  365. .init_regs = gxbb_gp0_init_regs,
  366. .init_count = ARRAY_SIZE(gxbb_gp0_init_regs),
  367. },
  368. .hw.init = &(struct clk_init_data){
  369. .name = "gp0_pll_dco",
  370. .ops = &meson_clk_pll_ops,
  371. .parent_names = (const char *[]){ "xtal" },
  372. .num_parents = 1,
  373. },
  374. };
  375. static const struct reg_sequence gxl_gp0_init_regs[] = {
  376. { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
  377. { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
  378. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
  379. { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
  380. { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
  381. };
  382. static struct clk_regmap gxl_gp0_pll_dco = {
  383. .data = &(struct meson_clk_pll_data){
  384. .en = {
  385. .reg_off = HHI_GP0_PLL_CNTL,
  386. .shift = 30,
  387. .width = 1,
  388. },
  389. .m = {
  390. .reg_off = HHI_GP0_PLL_CNTL,
  391. .shift = 0,
  392. .width = 9,
  393. },
  394. .n = {
  395. .reg_off = HHI_GP0_PLL_CNTL,
  396. .shift = 9,
  397. .width = 5,
  398. },
  399. .frac = {
  400. .reg_off = HHI_GP0_PLL_CNTL1,
  401. .shift = 0,
  402. .width = 10,
  403. },
  404. .l = {
  405. .reg_off = HHI_GP0_PLL_CNTL,
  406. .shift = 31,
  407. .width = 1,
  408. },
  409. .rst = {
  410. .reg_off = HHI_GP0_PLL_CNTL,
  411. .shift = 29,
  412. .width = 1,
  413. },
  414. .table = gxl_gp0_pll_params_table,
  415. .init_regs = gxl_gp0_init_regs,
  416. .init_count = ARRAY_SIZE(gxl_gp0_init_regs),
  417. },
  418. .hw.init = &(struct clk_init_data){
  419. .name = "gp0_pll_dco",
  420. .ops = &meson_clk_pll_ops,
  421. .parent_names = (const char *[]){ "xtal" },
  422. .num_parents = 1,
  423. },
  424. };
  425. static struct clk_regmap gxbb_gp0_pll = {
  426. .data = &(struct clk_regmap_div_data){
  427. .offset = HHI_GP0_PLL_CNTL,
  428. .shift = 16,
  429. .width = 2,
  430. .flags = CLK_DIVIDER_POWER_OF_TWO,
  431. },
  432. .hw.init = &(struct clk_init_data){
  433. .name = "gp0_pll",
  434. .ops = &clk_regmap_divider_ops,
  435. .parent_names = (const char *[]){ "gp0_pll_dco" },
  436. .num_parents = 1,
  437. .flags = CLK_SET_RATE_PARENT,
  438. },
  439. };
  440. static struct clk_fixed_factor gxbb_fclk_div2_div = {
  441. .mult = 1,
  442. .div = 2,
  443. .hw.init = &(struct clk_init_data){
  444. .name = "fclk_div2_div",
  445. .ops = &clk_fixed_factor_ops,
  446. .parent_names = (const char *[]){ "fixed_pll" },
  447. .num_parents = 1,
  448. },
  449. };
  450. static struct clk_regmap gxbb_fclk_div2 = {
  451. .data = &(struct clk_regmap_gate_data){
  452. .offset = HHI_MPLL_CNTL6,
  453. .bit_idx = 27,
  454. },
  455. .hw.init = &(struct clk_init_data){
  456. .name = "fclk_div2",
  457. .ops = &clk_regmap_gate_ops,
  458. .parent_names = (const char *[]){ "fclk_div2_div" },
  459. .num_parents = 1,
  460. .flags = CLK_IS_CRITICAL,
  461. },
  462. };
  463. static struct clk_fixed_factor gxbb_fclk_div3_div = {
  464. .mult = 1,
  465. .div = 3,
  466. .hw.init = &(struct clk_init_data){
  467. .name = "fclk_div3_div",
  468. .ops = &clk_fixed_factor_ops,
  469. .parent_names = (const char *[]){ "fixed_pll" },
  470. .num_parents = 1,
  471. },
  472. };
  473. static struct clk_regmap gxbb_fclk_div3 = {
  474. .data = &(struct clk_regmap_gate_data){
  475. .offset = HHI_MPLL_CNTL6,
  476. .bit_idx = 28,
  477. },
  478. .hw.init = &(struct clk_init_data){
  479. .name = "fclk_div3",
  480. .ops = &clk_regmap_gate_ops,
  481. .parent_names = (const char *[]){ "fclk_div3_div" },
  482. .num_parents = 1,
  483. },
  484. };
  485. static struct clk_fixed_factor gxbb_fclk_div4_div = {
  486. .mult = 1,
  487. .div = 4,
  488. .hw.init = &(struct clk_init_data){
  489. .name = "fclk_div4_div",
  490. .ops = &clk_fixed_factor_ops,
  491. .parent_names = (const char *[]){ "fixed_pll" },
  492. .num_parents = 1,
  493. },
  494. };
  495. static struct clk_regmap gxbb_fclk_div4 = {
  496. .data = &(struct clk_regmap_gate_data){
  497. .offset = HHI_MPLL_CNTL6,
  498. .bit_idx = 29,
  499. },
  500. .hw.init = &(struct clk_init_data){
  501. .name = "fclk_div4",
  502. .ops = &clk_regmap_gate_ops,
  503. .parent_names = (const char *[]){ "fclk_div4_div" },
  504. .num_parents = 1,
  505. },
  506. };
  507. static struct clk_fixed_factor gxbb_fclk_div5_div = {
  508. .mult = 1,
  509. .div = 5,
  510. .hw.init = &(struct clk_init_data){
  511. .name = "fclk_div5_div",
  512. .ops = &clk_fixed_factor_ops,
  513. .parent_names = (const char *[]){ "fixed_pll" },
  514. .num_parents = 1,
  515. },
  516. };
  517. static struct clk_regmap gxbb_fclk_div5 = {
  518. .data = &(struct clk_regmap_gate_data){
  519. .offset = HHI_MPLL_CNTL6,
  520. .bit_idx = 30,
  521. },
  522. .hw.init = &(struct clk_init_data){
  523. .name = "fclk_div5",
  524. .ops = &clk_regmap_gate_ops,
  525. .parent_names = (const char *[]){ "fclk_div5_div" },
  526. .num_parents = 1,
  527. },
  528. };
  529. static struct clk_fixed_factor gxbb_fclk_div7_div = {
  530. .mult = 1,
  531. .div = 7,
  532. .hw.init = &(struct clk_init_data){
  533. .name = "fclk_div7_div",
  534. .ops = &clk_fixed_factor_ops,
  535. .parent_names = (const char *[]){ "fixed_pll" },
  536. .num_parents = 1,
  537. },
  538. };
  539. static struct clk_regmap gxbb_fclk_div7 = {
  540. .data = &(struct clk_regmap_gate_data){
  541. .offset = HHI_MPLL_CNTL6,
  542. .bit_idx = 31,
  543. },
  544. .hw.init = &(struct clk_init_data){
  545. .name = "fclk_div7",
  546. .ops = &clk_regmap_gate_ops,
  547. .parent_names = (const char *[]){ "fclk_div7_div" },
  548. .num_parents = 1,
  549. },
  550. };
  551. static struct clk_regmap gxbb_mpll_prediv = {
  552. .data = &(struct clk_regmap_div_data){
  553. .offset = HHI_MPLL_CNTL5,
  554. .shift = 12,
  555. .width = 1,
  556. },
  557. .hw.init = &(struct clk_init_data){
  558. .name = "mpll_prediv",
  559. .ops = &clk_regmap_divider_ro_ops,
  560. .parent_names = (const char *[]){ "fixed_pll" },
  561. .num_parents = 1,
  562. },
  563. };
  564. static struct clk_regmap gxbb_mpll0_div = {
  565. .data = &(struct meson_clk_mpll_data){
  566. .sdm = {
  567. .reg_off = HHI_MPLL_CNTL7,
  568. .shift = 0,
  569. .width = 14,
  570. },
  571. .sdm_en = {
  572. .reg_off = HHI_MPLL_CNTL7,
  573. .shift = 15,
  574. .width = 1,
  575. },
  576. .n2 = {
  577. .reg_off = HHI_MPLL_CNTL7,
  578. .shift = 16,
  579. .width = 9,
  580. },
  581. .ssen = {
  582. .reg_off = HHI_MPLL_CNTL,
  583. .shift = 25,
  584. .width = 1,
  585. },
  586. .lock = &meson_clk_lock,
  587. },
  588. .hw.init = &(struct clk_init_data){
  589. .name = "mpll0_div",
  590. .ops = &meson_clk_mpll_ops,
  591. .parent_names = (const char *[]){ "mpll_prediv" },
  592. .num_parents = 1,
  593. },
  594. };
  595. static struct clk_regmap gxbb_mpll0 = {
  596. .data = &(struct clk_regmap_gate_data){
  597. .offset = HHI_MPLL_CNTL7,
  598. .bit_idx = 14,
  599. },
  600. .hw.init = &(struct clk_init_data){
  601. .name = "mpll0",
  602. .ops = &clk_regmap_gate_ops,
  603. .parent_names = (const char *[]){ "mpll0_div" },
  604. .num_parents = 1,
  605. .flags = CLK_SET_RATE_PARENT,
  606. },
  607. };
  608. static struct clk_regmap gxbb_mpll1_div = {
  609. .data = &(struct meson_clk_mpll_data){
  610. .sdm = {
  611. .reg_off = HHI_MPLL_CNTL8,
  612. .shift = 0,
  613. .width = 14,
  614. },
  615. .sdm_en = {
  616. .reg_off = HHI_MPLL_CNTL8,
  617. .shift = 15,
  618. .width = 1,
  619. },
  620. .n2 = {
  621. .reg_off = HHI_MPLL_CNTL8,
  622. .shift = 16,
  623. .width = 9,
  624. },
  625. .lock = &meson_clk_lock,
  626. },
  627. .hw.init = &(struct clk_init_data){
  628. .name = "mpll1_div",
  629. .ops = &meson_clk_mpll_ops,
  630. .parent_names = (const char *[]){ "mpll_prediv" },
  631. .num_parents = 1,
  632. },
  633. };
  634. static struct clk_regmap gxbb_mpll1 = {
  635. .data = &(struct clk_regmap_gate_data){
  636. .offset = HHI_MPLL_CNTL8,
  637. .bit_idx = 14,
  638. },
  639. .hw.init = &(struct clk_init_data){
  640. .name = "mpll1",
  641. .ops = &clk_regmap_gate_ops,
  642. .parent_names = (const char *[]){ "mpll1_div" },
  643. .num_parents = 1,
  644. .flags = CLK_SET_RATE_PARENT,
  645. },
  646. };
  647. static struct clk_regmap gxbb_mpll2_div = {
  648. .data = &(struct meson_clk_mpll_data){
  649. .sdm = {
  650. .reg_off = HHI_MPLL_CNTL9,
  651. .shift = 0,
  652. .width = 14,
  653. },
  654. .sdm_en = {
  655. .reg_off = HHI_MPLL_CNTL9,
  656. .shift = 15,
  657. .width = 1,
  658. },
  659. .n2 = {
  660. .reg_off = HHI_MPLL_CNTL9,
  661. .shift = 16,
  662. .width = 9,
  663. },
  664. .lock = &meson_clk_lock,
  665. },
  666. .hw.init = &(struct clk_init_data){
  667. .name = "mpll2_div",
  668. .ops = &meson_clk_mpll_ops,
  669. .parent_names = (const char *[]){ "mpll_prediv" },
  670. .num_parents = 1,
  671. },
  672. };
  673. static struct clk_regmap gxbb_mpll2 = {
  674. .data = &(struct clk_regmap_gate_data){
  675. .offset = HHI_MPLL_CNTL9,
  676. .bit_idx = 14,
  677. },
  678. .hw.init = &(struct clk_init_data){
  679. .name = "mpll2",
  680. .ops = &clk_regmap_gate_ops,
  681. .parent_names = (const char *[]){ "mpll2_div" },
  682. .num_parents = 1,
  683. .flags = CLK_SET_RATE_PARENT,
  684. },
  685. };
  686. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  687. static const char * const clk81_parent_names[] = {
  688. "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
  689. "fclk_div3", "fclk_div5"
  690. };
  691. static struct clk_regmap gxbb_mpeg_clk_sel = {
  692. .data = &(struct clk_regmap_mux_data){
  693. .offset = HHI_MPEG_CLK_CNTL,
  694. .mask = 0x7,
  695. .shift = 12,
  696. .table = mux_table_clk81,
  697. },
  698. .hw.init = &(struct clk_init_data){
  699. .name = "mpeg_clk_sel",
  700. .ops = &clk_regmap_mux_ro_ops,
  701. /*
  702. * bits 14:12 selects from 8 possible parents:
  703. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  704. * fclk_div4, fclk_div3, fclk_div5
  705. */
  706. .parent_names = clk81_parent_names,
  707. .num_parents = ARRAY_SIZE(clk81_parent_names),
  708. },
  709. };
  710. static struct clk_regmap gxbb_mpeg_clk_div = {
  711. .data = &(struct clk_regmap_div_data){
  712. .offset = HHI_MPEG_CLK_CNTL,
  713. .shift = 0,
  714. .width = 7,
  715. },
  716. .hw.init = &(struct clk_init_data){
  717. .name = "mpeg_clk_div",
  718. .ops = &clk_regmap_divider_ro_ops,
  719. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  720. .num_parents = 1,
  721. },
  722. };
  723. /* the mother of dragons gates */
  724. static struct clk_regmap gxbb_clk81 = {
  725. .data = &(struct clk_regmap_gate_data){
  726. .offset = HHI_MPEG_CLK_CNTL,
  727. .bit_idx = 7,
  728. },
  729. .hw.init = &(struct clk_init_data){
  730. .name = "clk81",
  731. .ops = &clk_regmap_gate_ops,
  732. .parent_names = (const char *[]){ "mpeg_clk_div" },
  733. .num_parents = 1,
  734. .flags = CLK_IS_CRITICAL,
  735. },
  736. };
  737. static struct clk_regmap gxbb_sar_adc_clk_sel = {
  738. .data = &(struct clk_regmap_mux_data){
  739. .offset = HHI_SAR_CLK_CNTL,
  740. .mask = 0x3,
  741. .shift = 9,
  742. },
  743. .hw.init = &(struct clk_init_data){
  744. .name = "sar_adc_clk_sel",
  745. .ops = &clk_regmap_mux_ops,
  746. /* NOTE: The datasheet doesn't list the parents for bit 10 */
  747. .parent_names = (const char *[]){ "xtal", "clk81", },
  748. .num_parents = 2,
  749. },
  750. };
  751. static struct clk_regmap gxbb_sar_adc_clk_div = {
  752. .data = &(struct clk_regmap_div_data){
  753. .offset = HHI_SAR_CLK_CNTL,
  754. .shift = 0,
  755. .width = 8,
  756. },
  757. .hw.init = &(struct clk_init_data){
  758. .name = "sar_adc_clk_div",
  759. .ops = &clk_regmap_divider_ops,
  760. .parent_names = (const char *[]){ "sar_adc_clk_sel" },
  761. .num_parents = 1,
  762. },
  763. };
  764. static struct clk_regmap gxbb_sar_adc_clk = {
  765. .data = &(struct clk_regmap_gate_data){
  766. .offset = HHI_SAR_CLK_CNTL,
  767. .bit_idx = 8,
  768. },
  769. .hw.init = &(struct clk_init_data){
  770. .name = "sar_adc_clk",
  771. .ops = &clk_regmap_gate_ops,
  772. .parent_names = (const char *[]){ "sar_adc_clk_div" },
  773. .num_parents = 1,
  774. .flags = CLK_SET_RATE_PARENT,
  775. },
  776. };
  777. /*
  778. * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
  779. * muxed by a glitch-free switch.
  780. */
  781. static const char * const gxbb_mali_0_1_parent_names[] = {
  782. "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
  783. "fclk_div4", "fclk_div3", "fclk_div5"
  784. };
  785. static struct clk_regmap gxbb_mali_0_sel = {
  786. .data = &(struct clk_regmap_mux_data){
  787. .offset = HHI_MALI_CLK_CNTL,
  788. .mask = 0x7,
  789. .shift = 9,
  790. },
  791. .hw.init = &(struct clk_init_data){
  792. .name = "mali_0_sel",
  793. .ops = &clk_regmap_mux_ops,
  794. /*
  795. * bits 10:9 selects from 8 possible parents:
  796. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  797. * fclk_div4, fclk_div3, fclk_div5
  798. */
  799. .parent_names = gxbb_mali_0_1_parent_names,
  800. .num_parents = 8,
  801. .flags = CLK_SET_RATE_NO_REPARENT,
  802. },
  803. };
  804. static struct clk_regmap gxbb_mali_0_div = {
  805. .data = &(struct clk_regmap_div_data){
  806. .offset = HHI_MALI_CLK_CNTL,
  807. .shift = 0,
  808. .width = 7,
  809. },
  810. .hw.init = &(struct clk_init_data){
  811. .name = "mali_0_div",
  812. .ops = &clk_regmap_divider_ops,
  813. .parent_names = (const char *[]){ "mali_0_sel" },
  814. .num_parents = 1,
  815. .flags = CLK_SET_RATE_NO_REPARENT,
  816. },
  817. };
  818. static struct clk_regmap gxbb_mali_0 = {
  819. .data = &(struct clk_regmap_gate_data){
  820. .offset = HHI_MALI_CLK_CNTL,
  821. .bit_idx = 8,
  822. },
  823. .hw.init = &(struct clk_init_data){
  824. .name = "mali_0",
  825. .ops = &clk_regmap_gate_ops,
  826. .parent_names = (const char *[]){ "mali_0_div" },
  827. .num_parents = 1,
  828. .flags = CLK_SET_RATE_PARENT,
  829. },
  830. };
  831. static struct clk_regmap gxbb_mali_1_sel = {
  832. .data = &(struct clk_regmap_mux_data){
  833. .offset = HHI_MALI_CLK_CNTL,
  834. .mask = 0x7,
  835. .shift = 25,
  836. },
  837. .hw.init = &(struct clk_init_data){
  838. .name = "mali_1_sel",
  839. .ops = &clk_regmap_mux_ops,
  840. /*
  841. * bits 10:9 selects from 8 possible parents:
  842. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  843. * fclk_div4, fclk_div3, fclk_div5
  844. */
  845. .parent_names = gxbb_mali_0_1_parent_names,
  846. .num_parents = 8,
  847. .flags = CLK_SET_RATE_NO_REPARENT,
  848. },
  849. };
  850. static struct clk_regmap gxbb_mali_1_div = {
  851. .data = &(struct clk_regmap_div_data){
  852. .offset = HHI_MALI_CLK_CNTL,
  853. .shift = 16,
  854. .width = 7,
  855. },
  856. .hw.init = &(struct clk_init_data){
  857. .name = "mali_1_div",
  858. .ops = &clk_regmap_divider_ops,
  859. .parent_names = (const char *[]){ "mali_1_sel" },
  860. .num_parents = 1,
  861. .flags = CLK_SET_RATE_NO_REPARENT,
  862. },
  863. };
  864. static struct clk_regmap gxbb_mali_1 = {
  865. .data = &(struct clk_regmap_gate_data){
  866. .offset = HHI_MALI_CLK_CNTL,
  867. .bit_idx = 24,
  868. },
  869. .hw.init = &(struct clk_init_data){
  870. .name = "mali_1",
  871. .ops = &clk_regmap_gate_ops,
  872. .parent_names = (const char *[]){ "mali_1_div" },
  873. .num_parents = 1,
  874. .flags = CLK_SET_RATE_PARENT,
  875. },
  876. };
  877. static const char * const gxbb_mali_parent_names[] = {
  878. "mali_0", "mali_1"
  879. };
  880. static struct clk_regmap gxbb_mali = {
  881. .data = &(struct clk_regmap_mux_data){
  882. .offset = HHI_MALI_CLK_CNTL,
  883. .mask = 1,
  884. .shift = 31,
  885. },
  886. .hw.init = &(struct clk_init_data){
  887. .name = "mali",
  888. .ops = &clk_regmap_mux_ops,
  889. .parent_names = gxbb_mali_parent_names,
  890. .num_parents = 2,
  891. .flags = CLK_SET_RATE_NO_REPARENT,
  892. },
  893. };
  894. static struct clk_regmap gxbb_cts_amclk_sel = {
  895. .data = &(struct clk_regmap_mux_data){
  896. .offset = HHI_AUD_CLK_CNTL,
  897. .mask = 0x3,
  898. .shift = 9,
  899. .table = (u32[]){ 1, 2, 3 },
  900. .flags = CLK_MUX_ROUND_CLOSEST,
  901. },
  902. .hw.init = &(struct clk_init_data){
  903. .name = "cts_amclk_sel",
  904. .ops = &clk_regmap_mux_ops,
  905. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  906. .num_parents = 3,
  907. },
  908. };
  909. static struct clk_regmap gxbb_cts_amclk_div = {
  910. .data = &(struct clk_regmap_div_data) {
  911. .offset = HHI_AUD_CLK_CNTL,
  912. .shift = 0,
  913. .width = 8,
  914. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  915. },
  916. .hw.init = &(struct clk_init_data){
  917. .name = "cts_amclk_div",
  918. .ops = &clk_regmap_divider_ops,
  919. .parent_names = (const char *[]){ "cts_amclk_sel" },
  920. .num_parents = 1,
  921. .flags = CLK_SET_RATE_PARENT,
  922. },
  923. };
  924. static struct clk_regmap gxbb_cts_amclk = {
  925. .data = &(struct clk_regmap_gate_data){
  926. .offset = HHI_AUD_CLK_CNTL,
  927. .bit_idx = 8,
  928. },
  929. .hw.init = &(struct clk_init_data){
  930. .name = "cts_amclk",
  931. .ops = &clk_regmap_gate_ops,
  932. .parent_names = (const char *[]){ "cts_amclk_div" },
  933. .num_parents = 1,
  934. .flags = CLK_SET_RATE_PARENT,
  935. },
  936. };
  937. static struct clk_regmap gxbb_cts_mclk_i958_sel = {
  938. .data = &(struct clk_regmap_mux_data){
  939. .offset = HHI_AUD_CLK_CNTL2,
  940. .mask = 0x3,
  941. .shift = 25,
  942. .table = (u32[]){ 1, 2, 3 },
  943. .flags = CLK_MUX_ROUND_CLOSEST,
  944. },
  945. .hw.init = &(struct clk_init_data) {
  946. .name = "cts_mclk_i958_sel",
  947. .ops = &clk_regmap_mux_ops,
  948. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  949. .num_parents = 3,
  950. },
  951. };
  952. static struct clk_regmap gxbb_cts_mclk_i958_div = {
  953. .data = &(struct clk_regmap_div_data){
  954. .offset = HHI_AUD_CLK_CNTL2,
  955. .shift = 16,
  956. .width = 8,
  957. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  958. },
  959. .hw.init = &(struct clk_init_data) {
  960. .name = "cts_mclk_i958_div",
  961. .ops = &clk_regmap_divider_ops,
  962. .parent_names = (const char *[]){ "cts_mclk_i958_sel" },
  963. .num_parents = 1,
  964. .flags = CLK_SET_RATE_PARENT,
  965. },
  966. };
  967. static struct clk_regmap gxbb_cts_mclk_i958 = {
  968. .data = &(struct clk_regmap_gate_data){
  969. .offset = HHI_AUD_CLK_CNTL2,
  970. .bit_idx = 24,
  971. },
  972. .hw.init = &(struct clk_init_data){
  973. .name = "cts_mclk_i958",
  974. .ops = &clk_regmap_gate_ops,
  975. .parent_names = (const char *[]){ "cts_mclk_i958_div" },
  976. .num_parents = 1,
  977. .flags = CLK_SET_RATE_PARENT,
  978. },
  979. };
  980. static struct clk_regmap gxbb_cts_i958 = {
  981. .data = &(struct clk_regmap_mux_data){
  982. .offset = HHI_AUD_CLK_CNTL2,
  983. .mask = 0x1,
  984. .shift = 27,
  985. },
  986. .hw.init = &(struct clk_init_data){
  987. .name = "cts_i958",
  988. .ops = &clk_regmap_mux_ops,
  989. .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
  990. .num_parents = 2,
  991. /*
  992. *The parent is specific to origin of the audio data. Let the
  993. * consumer choose the appropriate parent
  994. */
  995. .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  996. },
  997. };
  998. static struct clk_regmap gxbb_32k_clk_div = {
  999. .data = &(struct clk_regmap_div_data){
  1000. .offset = HHI_32K_CLK_CNTL,
  1001. .shift = 0,
  1002. .width = 14,
  1003. },
  1004. .hw.init = &(struct clk_init_data){
  1005. .name = "32k_clk_div",
  1006. .ops = &clk_regmap_divider_ops,
  1007. .parent_names = (const char *[]){ "32k_clk_sel" },
  1008. .num_parents = 1,
  1009. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  1010. },
  1011. };
  1012. static struct clk_regmap gxbb_32k_clk = {
  1013. .data = &(struct clk_regmap_gate_data){
  1014. .offset = HHI_32K_CLK_CNTL,
  1015. .bit_idx = 15,
  1016. },
  1017. .hw.init = &(struct clk_init_data){
  1018. .name = "32k_clk",
  1019. .ops = &clk_regmap_gate_ops,
  1020. .parent_names = (const char *[]){ "32k_clk_div" },
  1021. .num_parents = 1,
  1022. .flags = CLK_SET_RATE_PARENT,
  1023. },
  1024. };
  1025. static const char * const gxbb_32k_clk_parent_names[] = {
  1026. "xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5"
  1027. };
  1028. static struct clk_regmap gxbb_32k_clk_sel = {
  1029. .data = &(struct clk_regmap_mux_data){
  1030. .offset = HHI_32K_CLK_CNTL,
  1031. .mask = 0x3,
  1032. .shift = 16,
  1033. },
  1034. .hw.init = &(struct clk_init_data){
  1035. .name = "32k_clk_sel",
  1036. .ops = &clk_regmap_mux_ops,
  1037. .parent_names = gxbb_32k_clk_parent_names,
  1038. .num_parents = 4,
  1039. .flags = CLK_SET_RATE_PARENT,
  1040. },
  1041. };
  1042. static const char * const gxbb_sd_emmc_clk0_parent_names[] = {
  1043. "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
  1044. /*
  1045. * Following these parent clocks, we should also have had mpll2, mpll3
  1046. * and gp0_pll but these clocks are too precious to be used here. All
  1047. * the necessary rates for MMC and NAND operation can be acheived using
  1048. * xtal or fclk_div clocks
  1049. */
  1050. };
  1051. /* SDIO clock */
  1052. static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = {
  1053. .data = &(struct clk_regmap_mux_data){
  1054. .offset = HHI_SD_EMMC_CLK_CNTL,
  1055. .mask = 0x7,
  1056. .shift = 9,
  1057. },
  1058. .hw.init = &(struct clk_init_data) {
  1059. .name = "sd_emmc_a_clk0_sel",
  1060. .ops = &clk_regmap_mux_ops,
  1061. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1062. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1063. .flags = CLK_SET_RATE_PARENT,
  1064. },
  1065. };
  1066. static struct clk_regmap gxbb_sd_emmc_a_clk0_div = {
  1067. .data = &(struct clk_regmap_div_data){
  1068. .offset = HHI_SD_EMMC_CLK_CNTL,
  1069. .shift = 0,
  1070. .width = 7,
  1071. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1072. },
  1073. .hw.init = &(struct clk_init_data) {
  1074. .name = "sd_emmc_a_clk0_div",
  1075. .ops = &clk_regmap_divider_ops,
  1076. .parent_names = (const char *[]){ "sd_emmc_a_clk0_sel" },
  1077. .num_parents = 1,
  1078. .flags = CLK_SET_RATE_PARENT,
  1079. },
  1080. };
  1081. static struct clk_regmap gxbb_sd_emmc_a_clk0 = {
  1082. .data = &(struct clk_regmap_gate_data){
  1083. .offset = HHI_SD_EMMC_CLK_CNTL,
  1084. .bit_idx = 7,
  1085. },
  1086. .hw.init = &(struct clk_init_data){
  1087. .name = "sd_emmc_a_clk0",
  1088. .ops = &clk_regmap_gate_ops,
  1089. .parent_names = (const char *[]){ "sd_emmc_a_clk0_div" },
  1090. .num_parents = 1,
  1091. .flags = CLK_SET_RATE_PARENT,
  1092. },
  1093. };
  1094. /* SDcard clock */
  1095. static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = {
  1096. .data = &(struct clk_regmap_mux_data){
  1097. .offset = HHI_SD_EMMC_CLK_CNTL,
  1098. .mask = 0x7,
  1099. .shift = 25,
  1100. },
  1101. .hw.init = &(struct clk_init_data) {
  1102. .name = "sd_emmc_b_clk0_sel",
  1103. .ops = &clk_regmap_mux_ops,
  1104. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1105. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1106. .flags = CLK_SET_RATE_PARENT,
  1107. },
  1108. };
  1109. static struct clk_regmap gxbb_sd_emmc_b_clk0_div = {
  1110. .data = &(struct clk_regmap_div_data){
  1111. .offset = HHI_SD_EMMC_CLK_CNTL,
  1112. .shift = 16,
  1113. .width = 7,
  1114. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1115. },
  1116. .hw.init = &(struct clk_init_data) {
  1117. .name = "sd_emmc_b_clk0_div",
  1118. .ops = &clk_regmap_divider_ops,
  1119. .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
  1120. .num_parents = 1,
  1121. .flags = CLK_SET_RATE_PARENT,
  1122. },
  1123. };
  1124. static struct clk_regmap gxbb_sd_emmc_b_clk0 = {
  1125. .data = &(struct clk_regmap_gate_data){
  1126. .offset = HHI_SD_EMMC_CLK_CNTL,
  1127. .bit_idx = 23,
  1128. },
  1129. .hw.init = &(struct clk_init_data){
  1130. .name = "sd_emmc_b_clk0",
  1131. .ops = &clk_regmap_gate_ops,
  1132. .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
  1133. .num_parents = 1,
  1134. .flags = CLK_SET_RATE_PARENT,
  1135. },
  1136. };
  1137. /* EMMC/NAND clock */
  1138. static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = {
  1139. .data = &(struct clk_regmap_mux_data){
  1140. .offset = HHI_NAND_CLK_CNTL,
  1141. .mask = 0x7,
  1142. .shift = 9,
  1143. },
  1144. .hw.init = &(struct clk_init_data) {
  1145. .name = "sd_emmc_c_clk0_sel",
  1146. .ops = &clk_regmap_mux_ops,
  1147. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1148. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1149. .flags = CLK_SET_RATE_PARENT,
  1150. },
  1151. };
  1152. static struct clk_regmap gxbb_sd_emmc_c_clk0_div = {
  1153. .data = &(struct clk_regmap_div_data){
  1154. .offset = HHI_NAND_CLK_CNTL,
  1155. .shift = 0,
  1156. .width = 7,
  1157. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1158. },
  1159. .hw.init = &(struct clk_init_data) {
  1160. .name = "sd_emmc_c_clk0_div",
  1161. .ops = &clk_regmap_divider_ops,
  1162. .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
  1163. .num_parents = 1,
  1164. .flags = CLK_SET_RATE_PARENT,
  1165. },
  1166. };
  1167. static struct clk_regmap gxbb_sd_emmc_c_clk0 = {
  1168. .data = &(struct clk_regmap_gate_data){
  1169. .offset = HHI_NAND_CLK_CNTL,
  1170. .bit_idx = 7,
  1171. },
  1172. .hw.init = &(struct clk_init_data){
  1173. .name = "sd_emmc_c_clk0",
  1174. .ops = &clk_regmap_gate_ops,
  1175. .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
  1176. .num_parents = 1,
  1177. .flags = CLK_SET_RATE_PARENT,
  1178. },
  1179. };
  1180. /* VPU Clock */
  1181. static const char * const gxbb_vpu_parent_names[] = {
  1182. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1183. };
  1184. static struct clk_regmap gxbb_vpu_0_sel = {
  1185. .data = &(struct clk_regmap_mux_data){
  1186. .offset = HHI_VPU_CLK_CNTL,
  1187. .mask = 0x3,
  1188. .shift = 9,
  1189. },
  1190. .hw.init = &(struct clk_init_data){
  1191. .name = "vpu_0_sel",
  1192. .ops = &clk_regmap_mux_ops,
  1193. /*
  1194. * bits 9:10 selects from 4 possible parents:
  1195. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1196. */
  1197. .parent_names = gxbb_vpu_parent_names,
  1198. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1199. .flags = CLK_SET_RATE_NO_REPARENT,
  1200. },
  1201. };
  1202. static struct clk_regmap gxbb_vpu_0_div = {
  1203. .data = &(struct clk_regmap_div_data){
  1204. .offset = HHI_VPU_CLK_CNTL,
  1205. .shift = 0,
  1206. .width = 7,
  1207. },
  1208. .hw.init = &(struct clk_init_data){
  1209. .name = "vpu_0_div",
  1210. .ops = &clk_regmap_divider_ops,
  1211. .parent_names = (const char *[]){ "vpu_0_sel" },
  1212. .num_parents = 1,
  1213. .flags = CLK_SET_RATE_PARENT,
  1214. },
  1215. };
  1216. static struct clk_regmap gxbb_vpu_0 = {
  1217. .data = &(struct clk_regmap_gate_data){
  1218. .offset = HHI_VPU_CLK_CNTL,
  1219. .bit_idx = 8,
  1220. },
  1221. .hw.init = &(struct clk_init_data) {
  1222. .name = "vpu_0",
  1223. .ops = &clk_regmap_gate_ops,
  1224. .parent_names = (const char *[]){ "vpu_0_div" },
  1225. .num_parents = 1,
  1226. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1227. },
  1228. };
  1229. static struct clk_regmap gxbb_vpu_1_sel = {
  1230. .data = &(struct clk_regmap_mux_data){
  1231. .offset = HHI_VPU_CLK_CNTL,
  1232. .mask = 0x3,
  1233. .shift = 25,
  1234. },
  1235. .hw.init = &(struct clk_init_data){
  1236. .name = "vpu_1_sel",
  1237. .ops = &clk_regmap_mux_ops,
  1238. /*
  1239. * bits 25:26 selects from 4 possible parents:
  1240. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1241. */
  1242. .parent_names = gxbb_vpu_parent_names,
  1243. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1244. .flags = CLK_SET_RATE_NO_REPARENT,
  1245. },
  1246. };
  1247. static struct clk_regmap gxbb_vpu_1_div = {
  1248. .data = &(struct clk_regmap_div_data){
  1249. .offset = HHI_VPU_CLK_CNTL,
  1250. .shift = 16,
  1251. .width = 7,
  1252. },
  1253. .hw.init = &(struct clk_init_data){
  1254. .name = "vpu_1_div",
  1255. .ops = &clk_regmap_divider_ops,
  1256. .parent_names = (const char *[]){ "vpu_1_sel" },
  1257. .num_parents = 1,
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. },
  1260. };
  1261. static struct clk_regmap gxbb_vpu_1 = {
  1262. .data = &(struct clk_regmap_gate_data){
  1263. .offset = HHI_VPU_CLK_CNTL,
  1264. .bit_idx = 24,
  1265. },
  1266. .hw.init = &(struct clk_init_data) {
  1267. .name = "vpu_1",
  1268. .ops = &clk_regmap_gate_ops,
  1269. .parent_names = (const char *[]){ "vpu_1_div" },
  1270. .num_parents = 1,
  1271. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1272. },
  1273. };
  1274. static struct clk_regmap gxbb_vpu = {
  1275. .data = &(struct clk_regmap_mux_data){
  1276. .offset = HHI_VPU_CLK_CNTL,
  1277. .mask = 1,
  1278. .shift = 31,
  1279. },
  1280. .hw.init = &(struct clk_init_data){
  1281. .name = "vpu",
  1282. .ops = &clk_regmap_mux_ops,
  1283. /*
  1284. * bit 31 selects from 2 possible parents:
  1285. * vpu_0 or vpu_1
  1286. */
  1287. .parent_names = (const char *[]){ "vpu_0", "vpu_1" },
  1288. .num_parents = 2,
  1289. .flags = CLK_SET_RATE_NO_REPARENT,
  1290. },
  1291. };
  1292. /* VAPB Clock */
  1293. static const char * const gxbb_vapb_parent_names[] = {
  1294. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1295. };
  1296. static struct clk_regmap gxbb_vapb_0_sel = {
  1297. .data = &(struct clk_regmap_mux_data){
  1298. .offset = HHI_VAPBCLK_CNTL,
  1299. .mask = 0x3,
  1300. .shift = 9,
  1301. },
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "vapb_0_sel",
  1304. .ops = &clk_regmap_mux_ops,
  1305. /*
  1306. * bits 9:10 selects from 4 possible parents:
  1307. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1308. */
  1309. .parent_names = gxbb_vapb_parent_names,
  1310. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1311. .flags = CLK_SET_RATE_NO_REPARENT,
  1312. },
  1313. };
  1314. static struct clk_regmap gxbb_vapb_0_div = {
  1315. .data = &(struct clk_regmap_div_data){
  1316. .offset = HHI_VAPBCLK_CNTL,
  1317. .shift = 0,
  1318. .width = 7,
  1319. },
  1320. .hw.init = &(struct clk_init_data){
  1321. .name = "vapb_0_div",
  1322. .ops = &clk_regmap_divider_ops,
  1323. .parent_names = (const char *[]){ "vapb_0_sel" },
  1324. .num_parents = 1,
  1325. .flags = CLK_SET_RATE_PARENT,
  1326. },
  1327. };
  1328. static struct clk_regmap gxbb_vapb_0 = {
  1329. .data = &(struct clk_regmap_gate_data){
  1330. .offset = HHI_VAPBCLK_CNTL,
  1331. .bit_idx = 8,
  1332. },
  1333. .hw.init = &(struct clk_init_data) {
  1334. .name = "vapb_0",
  1335. .ops = &clk_regmap_gate_ops,
  1336. .parent_names = (const char *[]){ "vapb_0_div" },
  1337. .num_parents = 1,
  1338. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1339. },
  1340. };
  1341. static struct clk_regmap gxbb_vapb_1_sel = {
  1342. .data = &(struct clk_regmap_mux_data){
  1343. .offset = HHI_VAPBCLK_CNTL,
  1344. .mask = 0x3,
  1345. .shift = 25,
  1346. },
  1347. .hw.init = &(struct clk_init_data){
  1348. .name = "vapb_1_sel",
  1349. .ops = &clk_regmap_mux_ops,
  1350. /*
  1351. * bits 25:26 selects from 4 possible parents:
  1352. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1353. */
  1354. .parent_names = gxbb_vapb_parent_names,
  1355. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1356. .flags = CLK_SET_RATE_NO_REPARENT,
  1357. },
  1358. };
  1359. static struct clk_regmap gxbb_vapb_1_div = {
  1360. .data = &(struct clk_regmap_div_data){
  1361. .offset = HHI_VAPBCLK_CNTL,
  1362. .shift = 16,
  1363. .width = 7,
  1364. },
  1365. .hw.init = &(struct clk_init_data){
  1366. .name = "vapb_1_div",
  1367. .ops = &clk_regmap_divider_ops,
  1368. .parent_names = (const char *[]){ "vapb_1_sel" },
  1369. .num_parents = 1,
  1370. .flags = CLK_SET_RATE_PARENT,
  1371. },
  1372. };
  1373. static struct clk_regmap gxbb_vapb_1 = {
  1374. .data = &(struct clk_regmap_gate_data){
  1375. .offset = HHI_VAPBCLK_CNTL,
  1376. .bit_idx = 24,
  1377. },
  1378. .hw.init = &(struct clk_init_data) {
  1379. .name = "vapb_1",
  1380. .ops = &clk_regmap_gate_ops,
  1381. .parent_names = (const char *[]){ "vapb_1_div" },
  1382. .num_parents = 1,
  1383. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1384. },
  1385. };
  1386. static struct clk_regmap gxbb_vapb_sel = {
  1387. .data = &(struct clk_regmap_mux_data){
  1388. .offset = HHI_VAPBCLK_CNTL,
  1389. .mask = 1,
  1390. .shift = 31,
  1391. },
  1392. .hw.init = &(struct clk_init_data){
  1393. .name = "vapb_sel",
  1394. .ops = &clk_regmap_mux_ops,
  1395. /*
  1396. * bit 31 selects from 2 possible parents:
  1397. * vapb_0 or vapb_1
  1398. */
  1399. .parent_names = (const char *[]){ "vapb_0", "vapb_1" },
  1400. .num_parents = 2,
  1401. .flags = CLK_SET_RATE_NO_REPARENT,
  1402. },
  1403. };
  1404. static struct clk_regmap gxbb_vapb = {
  1405. .data = &(struct clk_regmap_gate_data){
  1406. .offset = HHI_VAPBCLK_CNTL,
  1407. .bit_idx = 30,
  1408. },
  1409. .hw.init = &(struct clk_init_data) {
  1410. .name = "vapb",
  1411. .ops = &clk_regmap_gate_ops,
  1412. .parent_names = (const char *[]){ "vapb_sel" },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1415. },
  1416. };
  1417. /* VDEC clocks */
  1418. static const char * const gxbb_vdec_parent_names[] = {
  1419. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1420. };
  1421. static struct clk_regmap gxbb_vdec_1_sel = {
  1422. .data = &(struct clk_regmap_mux_data){
  1423. .offset = HHI_VDEC_CLK_CNTL,
  1424. .mask = 0x3,
  1425. .shift = 9,
  1426. .flags = CLK_MUX_ROUND_CLOSEST,
  1427. },
  1428. .hw.init = &(struct clk_init_data){
  1429. .name = "vdec_1_sel",
  1430. .ops = &clk_regmap_mux_ops,
  1431. .parent_names = gxbb_vdec_parent_names,
  1432. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
  1433. .flags = CLK_SET_RATE_PARENT,
  1434. },
  1435. };
  1436. static struct clk_regmap gxbb_vdec_1_div = {
  1437. .data = &(struct clk_regmap_div_data){
  1438. .offset = HHI_VDEC_CLK_CNTL,
  1439. .shift = 0,
  1440. .width = 7,
  1441. },
  1442. .hw.init = &(struct clk_init_data){
  1443. .name = "vdec_1_div",
  1444. .ops = &clk_regmap_divider_ops,
  1445. .parent_names = (const char *[]){ "vdec_1_sel" },
  1446. .num_parents = 1,
  1447. .flags = CLK_SET_RATE_PARENT,
  1448. },
  1449. };
  1450. static struct clk_regmap gxbb_vdec_1 = {
  1451. .data = &(struct clk_regmap_gate_data){
  1452. .offset = HHI_VDEC_CLK_CNTL,
  1453. .bit_idx = 8,
  1454. },
  1455. .hw.init = &(struct clk_init_data) {
  1456. .name = "vdec_1",
  1457. .ops = &clk_regmap_gate_ops,
  1458. .parent_names = (const char *[]){ "vdec_1_div" },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. },
  1462. };
  1463. static struct clk_regmap gxbb_vdec_hevc_sel = {
  1464. .data = &(struct clk_regmap_mux_data){
  1465. .offset = HHI_VDEC2_CLK_CNTL,
  1466. .mask = 0x3,
  1467. .shift = 25,
  1468. .flags = CLK_MUX_ROUND_CLOSEST,
  1469. },
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "vdec_hevc_sel",
  1472. .ops = &clk_regmap_mux_ops,
  1473. .parent_names = gxbb_vdec_parent_names,
  1474. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. },
  1477. };
  1478. static struct clk_regmap gxbb_vdec_hevc_div = {
  1479. .data = &(struct clk_regmap_div_data){
  1480. .offset = HHI_VDEC2_CLK_CNTL,
  1481. .shift = 16,
  1482. .width = 7,
  1483. },
  1484. .hw.init = &(struct clk_init_data){
  1485. .name = "vdec_hevc_div",
  1486. .ops = &clk_regmap_divider_ops,
  1487. .parent_names = (const char *[]){ "vdec_hevc_sel" },
  1488. .num_parents = 1,
  1489. .flags = CLK_SET_RATE_PARENT,
  1490. },
  1491. };
  1492. static struct clk_regmap gxbb_vdec_hevc = {
  1493. .data = &(struct clk_regmap_gate_data){
  1494. .offset = HHI_VDEC2_CLK_CNTL,
  1495. .bit_idx = 24,
  1496. },
  1497. .hw.init = &(struct clk_init_data) {
  1498. .name = "vdec_hevc",
  1499. .ops = &clk_regmap_gate_ops,
  1500. .parent_names = (const char *[]){ "vdec_hevc_div" },
  1501. .num_parents = 1,
  1502. .flags = CLK_SET_RATE_PARENT,
  1503. },
  1504. };
  1505. static u32 mux_table_gen_clk[] = { 0, 4, 5, 6, 7, 8,
  1506. 9, 10, 11, 13, 14, };
  1507. static const char * const gen_clk_parent_names[] = {
  1508. "xtal", "vdec_1", "vdec_hevc", "mpll0", "mpll1", "mpll2",
  1509. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7", "gp0_pll",
  1510. };
  1511. static struct clk_regmap gxbb_gen_clk_sel = {
  1512. .data = &(struct clk_regmap_mux_data){
  1513. .offset = HHI_GEN_CLK_CNTL,
  1514. .mask = 0xf,
  1515. .shift = 12,
  1516. .table = mux_table_gen_clk,
  1517. },
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "gen_clk_sel",
  1520. .ops = &clk_regmap_mux_ops,
  1521. /*
  1522. * bits 15:12 selects from 14 possible parents:
  1523. * xtal, [rtc_oscin_i], [sys_cpu_div16], [ddr_dpll_pt],
  1524. * vid_pll, vid2_pll (hevc), mpll0, mpll1, mpll2, fdiv4,
  1525. * fdiv3, fdiv5, [cts_msr_clk], fdiv7, gp0_pll
  1526. */
  1527. .parent_names = gen_clk_parent_names,
  1528. .num_parents = ARRAY_SIZE(gen_clk_parent_names),
  1529. },
  1530. };
  1531. static struct clk_regmap gxbb_gen_clk_div = {
  1532. .data = &(struct clk_regmap_div_data){
  1533. .offset = HHI_GEN_CLK_CNTL,
  1534. .shift = 0,
  1535. .width = 11,
  1536. },
  1537. .hw.init = &(struct clk_init_data){
  1538. .name = "gen_clk_div",
  1539. .ops = &clk_regmap_divider_ops,
  1540. .parent_names = (const char *[]){ "gen_clk_sel" },
  1541. .num_parents = 1,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. },
  1544. };
  1545. static struct clk_regmap gxbb_gen_clk = {
  1546. .data = &(struct clk_regmap_gate_data){
  1547. .offset = HHI_GEN_CLK_CNTL,
  1548. .bit_idx = 7,
  1549. },
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "gen_clk",
  1552. .ops = &clk_regmap_gate_ops,
  1553. .parent_names = (const char *[]){ "gen_clk_div" },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. },
  1557. };
  1558. /* Everything Else (EE) domain gates */
  1559. static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
  1560. static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
  1561. static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
  1562. static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
  1563. static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
  1564. static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
  1565. static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
  1566. static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10);
  1567. static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
  1568. static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
  1569. static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
  1570. static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
  1571. static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
  1572. static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
  1573. static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
  1574. static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
  1575. static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
  1576. static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
  1577. static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
  1578. static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
  1579. static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
  1580. static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
  1581. static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
  1582. static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
  1583. static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
  1584. static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
  1585. static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
  1586. static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
  1587. static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
  1588. static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
  1589. static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
  1590. static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
  1591. static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
  1592. static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
  1593. static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
  1594. static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
  1595. static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
  1596. static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
  1597. static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
  1598. static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
  1599. static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
  1600. static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
  1601. static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
  1602. static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
  1603. static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
  1604. static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
  1605. static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
  1606. static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  1607. static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  1608. static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  1609. static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  1610. static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  1611. static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  1612. static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
  1613. static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
  1614. static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
  1615. static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22);
  1616. static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
  1617. static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  1618. static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
  1619. static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
  1620. static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
  1621. static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  1622. static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  1623. static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
  1624. static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  1625. static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
  1626. static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
  1627. static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
  1628. static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
  1629. static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
  1630. static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
  1631. static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  1632. static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
  1633. static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
  1634. static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
  1635. /* Always On (AO) domain gates */
  1636. static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
  1637. static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
  1638. static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
  1639. static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
  1640. static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
  1641. /* Array of all clocks provided by this provider */
  1642. static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
  1643. .hws = {
  1644. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1645. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  1646. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1647. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1648. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1649. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1650. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1651. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1652. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  1653. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1654. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1655. [CLKID_CLK81] = &gxbb_clk81.hw,
  1656. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1657. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1658. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1659. [CLKID_DDR] = &gxbb_ddr.hw,
  1660. [CLKID_DOS] = &gxbb_dos.hw,
  1661. [CLKID_ISA] = &gxbb_isa.hw,
  1662. [CLKID_PL301] = &gxbb_pl301.hw,
  1663. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1664. [CLKID_SPICC] = &gxbb_spicc.hw,
  1665. [CLKID_I2C] = &gxbb_i2c.hw,
  1666. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1667. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1668. [CLKID_RNG0] = &gxbb_rng0.hw,
  1669. [CLKID_UART0] = &gxbb_uart0.hw,
  1670. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1671. [CLKID_STREAM] = &gxbb_stream.hw,
  1672. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1673. [CLKID_SDIO] = &gxbb_sdio.hw,
  1674. [CLKID_ABUF] = &gxbb_abuf.hw,
  1675. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1676. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1677. [CLKID_SPI] = &gxbb_spi.hw,
  1678. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1679. [CLKID_ETH] = &gxbb_eth.hw,
  1680. [CLKID_DEMUX] = &gxbb_demux.hw,
  1681. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1682. [CLKID_IEC958] = &gxbb_iec958.hw,
  1683. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1684. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1685. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1686. [CLKID_MIXER] = &gxbb_mixer.hw,
  1687. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1688. [CLKID_ADC] = &gxbb_adc.hw,
  1689. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1690. [CLKID_AIU] = &gxbb_aiu.hw,
  1691. [CLKID_UART1] = &gxbb_uart1.hw,
  1692. [CLKID_G2D] = &gxbb_g2d.hw,
  1693. [CLKID_USB0] = &gxbb_usb0.hw,
  1694. [CLKID_USB1] = &gxbb_usb1.hw,
  1695. [CLKID_RESET] = &gxbb_reset.hw,
  1696. [CLKID_NAND] = &gxbb_nand.hw,
  1697. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1698. [CLKID_USB] = &gxbb_usb.hw,
  1699. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1700. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1701. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1702. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1703. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1704. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1705. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1706. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1707. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1708. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1709. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1710. [CLKID_DVIN] = &gxbb_dvin.hw,
  1711. [CLKID_UART2] = &gxbb_uart2.hw,
  1712. [CLKID_SANA] = &gxbb_sana.hw,
  1713. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1714. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1715. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1716. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1717. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1718. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1719. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1720. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1721. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1722. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1723. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1724. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1725. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1726. [CLKID_RNG1] = &gxbb_rng1.hw,
  1727. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1728. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1729. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1730. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1731. [CLKID_EDP] = &gxbb_edp.hw,
  1732. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1733. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1734. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1735. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1736. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1737. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1738. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1739. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1740. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1741. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1742. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1743. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1744. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1745. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1746. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1747. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1748. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1749. [CLKID_MALI] = &gxbb_mali.hw,
  1750. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1751. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1752. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1753. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1754. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1755. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1756. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1757. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1758. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1759. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1760. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1761. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1762. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1763. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1764. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1765. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1766. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1767. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1768. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1769. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1770. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1771. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1772. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1773. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1774. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1775. [CLKID_VPU] = &gxbb_vpu.hw,
  1776. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1777. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1778. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1779. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1780. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1781. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1782. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1783. [CLKID_VAPB] = &gxbb_vapb.hw,
  1784. [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
  1785. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1786. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1787. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1788. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1789. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1790. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1791. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  1792. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  1793. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  1794. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  1795. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  1796. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  1797. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  1798. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  1799. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  1800. [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
  1801. [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
  1802. [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
  1803. [CLKID_FIXED_PLL_DCO] = &gxbb_fixed_pll_dco.hw,
  1804. [CLKID_HDMI_PLL_DCO] = &gxbb_hdmi_pll_dco.hw,
  1805. [CLKID_HDMI_PLL_OD] = &gxbb_hdmi_pll_od.hw,
  1806. [CLKID_HDMI_PLL_OD2] = &gxbb_hdmi_pll_od2.hw,
  1807. [CLKID_SYS_PLL_DCO] = &gxbb_sys_pll_dco.hw,
  1808. [CLKID_GP0_PLL_DCO] = &gxbb_gp0_pll_dco.hw,
  1809. [NR_CLKS] = NULL,
  1810. },
  1811. .num = NR_CLKS,
  1812. };
  1813. static struct clk_hw_onecell_data gxl_hw_onecell_data = {
  1814. .hws = {
  1815. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1816. [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
  1817. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1818. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1819. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1820. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1821. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1822. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1823. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  1824. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1825. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1826. [CLKID_CLK81] = &gxbb_clk81.hw,
  1827. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1828. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1829. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1830. [CLKID_DDR] = &gxbb_ddr.hw,
  1831. [CLKID_DOS] = &gxbb_dos.hw,
  1832. [CLKID_ISA] = &gxbb_isa.hw,
  1833. [CLKID_PL301] = &gxbb_pl301.hw,
  1834. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1835. [CLKID_SPICC] = &gxbb_spicc.hw,
  1836. [CLKID_I2C] = &gxbb_i2c.hw,
  1837. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1838. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1839. [CLKID_RNG0] = &gxbb_rng0.hw,
  1840. [CLKID_UART0] = &gxbb_uart0.hw,
  1841. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1842. [CLKID_STREAM] = &gxbb_stream.hw,
  1843. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1844. [CLKID_SDIO] = &gxbb_sdio.hw,
  1845. [CLKID_ABUF] = &gxbb_abuf.hw,
  1846. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1847. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1848. [CLKID_SPI] = &gxbb_spi.hw,
  1849. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1850. [CLKID_ETH] = &gxbb_eth.hw,
  1851. [CLKID_DEMUX] = &gxbb_demux.hw,
  1852. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1853. [CLKID_IEC958] = &gxbb_iec958.hw,
  1854. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1855. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1856. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1857. [CLKID_MIXER] = &gxbb_mixer.hw,
  1858. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1859. [CLKID_ADC] = &gxbb_adc.hw,
  1860. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1861. [CLKID_AIU] = &gxbb_aiu.hw,
  1862. [CLKID_UART1] = &gxbb_uart1.hw,
  1863. [CLKID_G2D] = &gxbb_g2d.hw,
  1864. [CLKID_USB0] = &gxbb_usb0.hw,
  1865. [CLKID_USB1] = &gxbb_usb1.hw,
  1866. [CLKID_RESET] = &gxbb_reset.hw,
  1867. [CLKID_NAND] = &gxbb_nand.hw,
  1868. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1869. [CLKID_USB] = &gxbb_usb.hw,
  1870. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1871. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1872. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1873. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1874. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1875. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1876. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1877. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1878. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1879. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1880. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1881. [CLKID_DVIN] = &gxbb_dvin.hw,
  1882. [CLKID_UART2] = &gxbb_uart2.hw,
  1883. [CLKID_SANA] = &gxbb_sana.hw,
  1884. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1885. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1886. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1887. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1888. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1889. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1890. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1891. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1892. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1893. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1894. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1895. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1896. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1897. [CLKID_RNG1] = &gxbb_rng1.hw,
  1898. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1899. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1900. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1901. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1902. [CLKID_EDP] = &gxbb_edp.hw,
  1903. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1904. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1905. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1906. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1907. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1908. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1909. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1910. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1911. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1912. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1913. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1914. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1915. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1916. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1917. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1918. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1919. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1920. [CLKID_MALI] = &gxbb_mali.hw,
  1921. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1922. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1923. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1924. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1925. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1926. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1927. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1928. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1929. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1930. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1931. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1932. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1933. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1934. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1935. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1936. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1937. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1938. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1939. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1940. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1941. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1942. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1943. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1944. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1945. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1946. [CLKID_VPU] = &gxbb_vpu.hw,
  1947. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1948. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1949. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1950. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1951. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1952. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1953. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1954. [CLKID_VAPB] = &gxbb_vapb.hw,
  1955. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1956. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1957. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1958. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1959. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1960. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1961. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  1962. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  1963. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  1964. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  1965. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  1966. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  1967. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  1968. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  1969. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  1970. [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
  1971. [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
  1972. [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
  1973. [CLKID_FIXED_PLL_DCO] = &gxbb_fixed_pll_dco.hw,
  1974. [CLKID_HDMI_PLL_DCO] = &gxbb_hdmi_pll_dco.hw,
  1975. [CLKID_HDMI_PLL_OD] = &gxl_hdmi_pll_od.hw,
  1976. [CLKID_HDMI_PLL_OD2] = &gxl_hdmi_pll_od2.hw,
  1977. [CLKID_SYS_PLL_DCO] = &gxbb_sys_pll_dco.hw,
  1978. [CLKID_GP0_PLL_DCO] = &gxl_gp0_pll_dco.hw,
  1979. [NR_CLKS] = NULL,
  1980. },
  1981. .num = NR_CLKS,
  1982. };
  1983. static struct clk_regmap *const gxbb_clk_regmaps[] = {
  1984. &gxbb_gp0_pll_dco,
  1985. &gxbb_hdmi_pll,
  1986. &gxbb_hdmi_pll_od,
  1987. &gxbb_hdmi_pll_od2,
  1988. };
  1989. static struct clk_regmap *const gxl_clk_regmaps[] = {
  1990. &gxl_gp0_pll_dco,
  1991. &gxl_hdmi_pll,
  1992. &gxl_hdmi_pll_od,
  1993. &gxl_hdmi_pll_od2,
  1994. };
  1995. static struct clk_regmap *const gx_clk_regmaps[] = {
  1996. &gxbb_clk81,
  1997. &gxbb_ddr,
  1998. &gxbb_dos,
  1999. &gxbb_isa,
  2000. &gxbb_pl301,
  2001. &gxbb_periphs,
  2002. &gxbb_spicc,
  2003. &gxbb_i2c,
  2004. &gxbb_sar_adc,
  2005. &gxbb_smart_card,
  2006. &gxbb_rng0,
  2007. &gxbb_uart0,
  2008. &gxbb_sdhc,
  2009. &gxbb_stream,
  2010. &gxbb_async_fifo,
  2011. &gxbb_sdio,
  2012. &gxbb_abuf,
  2013. &gxbb_hiu_iface,
  2014. &gxbb_assist_misc,
  2015. &gxbb_spi,
  2016. &gxbb_i2s_spdif,
  2017. &gxbb_eth,
  2018. &gxbb_demux,
  2019. &gxbb_aiu_glue,
  2020. &gxbb_iec958,
  2021. &gxbb_i2s_out,
  2022. &gxbb_amclk,
  2023. &gxbb_aififo2,
  2024. &gxbb_mixer,
  2025. &gxbb_mixer_iface,
  2026. &gxbb_adc,
  2027. &gxbb_blkmv,
  2028. &gxbb_aiu,
  2029. &gxbb_uart1,
  2030. &gxbb_g2d,
  2031. &gxbb_usb0,
  2032. &gxbb_usb1,
  2033. &gxbb_reset,
  2034. &gxbb_nand,
  2035. &gxbb_dos_parser,
  2036. &gxbb_usb,
  2037. &gxbb_vdin1,
  2038. &gxbb_ahb_arb0,
  2039. &gxbb_efuse,
  2040. &gxbb_boot_rom,
  2041. &gxbb_ahb_data_bus,
  2042. &gxbb_ahb_ctrl_bus,
  2043. &gxbb_hdmi_intr_sync,
  2044. &gxbb_hdmi_pclk,
  2045. &gxbb_usb1_ddr_bridge,
  2046. &gxbb_usb0_ddr_bridge,
  2047. &gxbb_mmc_pclk,
  2048. &gxbb_dvin,
  2049. &gxbb_uart2,
  2050. &gxbb_sana,
  2051. &gxbb_vpu_intr,
  2052. &gxbb_sec_ahb_ahb3_bridge,
  2053. &gxbb_clk81_a53,
  2054. &gxbb_vclk2_venci0,
  2055. &gxbb_vclk2_venci1,
  2056. &gxbb_vclk2_vencp0,
  2057. &gxbb_vclk2_vencp1,
  2058. &gxbb_gclk_venci_int0,
  2059. &gxbb_gclk_vencp_int,
  2060. &gxbb_dac_clk,
  2061. &gxbb_aoclk_gate,
  2062. &gxbb_iec958_gate,
  2063. &gxbb_enc480p,
  2064. &gxbb_rng1,
  2065. &gxbb_gclk_venci_int1,
  2066. &gxbb_vclk2_venclmcc,
  2067. &gxbb_vclk2_vencl,
  2068. &gxbb_vclk_other,
  2069. &gxbb_edp,
  2070. &gxbb_ao_media_cpu,
  2071. &gxbb_ao_ahb_sram,
  2072. &gxbb_ao_ahb_bus,
  2073. &gxbb_ao_iface,
  2074. &gxbb_ao_i2c,
  2075. &gxbb_emmc_a,
  2076. &gxbb_emmc_b,
  2077. &gxbb_emmc_c,
  2078. &gxbb_sar_adc_clk,
  2079. &gxbb_mali_0,
  2080. &gxbb_mali_1,
  2081. &gxbb_cts_amclk,
  2082. &gxbb_cts_mclk_i958,
  2083. &gxbb_32k_clk,
  2084. &gxbb_sd_emmc_a_clk0,
  2085. &gxbb_sd_emmc_b_clk0,
  2086. &gxbb_sd_emmc_c_clk0,
  2087. &gxbb_vpu_0,
  2088. &gxbb_vpu_1,
  2089. &gxbb_vapb_0,
  2090. &gxbb_vapb_1,
  2091. &gxbb_vapb,
  2092. &gxbb_mpeg_clk_div,
  2093. &gxbb_sar_adc_clk_div,
  2094. &gxbb_mali_0_div,
  2095. &gxbb_mali_1_div,
  2096. &gxbb_cts_mclk_i958_div,
  2097. &gxbb_32k_clk_div,
  2098. &gxbb_sd_emmc_a_clk0_div,
  2099. &gxbb_sd_emmc_b_clk0_div,
  2100. &gxbb_sd_emmc_c_clk0_div,
  2101. &gxbb_vpu_0_div,
  2102. &gxbb_vpu_1_div,
  2103. &gxbb_vapb_0_div,
  2104. &gxbb_vapb_1_div,
  2105. &gxbb_mpeg_clk_sel,
  2106. &gxbb_sar_adc_clk_sel,
  2107. &gxbb_mali_0_sel,
  2108. &gxbb_mali_1_sel,
  2109. &gxbb_mali,
  2110. &gxbb_cts_amclk_sel,
  2111. &gxbb_cts_mclk_i958_sel,
  2112. &gxbb_cts_i958,
  2113. &gxbb_32k_clk_sel,
  2114. &gxbb_sd_emmc_a_clk0_sel,
  2115. &gxbb_sd_emmc_b_clk0_sel,
  2116. &gxbb_sd_emmc_c_clk0_sel,
  2117. &gxbb_vpu_0_sel,
  2118. &gxbb_vpu_1_sel,
  2119. &gxbb_vpu,
  2120. &gxbb_vapb_0_sel,
  2121. &gxbb_vapb_1_sel,
  2122. &gxbb_vapb_sel,
  2123. &gxbb_mpll0,
  2124. &gxbb_mpll1,
  2125. &gxbb_mpll2,
  2126. &gxbb_mpll0_div,
  2127. &gxbb_mpll1_div,
  2128. &gxbb_mpll2_div,
  2129. &gxbb_cts_amclk_div,
  2130. &gxbb_fixed_pll,
  2131. &gxbb_sys_pll,
  2132. &gxbb_mpll_prediv,
  2133. &gxbb_fclk_div2,
  2134. &gxbb_fclk_div3,
  2135. &gxbb_fclk_div4,
  2136. &gxbb_fclk_div5,
  2137. &gxbb_fclk_div7,
  2138. &gxbb_vdec_1_sel,
  2139. &gxbb_vdec_1_div,
  2140. &gxbb_vdec_1,
  2141. &gxbb_vdec_hevc_sel,
  2142. &gxbb_vdec_hevc_div,
  2143. &gxbb_vdec_hevc,
  2144. &gxbb_gen_clk_sel,
  2145. &gxbb_gen_clk_div,
  2146. &gxbb_gen_clk,
  2147. &gxbb_fixed_pll_dco,
  2148. &gxbb_hdmi_pll_dco,
  2149. &gxbb_sys_pll_dco,
  2150. &gxbb_gp0_pll,
  2151. };
  2152. struct clkc_data {
  2153. struct clk_regmap *const *regmap_clks;
  2154. unsigned int regmap_clks_count;
  2155. struct clk_hw_onecell_data *hw_onecell_data;
  2156. };
  2157. static const struct clkc_data gxbb_clkc_data = {
  2158. .regmap_clks = gxbb_clk_regmaps,
  2159. .regmap_clks_count = ARRAY_SIZE(gxbb_clk_regmaps),
  2160. .hw_onecell_data = &gxbb_hw_onecell_data,
  2161. };
  2162. static const struct clkc_data gxl_clkc_data = {
  2163. .regmap_clks = gxl_clk_regmaps,
  2164. .regmap_clks_count = ARRAY_SIZE(gxl_clk_regmaps),
  2165. .hw_onecell_data = &gxl_hw_onecell_data,
  2166. };
  2167. static const struct of_device_id clkc_match_table[] = {
  2168. { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
  2169. { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
  2170. {},
  2171. };
  2172. static int gxbb_clkc_probe(struct platform_device *pdev)
  2173. {
  2174. const struct clkc_data *clkc_data;
  2175. struct regmap *map;
  2176. int ret, i;
  2177. struct device *dev = &pdev->dev;
  2178. clkc_data = of_device_get_match_data(dev);
  2179. if (!clkc_data)
  2180. return -EINVAL;
  2181. /* Get the hhi system controller node if available */
  2182. map = syscon_node_to_regmap(of_get_parent(dev->of_node));
  2183. if (IS_ERR(map)) {
  2184. dev_err(dev, "failed to get HHI regmap\n");
  2185. return PTR_ERR(map);
  2186. }
  2187. /* Populate regmap for the common regmap backed clocks */
  2188. for (i = 0; i < ARRAY_SIZE(gx_clk_regmaps); i++)
  2189. gx_clk_regmaps[i]->map = map;
  2190. /* Populate regmap for soc specific clocks */
  2191. for (i = 0; i < clkc_data->regmap_clks_count; i++)
  2192. clkc_data->regmap_clks[i]->map = map;
  2193. /* Register all clks */
  2194. for (i = 0; i < clkc_data->hw_onecell_data->num; i++) {
  2195. /* array might be sparse */
  2196. if (!clkc_data->hw_onecell_data->hws[i])
  2197. continue;
  2198. ret = devm_clk_hw_register(dev,
  2199. clkc_data->hw_onecell_data->hws[i]);
  2200. if (ret) {
  2201. dev_err(dev, "Clock registration failed\n");
  2202. return ret;
  2203. }
  2204. }
  2205. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  2206. clkc_data->hw_onecell_data);
  2207. }
  2208. static struct platform_driver gxbb_driver = {
  2209. .probe = gxbb_clkc_probe,
  2210. .driver = {
  2211. .name = "gxbb-clkc",
  2212. .of_match_table = clkc_match_table,
  2213. },
  2214. };
  2215. builtin_platform_driver(gxbb_driver);