sama5d2.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/clk-provider.h>
  3. #include <linux/mfd/syscon.h>
  4. #include <linux/slab.h>
  5. #include <dt-bindings/clock/at91.h>
  6. #include "pmc.h"
  7. static const struct clk_master_characteristics mck_characteristics = {
  8. .output = { .min = 124000000, .max = 166000000 },
  9. .divisors = { 1, 2, 4, 3 },
  10. };
  11. static u8 plla_out[] = { 0 };
  12. static u16 plla_icpll[] = { 0 };
  13. static struct clk_range plla_outputs[] = {
  14. { .min = 600000000, .max = 1200000000 },
  15. };
  16. static const struct clk_pll_characteristics plla_characteristics = {
  17. .input = { .min = 12000000, .max = 12000000 },
  18. .num_output = ARRAY_SIZE(plla_outputs),
  19. .output = plla_outputs,
  20. .icpll = plla_icpll,
  21. .out = plla_out,
  22. };
  23. static const struct {
  24. char *n;
  25. char *p;
  26. u8 id;
  27. } sama5d2_systemck[] = {
  28. { .n = "ddrck", .p = "masterck", .id = 2 },
  29. { .n = "lcdck", .p = "masterck", .id = 3 },
  30. { .n = "uhpck", .p = "usbck", .id = 6 },
  31. { .n = "udpck", .p = "usbck", .id = 7 },
  32. { .n = "pck0", .p = "prog0", .id = 8 },
  33. { .n = "pck1", .p = "prog1", .id = 9 },
  34. { .n = "pck2", .p = "prog2", .id = 10 },
  35. { .n = "iscck", .p = "masterck", .id = 18 },
  36. };
  37. static const struct {
  38. char *n;
  39. u8 id;
  40. struct clk_range r;
  41. } sama5d2_periph32ck[] = {
  42. { .n = "macb0_clk", .id = 5, .r = { .min = 0, .max = 83000000 }, },
  43. { .n = "tdes_clk", .id = 11, .r = { .min = 0, .max = 83000000 }, },
  44. { .n = "matrix1_clk", .id = 14, },
  45. { .n = "hsmc_clk", .id = 17, },
  46. { .n = "pioA_clk", .id = 18, .r = { .min = 0, .max = 83000000 }, },
  47. { .n = "flx0_clk", .id = 19, .r = { .min = 0, .max = 83000000 }, },
  48. { .n = "flx1_clk", .id = 20, .r = { .min = 0, .max = 83000000 }, },
  49. { .n = "flx2_clk", .id = 21, .r = { .min = 0, .max = 83000000 }, },
  50. { .n = "flx3_clk", .id = 22, .r = { .min = 0, .max = 83000000 }, },
  51. { .n = "flx4_clk", .id = 23, .r = { .min = 0, .max = 83000000 }, },
  52. { .n = "uart0_clk", .id = 24, .r = { .min = 0, .max = 83000000 }, },
  53. { .n = "uart1_clk", .id = 25, .r = { .min = 0, .max = 83000000 }, },
  54. { .n = "uart2_clk", .id = 26, .r = { .min = 0, .max = 83000000 }, },
  55. { .n = "uart3_clk", .id = 27, .r = { .min = 0, .max = 83000000 }, },
  56. { .n = "uart4_clk", .id = 28, .r = { .min = 0, .max = 83000000 }, },
  57. { .n = "twi0_clk", .id = 29, .r = { .min = 0, .max = 83000000 }, },
  58. { .n = "twi1_clk", .id = 30, .r = { .min = 0, .max = 83000000 }, },
  59. { .n = "spi0_clk", .id = 33, .r = { .min = 0, .max = 83000000 }, },
  60. { .n = "spi1_clk", .id = 34, .r = { .min = 0, .max = 83000000 }, },
  61. { .n = "tcb0_clk", .id = 35, .r = { .min = 0, .max = 83000000 }, },
  62. { .n = "tcb1_clk", .id = 36, .r = { .min = 0, .max = 83000000 }, },
  63. { .n = "pwm_clk", .id = 38, .r = { .min = 0, .max = 83000000 }, },
  64. { .n = "adc_clk", .id = 40, .r = { .min = 0, .max = 83000000 }, },
  65. { .n = "uhphs_clk", .id = 41, .r = { .min = 0, .max = 83000000 }, },
  66. { .n = "udphs_clk", .id = 42, .r = { .min = 0, .max = 83000000 }, },
  67. { .n = "ssc0_clk", .id = 43, .r = { .min = 0, .max = 83000000 }, },
  68. { .n = "ssc1_clk", .id = 44, .r = { .min = 0, .max = 83000000 }, },
  69. { .n = "trng_clk", .id = 47, .r = { .min = 0, .max = 83000000 }, },
  70. { .n = "pdmic_clk", .id = 48, .r = { .min = 0, .max = 83000000 }, },
  71. { .n = "securam_clk", .id = 51, },
  72. { .n = "i2s0_clk", .id = 54, .r = { .min = 0, .max = 83000000 }, },
  73. { .n = "i2s1_clk", .id = 55, .r = { .min = 0, .max = 83000000 }, },
  74. { .n = "can0_clk", .id = 56, .r = { .min = 0, .max = 83000000 }, },
  75. { .n = "can1_clk", .id = 57, .r = { .min = 0, .max = 83000000 }, },
  76. { .n = "classd_clk", .id = 59, .r = { .min = 0, .max = 83000000 }, },
  77. };
  78. static const struct {
  79. char *n;
  80. u8 id;
  81. } sama5d2_periphck[] = {
  82. { .n = "dma0_clk", .id = 6, },
  83. { .n = "dma1_clk", .id = 7, },
  84. { .n = "aes_clk", .id = 9, },
  85. { .n = "aesb_clk", .id = 10, },
  86. { .n = "sha_clk", .id = 12, },
  87. { .n = "mpddr_clk", .id = 13, },
  88. { .n = "matrix0_clk", .id = 15, },
  89. { .n = "sdmmc0_hclk", .id = 31, },
  90. { .n = "sdmmc1_hclk", .id = 32, },
  91. { .n = "lcdc_clk", .id = 45, },
  92. { .n = "isc_clk", .id = 46, },
  93. { .n = "qspi0_clk", .id = 52, },
  94. { .n = "qspi1_clk", .id = 53, },
  95. };
  96. static const struct {
  97. char *n;
  98. u8 id;
  99. struct clk_range r;
  100. bool pll;
  101. } sama5d2_gck[] = {
  102. { .n = "sdmmc0_gclk", .id = 31, },
  103. { .n = "sdmmc1_gclk", .id = 32, },
  104. { .n = "tcb0_gclk", .id = 35, .r = { .min = 0, .max = 83000000 }, },
  105. { .n = "tcb1_gclk", .id = 36, .r = { .min = 0, .max = 83000000 }, },
  106. { .n = "pwm_gclk", .id = 38, .r = { .min = 0, .max = 83000000 }, },
  107. { .n = "isc_gclk", .id = 46, },
  108. { .n = "pdmic_gclk", .id = 48, },
  109. { .n = "i2s0_gclk", .id = 54, .pll = true },
  110. { .n = "i2s1_gclk", .id = 55, .pll = true },
  111. { .n = "can0_gclk", .id = 56, .r = { .min = 0, .max = 80000000 }, },
  112. { .n = "can1_gclk", .id = 57, .r = { .min = 0, .max = 80000000 }, },
  113. { .n = "classd_gclk", .id = 59, .r = { .min = 0, .max = 100000000 },
  114. .pll = true },
  115. };
  116. static void __init sama5d2_pmc_setup(struct device_node *np)
  117. {
  118. struct clk_range range = CLK_RANGE(0, 0);
  119. const char *slck_name, *mainxtal_name;
  120. struct pmc_data *sama5d2_pmc;
  121. const char *parent_names[6];
  122. struct regmap *regmap, *regmap_sfr;
  123. struct clk_hw *hw;
  124. int i;
  125. bool bypass;
  126. i = of_property_match_string(np, "clock-names", "slow_clk");
  127. if (i < 0)
  128. return;
  129. slck_name = of_clk_get_parent_name(np, i);
  130. i = of_property_match_string(np, "clock-names", "main_xtal");
  131. if (i < 0)
  132. return;
  133. mainxtal_name = of_clk_get_parent_name(np, i);
  134. regmap = syscon_node_to_regmap(np);
  135. if (IS_ERR(regmap))
  136. return;
  137. sama5d2_pmc = pmc_data_allocate(PMC_I2S1_MUX + 1,
  138. nck(sama5d2_systemck),
  139. nck(sama5d2_periph32ck),
  140. nck(sama5d2_gck));
  141. if (!sama5d2_pmc)
  142. return;
  143. hw = at91_clk_register_main_rc_osc(regmap, "main_rc_osc", 12000000,
  144. 100000000);
  145. if (IS_ERR(hw))
  146. goto err_free;
  147. bypass = of_property_read_bool(np, "atmel,osc-bypass");
  148. hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
  149. bypass);
  150. if (IS_ERR(hw))
  151. goto err_free;
  152. parent_names[0] = "main_rc_osc";
  153. parent_names[1] = "main_osc";
  154. hw = at91_clk_register_sam9x5_main(regmap, "mainck", parent_names, 2);
  155. if (IS_ERR(hw))
  156. goto err_free;
  157. sama5d2_pmc->chws[PMC_MAIN] = hw;
  158. hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
  159. &sama5d3_pll_layout, &plla_characteristics);
  160. if (IS_ERR(hw))
  161. goto err_free;
  162. hw = at91_clk_register_plldiv(regmap, "plladivck", "pllack");
  163. if (IS_ERR(hw))
  164. goto err_free;
  165. hw = at91_clk_register_audio_pll_frac(regmap, "audiopll_fracck",
  166. "mainck");
  167. if (IS_ERR(hw))
  168. goto err_free;
  169. hw = at91_clk_register_audio_pll_pad(regmap, "audiopll_padck",
  170. "audiopll_fracck");
  171. if (IS_ERR(hw))
  172. goto err_free;
  173. hw = at91_clk_register_audio_pll_pmc(regmap, "audiopll_pmcck",
  174. "audiopll_fracck");
  175. if (IS_ERR(hw))
  176. goto err_free;
  177. regmap_sfr = syscon_regmap_lookup_by_compatible("atmel,sama5d2-sfr");
  178. if (IS_ERR(regmap_sfr))
  179. regmap_sfr = NULL;
  180. hw = at91_clk_register_utmi(regmap, regmap_sfr, "utmick", "mainck");
  181. if (IS_ERR(hw))
  182. goto err_free;
  183. sama5d2_pmc->chws[PMC_UTMI] = hw;
  184. parent_names[0] = slck_name;
  185. parent_names[1] = "mainck";
  186. parent_names[2] = "plladivck";
  187. parent_names[3] = "utmick";
  188. hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
  189. &at91sam9x5_master_layout,
  190. &mck_characteristics);
  191. if (IS_ERR(hw))
  192. goto err_free;
  193. sama5d2_pmc->chws[PMC_MCK] = hw;
  194. hw = at91_clk_register_h32mx(regmap, "h32mxck", "masterck");
  195. if (IS_ERR(hw))
  196. goto err_free;
  197. sama5d2_pmc->chws[PMC_MCK2] = hw;
  198. parent_names[0] = "plladivck";
  199. parent_names[1] = "utmick";
  200. hw = at91sam9x5_clk_register_usb(regmap, "usbck", parent_names, 2);
  201. if (IS_ERR(hw))
  202. goto err_free;
  203. parent_names[0] = slck_name;
  204. parent_names[1] = "mainck";
  205. parent_names[2] = "plladivck";
  206. parent_names[3] = "utmick";
  207. parent_names[4] = "mck";
  208. for (i = 0; i < 3; i++) {
  209. char name[6];
  210. snprintf(name, sizeof(name), "prog%d", i);
  211. hw = at91_clk_register_programmable(regmap, name,
  212. parent_names, 5, i,
  213. &at91sam9x5_programmable_layout);
  214. if (IS_ERR(hw))
  215. goto err_free;
  216. }
  217. for (i = 0; i < ARRAY_SIZE(sama5d2_systemck); i++) {
  218. hw = at91_clk_register_system(regmap, sama5d2_systemck[i].n,
  219. sama5d2_systemck[i].p,
  220. sama5d2_systemck[i].id);
  221. if (IS_ERR(hw))
  222. goto err_free;
  223. sama5d2_pmc->shws[sama5d2_systemck[i].id] = hw;
  224. }
  225. for (i = 0; i < ARRAY_SIZE(sama5d2_periphck); i++) {
  226. hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
  227. sama5d2_periphck[i].n,
  228. "masterck",
  229. sama5d2_periphck[i].id,
  230. &range);
  231. if (IS_ERR(hw))
  232. goto err_free;
  233. sama5d2_pmc->phws[sama5d2_periphck[i].id] = hw;
  234. }
  235. for (i = 0; i < ARRAY_SIZE(sama5d2_periph32ck); i++) {
  236. hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
  237. sama5d2_periph32ck[i].n,
  238. "h32mxck",
  239. sama5d2_periph32ck[i].id,
  240. &sama5d2_periph32ck[i].r);
  241. if (IS_ERR(hw))
  242. goto err_free;
  243. sama5d2_pmc->phws[sama5d2_periph32ck[i].id] = hw;
  244. }
  245. parent_names[0] = slck_name;
  246. parent_names[1] = "mainck";
  247. parent_names[2] = "plladivck";
  248. parent_names[3] = "utmick";
  249. parent_names[4] = "mck";
  250. parent_names[5] = "audiopll_pmcck";
  251. for (i = 0; i < ARRAY_SIZE(sama5d2_gck); i++) {
  252. hw = at91_clk_register_generated(regmap, &pmc_pcr_lock,
  253. sama5d2_gck[i].n,
  254. parent_names, 6,
  255. sama5d2_gck[i].id,
  256. sama5d2_gck[i].pll,
  257. &sama5d2_gck[i].r);
  258. if (IS_ERR(hw))
  259. goto err_free;
  260. sama5d2_pmc->ghws[sama5d2_gck[i].id] = hw;
  261. }
  262. if (regmap_sfr) {
  263. parent_names[0] = "i2s0_clk";
  264. parent_names[1] = "i2s0_gclk";
  265. hw = at91_clk_i2s_mux_register(regmap_sfr, "i2s0_muxclk",
  266. parent_names, 2, 0);
  267. if (IS_ERR(hw))
  268. goto err_free;
  269. sama5d2_pmc->chws[PMC_I2S0_MUX] = hw;
  270. parent_names[0] = "i2s1_clk";
  271. parent_names[1] = "i2s1_gclk";
  272. hw = at91_clk_i2s_mux_register(regmap_sfr, "i2s1_muxclk",
  273. parent_names, 2, 1);
  274. if (IS_ERR(hw))
  275. goto err_free;
  276. sama5d2_pmc->chws[PMC_I2S1_MUX] = hw;
  277. }
  278. of_clk_add_hw_provider(np, of_clk_hw_pmc_get, sama5d2_pmc);
  279. return;
  280. err_free:
  281. pmc_data_free(sama5d2_pmc);
  282. }
  283. CLK_OF_DECLARE_DRIVER(sama5d2_pmc, "atmel,sama5d2-pmc", sama5d2_pmc_setup);