pgtable.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_H
  17. #define __ASM_PGTABLE_H
  18. #include <asm/bug.h>
  19. #include <asm/proc-fns.h>
  20. #include <asm/memory.h>
  21. #include <asm/pgtable-hwdef.h>
  22. #include <asm/pgtable-prot.h>
  23. /*
  24. * VMALLOC and SPARSEMEM_VMEMMAP ranges.
  25. *
  26. * VMEMAP_SIZE: allows the whole linear region to be covered by a struct page array
  27. * (rounded up to PUD_SIZE).
  28. * VMALLOC_START: beginning of the kernel vmalloc space
  29. * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space,
  30. * fixed mappings and modules
  31. */
  32. #define VMEMMAP_SIZE ALIGN((1UL << (VA_BITS - PAGE_SHIFT)) * sizeof(struct page), PUD_SIZE)
  33. #define VMALLOC_START (MODULES_END)
  34. #define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
  35. #define VMEMMAP_START (VMALLOC_END + SZ_64K)
  36. #define vmemmap ((struct page *)VMEMMAP_START - \
  37. SECTION_ALIGN_DOWN(memstart_addr >> PAGE_SHIFT))
  38. #define FIRST_USER_ADDRESS 0UL
  39. #ifndef __ASSEMBLY__
  40. #include <asm/fixmap.h>
  41. #include <linux/mmdebug.h>
  42. extern void __pte_error(const char *file, int line, unsigned long val);
  43. extern void __pmd_error(const char *file, int line, unsigned long val);
  44. extern void __pud_error(const char *file, int line, unsigned long val);
  45. extern void __pgd_error(const char *file, int line, unsigned long val);
  46. /*
  47. * ZERO_PAGE is a global shared page that is always zero: used
  48. * for zero-mapped memory areas etc..
  49. */
  50. extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
  51. #define ZERO_PAGE(vaddr) virt_to_page(empty_zero_page)
  52. #define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
  53. #define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
  54. #define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  55. #define pte_none(pte) (!pte_val(pte))
  56. #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
  57. #define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
  58. /*
  59. * The following only work if pte_present(). Undefined behaviour otherwise.
  60. */
  61. #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
  62. #define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
  63. #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
  64. #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
  65. #define pte_exec(pte) (!(pte_val(pte) & PTE_UXN))
  66. #define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
  67. #define pte_user(pte) (!!(pte_val(pte) & PTE_USER))
  68. #ifdef CONFIG_ARM64_HW_AFDBM
  69. #define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
  70. #else
  71. #define pte_hw_dirty(pte) (0)
  72. #endif
  73. #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
  74. #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
  75. #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
  76. #define pte_valid_not_user(pte) \
  77. ((pte_val(pte) & (PTE_VALID | PTE_USER)) == PTE_VALID)
  78. #define pte_valid_young(pte) \
  79. ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
  80. /*
  81. * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
  82. * so that we don't erroneously return false for pages that have been
  83. * remapped as PROT_NONE but are yet to be flushed from the TLB.
  84. */
  85. #define pte_accessible(mm, pte) \
  86. (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
  87. static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
  88. {
  89. pte_val(pte) &= ~pgprot_val(prot);
  90. return pte;
  91. }
  92. static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
  93. {
  94. pte_val(pte) |= pgprot_val(prot);
  95. return pte;
  96. }
  97. static inline pte_t pte_wrprotect(pte_t pte)
  98. {
  99. return clear_pte_bit(pte, __pgprot(PTE_WRITE));
  100. }
  101. static inline pte_t pte_mkwrite(pte_t pte)
  102. {
  103. return set_pte_bit(pte, __pgprot(PTE_WRITE));
  104. }
  105. static inline pte_t pte_mkclean(pte_t pte)
  106. {
  107. return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
  108. }
  109. static inline pte_t pte_mkdirty(pte_t pte)
  110. {
  111. return set_pte_bit(pte, __pgprot(PTE_DIRTY));
  112. }
  113. static inline pte_t pte_mkold(pte_t pte)
  114. {
  115. return clear_pte_bit(pte, __pgprot(PTE_AF));
  116. }
  117. static inline pte_t pte_mkyoung(pte_t pte)
  118. {
  119. return set_pte_bit(pte, __pgprot(PTE_AF));
  120. }
  121. static inline pte_t pte_mkspecial(pte_t pte)
  122. {
  123. return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
  124. }
  125. static inline pte_t pte_mkcont(pte_t pte)
  126. {
  127. pte = set_pte_bit(pte, __pgprot(PTE_CONT));
  128. return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
  129. }
  130. static inline pte_t pte_mknoncont(pte_t pte)
  131. {
  132. return clear_pte_bit(pte, __pgprot(PTE_CONT));
  133. }
  134. static inline pmd_t pmd_mkcont(pmd_t pmd)
  135. {
  136. return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
  137. }
  138. static inline void set_pte(pte_t *ptep, pte_t pte)
  139. {
  140. *ptep = pte;
  141. /*
  142. * Only if the new pte is valid and kernel, otherwise TLB maintenance
  143. * or update_mmu_cache() have the necessary barriers.
  144. */
  145. if (pte_valid_not_user(pte)) {
  146. dsb(ishst);
  147. isb();
  148. }
  149. }
  150. struct mm_struct;
  151. struct vm_area_struct;
  152. extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
  153. /*
  154. * PTE bits configuration in the presence of hardware Dirty Bit Management
  155. * (PTE_WRITE == PTE_DBM):
  156. *
  157. * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
  158. * 0 0 | 1 0 0
  159. * 0 1 | 1 1 0
  160. * 1 0 | 1 0 1
  161. * 1 1 | 0 1 x
  162. *
  163. * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
  164. * the page fault mechanism. Checking the dirty status of a pte becomes:
  165. *
  166. * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
  167. */
  168. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  169. pte_t *ptep, pte_t pte)
  170. {
  171. if (pte_present(pte)) {
  172. if (pte_sw_dirty(pte) && pte_write(pte))
  173. pte_val(pte) &= ~PTE_RDONLY;
  174. else
  175. pte_val(pte) |= PTE_RDONLY;
  176. if (pte_user(pte) && pte_exec(pte) && !pte_special(pte))
  177. __sync_icache_dcache(pte, addr);
  178. }
  179. /*
  180. * If the existing pte is valid, check for potential race with
  181. * hardware updates of the pte (ptep_set_access_flags safely changes
  182. * valid ptes without going through an invalid entry).
  183. */
  184. if (IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
  185. pte_valid(*ptep) && pte_valid(pte)) {
  186. VM_WARN_ONCE(!pte_young(pte),
  187. "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
  188. __func__, pte_val(*ptep), pte_val(pte));
  189. VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
  190. "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
  191. __func__, pte_val(*ptep), pte_val(pte));
  192. }
  193. set_pte(ptep, pte);
  194. }
  195. /*
  196. * Huge pte definitions.
  197. */
  198. #define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
  199. #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
  200. /*
  201. * Hugetlb definitions.
  202. */
  203. #define HUGE_MAX_HSTATE 4
  204. #define HPAGE_SHIFT PMD_SHIFT
  205. #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
  206. #define HPAGE_MASK (~(HPAGE_SIZE - 1))
  207. #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
  208. #define __HAVE_ARCH_PTE_SPECIAL
  209. static inline pte_t pud_pte(pud_t pud)
  210. {
  211. return __pte(pud_val(pud));
  212. }
  213. static inline pmd_t pud_pmd(pud_t pud)
  214. {
  215. return __pmd(pud_val(pud));
  216. }
  217. static inline pte_t pmd_pte(pmd_t pmd)
  218. {
  219. return __pte(pmd_val(pmd));
  220. }
  221. static inline pmd_t pte_pmd(pte_t pte)
  222. {
  223. return __pmd(pte_val(pte));
  224. }
  225. static inline pgprot_t mk_sect_prot(pgprot_t prot)
  226. {
  227. return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
  228. }
  229. /*
  230. * THP definitions.
  231. */
  232. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  233. #define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
  234. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  235. #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
  236. #define pmd_young(pmd) pte_young(pmd_pte(pmd))
  237. #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
  238. #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
  239. #define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
  240. #define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
  241. #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
  242. #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
  243. #define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_TYPE_MASK))
  244. #define __HAVE_ARCH_PMD_WRITE
  245. #define pmd_write(pmd) pte_write(pmd_pte(pmd))
  246. #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
  247. #define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  248. #define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  249. #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
  250. #define pud_write(pud) pte_write(pud_pte(pud))
  251. #define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  252. #define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
  253. static inline int has_transparent_hugepage(void)
  254. {
  255. return 1;
  256. }
  257. #define __pgprot_modify(prot,mask,bits) \
  258. __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
  259. /*
  260. * Mark the prot value as uncacheable and unbufferable.
  261. */
  262. #define pgprot_noncached(prot) \
  263. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
  264. #define pgprot_writecombine(prot) \
  265. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
  266. #define pgprot_device(prot) \
  267. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
  268. #define __HAVE_PHYS_MEM_ACCESS_PROT
  269. struct file;
  270. extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  271. unsigned long size, pgprot_t vma_prot);
  272. #define pmd_none(pmd) (!pmd_val(pmd))
  273. #define pmd_present(pmd) (pmd_val(pmd))
  274. #define pmd_bad(pmd) (!(pmd_val(pmd) & 2))
  275. #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  276. PMD_TYPE_TABLE)
  277. #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  278. PMD_TYPE_SECT)
  279. #if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
  280. #define pud_sect(pud) (0)
  281. #define pud_table(pud) (1)
  282. #else
  283. #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  284. PUD_TYPE_SECT)
  285. #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  286. PUD_TYPE_TABLE)
  287. #endif
  288. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  289. {
  290. *pmdp = pmd;
  291. dsb(ishst);
  292. isb();
  293. }
  294. static inline void pmd_clear(pmd_t *pmdp)
  295. {
  296. set_pmd(pmdp, __pmd(0));
  297. }
  298. static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
  299. {
  300. return pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK;
  301. }
  302. /* Find an entry in the third-level page table. */
  303. #define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  304. #define pte_offset_phys(dir,addr) (pmd_page_paddr(*(dir)) + pte_index(addr) * sizeof(pte_t))
  305. #define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
  306. #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
  307. #define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
  308. #define pte_unmap(pte) do { } while (0)
  309. #define pte_unmap_nested(pte) do { } while (0)
  310. #define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
  311. #define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
  312. #define pte_clear_fixmap() clear_fixmap(FIX_PTE)
  313. #define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
  314. /* use ONLY for statically allocated translation tables */
  315. #define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
  316. /*
  317. * Conversion functions: convert a page and protection to a page entry,
  318. * and a page entry and page directory to the page they refer to.
  319. */
  320. #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
  321. #if CONFIG_PGTABLE_LEVELS > 2
  322. #define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
  323. #define pud_none(pud) (!pud_val(pud))
  324. #define pud_bad(pud) (!(pud_val(pud) & 2))
  325. #define pud_present(pud) (pud_val(pud))
  326. static inline void set_pud(pud_t *pudp, pud_t pud)
  327. {
  328. *pudp = pud;
  329. dsb(ishst);
  330. isb();
  331. }
  332. static inline void pud_clear(pud_t *pudp)
  333. {
  334. set_pud(pudp, __pud(0));
  335. }
  336. static inline phys_addr_t pud_page_paddr(pud_t pud)
  337. {
  338. return pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK;
  339. }
  340. /* Find an entry in the second-level page table. */
  341. #define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  342. #define pmd_offset_phys(dir, addr) (pud_page_paddr(*(dir)) + pmd_index(addr) * sizeof(pmd_t))
  343. #define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
  344. #define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
  345. #define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
  346. #define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
  347. #define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
  348. /* use ONLY for statically allocated translation tables */
  349. #define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
  350. #else
  351. #define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
  352. /* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
  353. #define pmd_set_fixmap(addr) NULL
  354. #define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
  355. #define pmd_clear_fixmap()
  356. #define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
  357. #endif /* CONFIG_PGTABLE_LEVELS > 2 */
  358. #if CONFIG_PGTABLE_LEVELS > 3
  359. #define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
  360. #define pgd_none(pgd) (!pgd_val(pgd))
  361. #define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
  362. #define pgd_present(pgd) (pgd_val(pgd))
  363. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  364. {
  365. *pgdp = pgd;
  366. dsb(ishst);
  367. }
  368. static inline void pgd_clear(pgd_t *pgdp)
  369. {
  370. set_pgd(pgdp, __pgd(0));
  371. }
  372. static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
  373. {
  374. return pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK;
  375. }
  376. /* Find an entry in the frst-level page table. */
  377. #define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  378. #define pud_offset_phys(dir, addr) (pgd_page_paddr(*(dir)) + pud_index(addr) * sizeof(pud_t))
  379. #define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
  380. #define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
  381. #define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
  382. #define pud_clear_fixmap() clear_fixmap(FIX_PUD)
  383. #define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
  384. /* use ONLY for statically allocated translation tables */
  385. #define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
  386. #else
  387. #define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
  388. /* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
  389. #define pud_set_fixmap(addr) NULL
  390. #define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
  391. #define pud_clear_fixmap()
  392. #define pud_offset_kimg(dir,addr) ((pud_t *)dir)
  393. #endif /* CONFIG_PGTABLE_LEVELS > 3 */
  394. #define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
  395. /* to find an entry in a page-table-directory */
  396. #define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  397. #define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
  398. #define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
  399. /* to find an entry in a kernel page-table-directory */
  400. #define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
  401. #define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
  402. #define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
  403. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  404. {
  405. const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
  406. PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
  407. /* preserve the hardware dirty information */
  408. if (pte_hw_dirty(pte))
  409. pte = pte_mkdirty(pte);
  410. pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
  411. return pte;
  412. }
  413. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  414. {
  415. return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
  416. }
  417. #ifdef CONFIG_ARM64_HW_AFDBM
  418. /*
  419. * Atomic pte/pmd modifications.
  420. */
  421. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  422. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  423. unsigned long address,
  424. pte_t *ptep)
  425. {
  426. pteval_t pteval;
  427. unsigned int tmp, res;
  428. asm volatile("// ptep_test_and_clear_young\n"
  429. " prfm pstl1strm, %2\n"
  430. "1: ldxr %0, %2\n"
  431. " ubfx %w3, %w0, %5, #1 // extract PTE_AF (young)\n"
  432. " and %0, %0, %4 // clear PTE_AF\n"
  433. " stxr %w1, %0, %2\n"
  434. " cbnz %w1, 1b\n"
  435. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)), "=&r" (res)
  436. : "L" (~PTE_AF), "I" (ilog2(PTE_AF)));
  437. return res;
  438. }
  439. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  440. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  441. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  442. unsigned long address,
  443. pmd_t *pmdp)
  444. {
  445. return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
  446. }
  447. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  448. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  449. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  450. unsigned long address, pte_t *ptep)
  451. {
  452. pteval_t old_pteval;
  453. unsigned int tmp;
  454. asm volatile("// ptep_get_and_clear\n"
  455. " prfm pstl1strm, %2\n"
  456. "1: ldxr %0, %2\n"
  457. " stxr %w1, xzr, %2\n"
  458. " cbnz %w1, 1b\n"
  459. : "=&r" (old_pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)));
  460. return __pte(old_pteval);
  461. }
  462. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  463. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  464. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  465. unsigned long address, pmd_t *pmdp)
  466. {
  467. return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
  468. }
  469. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  470. /*
  471. * ptep_set_wrprotect - mark read-only while trasferring potential hardware
  472. * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
  473. */
  474. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  475. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
  476. {
  477. pteval_t pteval;
  478. unsigned long tmp;
  479. asm volatile("// ptep_set_wrprotect\n"
  480. " prfm pstl1strm, %2\n"
  481. "1: ldxr %0, %2\n"
  482. " tst %0, %4 // check for hw dirty (!PTE_RDONLY)\n"
  483. " csel %1, %3, xzr, eq // set PTE_DIRTY|PTE_RDONLY if dirty\n"
  484. " orr %0, %0, %1 // if !dirty, PTE_RDONLY is already set\n"
  485. " and %0, %0, %5 // clear PTE_WRITE/PTE_DBM\n"
  486. " stxr %w1, %0, %2\n"
  487. " cbnz %w1, 1b\n"
  488. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep))
  489. : "r" (PTE_DIRTY|PTE_RDONLY), "L" (PTE_RDONLY), "L" (~PTE_WRITE)
  490. : "cc");
  491. }
  492. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  493. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  494. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  495. unsigned long address, pmd_t *pmdp)
  496. {
  497. ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
  498. }
  499. #endif
  500. #endif /* CONFIG_ARM64_HW_AFDBM */
  501. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  502. extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
  503. /*
  504. * Encode and decode a swap entry:
  505. * bits 0-1: present (must be zero)
  506. * bits 2-7: swap type
  507. * bits 8-57: swap offset
  508. * bit 58: PTE_PROT_NONE (must be zero)
  509. */
  510. #define __SWP_TYPE_SHIFT 2
  511. #define __SWP_TYPE_BITS 6
  512. #define __SWP_OFFSET_BITS 50
  513. #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
  514. #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
  515. #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
  516. #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
  517. #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
  518. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
  519. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  520. #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
  521. /*
  522. * Ensure that there are not more swap files than can be encoded in the kernel
  523. * PTEs.
  524. */
  525. #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
  526. extern int kern_addr_valid(unsigned long addr);
  527. #include <asm-generic/pgtable.h>
  528. void pgd_cache_init(void);
  529. #define pgtable_cache_init pgd_cache_init
  530. /*
  531. * On AArch64, the cache coherency is handled via the set_pte_at() function.
  532. */
  533. static inline void update_mmu_cache(struct vm_area_struct *vma,
  534. unsigned long addr, pte_t *ptep)
  535. {
  536. /*
  537. * We don't do anything here, so there's a very small chance of
  538. * us retaking a user fault which we just fixed up. The alternative
  539. * is doing a dsb(ishst), but that penalises the fastpath.
  540. */
  541. }
  542. #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
  543. #define kc_vaddr_to_offset(v) ((v) & ~VA_START)
  544. #define kc_offset_to_vaddr(o) ((o) | VA_START)
  545. #endif /* !__ASSEMBLY__ */
  546. #endif /* __ASM_PGTABLE_H */