kvm_host.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * Derived from arch/arm/include/asm/kvm_host.h:
  6. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  7. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __ARM64_KVM_HOST_H__
  22. #define __ARM64_KVM_HOST_H__
  23. #include <linux/types.h>
  24. #include <linux/kvm_types.h>
  25. #include <asm/kvm.h>
  26. #include <asm/kvm_asm.h>
  27. #include <asm/kvm_mmio.h>
  28. #include <asm/kvm_perf_event.h>
  29. #define __KVM_HAVE_ARCH_INTC_INITIALIZED
  30. #define KVM_USER_MEM_SLOTS 32
  31. #define KVM_PRIVATE_MEM_SLOTS 4
  32. #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
  33. #define KVM_HALT_POLL_NS_DEFAULT 500000
  34. #include <kvm/arm_vgic.h>
  35. #include <kvm/arm_arch_timer.h>
  36. #include <kvm/arm_pmu.h>
  37. #define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
  38. #define KVM_VCPU_MAX_FEATURES 4
  39. int __attribute_const__ kvm_target_cpu(void);
  40. int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
  41. int kvm_arch_dev_ioctl_check_extension(long ext);
  42. struct kvm_arch {
  43. /* The VMID generation used for the virt. memory system */
  44. u64 vmid_gen;
  45. u32 vmid;
  46. /* 1-level 2nd stage table and lock */
  47. spinlock_t pgd_lock;
  48. pgd_t *pgd;
  49. /* VTTBR value associated with above pgd and vmid */
  50. u64 vttbr;
  51. /* The maximum number of vCPUs depends on the used GIC model */
  52. int max_vcpus;
  53. /* Interrupt controller */
  54. struct vgic_dist vgic;
  55. /* Timer */
  56. struct arch_timer_kvm timer;
  57. };
  58. #define KVM_NR_MEM_OBJS 40
  59. /*
  60. * We don't want allocation failures within the mmu code, so we preallocate
  61. * enough memory for a single page fault in a cache.
  62. */
  63. struct kvm_mmu_memory_cache {
  64. int nobjs;
  65. void *objects[KVM_NR_MEM_OBJS];
  66. };
  67. struct kvm_vcpu_fault_info {
  68. u32 esr_el2; /* Hyp Syndrom Register */
  69. u64 far_el2; /* Hyp Fault Address Register */
  70. u64 hpfar_el2; /* Hyp IPA Fault Address Register */
  71. };
  72. /*
  73. * 0 is reserved as an invalid value.
  74. * Order should be kept in sync with the save/restore code.
  75. */
  76. enum vcpu_sysreg {
  77. __INVALID_SYSREG__,
  78. MPIDR_EL1, /* MultiProcessor Affinity Register */
  79. CSSELR_EL1, /* Cache Size Selection Register */
  80. SCTLR_EL1, /* System Control Register */
  81. ACTLR_EL1, /* Auxiliary Control Register */
  82. CPACR_EL1, /* Coprocessor Access Control */
  83. TTBR0_EL1, /* Translation Table Base Register 0 */
  84. TTBR1_EL1, /* Translation Table Base Register 1 */
  85. TCR_EL1, /* Translation Control Register */
  86. ESR_EL1, /* Exception Syndrome Register */
  87. AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
  88. AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
  89. FAR_EL1, /* Fault Address Register */
  90. MAIR_EL1, /* Memory Attribute Indirection Register */
  91. VBAR_EL1, /* Vector Base Address Register */
  92. CONTEXTIDR_EL1, /* Context ID Register */
  93. TPIDR_EL0, /* Thread ID, User R/W */
  94. TPIDRRO_EL0, /* Thread ID, User R/O */
  95. TPIDR_EL1, /* Thread ID, Privileged */
  96. AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
  97. CNTKCTL_EL1, /* Timer Control Register (EL1) */
  98. PAR_EL1, /* Physical Address Register */
  99. MDSCR_EL1, /* Monitor Debug System Control Register */
  100. MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
  101. /* Performance Monitors Registers */
  102. PMCR_EL0, /* Control Register */
  103. PMSELR_EL0, /* Event Counter Selection Register */
  104. PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
  105. PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
  106. PMCCNTR_EL0, /* Cycle Counter Register */
  107. PMEVTYPER0_EL0, /* Event Type Register (0-30) */
  108. PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
  109. PMCCFILTR_EL0, /* Cycle Count Filter Register */
  110. PMCNTENSET_EL0, /* Count Enable Set Register */
  111. PMINTENSET_EL1, /* Interrupt Enable Set Register */
  112. PMOVSSET_EL0, /* Overflow Flag Status Set Register */
  113. PMSWINC_EL0, /* Software Increment Register */
  114. PMUSERENR_EL0, /* User Enable Register */
  115. /* 32bit specific registers. Keep them at the end of the range */
  116. DACR32_EL2, /* Domain Access Control Register */
  117. IFSR32_EL2, /* Instruction Fault Status Register */
  118. FPEXC32_EL2, /* Floating-Point Exception Control Register */
  119. DBGVCR32_EL2, /* Debug Vector Catch Register */
  120. NR_SYS_REGS /* Nothing after this line! */
  121. };
  122. /* 32bit mapping */
  123. #define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
  124. #define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
  125. #define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
  126. #define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
  127. #define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
  128. #define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
  129. #define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
  130. #define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
  131. #define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
  132. #define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
  133. #define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
  134. #define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
  135. #define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
  136. #define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
  137. #define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
  138. #define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
  139. #define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
  140. #define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
  141. #define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
  142. #define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
  143. #define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
  144. #define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
  145. #define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
  146. #define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
  147. #define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
  148. #define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
  149. #define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
  150. #define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
  151. #define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
  152. #define cp14_DBGDSCRext (MDSCR_EL1 * 2)
  153. #define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
  154. #define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
  155. #define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
  156. #define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
  157. #define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
  158. #define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
  159. #define NR_COPRO_REGS (NR_SYS_REGS * 2)
  160. struct kvm_cpu_context {
  161. struct kvm_regs gp_regs;
  162. union {
  163. u64 sys_regs[NR_SYS_REGS];
  164. u32 copro[NR_COPRO_REGS];
  165. };
  166. };
  167. typedef struct kvm_cpu_context kvm_cpu_context_t;
  168. struct kvm_vcpu_arch {
  169. struct kvm_cpu_context ctxt;
  170. /* HYP configuration */
  171. u64 hcr_el2;
  172. u32 mdcr_el2;
  173. /* Exception Information */
  174. struct kvm_vcpu_fault_info fault;
  175. /* Guest debug state */
  176. u64 debug_flags;
  177. /*
  178. * We maintain more than a single set of debug registers to support
  179. * debugging the guest from the host and to maintain separate host and
  180. * guest state during world switches. vcpu_debug_state are the debug
  181. * registers of the vcpu as the guest sees them. host_debug_state are
  182. * the host registers which are saved and restored during
  183. * world switches. external_debug_state contains the debug
  184. * values we want to debug the guest. This is set via the
  185. * KVM_SET_GUEST_DEBUG ioctl.
  186. *
  187. * debug_ptr points to the set of debug registers that should be loaded
  188. * onto the hardware when running the guest.
  189. */
  190. struct kvm_guest_debug_arch *debug_ptr;
  191. struct kvm_guest_debug_arch vcpu_debug_state;
  192. struct kvm_guest_debug_arch external_debug_state;
  193. /* Pointer to host CPU context */
  194. kvm_cpu_context_t *host_cpu_context;
  195. struct kvm_guest_debug_arch host_debug_state;
  196. /* VGIC state */
  197. struct vgic_cpu vgic_cpu;
  198. struct arch_timer_cpu timer_cpu;
  199. struct kvm_pmu pmu;
  200. /*
  201. * Anything that is not used directly from assembly code goes
  202. * here.
  203. */
  204. /*
  205. * Guest registers we preserve during guest debugging.
  206. *
  207. * These shadow registers are updated by the kvm_handle_sys_reg
  208. * trap handler if the guest accesses or updates them while we
  209. * are using guest debug.
  210. */
  211. struct {
  212. u32 mdscr_el1;
  213. } guest_debug_preserved;
  214. /* vcpu power-off state */
  215. bool power_off;
  216. /* Don't run the guest (internal implementation need) */
  217. bool pause;
  218. /* IO related fields */
  219. struct kvm_decode mmio_decode;
  220. /* Interrupt related fields */
  221. u64 irq_lines; /* IRQ and FIQ levels */
  222. /* Cache some mmu pages needed inside spinlock regions */
  223. struct kvm_mmu_memory_cache mmu_page_cache;
  224. /* Target CPU and feature flags */
  225. int target;
  226. DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
  227. /* Detect first run of a vcpu */
  228. bool has_run_once;
  229. };
  230. #define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
  231. #define vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
  232. /*
  233. * CP14 and CP15 live in the same array, as they are backed by the
  234. * same system registers.
  235. */
  236. #define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
  237. #define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
  238. #ifdef CONFIG_CPU_BIG_ENDIAN
  239. #define vcpu_cp15_64_high(v,r) vcpu_cp15((v),(r))
  240. #define vcpu_cp15_64_low(v,r) vcpu_cp15((v),(r) + 1)
  241. #else
  242. #define vcpu_cp15_64_high(v,r) vcpu_cp15((v),(r) + 1)
  243. #define vcpu_cp15_64_low(v,r) vcpu_cp15((v),(r))
  244. #endif
  245. struct kvm_vm_stat {
  246. u32 remote_tlb_flush;
  247. };
  248. struct kvm_vcpu_stat {
  249. u32 halt_successful_poll;
  250. u32 halt_attempted_poll;
  251. u32 halt_wakeup;
  252. u32 hvc_exit_stat;
  253. u64 wfe_exit_stat;
  254. u64 wfi_exit_stat;
  255. u64 mmio_exit_user;
  256. u64 mmio_exit_kernel;
  257. u64 exits;
  258. };
  259. int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
  260. unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
  261. int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
  262. int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
  263. int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
  264. #define KVM_ARCH_WANT_MMU_NOTIFIER
  265. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
  266. int kvm_unmap_hva_range(struct kvm *kvm,
  267. unsigned long start, unsigned long end);
  268. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
  269. int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
  270. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
  271. /* We do not have shadow page tables, hence the empty hooks */
  272. static inline void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
  273. unsigned long address)
  274. {
  275. }
  276. struct kvm_vcpu *kvm_arm_get_running_vcpu(void);
  277. struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void);
  278. u64 __kvm_call_hyp(void *hypfn, ...);
  279. #define kvm_call_hyp(f, ...) __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__)
  280. void force_vm_exit(const cpumask_t *mask);
  281. void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
  282. int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
  283. int exception_index);
  284. int kvm_perf_init(void);
  285. int kvm_perf_teardown(void);
  286. struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
  287. static inline void __cpu_init_hyp_mode(phys_addr_t boot_pgd_ptr,
  288. phys_addr_t pgd_ptr,
  289. unsigned long hyp_stack_ptr,
  290. unsigned long vector_ptr)
  291. {
  292. /*
  293. * Call initialization code, and switch to the full blown
  294. * HYP code.
  295. */
  296. __kvm_call_hyp((void *)boot_pgd_ptr, pgd_ptr,
  297. hyp_stack_ptr, vector_ptr);
  298. }
  299. static inline void kvm_arch_hardware_disable(void) {}
  300. static inline void kvm_arch_hardware_unsetup(void) {}
  301. static inline void kvm_arch_sync_events(struct kvm *kvm) {}
  302. static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
  303. static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
  304. void kvm_arm_init_debug(void);
  305. void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
  306. void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
  307. void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
  308. int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
  309. struct kvm_device_attr *attr);
  310. int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
  311. struct kvm_device_attr *attr);
  312. int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
  313. struct kvm_device_attr *attr);
  314. /* #define kvm_call_hyp(f, ...) __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__) */
  315. static inline void __cpu_init_stage2(void)
  316. {
  317. kvm_call_hyp(__init_stage2_translation);
  318. }
  319. #endif /* __ARM64_KVM_HOST_H__ */