amdgpu.h 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "amdgpu_acp.h"
  53. #include "gpu_scheduler.h"
  54. /*
  55. * Modules parameters.
  56. */
  57. extern int amdgpu_modeset;
  58. extern int amdgpu_vram_limit;
  59. extern int amdgpu_gart_size;
  60. extern int amdgpu_benchmarking;
  61. extern int amdgpu_testing;
  62. extern int amdgpu_audio;
  63. extern int amdgpu_disp_priority;
  64. extern int amdgpu_hw_i2c;
  65. extern int amdgpu_pcie_gen2;
  66. extern int amdgpu_msi;
  67. extern int amdgpu_lockup_timeout;
  68. extern int amdgpu_dpm;
  69. extern int amdgpu_smc_load_fw;
  70. extern int amdgpu_aspm;
  71. extern int amdgpu_runtime_pm;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_sched_jobs;
  80. extern int amdgpu_sched_hw_submission;
  81. extern int amdgpu_powerplay;
  82. extern int amdgpu_powercontainment;
  83. extern unsigned amdgpu_pcie_gen_cap;
  84. extern unsigned amdgpu_pcie_lane_cap;
  85. extern unsigned amdgpu_cg_mask;
  86. extern unsigned amdgpu_pg_mask;
  87. extern char *amdgpu_disable_cu;
  88. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  89. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  90. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  91. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  92. #define AMDGPU_IB_POOL_SIZE 16
  93. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  94. #define AMDGPUFB_CONN_LIMIT 4
  95. #define AMDGPU_BIOS_NUM_SCRATCH 8
  96. /* max number of rings */
  97. #define AMDGPU_MAX_RINGS 16
  98. #define AMDGPU_MAX_GFX_RINGS 1
  99. #define AMDGPU_MAX_COMPUTE_RINGS 8
  100. #define AMDGPU_MAX_VCE_RINGS 2
  101. /* max number of IP instances */
  102. #define AMDGPU_MAX_SDMA_INSTANCES 2
  103. /* hardcode that limit for now */
  104. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  105. /* hard reset data */
  106. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  107. /* reset flags */
  108. #define AMDGPU_RESET_GFX (1 << 0)
  109. #define AMDGPU_RESET_COMPUTE (1 << 1)
  110. #define AMDGPU_RESET_DMA (1 << 2)
  111. #define AMDGPU_RESET_CP (1 << 3)
  112. #define AMDGPU_RESET_GRBM (1 << 4)
  113. #define AMDGPU_RESET_DMA1 (1 << 5)
  114. #define AMDGPU_RESET_RLC (1 << 6)
  115. #define AMDGPU_RESET_SEM (1 << 7)
  116. #define AMDGPU_RESET_IH (1 << 8)
  117. #define AMDGPU_RESET_VMC (1 << 9)
  118. #define AMDGPU_RESET_MC (1 << 10)
  119. #define AMDGPU_RESET_DISPLAY (1 << 11)
  120. #define AMDGPU_RESET_UVD (1 << 12)
  121. #define AMDGPU_RESET_VCE (1 << 13)
  122. #define AMDGPU_RESET_VCE1 (1 << 14)
  123. /* GFX current status */
  124. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  125. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  126. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  127. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  128. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  129. /* max cursor sizes (in pixels) */
  130. #define CIK_CURSOR_WIDTH 128
  131. #define CIK_CURSOR_HEIGHT 128
  132. struct amdgpu_device;
  133. struct amdgpu_ib;
  134. struct amdgpu_vm;
  135. struct amdgpu_ring;
  136. struct amdgpu_cs_parser;
  137. struct amdgpu_job;
  138. struct amdgpu_irq_src;
  139. struct amdgpu_fpriv;
  140. enum amdgpu_cp_irq {
  141. AMDGPU_CP_IRQ_GFX_EOP = 0,
  142. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  143. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  144. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  150. AMDGPU_CP_IRQ_LAST
  151. };
  152. enum amdgpu_sdma_irq {
  153. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  154. AMDGPU_SDMA_IRQ_TRAP1,
  155. AMDGPU_SDMA_IRQ_LAST
  156. };
  157. enum amdgpu_thermal_irq {
  158. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  159. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  160. AMDGPU_THERMAL_IRQ_LAST
  161. };
  162. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  163. enum amd_ip_block_type block_type,
  164. enum amd_clockgating_state state);
  165. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  166. enum amd_ip_block_type block_type,
  167. enum amd_powergating_state state);
  168. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type);
  170. bool amdgpu_is_idle(struct amdgpu_device *adev,
  171. enum amd_ip_block_type block_type);
  172. struct amdgpu_ip_block_version {
  173. enum amd_ip_block_type type;
  174. u32 major;
  175. u32 minor;
  176. u32 rev;
  177. const struct amd_ip_funcs *funcs;
  178. };
  179. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  180. enum amd_ip_block_type type,
  181. u32 major, u32 minor);
  182. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  183. struct amdgpu_device *adev,
  184. enum amd_ip_block_type type);
  185. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  186. struct amdgpu_buffer_funcs {
  187. /* maximum bytes in a single operation */
  188. uint32_t copy_max_bytes;
  189. /* number of dw to reserve per operation */
  190. unsigned copy_num_dw;
  191. /* used for buffer migration */
  192. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  193. /* src addr in bytes */
  194. uint64_t src_offset,
  195. /* dst addr in bytes */
  196. uint64_t dst_offset,
  197. /* number of byte to transfer */
  198. uint32_t byte_count);
  199. /* maximum bytes in a single operation */
  200. uint32_t fill_max_bytes;
  201. /* number of dw to reserve per operation */
  202. unsigned fill_num_dw;
  203. /* used for buffer clearing */
  204. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  205. /* value to write to memory */
  206. uint32_t src_data,
  207. /* dst addr in bytes */
  208. uint64_t dst_offset,
  209. /* number of byte to fill */
  210. uint32_t byte_count);
  211. };
  212. /* provided by hw blocks that can write ptes, e.g., sdma */
  213. struct amdgpu_vm_pte_funcs {
  214. /* copy pte entries from GART */
  215. void (*copy_pte)(struct amdgpu_ib *ib,
  216. uint64_t pe, uint64_t src,
  217. unsigned count);
  218. /* write pte one entry at a time with addr mapping */
  219. void (*write_pte)(struct amdgpu_ib *ib,
  220. const dma_addr_t *pages_addr, uint64_t pe,
  221. uint64_t addr, unsigned count,
  222. uint32_t incr, uint32_t flags);
  223. /* for linear pte/pde updates without addr mapping */
  224. void (*set_pte_pde)(struct amdgpu_ib *ib,
  225. uint64_t pe,
  226. uint64_t addr, unsigned count,
  227. uint32_t incr, uint32_t flags);
  228. };
  229. /* provided by the gmc block */
  230. struct amdgpu_gart_funcs {
  231. /* flush the vm tlb via mmio */
  232. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  233. uint32_t vmid);
  234. /* write pte/pde updates using the cpu */
  235. int (*set_pte_pde)(struct amdgpu_device *adev,
  236. void *cpu_pt_addr, /* cpu addr of page table */
  237. uint32_t gpu_page_idx, /* pte/pde to update */
  238. uint64_t addr, /* addr to write into pte/pde */
  239. uint32_t flags); /* access flags */
  240. };
  241. /* provided by the ih block */
  242. struct amdgpu_ih_funcs {
  243. /* ring read/write ptr handling, called from interrupt context */
  244. u32 (*get_wptr)(struct amdgpu_device *adev);
  245. void (*decode_iv)(struct amdgpu_device *adev,
  246. struct amdgpu_iv_entry *entry);
  247. void (*set_rptr)(struct amdgpu_device *adev);
  248. };
  249. /* provided by hw blocks that expose a ring buffer for commands */
  250. struct amdgpu_ring_funcs {
  251. /* ring read/write ptr handling */
  252. u32 (*get_rptr)(struct amdgpu_ring *ring);
  253. u32 (*get_wptr)(struct amdgpu_ring *ring);
  254. void (*set_wptr)(struct amdgpu_ring *ring);
  255. /* validating and patching of IBs */
  256. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  257. /* command emit functions */
  258. void (*emit_ib)(struct amdgpu_ring *ring,
  259. struct amdgpu_ib *ib,
  260. unsigned vm_id, bool ctx_switch);
  261. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  262. uint64_t seq, unsigned flags);
  263. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  264. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  265. uint64_t pd_addr);
  266. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  267. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  268. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  269. uint32_t gds_base, uint32_t gds_size,
  270. uint32_t gws_base, uint32_t gws_size,
  271. uint32_t oa_base, uint32_t oa_size);
  272. /* testing functions */
  273. int (*test_ring)(struct amdgpu_ring *ring);
  274. int (*test_ib)(struct amdgpu_ring *ring, long timeout);
  275. /* insert NOP packets */
  276. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  277. /* pad the indirect buffer to the necessary number of dw */
  278. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  279. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  280. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  281. /* note usage for clock and power gating */
  282. void (*begin_use)(struct amdgpu_ring *ring);
  283. void (*end_use)(struct amdgpu_ring *ring);
  284. };
  285. /*
  286. * BIOS.
  287. */
  288. bool amdgpu_get_bios(struct amdgpu_device *adev);
  289. bool amdgpu_read_bios(struct amdgpu_device *adev);
  290. /*
  291. * Dummy page
  292. */
  293. struct amdgpu_dummy_page {
  294. struct page *page;
  295. dma_addr_t addr;
  296. };
  297. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  298. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  299. /*
  300. * Clocks
  301. */
  302. #define AMDGPU_MAX_PPLL 3
  303. struct amdgpu_clock {
  304. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  305. struct amdgpu_pll spll;
  306. struct amdgpu_pll mpll;
  307. /* 10 Khz units */
  308. uint32_t default_mclk;
  309. uint32_t default_sclk;
  310. uint32_t default_dispclk;
  311. uint32_t current_dispclk;
  312. uint32_t dp_extclk;
  313. uint32_t max_pixel_clock;
  314. };
  315. /*
  316. * Fences.
  317. */
  318. struct amdgpu_fence_driver {
  319. uint64_t gpu_addr;
  320. volatile uint32_t *cpu_addr;
  321. /* sync_seq is protected by ring emission lock */
  322. uint32_t sync_seq;
  323. atomic_t last_seq;
  324. bool initialized;
  325. struct amdgpu_irq_src *irq_src;
  326. unsigned irq_type;
  327. struct timer_list fallback_timer;
  328. unsigned num_fences_mask;
  329. spinlock_t lock;
  330. struct fence **fences;
  331. };
  332. /* some special values for the owner field */
  333. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  334. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  335. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  336. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  337. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  338. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  339. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  340. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  341. unsigned num_hw_submission);
  342. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  343. struct amdgpu_irq_src *irq_src,
  344. unsigned irq_type);
  345. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  346. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  347. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  348. void amdgpu_fence_process(struct amdgpu_ring *ring);
  349. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  350. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  351. /*
  352. * TTM.
  353. */
  354. #define AMDGPU_TTM_LRU_SIZE 20
  355. struct amdgpu_mman_lru {
  356. struct list_head *lru[TTM_NUM_MEM_TYPES];
  357. struct list_head *swap_lru;
  358. };
  359. struct amdgpu_mman {
  360. struct ttm_bo_global_ref bo_global_ref;
  361. struct drm_global_reference mem_global_ref;
  362. struct ttm_bo_device bdev;
  363. bool mem_global_referenced;
  364. bool initialized;
  365. #if defined(CONFIG_DEBUG_FS)
  366. struct dentry *vram;
  367. struct dentry *gtt;
  368. #endif
  369. /* buffer handling */
  370. const struct amdgpu_buffer_funcs *buffer_funcs;
  371. struct amdgpu_ring *buffer_funcs_ring;
  372. /* Scheduler entity for buffer moves */
  373. struct amd_sched_entity entity;
  374. /* custom LRU management */
  375. struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
  376. };
  377. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  378. uint64_t src_offset,
  379. uint64_t dst_offset,
  380. uint32_t byte_count,
  381. struct reservation_object *resv,
  382. struct fence **fence);
  383. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  384. struct amdgpu_bo_list_entry {
  385. struct amdgpu_bo *robj;
  386. struct ttm_validate_buffer tv;
  387. struct amdgpu_bo_va *bo_va;
  388. uint32_t priority;
  389. struct page **user_pages;
  390. int user_invalidated;
  391. };
  392. struct amdgpu_bo_va_mapping {
  393. struct list_head list;
  394. struct interval_tree_node it;
  395. uint64_t offset;
  396. uint32_t flags;
  397. };
  398. /* bo virtual addresses in a specific vm */
  399. struct amdgpu_bo_va {
  400. /* protected by bo being reserved */
  401. struct list_head bo_list;
  402. struct fence *last_pt_update;
  403. unsigned ref_count;
  404. /* protected by vm mutex and spinlock */
  405. struct list_head vm_status;
  406. /* mappings for this bo_va */
  407. struct list_head invalids;
  408. struct list_head valids;
  409. /* constant after initialization */
  410. struct amdgpu_vm *vm;
  411. struct amdgpu_bo *bo;
  412. };
  413. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  414. struct amdgpu_bo {
  415. /* Protected by gem.mutex */
  416. struct list_head list;
  417. /* Protected by tbo.reserved */
  418. u32 prefered_domains;
  419. u32 allowed_domains;
  420. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  421. struct ttm_placement placement;
  422. struct ttm_buffer_object tbo;
  423. struct ttm_bo_kmap_obj kmap;
  424. u64 flags;
  425. unsigned pin_count;
  426. void *kptr;
  427. u64 tiling_flags;
  428. u64 metadata_flags;
  429. void *metadata;
  430. u32 metadata_size;
  431. /* list of all virtual address to which this bo
  432. * is associated to
  433. */
  434. struct list_head va;
  435. /* Constant after initialization */
  436. struct amdgpu_device *adev;
  437. struct drm_gem_object gem_base;
  438. struct amdgpu_bo *parent;
  439. struct ttm_bo_kmap_obj dma_buf_vmap;
  440. struct amdgpu_mn *mn;
  441. struct list_head mn_list;
  442. };
  443. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  444. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  445. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  446. struct drm_file *file_priv);
  447. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  448. struct drm_file *file_priv);
  449. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  450. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  451. struct drm_gem_object *
  452. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  453. struct dma_buf_attachment *attach,
  454. struct sg_table *sg);
  455. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  456. struct drm_gem_object *gobj,
  457. int flags);
  458. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  459. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  460. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  461. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  462. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  463. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  464. /* sub-allocation manager, it has to be protected by another lock.
  465. * By conception this is an helper for other part of the driver
  466. * like the indirect buffer or semaphore, which both have their
  467. * locking.
  468. *
  469. * Principe is simple, we keep a list of sub allocation in offset
  470. * order (first entry has offset == 0, last entry has the highest
  471. * offset).
  472. *
  473. * When allocating new object we first check if there is room at
  474. * the end total_size - (last_object_offset + last_object_size) >=
  475. * alloc_size. If so we allocate new object there.
  476. *
  477. * When there is not enough room at the end, we start waiting for
  478. * each sub object until we reach object_offset+object_size >=
  479. * alloc_size, this object then become the sub object we return.
  480. *
  481. * Alignment can't be bigger than page size.
  482. *
  483. * Hole are not considered for allocation to keep things simple.
  484. * Assumption is that there won't be hole (all object on same
  485. * alignment).
  486. */
  487. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  488. struct amdgpu_sa_manager {
  489. wait_queue_head_t wq;
  490. struct amdgpu_bo *bo;
  491. struct list_head *hole;
  492. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  493. struct list_head olist;
  494. unsigned size;
  495. uint64_t gpu_addr;
  496. void *cpu_ptr;
  497. uint32_t domain;
  498. uint32_t align;
  499. };
  500. /* sub-allocation buffer */
  501. struct amdgpu_sa_bo {
  502. struct list_head olist;
  503. struct list_head flist;
  504. struct amdgpu_sa_manager *manager;
  505. unsigned soffset;
  506. unsigned eoffset;
  507. struct fence *fence;
  508. };
  509. /*
  510. * GEM objects.
  511. */
  512. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  513. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  514. int alignment, u32 initial_domain,
  515. u64 flags, bool kernel,
  516. struct drm_gem_object **obj);
  517. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  518. struct drm_device *dev,
  519. struct drm_mode_create_dumb *args);
  520. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  521. struct drm_device *dev,
  522. uint32_t handle, uint64_t *offset_p);
  523. /*
  524. * Synchronization
  525. */
  526. struct amdgpu_sync {
  527. DECLARE_HASHTABLE(fences, 4);
  528. struct fence *last_vm_update;
  529. };
  530. void amdgpu_sync_create(struct amdgpu_sync *sync);
  531. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  532. struct fence *f);
  533. int amdgpu_sync_resv(struct amdgpu_device *adev,
  534. struct amdgpu_sync *sync,
  535. struct reservation_object *resv,
  536. void *owner);
  537. struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
  538. struct amdgpu_ring *ring);
  539. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  540. void amdgpu_sync_free(struct amdgpu_sync *sync);
  541. int amdgpu_sync_init(void);
  542. void amdgpu_sync_fini(void);
  543. int amdgpu_fence_slab_init(void);
  544. void amdgpu_fence_slab_fini(void);
  545. /*
  546. * GART structures, functions & helpers
  547. */
  548. struct amdgpu_mc;
  549. #define AMDGPU_GPU_PAGE_SIZE 4096
  550. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  551. #define AMDGPU_GPU_PAGE_SHIFT 12
  552. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  553. struct amdgpu_gart {
  554. dma_addr_t table_addr;
  555. struct amdgpu_bo *robj;
  556. void *ptr;
  557. unsigned num_gpu_pages;
  558. unsigned num_cpu_pages;
  559. unsigned table_size;
  560. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  561. struct page **pages;
  562. #endif
  563. bool ready;
  564. const struct amdgpu_gart_funcs *gart_funcs;
  565. };
  566. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  567. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  568. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  569. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  570. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  571. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  572. int amdgpu_gart_init(struct amdgpu_device *adev);
  573. void amdgpu_gart_fini(struct amdgpu_device *adev);
  574. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  575. int pages);
  576. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  577. int pages, struct page **pagelist,
  578. dma_addr_t *dma_addr, uint32_t flags);
  579. /*
  580. * GPU MC structures, functions & helpers
  581. */
  582. struct amdgpu_mc {
  583. resource_size_t aper_size;
  584. resource_size_t aper_base;
  585. resource_size_t agp_base;
  586. /* for some chips with <= 32MB we need to lie
  587. * about vram size near mc fb location */
  588. u64 mc_vram_size;
  589. u64 visible_vram_size;
  590. u64 gtt_size;
  591. u64 gtt_start;
  592. u64 gtt_end;
  593. u64 vram_start;
  594. u64 vram_end;
  595. unsigned vram_width;
  596. u64 real_vram_size;
  597. int vram_mtrr;
  598. u64 gtt_base_align;
  599. u64 mc_mask;
  600. const struct firmware *fw; /* MC firmware */
  601. uint32_t fw_version;
  602. struct amdgpu_irq_src vm_fault;
  603. uint32_t vram_type;
  604. uint32_t srbm_soft_reset;
  605. struct amdgpu_mode_mc_save save;
  606. };
  607. /*
  608. * GPU doorbell structures, functions & helpers
  609. */
  610. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  611. {
  612. AMDGPU_DOORBELL_KIQ = 0x000,
  613. AMDGPU_DOORBELL_HIQ = 0x001,
  614. AMDGPU_DOORBELL_DIQ = 0x002,
  615. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  616. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  617. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  618. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  619. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  620. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  621. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  622. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  623. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  624. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  625. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  626. AMDGPU_DOORBELL_IH = 0x1E8,
  627. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  628. AMDGPU_DOORBELL_INVALID = 0xFFFF
  629. } AMDGPU_DOORBELL_ASSIGNMENT;
  630. struct amdgpu_doorbell {
  631. /* doorbell mmio */
  632. resource_size_t base;
  633. resource_size_t size;
  634. u32 __iomem *ptr;
  635. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  636. };
  637. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  638. phys_addr_t *aperture_base,
  639. size_t *aperture_size,
  640. size_t *start_offset);
  641. /*
  642. * IRQS.
  643. */
  644. struct amdgpu_flip_work {
  645. struct work_struct flip_work;
  646. struct work_struct unpin_work;
  647. struct amdgpu_device *adev;
  648. int crtc_id;
  649. uint64_t base;
  650. struct drm_pending_vblank_event *event;
  651. struct amdgpu_bo *old_rbo;
  652. struct fence *excl;
  653. unsigned shared_count;
  654. struct fence **shared;
  655. struct fence_cb cb;
  656. bool async;
  657. };
  658. /*
  659. * CP & rings.
  660. */
  661. struct amdgpu_ib {
  662. struct amdgpu_sa_bo *sa_bo;
  663. uint32_t length_dw;
  664. uint64_t gpu_addr;
  665. uint32_t *ptr;
  666. uint32_t flags;
  667. };
  668. enum amdgpu_ring_type {
  669. AMDGPU_RING_TYPE_GFX,
  670. AMDGPU_RING_TYPE_COMPUTE,
  671. AMDGPU_RING_TYPE_SDMA,
  672. AMDGPU_RING_TYPE_UVD,
  673. AMDGPU_RING_TYPE_VCE
  674. };
  675. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  676. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  677. struct amdgpu_job **job, struct amdgpu_vm *vm);
  678. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  679. struct amdgpu_job **job);
  680. void amdgpu_job_free_resources(struct amdgpu_job *job);
  681. void amdgpu_job_free(struct amdgpu_job *job);
  682. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  683. struct amd_sched_entity *entity, void *owner,
  684. struct fence **f);
  685. struct amdgpu_ring {
  686. struct amdgpu_device *adev;
  687. const struct amdgpu_ring_funcs *funcs;
  688. struct amdgpu_fence_driver fence_drv;
  689. struct amd_gpu_scheduler sched;
  690. struct amdgpu_bo *ring_obj;
  691. volatile uint32_t *ring;
  692. unsigned rptr_offs;
  693. unsigned wptr;
  694. unsigned wptr_old;
  695. unsigned ring_size;
  696. unsigned max_dw;
  697. int count_dw;
  698. uint64_t gpu_addr;
  699. uint32_t align_mask;
  700. uint32_t ptr_mask;
  701. bool ready;
  702. u32 nop;
  703. u32 idx;
  704. u32 me;
  705. u32 pipe;
  706. u32 queue;
  707. struct amdgpu_bo *mqd_obj;
  708. u32 doorbell_index;
  709. bool use_doorbell;
  710. unsigned wptr_offs;
  711. unsigned fence_offs;
  712. uint64_t current_ctx;
  713. enum amdgpu_ring_type type;
  714. char name[16];
  715. unsigned cond_exe_offs;
  716. u64 cond_exe_gpu_addr;
  717. volatile u32 *cond_exe_cpu_addr;
  718. #if defined(CONFIG_DEBUG_FS)
  719. struct dentry *ent;
  720. #endif
  721. };
  722. /*
  723. * VM
  724. */
  725. /* maximum number of VMIDs */
  726. #define AMDGPU_NUM_VM 16
  727. /* number of entries in page table */
  728. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  729. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  730. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  731. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  732. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  733. #define AMDGPU_PTE_VALID (1 << 0)
  734. #define AMDGPU_PTE_SYSTEM (1 << 1)
  735. #define AMDGPU_PTE_SNOOPED (1 << 2)
  736. /* VI only */
  737. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  738. #define AMDGPU_PTE_READABLE (1 << 5)
  739. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  740. /* PTE (Page Table Entry) fragment field for different page sizes */
  741. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  742. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  743. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  744. /* How to programm VM fault handling */
  745. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  746. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  747. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  748. struct amdgpu_vm_pt {
  749. struct amdgpu_bo_list_entry entry;
  750. uint64_t addr;
  751. };
  752. struct amdgpu_vm {
  753. /* tree of virtual addresses mapped */
  754. struct rb_root va;
  755. /* protecting invalidated */
  756. spinlock_t status_lock;
  757. /* BOs moved, but not yet updated in the PT */
  758. struct list_head invalidated;
  759. /* BOs cleared in the PT because of a move */
  760. struct list_head cleared;
  761. /* BO mappings freed, but not yet updated in the PT */
  762. struct list_head freed;
  763. /* contains the page directory */
  764. struct amdgpu_bo *page_directory;
  765. unsigned max_pde_used;
  766. struct fence *page_directory_fence;
  767. uint64_t last_eviction_counter;
  768. /* array of page tables, one for each page directory entry */
  769. struct amdgpu_vm_pt *page_tables;
  770. /* for id and flush management per ring */
  771. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  772. /* protecting freed */
  773. spinlock_t freed_lock;
  774. /* Scheduler entity for page table updates */
  775. struct amd_sched_entity entity;
  776. /* client id */
  777. u64 client_id;
  778. };
  779. struct amdgpu_vm_id {
  780. struct list_head list;
  781. struct fence *first;
  782. struct amdgpu_sync active;
  783. struct fence *last_flush;
  784. atomic64_t owner;
  785. uint64_t pd_gpu_addr;
  786. /* last flushed PD/PT update */
  787. struct fence *flushed_updates;
  788. uint32_t current_gpu_reset_count;
  789. uint32_t gds_base;
  790. uint32_t gds_size;
  791. uint32_t gws_base;
  792. uint32_t gws_size;
  793. uint32_t oa_base;
  794. uint32_t oa_size;
  795. };
  796. struct amdgpu_vm_manager {
  797. /* Handling of VMIDs */
  798. struct mutex lock;
  799. unsigned num_ids;
  800. struct list_head ids_lru;
  801. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  802. /* Handling of VM fences */
  803. u64 fence_context;
  804. unsigned seqno[AMDGPU_MAX_RINGS];
  805. uint32_t max_pfn;
  806. /* vram base address for page table entry */
  807. u64 vram_base_offset;
  808. /* is vm enabled? */
  809. bool enabled;
  810. /* vm pte handling */
  811. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  812. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  813. unsigned vm_pte_num_rings;
  814. atomic_t vm_pte_next_ring;
  815. /* client id counter */
  816. atomic64_t client_counter;
  817. };
  818. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  819. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  820. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  821. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  822. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  823. struct list_head *validated,
  824. struct amdgpu_bo_list_entry *entry);
  825. void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  826. struct list_head *duplicates);
  827. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  828. struct amdgpu_vm *vm);
  829. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  830. struct amdgpu_sync *sync, struct fence *fence,
  831. struct amdgpu_job *job);
  832. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  833. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  834. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
  835. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  836. struct amdgpu_vm *vm);
  837. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  838. struct amdgpu_vm *vm);
  839. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  840. struct amdgpu_sync *sync);
  841. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  842. struct amdgpu_bo_va *bo_va,
  843. struct ttm_mem_reg *mem);
  844. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  845. struct amdgpu_bo *bo);
  846. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  847. struct amdgpu_bo *bo);
  848. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  849. struct amdgpu_vm *vm,
  850. struct amdgpu_bo *bo);
  851. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  852. struct amdgpu_bo_va *bo_va,
  853. uint64_t addr, uint64_t offset,
  854. uint64_t size, uint32_t flags);
  855. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  856. struct amdgpu_bo_va *bo_va,
  857. uint64_t addr);
  858. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  859. struct amdgpu_bo_va *bo_va);
  860. /*
  861. * context related structures
  862. */
  863. struct amdgpu_ctx_ring {
  864. uint64_t sequence;
  865. struct fence **fences;
  866. struct amd_sched_entity entity;
  867. };
  868. struct amdgpu_ctx {
  869. struct kref refcount;
  870. struct amdgpu_device *adev;
  871. unsigned reset_counter;
  872. spinlock_t ring_lock;
  873. struct fence **fences;
  874. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  875. };
  876. struct amdgpu_ctx_mgr {
  877. struct amdgpu_device *adev;
  878. struct mutex lock;
  879. /* protected by lock */
  880. struct idr ctx_handles;
  881. };
  882. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  883. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  884. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  885. struct fence *fence);
  886. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  887. struct amdgpu_ring *ring, uint64_t seq);
  888. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  889. struct drm_file *filp);
  890. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  891. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  892. /*
  893. * file private structure
  894. */
  895. struct amdgpu_fpriv {
  896. struct amdgpu_vm vm;
  897. struct mutex bo_list_lock;
  898. struct idr bo_list_handles;
  899. struct amdgpu_ctx_mgr ctx_mgr;
  900. };
  901. /*
  902. * residency list
  903. */
  904. struct amdgpu_bo_list {
  905. struct mutex lock;
  906. struct amdgpu_bo *gds_obj;
  907. struct amdgpu_bo *gws_obj;
  908. struct amdgpu_bo *oa_obj;
  909. unsigned first_userptr;
  910. unsigned num_entries;
  911. struct amdgpu_bo_list_entry *array;
  912. };
  913. struct amdgpu_bo_list *
  914. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  915. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  916. struct list_head *validated);
  917. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  918. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  919. /*
  920. * GFX stuff
  921. */
  922. #include "clearstate_defs.h"
  923. struct amdgpu_rlc_funcs {
  924. void (*enter_safe_mode)(struct amdgpu_device *adev);
  925. void (*exit_safe_mode)(struct amdgpu_device *adev);
  926. };
  927. struct amdgpu_rlc {
  928. /* for power gating */
  929. struct amdgpu_bo *save_restore_obj;
  930. uint64_t save_restore_gpu_addr;
  931. volatile uint32_t *sr_ptr;
  932. const u32 *reg_list;
  933. u32 reg_list_size;
  934. /* for clear state */
  935. struct amdgpu_bo *clear_state_obj;
  936. uint64_t clear_state_gpu_addr;
  937. volatile uint32_t *cs_ptr;
  938. const struct cs_section_def *cs_data;
  939. u32 clear_state_size;
  940. /* for cp tables */
  941. struct amdgpu_bo *cp_table_obj;
  942. uint64_t cp_table_gpu_addr;
  943. volatile uint32_t *cp_table_ptr;
  944. u32 cp_table_size;
  945. /* safe mode for updating CG/PG state */
  946. bool in_safe_mode;
  947. const struct amdgpu_rlc_funcs *funcs;
  948. /* for firmware data */
  949. u32 save_and_restore_offset;
  950. u32 clear_state_descriptor_offset;
  951. u32 avail_scratch_ram_locations;
  952. u32 reg_restore_list_size;
  953. u32 reg_list_format_start;
  954. u32 reg_list_format_separate_start;
  955. u32 starting_offsets_start;
  956. u32 reg_list_format_size_bytes;
  957. u32 reg_list_size_bytes;
  958. u32 *register_list_format;
  959. u32 *register_restore;
  960. };
  961. struct amdgpu_mec {
  962. struct amdgpu_bo *hpd_eop_obj;
  963. u64 hpd_eop_gpu_addr;
  964. u32 num_pipe;
  965. u32 num_mec;
  966. u32 num_queue;
  967. };
  968. /*
  969. * GPU scratch registers structures, functions & helpers
  970. */
  971. struct amdgpu_scratch {
  972. unsigned num_reg;
  973. uint32_t reg_base;
  974. bool free[32];
  975. uint32_t reg[32];
  976. };
  977. /*
  978. * GFX configurations
  979. */
  980. struct amdgpu_gca_config {
  981. unsigned max_shader_engines;
  982. unsigned max_tile_pipes;
  983. unsigned max_cu_per_sh;
  984. unsigned max_sh_per_se;
  985. unsigned max_backends_per_se;
  986. unsigned max_texture_channel_caches;
  987. unsigned max_gprs;
  988. unsigned max_gs_threads;
  989. unsigned max_hw_contexts;
  990. unsigned sc_prim_fifo_size_frontend;
  991. unsigned sc_prim_fifo_size_backend;
  992. unsigned sc_hiz_tile_fifo_size;
  993. unsigned sc_earlyz_tile_fifo_size;
  994. unsigned num_tile_pipes;
  995. unsigned backend_enable_mask;
  996. unsigned mem_max_burst_length_bytes;
  997. unsigned mem_row_size_in_kb;
  998. unsigned shader_engine_tile_size;
  999. unsigned num_gpus;
  1000. unsigned multi_gpu_tile_size;
  1001. unsigned mc_arb_ramcfg;
  1002. unsigned gb_addr_config;
  1003. unsigned num_rbs;
  1004. uint32_t tile_mode_array[32];
  1005. uint32_t macrotile_mode_array[16];
  1006. };
  1007. struct amdgpu_cu_info {
  1008. uint32_t number; /* total active CU number */
  1009. uint32_t ao_cu_mask;
  1010. uint32_t bitmap[4][4];
  1011. };
  1012. struct amdgpu_gfx_funcs {
  1013. /* get the gpu clock counter */
  1014. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1015. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  1016. };
  1017. struct amdgpu_gfx {
  1018. struct mutex gpu_clock_mutex;
  1019. struct amdgpu_gca_config config;
  1020. struct amdgpu_rlc rlc;
  1021. struct amdgpu_mec mec;
  1022. struct amdgpu_scratch scratch;
  1023. const struct firmware *me_fw; /* ME firmware */
  1024. uint32_t me_fw_version;
  1025. const struct firmware *pfp_fw; /* PFP firmware */
  1026. uint32_t pfp_fw_version;
  1027. const struct firmware *ce_fw; /* CE firmware */
  1028. uint32_t ce_fw_version;
  1029. const struct firmware *rlc_fw; /* RLC firmware */
  1030. uint32_t rlc_fw_version;
  1031. const struct firmware *mec_fw; /* MEC firmware */
  1032. uint32_t mec_fw_version;
  1033. const struct firmware *mec2_fw; /* MEC2 firmware */
  1034. uint32_t mec2_fw_version;
  1035. uint32_t me_feature_version;
  1036. uint32_t ce_feature_version;
  1037. uint32_t pfp_feature_version;
  1038. uint32_t rlc_feature_version;
  1039. uint32_t mec_feature_version;
  1040. uint32_t mec2_feature_version;
  1041. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1042. unsigned num_gfx_rings;
  1043. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1044. unsigned num_compute_rings;
  1045. struct amdgpu_irq_src eop_irq;
  1046. struct amdgpu_irq_src priv_reg_irq;
  1047. struct amdgpu_irq_src priv_inst_irq;
  1048. /* gfx status */
  1049. uint32_t gfx_current_status;
  1050. /* ce ram size*/
  1051. unsigned ce_ram_size;
  1052. struct amdgpu_cu_info cu_info;
  1053. const struct amdgpu_gfx_funcs *funcs;
  1054. /* reset mask */
  1055. uint32_t grbm_soft_reset;
  1056. uint32_t srbm_soft_reset;
  1057. };
  1058. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1059. unsigned size, struct amdgpu_ib *ib);
  1060. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  1061. struct fence *f);
  1062. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1063. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1064. struct amdgpu_job *job, struct fence **f);
  1065. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1066. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1067. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1068. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1069. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1070. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1071. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1072. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1073. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1074. unsigned ring_size, u32 nop, u32 align_mask,
  1075. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1076. enum amdgpu_ring_type ring_type);
  1077. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1078. /*
  1079. * CS.
  1080. */
  1081. struct amdgpu_cs_chunk {
  1082. uint32_t chunk_id;
  1083. uint32_t length_dw;
  1084. void *kdata;
  1085. };
  1086. struct amdgpu_cs_parser {
  1087. struct amdgpu_device *adev;
  1088. struct drm_file *filp;
  1089. struct amdgpu_ctx *ctx;
  1090. /* chunks */
  1091. unsigned nchunks;
  1092. struct amdgpu_cs_chunk *chunks;
  1093. /* scheduler job object */
  1094. struct amdgpu_job *job;
  1095. /* buffer objects */
  1096. struct ww_acquire_ctx ticket;
  1097. struct amdgpu_bo_list *bo_list;
  1098. struct amdgpu_bo_list_entry vm_pd;
  1099. struct list_head validated;
  1100. struct fence *fence;
  1101. uint64_t bytes_moved_threshold;
  1102. uint64_t bytes_moved;
  1103. /* user fence */
  1104. struct amdgpu_bo_list_entry uf_entry;
  1105. };
  1106. struct amdgpu_job {
  1107. struct amd_sched_job base;
  1108. struct amdgpu_device *adev;
  1109. struct amdgpu_vm *vm;
  1110. struct amdgpu_ring *ring;
  1111. struct amdgpu_sync sync;
  1112. struct amdgpu_ib *ibs;
  1113. struct fence *fence; /* the hw fence */
  1114. uint32_t num_ibs;
  1115. void *owner;
  1116. uint64_t ctx;
  1117. bool vm_needs_flush;
  1118. unsigned vm_id;
  1119. uint64_t vm_pd_addr;
  1120. uint32_t gds_base, gds_size;
  1121. uint32_t gws_base, gws_size;
  1122. uint32_t oa_base, oa_size;
  1123. /* user fence handling */
  1124. uint64_t uf_addr;
  1125. uint64_t uf_sequence;
  1126. };
  1127. #define to_amdgpu_job(sched_job) \
  1128. container_of((sched_job), struct amdgpu_job, base)
  1129. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1130. uint32_t ib_idx, int idx)
  1131. {
  1132. return p->job->ibs[ib_idx].ptr[idx];
  1133. }
  1134. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1135. uint32_t ib_idx, int idx,
  1136. uint32_t value)
  1137. {
  1138. p->job->ibs[ib_idx].ptr[idx] = value;
  1139. }
  1140. /*
  1141. * Writeback
  1142. */
  1143. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1144. struct amdgpu_wb {
  1145. struct amdgpu_bo *wb_obj;
  1146. volatile uint32_t *wb;
  1147. uint64_t gpu_addr;
  1148. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1149. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1150. };
  1151. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1152. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1153. enum amdgpu_int_thermal_type {
  1154. THERMAL_TYPE_NONE,
  1155. THERMAL_TYPE_EXTERNAL,
  1156. THERMAL_TYPE_EXTERNAL_GPIO,
  1157. THERMAL_TYPE_RV6XX,
  1158. THERMAL_TYPE_RV770,
  1159. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1160. THERMAL_TYPE_EVERGREEN,
  1161. THERMAL_TYPE_SUMO,
  1162. THERMAL_TYPE_NI,
  1163. THERMAL_TYPE_SI,
  1164. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1165. THERMAL_TYPE_CI,
  1166. THERMAL_TYPE_KV,
  1167. };
  1168. enum amdgpu_dpm_auto_throttle_src {
  1169. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1170. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1171. };
  1172. enum amdgpu_dpm_event_src {
  1173. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1174. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1175. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1176. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1177. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1178. };
  1179. #define AMDGPU_MAX_VCE_LEVELS 6
  1180. enum amdgpu_vce_level {
  1181. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1182. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1183. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1184. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1185. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1186. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1187. };
  1188. struct amdgpu_ps {
  1189. u32 caps; /* vbios flags */
  1190. u32 class; /* vbios flags */
  1191. u32 class2; /* vbios flags */
  1192. /* UVD clocks */
  1193. u32 vclk;
  1194. u32 dclk;
  1195. /* VCE clocks */
  1196. u32 evclk;
  1197. u32 ecclk;
  1198. bool vce_active;
  1199. enum amdgpu_vce_level vce_level;
  1200. /* asic priv */
  1201. void *ps_priv;
  1202. };
  1203. struct amdgpu_dpm_thermal {
  1204. /* thermal interrupt work */
  1205. struct work_struct work;
  1206. /* low temperature threshold */
  1207. int min_temp;
  1208. /* high temperature threshold */
  1209. int max_temp;
  1210. /* was last interrupt low to high or high to low */
  1211. bool high_to_low;
  1212. /* interrupt source */
  1213. struct amdgpu_irq_src irq;
  1214. };
  1215. enum amdgpu_clk_action
  1216. {
  1217. AMDGPU_SCLK_UP = 1,
  1218. AMDGPU_SCLK_DOWN
  1219. };
  1220. struct amdgpu_blacklist_clocks
  1221. {
  1222. u32 sclk;
  1223. u32 mclk;
  1224. enum amdgpu_clk_action action;
  1225. };
  1226. struct amdgpu_clock_and_voltage_limits {
  1227. u32 sclk;
  1228. u32 mclk;
  1229. u16 vddc;
  1230. u16 vddci;
  1231. };
  1232. struct amdgpu_clock_array {
  1233. u32 count;
  1234. u32 *values;
  1235. };
  1236. struct amdgpu_clock_voltage_dependency_entry {
  1237. u32 clk;
  1238. u16 v;
  1239. };
  1240. struct amdgpu_clock_voltage_dependency_table {
  1241. u32 count;
  1242. struct amdgpu_clock_voltage_dependency_entry *entries;
  1243. };
  1244. union amdgpu_cac_leakage_entry {
  1245. struct {
  1246. u16 vddc;
  1247. u32 leakage;
  1248. };
  1249. struct {
  1250. u16 vddc1;
  1251. u16 vddc2;
  1252. u16 vddc3;
  1253. };
  1254. };
  1255. struct amdgpu_cac_leakage_table {
  1256. u32 count;
  1257. union amdgpu_cac_leakage_entry *entries;
  1258. };
  1259. struct amdgpu_phase_shedding_limits_entry {
  1260. u16 voltage;
  1261. u32 sclk;
  1262. u32 mclk;
  1263. };
  1264. struct amdgpu_phase_shedding_limits_table {
  1265. u32 count;
  1266. struct amdgpu_phase_shedding_limits_entry *entries;
  1267. };
  1268. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1269. u32 vclk;
  1270. u32 dclk;
  1271. u16 v;
  1272. };
  1273. struct amdgpu_uvd_clock_voltage_dependency_table {
  1274. u8 count;
  1275. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1276. };
  1277. struct amdgpu_vce_clock_voltage_dependency_entry {
  1278. u32 ecclk;
  1279. u32 evclk;
  1280. u16 v;
  1281. };
  1282. struct amdgpu_vce_clock_voltage_dependency_table {
  1283. u8 count;
  1284. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1285. };
  1286. struct amdgpu_ppm_table {
  1287. u8 ppm_design;
  1288. u16 cpu_core_number;
  1289. u32 platform_tdp;
  1290. u32 small_ac_platform_tdp;
  1291. u32 platform_tdc;
  1292. u32 small_ac_platform_tdc;
  1293. u32 apu_tdp;
  1294. u32 dgpu_tdp;
  1295. u32 dgpu_ulv_power;
  1296. u32 tj_max;
  1297. };
  1298. struct amdgpu_cac_tdp_table {
  1299. u16 tdp;
  1300. u16 configurable_tdp;
  1301. u16 tdc;
  1302. u16 battery_power_limit;
  1303. u16 small_power_limit;
  1304. u16 low_cac_leakage;
  1305. u16 high_cac_leakage;
  1306. u16 maximum_power_delivery_limit;
  1307. };
  1308. struct amdgpu_dpm_dynamic_state {
  1309. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1310. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1311. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1312. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1313. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1314. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1315. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1316. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1317. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1318. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1319. struct amdgpu_clock_array valid_sclk_values;
  1320. struct amdgpu_clock_array valid_mclk_values;
  1321. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1322. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1323. u32 mclk_sclk_ratio;
  1324. u32 sclk_mclk_delta;
  1325. u16 vddc_vddci_delta;
  1326. u16 min_vddc_for_pcie_gen2;
  1327. struct amdgpu_cac_leakage_table cac_leakage_table;
  1328. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1329. struct amdgpu_ppm_table *ppm_table;
  1330. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1331. };
  1332. struct amdgpu_dpm_fan {
  1333. u16 t_min;
  1334. u16 t_med;
  1335. u16 t_high;
  1336. u16 pwm_min;
  1337. u16 pwm_med;
  1338. u16 pwm_high;
  1339. u8 t_hyst;
  1340. u32 cycle_delay;
  1341. u16 t_max;
  1342. u8 control_mode;
  1343. u16 default_max_fan_pwm;
  1344. u16 default_fan_output_sensitivity;
  1345. u16 fan_output_sensitivity;
  1346. bool ucode_fan_control;
  1347. };
  1348. enum amdgpu_pcie_gen {
  1349. AMDGPU_PCIE_GEN1 = 0,
  1350. AMDGPU_PCIE_GEN2 = 1,
  1351. AMDGPU_PCIE_GEN3 = 2,
  1352. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1353. };
  1354. enum amdgpu_dpm_forced_level {
  1355. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1356. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1357. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1358. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1359. };
  1360. struct amdgpu_vce_state {
  1361. /* vce clocks */
  1362. u32 evclk;
  1363. u32 ecclk;
  1364. /* gpu clocks */
  1365. u32 sclk;
  1366. u32 mclk;
  1367. u8 clk_idx;
  1368. u8 pstate;
  1369. };
  1370. struct amdgpu_dpm_funcs {
  1371. int (*get_temperature)(struct amdgpu_device *adev);
  1372. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1373. int (*set_power_state)(struct amdgpu_device *adev);
  1374. void (*post_set_power_state)(struct amdgpu_device *adev);
  1375. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1376. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1377. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1378. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1379. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1380. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1381. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1382. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1383. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1384. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1385. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1386. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1387. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1388. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1389. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1390. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1391. int (*get_sclk_od)(struct amdgpu_device *adev);
  1392. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1393. int (*get_mclk_od)(struct amdgpu_device *adev);
  1394. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1395. };
  1396. struct amdgpu_dpm {
  1397. struct amdgpu_ps *ps;
  1398. /* number of valid power states */
  1399. int num_ps;
  1400. /* current power state that is active */
  1401. struct amdgpu_ps *current_ps;
  1402. /* requested power state */
  1403. struct amdgpu_ps *requested_ps;
  1404. /* boot up power state */
  1405. struct amdgpu_ps *boot_ps;
  1406. /* default uvd power state */
  1407. struct amdgpu_ps *uvd_ps;
  1408. /* vce requirements */
  1409. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1410. enum amdgpu_vce_level vce_level;
  1411. enum amd_pm_state_type state;
  1412. enum amd_pm_state_type user_state;
  1413. u32 platform_caps;
  1414. u32 voltage_response_time;
  1415. u32 backbias_response_time;
  1416. void *priv;
  1417. u32 new_active_crtcs;
  1418. int new_active_crtc_count;
  1419. u32 current_active_crtcs;
  1420. int current_active_crtc_count;
  1421. struct amdgpu_dpm_dynamic_state dyn_state;
  1422. struct amdgpu_dpm_fan fan;
  1423. u32 tdp_limit;
  1424. u32 near_tdp_limit;
  1425. u32 near_tdp_limit_adjusted;
  1426. u32 sq_ramping_threshold;
  1427. u32 cac_leakage;
  1428. u16 tdp_od_limit;
  1429. u32 tdp_adjustment;
  1430. u16 load_line_slope;
  1431. bool power_control;
  1432. bool ac_power;
  1433. /* special states active */
  1434. bool thermal_active;
  1435. bool uvd_active;
  1436. bool vce_active;
  1437. /* thermal handling */
  1438. struct amdgpu_dpm_thermal thermal;
  1439. /* forced levels */
  1440. enum amdgpu_dpm_forced_level forced_level;
  1441. };
  1442. struct amdgpu_pm {
  1443. struct mutex mutex;
  1444. u32 current_sclk;
  1445. u32 current_mclk;
  1446. u32 default_sclk;
  1447. u32 default_mclk;
  1448. struct amdgpu_i2c_chan *i2c_bus;
  1449. /* internal thermal controller on rv6xx+ */
  1450. enum amdgpu_int_thermal_type int_thermal_type;
  1451. struct device *int_hwmon_dev;
  1452. /* fan control parameters */
  1453. bool no_fan;
  1454. u8 fan_pulses_per_revolution;
  1455. u8 fan_min_rpm;
  1456. u8 fan_max_rpm;
  1457. /* dpm */
  1458. bool dpm_enabled;
  1459. bool sysfs_initialized;
  1460. struct amdgpu_dpm dpm;
  1461. const struct firmware *fw; /* SMC firmware */
  1462. uint32_t fw_version;
  1463. const struct amdgpu_dpm_funcs *funcs;
  1464. uint32_t pcie_gen_mask;
  1465. uint32_t pcie_mlw_mask;
  1466. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1467. };
  1468. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1469. /*
  1470. * UVD
  1471. */
  1472. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1473. #define AMDGPU_MAX_UVD_HANDLES 40
  1474. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1475. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1476. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1477. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1478. struct amdgpu_uvd {
  1479. struct amdgpu_bo *vcpu_bo;
  1480. void *cpu_addr;
  1481. uint64_t gpu_addr;
  1482. unsigned fw_version;
  1483. void *saved_bo;
  1484. unsigned max_handles;
  1485. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1486. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1487. struct delayed_work idle_work;
  1488. const struct firmware *fw; /* UVD firmware */
  1489. struct amdgpu_ring ring;
  1490. struct amdgpu_irq_src irq;
  1491. bool address_64_bit;
  1492. bool use_ctx_buf;
  1493. struct amd_sched_entity entity;
  1494. };
  1495. /*
  1496. * VCE
  1497. */
  1498. #define AMDGPU_MAX_VCE_HANDLES 16
  1499. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1500. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1501. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1502. struct amdgpu_vce {
  1503. struct amdgpu_bo *vcpu_bo;
  1504. uint64_t gpu_addr;
  1505. unsigned fw_version;
  1506. unsigned fb_version;
  1507. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1508. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1509. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1510. struct delayed_work idle_work;
  1511. struct mutex idle_mutex;
  1512. const struct firmware *fw; /* VCE firmware */
  1513. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1514. struct amdgpu_irq_src irq;
  1515. unsigned harvest_config;
  1516. struct amd_sched_entity entity;
  1517. };
  1518. /*
  1519. * SDMA
  1520. */
  1521. struct amdgpu_sdma_instance {
  1522. /* SDMA firmware */
  1523. const struct firmware *fw;
  1524. uint32_t fw_version;
  1525. uint32_t feature_version;
  1526. struct amdgpu_ring ring;
  1527. bool burst_nop;
  1528. };
  1529. struct amdgpu_sdma {
  1530. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1531. struct amdgpu_irq_src trap_irq;
  1532. struct amdgpu_irq_src illegal_inst_irq;
  1533. int num_instances;
  1534. uint32_t srbm_soft_reset;
  1535. };
  1536. /*
  1537. * Firmware
  1538. */
  1539. struct amdgpu_firmware {
  1540. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1541. bool smu_load;
  1542. struct amdgpu_bo *fw_buf;
  1543. unsigned int fw_size;
  1544. };
  1545. /*
  1546. * Benchmarking
  1547. */
  1548. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1549. /*
  1550. * Testing
  1551. */
  1552. void amdgpu_test_moves(struct amdgpu_device *adev);
  1553. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1554. struct amdgpu_ring *cpA,
  1555. struct amdgpu_ring *cpB);
  1556. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1557. /*
  1558. * MMU Notifier
  1559. */
  1560. #if defined(CONFIG_MMU_NOTIFIER)
  1561. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1562. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1563. #else
  1564. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1565. {
  1566. return -ENODEV;
  1567. }
  1568. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1569. #endif
  1570. /*
  1571. * Debugfs
  1572. */
  1573. struct amdgpu_debugfs {
  1574. const struct drm_info_list *files;
  1575. unsigned num_files;
  1576. };
  1577. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1578. const struct drm_info_list *files,
  1579. unsigned nfiles);
  1580. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1581. #if defined(CONFIG_DEBUG_FS)
  1582. int amdgpu_debugfs_init(struct drm_minor *minor);
  1583. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1584. #endif
  1585. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1586. /*
  1587. * amdgpu smumgr functions
  1588. */
  1589. struct amdgpu_smumgr_funcs {
  1590. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1591. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1592. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1593. };
  1594. /*
  1595. * amdgpu smumgr
  1596. */
  1597. struct amdgpu_smumgr {
  1598. struct amdgpu_bo *toc_buf;
  1599. struct amdgpu_bo *smu_buf;
  1600. /* asic priv smu data */
  1601. void *priv;
  1602. spinlock_t smu_lock;
  1603. /* smumgr functions */
  1604. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1605. /* ucode loading complete flag */
  1606. uint32_t fw_flags;
  1607. };
  1608. /*
  1609. * ASIC specific register table accessible by UMD
  1610. */
  1611. struct amdgpu_allowed_register_entry {
  1612. uint32_t reg_offset;
  1613. bool untouched;
  1614. bool grbm_indexed;
  1615. };
  1616. /*
  1617. * ASIC specific functions.
  1618. */
  1619. struct amdgpu_asic_funcs {
  1620. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1621. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1622. u8 *bios, u32 length_bytes);
  1623. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1624. u32 sh_num, u32 reg_offset, u32 *value);
  1625. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1626. int (*reset)(struct amdgpu_device *adev);
  1627. /* get the reference clock */
  1628. u32 (*get_xclk)(struct amdgpu_device *adev);
  1629. /* MM block clocks */
  1630. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1631. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1632. /* query virtual capabilities */
  1633. u32 (*get_virtual_caps)(struct amdgpu_device *adev);
  1634. };
  1635. /*
  1636. * IOCTL.
  1637. */
  1638. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1639. struct drm_file *filp);
  1640. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1641. struct drm_file *filp);
  1642. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1643. struct drm_file *filp);
  1644. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1645. struct drm_file *filp);
  1646. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1647. struct drm_file *filp);
  1648. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1649. struct drm_file *filp);
  1650. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1651. struct drm_file *filp);
  1652. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1653. struct drm_file *filp);
  1654. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1655. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1656. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1657. struct drm_file *filp);
  1658. /* VRAM scratch page for HDP bug, default vram page */
  1659. struct amdgpu_vram_scratch {
  1660. struct amdgpu_bo *robj;
  1661. volatile uint32_t *ptr;
  1662. u64 gpu_addr;
  1663. };
  1664. /*
  1665. * ACPI
  1666. */
  1667. struct amdgpu_atif_notification_cfg {
  1668. bool enabled;
  1669. int command_code;
  1670. };
  1671. struct amdgpu_atif_notifications {
  1672. bool display_switch;
  1673. bool expansion_mode_change;
  1674. bool thermal_state;
  1675. bool forced_power_state;
  1676. bool system_power_state;
  1677. bool display_conf_change;
  1678. bool px_gfx_switch;
  1679. bool brightness_change;
  1680. bool dgpu_display_event;
  1681. };
  1682. struct amdgpu_atif_functions {
  1683. bool system_params;
  1684. bool sbios_requests;
  1685. bool select_active_disp;
  1686. bool lid_state;
  1687. bool get_tv_standard;
  1688. bool set_tv_standard;
  1689. bool get_panel_expansion_mode;
  1690. bool set_panel_expansion_mode;
  1691. bool temperature_change;
  1692. bool graphics_device_types;
  1693. };
  1694. struct amdgpu_atif {
  1695. struct amdgpu_atif_notifications notifications;
  1696. struct amdgpu_atif_functions functions;
  1697. struct amdgpu_atif_notification_cfg notification_cfg;
  1698. struct amdgpu_encoder *encoder_for_bl;
  1699. };
  1700. struct amdgpu_atcs_functions {
  1701. bool get_ext_state;
  1702. bool pcie_perf_req;
  1703. bool pcie_dev_rdy;
  1704. bool pcie_bus_width;
  1705. };
  1706. struct amdgpu_atcs {
  1707. struct amdgpu_atcs_functions functions;
  1708. };
  1709. /*
  1710. * CGS
  1711. */
  1712. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1713. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1714. /* GPU virtualization */
  1715. #define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
  1716. #define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
  1717. struct amdgpu_virtualization {
  1718. bool supports_sr_iov;
  1719. bool is_virtual;
  1720. u32 caps;
  1721. };
  1722. /*
  1723. * Core structure, functions and helpers.
  1724. */
  1725. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1726. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1727. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1728. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1729. struct amdgpu_ip_block_status {
  1730. bool valid;
  1731. bool sw;
  1732. bool hw;
  1733. bool hang;
  1734. };
  1735. struct amdgpu_device {
  1736. struct device *dev;
  1737. struct drm_device *ddev;
  1738. struct pci_dev *pdev;
  1739. #ifdef CONFIG_DRM_AMD_ACP
  1740. struct amdgpu_acp acp;
  1741. #endif
  1742. /* ASIC */
  1743. enum amd_asic_type asic_type;
  1744. uint32_t family;
  1745. uint32_t rev_id;
  1746. uint32_t external_rev_id;
  1747. unsigned long flags;
  1748. int usec_timeout;
  1749. const struct amdgpu_asic_funcs *asic_funcs;
  1750. bool shutdown;
  1751. bool need_dma32;
  1752. bool accel_working;
  1753. struct work_struct reset_work;
  1754. struct notifier_block acpi_nb;
  1755. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1756. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1757. unsigned debugfs_count;
  1758. #if defined(CONFIG_DEBUG_FS)
  1759. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1760. #endif
  1761. struct amdgpu_atif atif;
  1762. struct amdgpu_atcs atcs;
  1763. struct mutex srbm_mutex;
  1764. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1765. struct mutex grbm_idx_mutex;
  1766. struct dev_pm_domain vga_pm_domain;
  1767. bool have_disp_power_ref;
  1768. /* BIOS */
  1769. uint8_t *bios;
  1770. bool is_atom_bios;
  1771. struct amdgpu_bo *stollen_vga_memory;
  1772. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1773. /* Register/doorbell mmio */
  1774. resource_size_t rmmio_base;
  1775. resource_size_t rmmio_size;
  1776. void __iomem *rmmio;
  1777. /* protects concurrent MM_INDEX/DATA based register access */
  1778. spinlock_t mmio_idx_lock;
  1779. /* protects concurrent SMC based register access */
  1780. spinlock_t smc_idx_lock;
  1781. amdgpu_rreg_t smc_rreg;
  1782. amdgpu_wreg_t smc_wreg;
  1783. /* protects concurrent PCIE register access */
  1784. spinlock_t pcie_idx_lock;
  1785. amdgpu_rreg_t pcie_rreg;
  1786. amdgpu_wreg_t pcie_wreg;
  1787. /* protects concurrent UVD register access */
  1788. spinlock_t uvd_ctx_idx_lock;
  1789. amdgpu_rreg_t uvd_ctx_rreg;
  1790. amdgpu_wreg_t uvd_ctx_wreg;
  1791. /* protects concurrent DIDT register access */
  1792. spinlock_t didt_idx_lock;
  1793. amdgpu_rreg_t didt_rreg;
  1794. amdgpu_wreg_t didt_wreg;
  1795. /* protects concurrent gc_cac register access */
  1796. spinlock_t gc_cac_idx_lock;
  1797. amdgpu_rreg_t gc_cac_rreg;
  1798. amdgpu_wreg_t gc_cac_wreg;
  1799. /* protects concurrent ENDPOINT (audio) register access */
  1800. spinlock_t audio_endpt_idx_lock;
  1801. amdgpu_block_rreg_t audio_endpt_rreg;
  1802. amdgpu_block_wreg_t audio_endpt_wreg;
  1803. void __iomem *rio_mem;
  1804. resource_size_t rio_mem_size;
  1805. struct amdgpu_doorbell doorbell;
  1806. /* clock/pll info */
  1807. struct amdgpu_clock clock;
  1808. /* MC */
  1809. struct amdgpu_mc mc;
  1810. struct amdgpu_gart gart;
  1811. struct amdgpu_dummy_page dummy_page;
  1812. struct amdgpu_vm_manager vm_manager;
  1813. /* memory management */
  1814. struct amdgpu_mman mman;
  1815. struct amdgpu_vram_scratch vram_scratch;
  1816. struct amdgpu_wb wb;
  1817. atomic64_t vram_usage;
  1818. atomic64_t vram_vis_usage;
  1819. atomic64_t gtt_usage;
  1820. atomic64_t num_bytes_moved;
  1821. atomic64_t num_evictions;
  1822. atomic_t gpu_reset_counter;
  1823. /* display */
  1824. struct amdgpu_mode_info mode_info;
  1825. struct work_struct hotplug_work;
  1826. struct amdgpu_irq_src crtc_irq;
  1827. struct amdgpu_irq_src pageflip_irq;
  1828. struct amdgpu_irq_src hpd_irq;
  1829. /* rings */
  1830. u64 fence_context;
  1831. unsigned num_rings;
  1832. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1833. bool ib_pool_ready;
  1834. struct amdgpu_sa_manager ring_tmp_bo;
  1835. /* interrupts */
  1836. struct amdgpu_irq irq;
  1837. /* powerplay */
  1838. struct amd_powerplay powerplay;
  1839. bool pp_enabled;
  1840. bool pp_force_state_enabled;
  1841. /* dpm */
  1842. struct amdgpu_pm pm;
  1843. u32 cg_flags;
  1844. u32 pg_flags;
  1845. /* amdgpu smumgr */
  1846. struct amdgpu_smumgr smu;
  1847. /* gfx */
  1848. struct amdgpu_gfx gfx;
  1849. /* sdma */
  1850. struct amdgpu_sdma sdma;
  1851. /* uvd */
  1852. struct amdgpu_uvd uvd;
  1853. /* vce */
  1854. struct amdgpu_vce vce;
  1855. /* firmwares */
  1856. struct amdgpu_firmware firmware;
  1857. /* GDS */
  1858. struct amdgpu_gds gds;
  1859. const struct amdgpu_ip_block_version *ip_blocks;
  1860. int num_ip_blocks;
  1861. struct amdgpu_ip_block_status *ip_block_status;
  1862. struct mutex mn_lock;
  1863. DECLARE_HASHTABLE(mn_hash, 7);
  1864. /* tracking pinned memory */
  1865. u64 vram_pin_size;
  1866. u64 invisible_pin_size;
  1867. u64 gart_pin_size;
  1868. /* amdkfd interface */
  1869. struct kfd_dev *kfd;
  1870. struct amdgpu_virtualization virtualization;
  1871. };
  1872. bool amdgpu_device_is_px(struct drm_device *dev);
  1873. int amdgpu_device_init(struct amdgpu_device *adev,
  1874. struct drm_device *ddev,
  1875. struct pci_dev *pdev,
  1876. uint32_t flags);
  1877. void amdgpu_device_fini(struct amdgpu_device *adev);
  1878. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1879. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1880. bool always_indirect);
  1881. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1882. bool always_indirect);
  1883. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1884. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1885. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1886. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1887. /*
  1888. * Registers read & write functions.
  1889. */
  1890. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1891. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1892. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1893. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1894. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1895. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1896. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1897. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1898. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1899. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1900. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1901. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1902. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1903. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1904. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1905. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1906. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1907. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1908. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1909. #define WREG32_P(reg, val, mask) \
  1910. do { \
  1911. uint32_t tmp_ = RREG32(reg); \
  1912. tmp_ &= (mask); \
  1913. tmp_ |= ((val) & ~(mask)); \
  1914. WREG32(reg, tmp_); \
  1915. } while (0)
  1916. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1917. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1918. #define WREG32_PLL_P(reg, val, mask) \
  1919. do { \
  1920. uint32_t tmp_ = RREG32_PLL(reg); \
  1921. tmp_ &= (mask); \
  1922. tmp_ |= ((val) & ~(mask)); \
  1923. WREG32_PLL(reg, tmp_); \
  1924. } while (0)
  1925. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1926. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1927. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1928. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1929. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1930. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1931. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1932. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1933. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1934. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1935. #define REG_GET_FIELD(value, reg, field) \
  1936. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1937. /*
  1938. * BIOS helpers.
  1939. */
  1940. #define RBIOS8(i) (adev->bios[i])
  1941. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1942. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1943. /*
  1944. * RING helpers.
  1945. */
  1946. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1947. {
  1948. if (ring->count_dw <= 0)
  1949. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1950. ring->ring[ring->wptr++] = v;
  1951. ring->wptr &= ring->ptr_mask;
  1952. ring->count_dw--;
  1953. }
  1954. static inline struct amdgpu_sdma_instance *
  1955. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1956. {
  1957. struct amdgpu_device *adev = ring->adev;
  1958. int i;
  1959. for (i = 0; i < adev->sdma.num_instances; i++)
  1960. if (&adev->sdma.instance[i].ring == ring)
  1961. break;
  1962. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1963. return &adev->sdma.instance[i];
  1964. else
  1965. return NULL;
  1966. }
  1967. /*
  1968. * ASICs macro.
  1969. */
  1970. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1971. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1972. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1973. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1974. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1975. #define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
  1976. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1977. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1978. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1979. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1980. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1981. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1982. #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
  1983. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1984. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1985. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1986. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1987. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1988. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1989. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1990. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1991. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1992. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1993. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1994. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1995. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1996. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1997. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1998. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1999. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  2000. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  2001. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  2002. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  2003. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  2004. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  2005. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  2006. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  2007. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  2008. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  2009. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  2010. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  2011. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  2012. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  2013. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  2014. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  2015. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  2016. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  2017. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  2018. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  2019. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  2020. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  2021. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  2022. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  2023. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  2024. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  2025. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  2026. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2027. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2028. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  2029. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  2030. #define amdgpu_dpm_get_temperature(adev) \
  2031. ((adev)->pp_enabled ? \
  2032. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2033. (adev)->pm.funcs->get_temperature((adev)))
  2034. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2035. ((adev)->pp_enabled ? \
  2036. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2037. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2038. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2039. ((adev)->pp_enabled ? \
  2040. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2041. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2042. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2043. ((adev)->pp_enabled ? \
  2044. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2045. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2046. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2047. ((adev)->pp_enabled ? \
  2048. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2049. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2050. #define amdgpu_dpm_get_sclk(adev, l) \
  2051. ((adev)->pp_enabled ? \
  2052. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2053. (adev)->pm.funcs->get_sclk((adev), (l)))
  2054. #define amdgpu_dpm_get_mclk(adev, l) \
  2055. ((adev)->pp_enabled ? \
  2056. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2057. (adev)->pm.funcs->get_mclk((adev), (l)))
  2058. #define amdgpu_dpm_force_performance_level(adev, l) \
  2059. ((adev)->pp_enabled ? \
  2060. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2061. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2062. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2063. ((adev)->pp_enabled ? \
  2064. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2065. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2066. #define amdgpu_dpm_powergate_vce(adev, g) \
  2067. ((adev)->pp_enabled ? \
  2068. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2069. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2070. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2071. ((adev)->pp_enabled ? \
  2072. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2073. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2074. #define amdgpu_dpm_get_current_power_state(adev) \
  2075. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2076. #define amdgpu_dpm_get_performance_level(adev) \
  2077. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2078. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2079. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2080. #define amdgpu_dpm_get_pp_table(adev, table) \
  2081. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2082. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2083. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2084. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2085. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2086. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2087. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2088. #define amdgpu_dpm_get_sclk_od(adev) \
  2089. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  2090. #define amdgpu_dpm_set_sclk_od(adev, value) \
  2091. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  2092. #define amdgpu_dpm_get_mclk_od(adev) \
  2093. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  2094. #define amdgpu_dpm_set_mclk_od(adev, value) \
  2095. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  2096. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2097. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2098. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2099. /* Common functions */
  2100. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2101. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2102. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2103. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2104. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2105. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2106. u32 ip_instance, u32 ring,
  2107. struct amdgpu_ring **out_ring);
  2108. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2109. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2110. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2111. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2112. uint32_t flags);
  2113. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2114. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2115. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2116. unsigned long end);
  2117. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2118. int *last_invalidated);
  2119. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2120. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2121. struct ttm_mem_reg *mem);
  2122. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2123. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2124. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2125. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2126. const u32 *registers,
  2127. const u32 array_size);
  2128. bool amdgpu_device_is_px(struct drm_device *dev);
  2129. /* atpx handler */
  2130. #if defined(CONFIG_VGA_SWITCHEROO)
  2131. void amdgpu_register_atpx_handler(void);
  2132. void amdgpu_unregister_atpx_handler(void);
  2133. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  2134. bool amdgpu_is_atpx_hybrid(void);
  2135. #else
  2136. static inline void amdgpu_register_atpx_handler(void) {}
  2137. static inline void amdgpu_unregister_atpx_handler(void) {}
  2138. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  2139. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  2140. #endif
  2141. /*
  2142. * KMS
  2143. */
  2144. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2145. extern const int amdgpu_max_kms_ioctl;
  2146. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2147. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2148. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2149. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2150. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2151. struct drm_file *file_priv);
  2152. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2153. struct drm_file *file_priv);
  2154. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2155. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2156. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2157. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2158. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2159. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2160. int *max_error,
  2161. struct timeval *vblank_time,
  2162. unsigned flags);
  2163. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2164. unsigned long arg);
  2165. /*
  2166. * functions used by amdgpu_encoder.c
  2167. */
  2168. struct amdgpu_afmt_acr {
  2169. u32 clock;
  2170. int n_32khz;
  2171. int cts_32khz;
  2172. int n_44_1khz;
  2173. int cts_44_1khz;
  2174. int n_48khz;
  2175. int cts_48khz;
  2176. };
  2177. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2178. /* amdgpu_acpi.c */
  2179. #if defined(CONFIG_ACPI)
  2180. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2181. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2182. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2183. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2184. u8 perf_req, bool advertise);
  2185. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2186. #else
  2187. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2188. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2189. #endif
  2190. struct amdgpu_bo_va_mapping *
  2191. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2192. uint64_t addr, struct amdgpu_bo **bo);
  2193. #include "amdgpu_object.h"
  2194. #endif