amdgpu_vm.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /* Special value that no flush is necessary */
  52. #define AMDGPU_VM_NO_FLUSH (~0ll)
  53. /**
  54. * amdgpu_vm_num_pde - return the number of page directory entries
  55. *
  56. * @adev: amdgpu_device pointer
  57. *
  58. * Calculate the number of page directory entries.
  59. */
  60. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  61. {
  62. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  63. }
  64. /**
  65. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  66. *
  67. * @adev: amdgpu_device pointer
  68. *
  69. * Calculate the size of the page directory in bytes.
  70. */
  71. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  72. {
  73. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  74. }
  75. /**
  76. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  77. *
  78. * @vm: vm providing the BOs
  79. * @validated: head of validation list
  80. * @entry: entry to add
  81. *
  82. * Add the page directory to the list of BOs to
  83. * validate for command submission.
  84. */
  85. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  86. struct list_head *validated,
  87. struct amdgpu_bo_list_entry *entry)
  88. {
  89. entry->robj = vm->page_directory;
  90. entry->priority = 0;
  91. entry->tv.bo = &vm->page_directory->tbo;
  92. entry->tv.shared = true;
  93. list_add(&entry->tv.head, validated);
  94. }
  95. /**
  96. * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
  97. *
  98. * @vm: vm providing the BOs
  99. * @duplicates: head of duplicates list
  100. *
  101. * Add the page directory to the BO duplicates list
  102. * for command submission.
  103. */
  104. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
  105. {
  106. unsigned i;
  107. /* add the vm page table to the list */
  108. for (i = 0; i <= vm->max_pde_used; ++i) {
  109. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  110. if (!entry->robj)
  111. continue;
  112. list_add(&entry->tv.head, duplicates);
  113. }
  114. }
  115. /**
  116. * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
  117. *
  118. * @adev: amdgpu device instance
  119. * @vm: vm providing the BOs
  120. *
  121. * Move the PT BOs to the tail of the LRU.
  122. */
  123. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  124. struct amdgpu_vm *vm)
  125. {
  126. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  127. unsigned i;
  128. spin_lock(&glob->lru_lock);
  129. for (i = 0; i <= vm->max_pde_used; ++i) {
  130. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  131. if (!entry->robj)
  132. continue;
  133. ttm_bo_move_to_lru_tail(&entry->robj->tbo);
  134. }
  135. spin_unlock(&glob->lru_lock);
  136. }
  137. /**
  138. * amdgpu_vm_grab_id - allocate the next free VMID
  139. *
  140. * @vm: vm to allocate id for
  141. * @ring: ring we want to submit job to
  142. * @sync: sync object where we add dependencies
  143. * @fence: fence protecting ID from reuse
  144. *
  145. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  146. */
  147. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  148. struct amdgpu_sync *sync, struct fence *fence,
  149. unsigned *vm_id, uint64_t *vm_pd_addr)
  150. {
  151. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  152. struct amdgpu_device *adev = ring->adev;
  153. struct amdgpu_vm_id *id = &vm->ids[ring->idx];
  154. struct fence *updates = sync->last_vm_update;
  155. int r;
  156. mutex_lock(&adev->vm_manager.lock);
  157. /* check if the id is still valid */
  158. if (id->mgr_id) {
  159. struct fence *flushed = id->flushed_updates;
  160. bool is_later;
  161. long owner;
  162. if (!flushed)
  163. is_later = true;
  164. else if (!updates)
  165. is_later = false;
  166. else
  167. is_later = fence_is_later(updates, flushed);
  168. owner = atomic_long_read(&id->mgr_id->owner);
  169. if (!is_later && owner == (long)id &&
  170. pd_addr == id->pd_gpu_addr) {
  171. fence_put(id->mgr_id->active);
  172. id->mgr_id->active = fence_get(fence);
  173. list_move_tail(&id->mgr_id->list,
  174. &adev->vm_manager.ids_lru);
  175. *vm_id = id->mgr_id - adev->vm_manager.ids;
  176. *vm_pd_addr = AMDGPU_VM_NO_FLUSH;
  177. trace_amdgpu_vm_grab_id(vm, *vm_id, ring->idx);
  178. mutex_unlock(&adev->vm_manager.lock);
  179. return 0;
  180. }
  181. }
  182. id->mgr_id = list_first_entry(&adev->vm_manager.ids_lru,
  183. struct amdgpu_vm_manager_id,
  184. list);
  185. r = amdgpu_sync_fence(ring->adev, sync, id->mgr_id->active);
  186. if (!r) {
  187. fence_put(id->mgr_id->active);
  188. id->mgr_id->active = fence_get(fence);
  189. fence_put(id->flushed_updates);
  190. id->flushed_updates = fence_get(updates);
  191. id->pd_gpu_addr = pd_addr;
  192. list_move_tail(&id->mgr_id->list, &adev->vm_manager.ids_lru);
  193. atomic_long_set(&id->mgr_id->owner, (long)id);
  194. *vm_id = id->mgr_id - adev->vm_manager.ids;
  195. *vm_pd_addr = pd_addr;
  196. trace_amdgpu_vm_grab_id(vm, *vm_id, ring->idx);
  197. }
  198. mutex_unlock(&adev->vm_manager.lock);
  199. return r;
  200. }
  201. /**
  202. * amdgpu_vm_flush - hardware flush the vm
  203. *
  204. * @ring: ring to use for flush
  205. * @vmid: vmid number to use
  206. * @pd_addr: address of the page directory
  207. *
  208. * Emit a VM flush when it is necessary.
  209. */
  210. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  211. unsigned vmid,
  212. uint64_t pd_addr)
  213. {
  214. if (pd_addr != AMDGPU_VM_NO_FLUSH) {
  215. trace_amdgpu_vm_flush(pd_addr, ring->idx, vmid);
  216. amdgpu_ring_emit_vm_flush(ring, vmid, pd_addr);
  217. }
  218. }
  219. /**
  220. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  221. *
  222. * @vm: requested vm
  223. * @bo: requested buffer object
  224. *
  225. * Find @bo inside the requested vm.
  226. * Search inside the @bos vm list for the requested vm
  227. * Returns the found bo_va or NULL if none is found
  228. *
  229. * Object has to be reserved!
  230. */
  231. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  232. struct amdgpu_bo *bo)
  233. {
  234. struct amdgpu_bo_va *bo_va;
  235. list_for_each_entry(bo_va, &bo->va, bo_list) {
  236. if (bo_va->vm == vm) {
  237. return bo_va;
  238. }
  239. }
  240. return NULL;
  241. }
  242. /**
  243. * amdgpu_vm_update_pages - helper to call the right asic function
  244. *
  245. * @adev: amdgpu_device pointer
  246. * @gtt: GART instance to use for mapping
  247. * @gtt_flags: GTT hw access flags
  248. * @ib: indirect buffer to fill with commands
  249. * @pe: addr of the page entry
  250. * @addr: dst addr to write into pe
  251. * @count: number of page entries to update
  252. * @incr: increase next addr by incr bytes
  253. * @flags: hw access flags
  254. *
  255. * Traces the parameters and calls the right asic functions
  256. * to setup the page table using the DMA.
  257. */
  258. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  259. struct amdgpu_gart *gtt,
  260. uint32_t gtt_flags,
  261. struct amdgpu_ib *ib,
  262. uint64_t pe, uint64_t addr,
  263. unsigned count, uint32_t incr,
  264. uint32_t flags)
  265. {
  266. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  267. if ((gtt == &adev->gart) && (flags == gtt_flags)) {
  268. uint64_t src = gtt->table_addr + (addr >> 12) * 8;
  269. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  270. } else if (gtt) {
  271. dma_addr_t *pages_addr = gtt->pages_addr;
  272. amdgpu_vm_write_pte(adev, ib, pages_addr, pe, addr,
  273. count, incr, flags);
  274. } else if (count < 3) {
  275. amdgpu_vm_write_pte(adev, ib, NULL, pe, addr,
  276. count, incr, flags);
  277. } else {
  278. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  279. count, incr, flags);
  280. }
  281. }
  282. /**
  283. * amdgpu_vm_clear_bo - initially clear the page dir/table
  284. *
  285. * @adev: amdgpu_device pointer
  286. * @bo: bo to clear
  287. *
  288. * need to reserve bo first before calling it.
  289. */
  290. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  291. struct amdgpu_vm *vm,
  292. struct amdgpu_bo *bo)
  293. {
  294. struct amdgpu_ring *ring;
  295. struct fence *fence = NULL;
  296. struct amdgpu_job *job;
  297. unsigned entries;
  298. uint64_t addr;
  299. int r;
  300. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  301. r = reservation_object_reserve_shared(bo->tbo.resv);
  302. if (r)
  303. return r;
  304. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  305. if (r)
  306. goto error;
  307. addr = amdgpu_bo_gpu_offset(bo);
  308. entries = amdgpu_bo_size(bo) / 8;
  309. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  310. if (r)
  311. goto error;
  312. amdgpu_vm_update_pages(adev, NULL, 0, &job->ibs[0], addr, 0, entries,
  313. 0, 0);
  314. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  315. WARN_ON(job->ibs[0].length_dw > 64);
  316. r = amdgpu_job_submit(job, ring, &vm->entity,
  317. AMDGPU_FENCE_OWNER_VM, &fence);
  318. if (r)
  319. goto error_free;
  320. amdgpu_bo_fence(bo, fence, true);
  321. fence_put(fence);
  322. return 0;
  323. error_free:
  324. amdgpu_job_free(job);
  325. error:
  326. return r;
  327. }
  328. /**
  329. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  330. *
  331. * @pages_addr: optional DMA address to use for lookup
  332. * @addr: the unmapped addr
  333. *
  334. * Look up the physical address of the page that the pte resolves
  335. * to and return the pointer for the page table entry.
  336. */
  337. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  338. {
  339. uint64_t result;
  340. if (pages_addr) {
  341. /* page table offset */
  342. result = pages_addr[addr >> PAGE_SHIFT];
  343. /* in case cpu page size != gpu page size*/
  344. result |= addr & (~PAGE_MASK);
  345. } else {
  346. /* No mapping required */
  347. result = addr;
  348. }
  349. result &= 0xFFFFFFFFFFFFF000ULL;
  350. return result;
  351. }
  352. /**
  353. * amdgpu_vm_update_pdes - make sure that page directory is valid
  354. *
  355. * @adev: amdgpu_device pointer
  356. * @vm: requested vm
  357. * @start: start of GPU address range
  358. * @end: end of GPU address range
  359. *
  360. * Allocates new page tables if necessary
  361. * and updates the page directory.
  362. * Returns 0 for success, error for failure.
  363. */
  364. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  365. struct amdgpu_vm *vm)
  366. {
  367. struct amdgpu_ring *ring;
  368. struct amdgpu_bo *pd = vm->page_directory;
  369. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  370. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  371. uint64_t last_pde = ~0, last_pt = ~0;
  372. unsigned count = 0, pt_idx, ndw;
  373. struct amdgpu_job *job;
  374. struct amdgpu_ib *ib;
  375. struct fence *fence = NULL;
  376. int r;
  377. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  378. /* padding, etc. */
  379. ndw = 64;
  380. /* assume the worst case */
  381. ndw += vm->max_pde_used * 6;
  382. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  383. if (r)
  384. return r;
  385. ib = &job->ibs[0];
  386. /* walk over the address space and update the page directory */
  387. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  388. struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
  389. uint64_t pde, pt;
  390. if (bo == NULL)
  391. continue;
  392. pt = amdgpu_bo_gpu_offset(bo);
  393. if (vm->page_tables[pt_idx].addr == pt)
  394. continue;
  395. vm->page_tables[pt_idx].addr = pt;
  396. pde = pd_addr + pt_idx * 8;
  397. if (((last_pde + 8 * count) != pde) ||
  398. ((last_pt + incr * count) != pt)) {
  399. if (count) {
  400. amdgpu_vm_update_pages(adev, NULL, 0, ib,
  401. last_pde, last_pt,
  402. count, incr,
  403. AMDGPU_PTE_VALID);
  404. }
  405. count = 1;
  406. last_pde = pde;
  407. last_pt = pt;
  408. } else {
  409. ++count;
  410. }
  411. }
  412. if (count)
  413. amdgpu_vm_update_pages(adev, NULL, 0, ib, last_pde, last_pt,
  414. count, incr, AMDGPU_PTE_VALID);
  415. if (ib->length_dw != 0) {
  416. amdgpu_ring_pad_ib(ring, ib);
  417. amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
  418. AMDGPU_FENCE_OWNER_VM);
  419. WARN_ON(ib->length_dw > ndw);
  420. r = amdgpu_job_submit(job, ring, &vm->entity,
  421. AMDGPU_FENCE_OWNER_VM, &fence);
  422. if (r)
  423. goto error_free;
  424. amdgpu_bo_fence(pd, fence, true);
  425. fence_put(vm->page_directory_fence);
  426. vm->page_directory_fence = fence_get(fence);
  427. fence_put(fence);
  428. } else {
  429. amdgpu_job_free(job);
  430. }
  431. return 0;
  432. error_free:
  433. amdgpu_job_free(job);
  434. return r;
  435. }
  436. /**
  437. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  438. *
  439. * @adev: amdgpu_device pointer
  440. * @gtt: GART instance to use for mapping
  441. * @gtt_flags: GTT hw mapping flags
  442. * @ib: IB for the update
  443. * @pe_start: first PTE to handle
  444. * @pe_end: last PTE to handle
  445. * @addr: addr those PTEs should point to
  446. * @flags: hw mapping flags
  447. */
  448. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  449. struct amdgpu_gart *gtt,
  450. uint32_t gtt_flags,
  451. struct amdgpu_ib *ib,
  452. uint64_t pe_start, uint64_t pe_end,
  453. uint64_t addr, uint32_t flags)
  454. {
  455. /**
  456. * The MC L1 TLB supports variable sized pages, based on a fragment
  457. * field in the PTE. When this field is set to a non-zero value, page
  458. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  459. * flags are considered valid for all PTEs within the fragment range
  460. * and corresponding mappings are assumed to be physically contiguous.
  461. *
  462. * The L1 TLB can store a single PTE for the whole fragment,
  463. * significantly increasing the space available for translation
  464. * caching. This leads to large improvements in throughput when the
  465. * TLB is under pressure.
  466. *
  467. * The L2 TLB distributes small and large fragments into two
  468. * asymmetric partitions. The large fragment cache is significantly
  469. * larger. Thus, we try to use large fragments wherever possible.
  470. * Userspace can support this by aligning virtual base address and
  471. * allocation size to the fragment size.
  472. */
  473. /* SI and newer are optimized for 64KB */
  474. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  475. uint64_t frag_align = 0x80;
  476. uint64_t frag_start = ALIGN(pe_start, frag_align);
  477. uint64_t frag_end = pe_end & ~(frag_align - 1);
  478. unsigned count;
  479. /* Abort early if there isn't anything to do */
  480. if (pe_start == pe_end)
  481. return;
  482. /* system pages are non continuously */
  483. if (gtt || !(flags & AMDGPU_PTE_VALID) || (frag_start >= frag_end)) {
  484. count = (pe_end - pe_start) / 8;
  485. amdgpu_vm_update_pages(adev, gtt, gtt_flags, ib, pe_start,
  486. addr, count, AMDGPU_GPU_PAGE_SIZE,
  487. flags);
  488. return;
  489. }
  490. /* handle the 4K area at the beginning */
  491. if (pe_start != frag_start) {
  492. count = (frag_start - pe_start) / 8;
  493. amdgpu_vm_update_pages(adev, NULL, 0, ib, pe_start, addr,
  494. count, AMDGPU_GPU_PAGE_SIZE, flags);
  495. addr += AMDGPU_GPU_PAGE_SIZE * count;
  496. }
  497. /* handle the area in the middle */
  498. count = (frag_end - frag_start) / 8;
  499. amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_start, addr, count,
  500. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
  501. /* handle the 4K area at the end */
  502. if (frag_end != pe_end) {
  503. addr += AMDGPU_GPU_PAGE_SIZE * count;
  504. count = (pe_end - frag_end) / 8;
  505. amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_end, addr,
  506. count, AMDGPU_GPU_PAGE_SIZE, flags);
  507. }
  508. }
  509. /**
  510. * amdgpu_vm_update_ptes - make sure that page tables are valid
  511. *
  512. * @adev: amdgpu_device pointer
  513. * @gtt: GART instance to use for mapping
  514. * @gtt_flags: GTT hw mapping flags
  515. * @vm: requested vm
  516. * @start: start of GPU address range
  517. * @end: end of GPU address range
  518. * @dst: destination address to map to
  519. * @flags: mapping flags
  520. *
  521. * Update the page tables in the range @start - @end.
  522. */
  523. static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  524. struct amdgpu_gart *gtt,
  525. uint32_t gtt_flags,
  526. struct amdgpu_vm *vm,
  527. struct amdgpu_ib *ib,
  528. uint64_t start, uint64_t end,
  529. uint64_t dst, uint32_t flags)
  530. {
  531. const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  532. uint64_t last_pe_start = ~0, last_pe_end = ~0, last_dst = ~0;
  533. uint64_t addr;
  534. /* walk over the address space and update the page tables */
  535. for (addr = start; addr < end; ) {
  536. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  537. struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
  538. unsigned nptes;
  539. uint64_t pe_start;
  540. if ((addr & ~mask) == (end & ~mask))
  541. nptes = end - addr;
  542. else
  543. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  544. pe_start = amdgpu_bo_gpu_offset(pt);
  545. pe_start += (addr & mask) * 8;
  546. if (last_pe_end != pe_start) {
  547. amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
  548. last_pe_start, last_pe_end,
  549. last_dst, flags);
  550. last_pe_start = pe_start;
  551. last_pe_end = pe_start + 8 * nptes;
  552. last_dst = dst;
  553. } else {
  554. last_pe_end += 8 * nptes;
  555. }
  556. addr += nptes;
  557. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  558. }
  559. amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
  560. last_pe_start, last_pe_end,
  561. last_dst, flags);
  562. }
  563. /**
  564. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  565. *
  566. * @adev: amdgpu_device pointer
  567. * @gtt: GART instance to use for mapping
  568. * @gtt_flags: flags as they are used for GTT
  569. * @vm: requested vm
  570. * @start: start of mapped range
  571. * @last: last mapped entry
  572. * @flags: flags for the entries
  573. * @addr: addr to set the area to
  574. * @fence: optional resulting fence
  575. *
  576. * Fill in the page table entries between @start and @last.
  577. * Returns 0 for success, -EINVAL for failure.
  578. */
  579. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  580. struct amdgpu_gart *gtt,
  581. uint32_t gtt_flags,
  582. struct amdgpu_vm *vm,
  583. uint64_t start, uint64_t last,
  584. uint32_t flags, uint64_t addr,
  585. struct fence **fence)
  586. {
  587. struct amdgpu_ring *ring;
  588. void *owner = AMDGPU_FENCE_OWNER_VM;
  589. unsigned nptes, ncmds, ndw;
  590. struct amdgpu_job *job;
  591. struct amdgpu_ib *ib;
  592. struct fence *f = NULL;
  593. int r;
  594. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  595. /* sync to everything on unmapping */
  596. if (!(flags & AMDGPU_PTE_VALID))
  597. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  598. nptes = last - start + 1;
  599. /*
  600. * reserve space for one command every (1 << BLOCK_SIZE)
  601. * entries or 2k dwords (whatever is smaller)
  602. */
  603. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  604. /* padding, etc. */
  605. ndw = 64;
  606. if ((gtt == &adev->gart) && (flags == gtt_flags)) {
  607. /* only copy commands needed */
  608. ndw += ncmds * 7;
  609. } else if (gtt) {
  610. /* header for write data commands */
  611. ndw += ncmds * 4;
  612. /* body of write data command */
  613. ndw += nptes * 2;
  614. } else {
  615. /* set page commands needed */
  616. ndw += ncmds * 10;
  617. /* two extra commands for begin/end of fragment */
  618. ndw += 2 * 10;
  619. }
  620. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  621. if (r)
  622. return r;
  623. ib = &job->ibs[0];
  624. r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
  625. owner);
  626. if (r)
  627. goto error_free;
  628. r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
  629. if (r)
  630. goto error_free;
  631. amdgpu_vm_update_ptes(adev, gtt, gtt_flags, vm, ib, start, last + 1,
  632. addr, flags);
  633. amdgpu_ring_pad_ib(ring, ib);
  634. WARN_ON(ib->length_dw > ndw);
  635. r = amdgpu_job_submit(job, ring, &vm->entity,
  636. AMDGPU_FENCE_OWNER_VM, &f);
  637. if (r)
  638. goto error_free;
  639. amdgpu_bo_fence(vm->page_directory, f, true);
  640. if (fence) {
  641. fence_put(*fence);
  642. *fence = fence_get(f);
  643. }
  644. fence_put(f);
  645. return 0;
  646. error_free:
  647. amdgpu_job_free(job);
  648. return r;
  649. }
  650. /**
  651. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  652. *
  653. * @adev: amdgpu_device pointer
  654. * @gtt: GART instance to use for mapping
  655. * @vm: requested vm
  656. * @mapping: mapped range and flags to use for the update
  657. * @addr: addr to set the area to
  658. * @gtt_flags: flags as they are used for GTT
  659. * @fence: optional resulting fence
  660. *
  661. * Split the mapping into smaller chunks so that each update fits
  662. * into a SDMA IB.
  663. * Returns 0 for success, -EINVAL for failure.
  664. */
  665. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  666. struct amdgpu_gart *gtt,
  667. uint32_t gtt_flags,
  668. struct amdgpu_vm *vm,
  669. struct amdgpu_bo_va_mapping *mapping,
  670. uint64_t addr, struct fence **fence)
  671. {
  672. const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;
  673. uint64_t start = mapping->it.start;
  674. uint32_t flags = gtt_flags;
  675. int r;
  676. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  677. * but in case of something, we filter the flags in first place
  678. */
  679. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  680. flags &= ~AMDGPU_PTE_READABLE;
  681. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  682. flags &= ~AMDGPU_PTE_WRITEABLE;
  683. trace_amdgpu_vm_bo_update(mapping);
  684. addr += mapping->offset;
  685. if (!gtt || ((gtt == &adev->gart) && (flags == gtt_flags)))
  686. return amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
  687. start, mapping->it.last,
  688. flags, addr, fence);
  689. while (start != mapping->it.last + 1) {
  690. uint64_t last;
  691. last = min((uint64_t)mapping->it.last, start + max_size);
  692. r = amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
  693. start, last, flags, addr,
  694. fence);
  695. if (r)
  696. return r;
  697. start = last + 1;
  698. addr += max_size;
  699. }
  700. return 0;
  701. }
  702. /**
  703. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  704. *
  705. * @adev: amdgpu_device pointer
  706. * @bo_va: requested BO and VM object
  707. * @mem: ttm mem
  708. *
  709. * Fill in the page table entries for @bo_va.
  710. * Returns 0 for success, -EINVAL for failure.
  711. *
  712. * Object have to be reserved and mutex must be locked!
  713. */
  714. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  715. struct amdgpu_bo_va *bo_va,
  716. struct ttm_mem_reg *mem)
  717. {
  718. struct amdgpu_vm *vm = bo_va->vm;
  719. struct amdgpu_bo_va_mapping *mapping;
  720. struct amdgpu_gart *gtt = NULL;
  721. uint32_t flags;
  722. uint64_t addr;
  723. int r;
  724. if (mem) {
  725. addr = (u64)mem->start << PAGE_SHIFT;
  726. switch (mem->mem_type) {
  727. case TTM_PL_TT:
  728. gtt = &bo_va->bo->adev->gart;
  729. break;
  730. case TTM_PL_VRAM:
  731. addr += adev->vm_manager.vram_base_offset;
  732. break;
  733. default:
  734. break;
  735. }
  736. } else {
  737. addr = 0;
  738. }
  739. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  740. spin_lock(&vm->status_lock);
  741. if (!list_empty(&bo_va->vm_status))
  742. list_splice_init(&bo_va->valids, &bo_va->invalids);
  743. spin_unlock(&vm->status_lock);
  744. list_for_each_entry(mapping, &bo_va->invalids, list) {
  745. r = amdgpu_vm_bo_split_mapping(adev, gtt, flags, vm, mapping, addr,
  746. &bo_va->last_pt_update);
  747. if (r)
  748. return r;
  749. }
  750. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  751. list_for_each_entry(mapping, &bo_va->valids, list)
  752. trace_amdgpu_vm_bo_mapping(mapping);
  753. list_for_each_entry(mapping, &bo_va->invalids, list)
  754. trace_amdgpu_vm_bo_mapping(mapping);
  755. }
  756. spin_lock(&vm->status_lock);
  757. list_splice_init(&bo_va->invalids, &bo_va->valids);
  758. list_del_init(&bo_va->vm_status);
  759. if (!mem)
  760. list_add(&bo_va->vm_status, &vm->cleared);
  761. spin_unlock(&vm->status_lock);
  762. return 0;
  763. }
  764. /**
  765. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  766. *
  767. * @adev: amdgpu_device pointer
  768. * @vm: requested vm
  769. *
  770. * Make sure all freed BOs are cleared in the PT.
  771. * Returns 0 for success.
  772. *
  773. * PTs have to be reserved and mutex must be locked!
  774. */
  775. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  776. struct amdgpu_vm *vm)
  777. {
  778. struct amdgpu_bo_va_mapping *mapping;
  779. int r;
  780. spin_lock(&vm->freed_lock);
  781. while (!list_empty(&vm->freed)) {
  782. mapping = list_first_entry(&vm->freed,
  783. struct amdgpu_bo_va_mapping, list);
  784. list_del(&mapping->list);
  785. spin_unlock(&vm->freed_lock);
  786. r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, vm, mapping,
  787. 0, NULL);
  788. kfree(mapping);
  789. if (r)
  790. return r;
  791. spin_lock(&vm->freed_lock);
  792. }
  793. spin_unlock(&vm->freed_lock);
  794. return 0;
  795. }
  796. /**
  797. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  798. *
  799. * @adev: amdgpu_device pointer
  800. * @vm: requested vm
  801. *
  802. * Make sure all invalidated BOs are cleared in the PT.
  803. * Returns 0 for success.
  804. *
  805. * PTs have to be reserved and mutex must be locked!
  806. */
  807. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  808. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  809. {
  810. struct amdgpu_bo_va *bo_va = NULL;
  811. int r = 0;
  812. spin_lock(&vm->status_lock);
  813. while (!list_empty(&vm->invalidated)) {
  814. bo_va = list_first_entry(&vm->invalidated,
  815. struct amdgpu_bo_va, vm_status);
  816. spin_unlock(&vm->status_lock);
  817. mutex_lock(&bo_va->mutex);
  818. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  819. mutex_unlock(&bo_va->mutex);
  820. if (r)
  821. return r;
  822. spin_lock(&vm->status_lock);
  823. }
  824. spin_unlock(&vm->status_lock);
  825. if (bo_va)
  826. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  827. return r;
  828. }
  829. /**
  830. * amdgpu_vm_bo_add - add a bo to a specific vm
  831. *
  832. * @adev: amdgpu_device pointer
  833. * @vm: requested vm
  834. * @bo: amdgpu buffer object
  835. *
  836. * Add @bo into the requested vm.
  837. * Add @bo to the list of bos associated with the vm
  838. * Returns newly added bo_va or NULL for failure
  839. *
  840. * Object has to be reserved!
  841. */
  842. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  843. struct amdgpu_vm *vm,
  844. struct amdgpu_bo *bo)
  845. {
  846. struct amdgpu_bo_va *bo_va;
  847. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  848. if (bo_va == NULL) {
  849. return NULL;
  850. }
  851. bo_va->vm = vm;
  852. bo_va->bo = bo;
  853. bo_va->ref_count = 1;
  854. INIT_LIST_HEAD(&bo_va->bo_list);
  855. INIT_LIST_HEAD(&bo_va->valids);
  856. INIT_LIST_HEAD(&bo_va->invalids);
  857. INIT_LIST_HEAD(&bo_va->vm_status);
  858. mutex_init(&bo_va->mutex);
  859. list_add_tail(&bo_va->bo_list, &bo->va);
  860. return bo_va;
  861. }
  862. /**
  863. * amdgpu_vm_bo_map - map bo inside a vm
  864. *
  865. * @adev: amdgpu_device pointer
  866. * @bo_va: bo_va to store the address
  867. * @saddr: where to map the BO
  868. * @offset: requested offset in the BO
  869. * @flags: attributes of pages (read/write/valid/etc.)
  870. *
  871. * Add a mapping of the BO at the specefied addr into the VM.
  872. * Returns 0 for success, error for failure.
  873. *
  874. * Object has to be reserved and unreserved outside!
  875. */
  876. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  877. struct amdgpu_bo_va *bo_va,
  878. uint64_t saddr, uint64_t offset,
  879. uint64_t size, uint32_t flags)
  880. {
  881. struct amdgpu_bo_va_mapping *mapping;
  882. struct amdgpu_vm *vm = bo_va->vm;
  883. struct interval_tree_node *it;
  884. unsigned last_pfn, pt_idx;
  885. uint64_t eaddr;
  886. int r;
  887. /* validate the parameters */
  888. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  889. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  890. return -EINVAL;
  891. /* make sure object fit at this offset */
  892. eaddr = saddr + size - 1;
  893. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
  894. return -EINVAL;
  895. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  896. if (last_pfn >= adev->vm_manager.max_pfn) {
  897. dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
  898. last_pfn, adev->vm_manager.max_pfn);
  899. return -EINVAL;
  900. }
  901. saddr /= AMDGPU_GPU_PAGE_SIZE;
  902. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  903. spin_lock(&vm->it_lock);
  904. it = interval_tree_iter_first(&vm->va, saddr, eaddr);
  905. spin_unlock(&vm->it_lock);
  906. if (it) {
  907. struct amdgpu_bo_va_mapping *tmp;
  908. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  909. /* bo and tmp overlap, invalid addr */
  910. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  911. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  912. tmp->it.start, tmp->it.last + 1);
  913. r = -EINVAL;
  914. goto error;
  915. }
  916. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  917. if (!mapping) {
  918. r = -ENOMEM;
  919. goto error;
  920. }
  921. INIT_LIST_HEAD(&mapping->list);
  922. mapping->it.start = saddr;
  923. mapping->it.last = eaddr;
  924. mapping->offset = offset;
  925. mapping->flags = flags;
  926. mutex_lock(&bo_va->mutex);
  927. list_add(&mapping->list, &bo_va->invalids);
  928. mutex_unlock(&bo_va->mutex);
  929. spin_lock(&vm->it_lock);
  930. interval_tree_insert(&mapping->it, &vm->va);
  931. spin_unlock(&vm->it_lock);
  932. trace_amdgpu_vm_bo_map(bo_va, mapping);
  933. /* Make sure the page tables are allocated */
  934. saddr >>= amdgpu_vm_block_size;
  935. eaddr >>= amdgpu_vm_block_size;
  936. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  937. if (eaddr > vm->max_pde_used)
  938. vm->max_pde_used = eaddr;
  939. /* walk over the address space and allocate the page tables */
  940. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  941. struct reservation_object *resv = vm->page_directory->tbo.resv;
  942. struct amdgpu_bo_list_entry *entry;
  943. struct amdgpu_bo *pt;
  944. entry = &vm->page_tables[pt_idx].entry;
  945. if (entry->robj)
  946. continue;
  947. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  948. AMDGPU_GPU_PAGE_SIZE, true,
  949. AMDGPU_GEM_DOMAIN_VRAM,
  950. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  951. NULL, resv, &pt);
  952. if (r)
  953. goto error_free;
  954. /* Keep a reference to the page table to avoid freeing
  955. * them up in the wrong order.
  956. */
  957. pt->parent = amdgpu_bo_ref(vm->page_directory);
  958. r = amdgpu_vm_clear_bo(adev, vm, pt);
  959. if (r) {
  960. amdgpu_bo_unref(&pt);
  961. goto error_free;
  962. }
  963. entry->robj = pt;
  964. entry->priority = 0;
  965. entry->tv.bo = &entry->robj->tbo;
  966. entry->tv.shared = true;
  967. vm->page_tables[pt_idx].addr = 0;
  968. }
  969. return 0;
  970. error_free:
  971. list_del(&mapping->list);
  972. spin_lock(&vm->it_lock);
  973. interval_tree_remove(&mapping->it, &vm->va);
  974. spin_unlock(&vm->it_lock);
  975. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  976. kfree(mapping);
  977. error:
  978. return r;
  979. }
  980. /**
  981. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  982. *
  983. * @adev: amdgpu_device pointer
  984. * @bo_va: bo_va to remove the address from
  985. * @saddr: where to the BO is mapped
  986. *
  987. * Remove a mapping of the BO at the specefied addr from the VM.
  988. * Returns 0 for success, error for failure.
  989. *
  990. * Object has to be reserved and unreserved outside!
  991. */
  992. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  993. struct amdgpu_bo_va *bo_va,
  994. uint64_t saddr)
  995. {
  996. struct amdgpu_bo_va_mapping *mapping;
  997. struct amdgpu_vm *vm = bo_va->vm;
  998. bool valid = true;
  999. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1000. mutex_lock(&bo_va->mutex);
  1001. list_for_each_entry(mapping, &bo_va->valids, list) {
  1002. if (mapping->it.start == saddr)
  1003. break;
  1004. }
  1005. if (&mapping->list == &bo_va->valids) {
  1006. valid = false;
  1007. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1008. if (mapping->it.start == saddr)
  1009. break;
  1010. }
  1011. if (&mapping->list == &bo_va->invalids) {
  1012. mutex_unlock(&bo_va->mutex);
  1013. return -ENOENT;
  1014. }
  1015. }
  1016. mutex_unlock(&bo_va->mutex);
  1017. list_del(&mapping->list);
  1018. spin_lock(&vm->it_lock);
  1019. interval_tree_remove(&mapping->it, &vm->va);
  1020. spin_unlock(&vm->it_lock);
  1021. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1022. if (valid) {
  1023. spin_lock(&vm->freed_lock);
  1024. list_add(&mapping->list, &vm->freed);
  1025. spin_unlock(&vm->freed_lock);
  1026. } else {
  1027. kfree(mapping);
  1028. }
  1029. return 0;
  1030. }
  1031. /**
  1032. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1033. *
  1034. * @adev: amdgpu_device pointer
  1035. * @bo_va: requested bo_va
  1036. *
  1037. * Remove @bo_va->bo from the requested vm.
  1038. *
  1039. * Object have to be reserved!
  1040. */
  1041. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1042. struct amdgpu_bo_va *bo_va)
  1043. {
  1044. struct amdgpu_bo_va_mapping *mapping, *next;
  1045. struct amdgpu_vm *vm = bo_va->vm;
  1046. list_del(&bo_va->bo_list);
  1047. spin_lock(&vm->status_lock);
  1048. list_del(&bo_va->vm_status);
  1049. spin_unlock(&vm->status_lock);
  1050. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1051. list_del(&mapping->list);
  1052. spin_lock(&vm->it_lock);
  1053. interval_tree_remove(&mapping->it, &vm->va);
  1054. spin_unlock(&vm->it_lock);
  1055. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1056. spin_lock(&vm->freed_lock);
  1057. list_add(&mapping->list, &vm->freed);
  1058. spin_unlock(&vm->freed_lock);
  1059. }
  1060. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1061. list_del(&mapping->list);
  1062. spin_lock(&vm->it_lock);
  1063. interval_tree_remove(&mapping->it, &vm->va);
  1064. spin_unlock(&vm->it_lock);
  1065. kfree(mapping);
  1066. }
  1067. fence_put(bo_va->last_pt_update);
  1068. mutex_destroy(&bo_va->mutex);
  1069. kfree(bo_va);
  1070. }
  1071. /**
  1072. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1073. *
  1074. * @adev: amdgpu_device pointer
  1075. * @vm: requested vm
  1076. * @bo: amdgpu buffer object
  1077. *
  1078. * Mark @bo as invalid.
  1079. */
  1080. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1081. struct amdgpu_bo *bo)
  1082. {
  1083. struct amdgpu_bo_va *bo_va;
  1084. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1085. spin_lock(&bo_va->vm->status_lock);
  1086. if (list_empty(&bo_va->vm_status))
  1087. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1088. spin_unlock(&bo_va->vm->status_lock);
  1089. }
  1090. }
  1091. /**
  1092. * amdgpu_vm_init - initialize a vm instance
  1093. *
  1094. * @adev: amdgpu_device pointer
  1095. * @vm: requested vm
  1096. *
  1097. * Init @vm fields.
  1098. */
  1099. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1100. {
  1101. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1102. AMDGPU_VM_PTE_COUNT * 8);
  1103. unsigned pd_size, pd_entries;
  1104. unsigned ring_instance;
  1105. struct amdgpu_ring *ring;
  1106. struct amd_sched_rq *rq;
  1107. int i, r;
  1108. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1109. vm->ids[i].mgr_id = NULL;
  1110. vm->ids[i].flushed_updates = NULL;
  1111. }
  1112. vm->va = RB_ROOT;
  1113. spin_lock_init(&vm->status_lock);
  1114. INIT_LIST_HEAD(&vm->invalidated);
  1115. INIT_LIST_HEAD(&vm->cleared);
  1116. INIT_LIST_HEAD(&vm->freed);
  1117. spin_lock_init(&vm->it_lock);
  1118. spin_lock_init(&vm->freed_lock);
  1119. pd_size = amdgpu_vm_directory_size(adev);
  1120. pd_entries = amdgpu_vm_num_pdes(adev);
  1121. /* allocate page table array */
  1122. vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
  1123. if (vm->page_tables == NULL) {
  1124. DRM_ERROR("Cannot allocate memory for page table array\n");
  1125. return -ENOMEM;
  1126. }
  1127. /* create scheduler entity for page table updates */
  1128. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  1129. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  1130. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  1131. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  1132. r = amd_sched_entity_init(&ring->sched, &vm->entity,
  1133. rq, amdgpu_sched_jobs);
  1134. if (r)
  1135. return r;
  1136. vm->page_directory_fence = NULL;
  1137. r = amdgpu_bo_create(adev, pd_size, align, true,
  1138. AMDGPU_GEM_DOMAIN_VRAM,
  1139. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  1140. NULL, NULL, &vm->page_directory);
  1141. if (r)
  1142. goto error_free_sched_entity;
  1143. r = amdgpu_bo_reserve(vm->page_directory, false);
  1144. if (r)
  1145. goto error_free_page_directory;
  1146. r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
  1147. amdgpu_bo_unreserve(vm->page_directory);
  1148. if (r)
  1149. goto error_free_page_directory;
  1150. return 0;
  1151. error_free_page_directory:
  1152. amdgpu_bo_unref(&vm->page_directory);
  1153. vm->page_directory = NULL;
  1154. error_free_sched_entity:
  1155. amd_sched_entity_fini(&ring->sched, &vm->entity);
  1156. return r;
  1157. }
  1158. /**
  1159. * amdgpu_vm_fini - tear down a vm instance
  1160. *
  1161. * @adev: amdgpu_device pointer
  1162. * @vm: requested vm
  1163. *
  1164. * Tear down @vm.
  1165. * Unbind the VM and remove all bos from the vm bo list
  1166. */
  1167. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1168. {
  1169. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1170. int i;
  1171. amd_sched_entity_fini(vm->entity.sched, &vm->entity);
  1172. if (!RB_EMPTY_ROOT(&vm->va)) {
  1173. dev_err(adev->dev, "still active bo inside vm\n");
  1174. }
  1175. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1176. list_del(&mapping->list);
  1177. interval_tree_remove(&mapping->it, &vm->va);
  1178. kfree(mapping);
  1179. }
  1180. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1181. list_del(&mapping->list);
  1182. kfree(mapping);
  1183. }
  1184. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1185. amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
  1186. drm_free_large(vm->page_tables);
  1187. amdgpu_bo_unref(&vm->page_directory);
  1188. fence_put(vm->page_directory_fence);
  1189. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1190. struct amdgpu_vm_id *id = &vm->ids[i];
  1191. if (id->mgr_id)
  1192. atomic_long_cmpxchg(&id->mgr_id->owner,
  1193. (long)id, 0);
  1194. fence_put(id->flushed_updates);
  1195. }
  1196. }
  1197. /**
  1198. * amdgpu_vm_manager_init - init the VM manager
  1199. *
  1200. * @adev: amdgpu_device pointer
  1201. *
  1202. * Initialize the VM manager structures
  1203. */
  1204. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  1205. {
  1206. unsigned i;
  1207. INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
  1208. /* skip over VMID 0, since it is the system VM */
  1209. for (i = 1; i < adev->vm_manager.num_ids; ++i)
  1210. list_add_tail(&adev->vm_manager.ids[i].list,
  1211. &adev->vm_manager.ids_lru);
  1212. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  1213. }
  1214. /**
  1215. * amdgpu_vm_manager_fini - cleanup VM manager
  1216. *
  1217. * @adev: amdgpu_device pointer
  1218. *
  1219. * Cleanup the VM manager and free resources.
  1220. */
  1221. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  1222. {
  1223. unsigned i;
  1224. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  1225. fence_put(adev->vm_manager.ids[i].active);
  1226. }