soc15_common.h 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __SOC15_COMMON_H__
  24. #define __SOC15_COMMON_H__
  25. struct nbio_hdp_flush_reg {
  26. u32 ref_and_mask_cp0;
  27. u32 ref_and_mask_cp1;
  28. u32 ref_and_mask_cp2;
  29. u32 ref_and_mask_cp3;
  30. u32 ref_and_mask_cp4;
  31. u32 ref_and_mask_cp5;
  32. u32 ref_and_mask_cp6;
  33. u32 ref_and_mask_cp7;
  34. u32 ref_and_mask_cp8;
  35. u32 ref_and_mask_cp9;
  36. u32 ref_and_mask_sdma0;
  37. u32 ref_and_mask_sdma1;
  38. };
  39. /* Register Access Macros */
  40. #define SOC15_REG_OFFSET(ip, inst, reg) (adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg)
  41. #define WREG32_FIELD15(ip, idx, reg, field, val) \
  42. WREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg, \
  43. (RREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg) \
  44. & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  45. #define RREG32_SOC15(ip, inst, reg) \
  46. RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg)
  47. #define RREG32_SOC15_OFFSET(ip, inst, reg, offset) \
  48. RREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset)
  49. #define WREG32_SOC15(ip, inst, reg, value) \
  50. WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value)
  51. #define WREG32_SOC15_NO_KIQ(ip, inst, reg, value) \
  52. WREG32_NO_KIQ((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value)
  53. #define WREG32_SOC15_OFFSET(ip, inst, reg, offset, value) \
  54. WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset, value)
  55. #endif