nbio_v7_0.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "amdgpu_atombios.h"
  25. #include "nbio_v7_0.h"
  26. #include "nbio/nbio_7_0_default.h"
  27. #include "nbio/nbio_7_0_offset.h"
  28. #include "nbio/nbio_7_0_sh_mask.h"
  29. #include "vega10_enum.h"
  30. #define smnNBIF_MGCG_CTRL_LCLK 0x1013a05c
  31. u32 nbio_v7_0_get_rev_id(struct amdgpu_device *adev)
  32. {
  33. u32 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
  34. tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
  35. tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
  36. return tmp;
  37. }
  38. u32 nbio_v7_0_get_atombios_scratch_regs(struct amdgpu_device *adev,
  39. uint32_t idx)
  40. {
  41. return RREG32_SOC15_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0, idx);
  42. }
  43. void nbio_v7_0_set_atombios_scratch_regs(struct amdgpu_device *adev,
  44. uint32_t idx, uint32_t val)
  45. {
  46. WREG32_SOC15_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0, idx, val);
  47. }
  48. void nbio_v7_0_mc_access_enable(struct amdgpu_device *adev, bool enable)
  49. {
  50. if (enable)
  51. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
  52. BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  53. else
  54. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
  55. }
  56. void nbio_v7_0_hdp_flush(struct amdgpu_device *adev)
  57. {
  58. WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  59. }
  60. u32 nbio_v7_0_get_memsize(struct amdgpu_device *adev)
  61. {
  62. return RREG32_SOC15(NBIO, 0, mmRCC_CONFIG_MEMSIZE);
  63. }
  64. void nbio_v7_0_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
  65. bool use_doorbell, int doorbell_index)
  66. {
  67. u32 reg = instance == 0 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE) :
  68. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE);
  69. u32 doorbell_range = RREG32(reg);
  70. if (use_doorbell) {
  71. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
  72. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 2);
  73. } else
  74. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
  75. WREG32(reg, doorbell_range);
  76. }
  77. void nbio_v7_0_enable_doorbell_aperture(struct amdgpu_device *adev,
  78. bool enable)
  79. {
  80. WREG32_FIELD15(NBIO, 0, RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, enable ? 1 : 0);
  81. }
  82. void nbio_v7_0_ih_doorbell_range(struct amdgpu_device *adev,
  83. bool use_doorbell, int doorbell_index)
  84. {
  85. u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE);
  86. if (use_doorbell) {
  87. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
  88. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
  89. } else
  90. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
  91. WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
  92. }
  93. static uint32_t nbio_7_0_read_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset)
  94. {
  95. uint32_t data;
  96. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  97. data = RREG32_SOC15(NBIO, 0, mmSYSHUB_DATA);
  98. return data;
  99. }
  100. static void nbio_7_0_write_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset,
  101. uint32_t data)
  102. {
  103. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  104. WREG32_SOC15(NBIO, 0, mmSYSHUB_DATA, data);
  105. }
  106. void nbio_v7_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  107. bool enable)
  108. {
  109. uint32_t def, data;
  110. /* NBIF_MGCG_CTRL_LCLK */
  111. def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
  112. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  113. data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  114. else
  115. data &= ~NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  116. if (def != data)
  117. WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
  118. /* SYSHUB_MGCG_CTRL_SOCCLK */
  119. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK);
  120. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  121. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  122. else
  123. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  124. if (def != data)
  125. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK, data);
  126. /* SYSHUB_MGCG_CTRL_SHUBCLK */
  127. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK);
  128. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  129. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  130. else
  131. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  132. if (def != data)
  133. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK, data);
  134. }
  135. void nbio_v7_0_ih_control(struct amdgpu_device *adev)
  136. {
  137. u32 interrupt_cntl;
  138. /* setup interrupt control */
  139. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page.addr >> 8);
  140. interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
  141. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  142. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  143. */
  144. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  145. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  146. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  147. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
  148. }
  149. static u32 get_hdp_flush_req_offset(struct amdgpu_device *adev)
  150. {
  151. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ);
  152. }
  153. static u32 get_hdp_flush_done_offset(struct amdgpu_device *adev)
  154. {
  155. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE);
  156. }
  157. static u32 get_pcie_index_offset(struct amdgpu_device *adev)
  158. {
  159. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
  160. }
  161. static u32 get_pcie_data_offset(struct amdgpu_device *adev)
  162. {
  163. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
  164. }
  165. const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = {
  166. .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
  167. .ref_and_mask_cp1 = GPU_HDP_FLUSH_DONE__CP1_MASK,
  168. .ref_and_mask_cp2 = GPU_HDP_FLUSH_DONE__CP2_MASK,
  169. .ref_and_mask_cp3 = GPU_HDP_FLUSH_DONE__CP3_MASK,
  170. .ref_and_mask_cp4 = GPU_HDP_FLUSH_DONE__CP4_MASK,
  171. .ref_and_mask_cp5 = GPU_HDP_FLUSH_DONE__CP5_MASK,
  172. .ref_and_mask_cp6 = GPU_HDP_FLUSH_DONE__CP6_MASK,
  173. .ref_and_mask_cp7 = GPU_HDP_FLUSH_DONE__CP7_MASK,
  174. .ref_and_mask_cp8 = GPU_HDP_FLUSH_DONE__CP8_MASK,
  175. .ref_and_mask_cp9 = GPU_HDP_FLUSH_DONE__CP9_MASK,
  176. .ref_and_mask_sdma0 = GPU_HDP_FLUSH_DONE__SDMA0_MASK,
  177. .ref_and_mask_sdma1 = GPU_HDP_FLUSH_DONE__SDMA1_MASK,
  178. };
  179. const struct amdgpu_nbio_funcs nbio_v7_0_funcs = {
  180. .get_hdp_flush_req_offset = get_hdp_flush_req_offset,
  181. .get_hdp_flush_done_offset = get_hdp_flush_done_offset,
  182. .get_pcie_index_offset = get_pcie_index_offset,
  183. .get_pcie_data_offset = get_pcie_data_offset,
  184. };