gfx_v9_0.c 137 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "gc/gc_9_0_offset.h"
  31. #include "gc/gc_9_0_sh_mask.h"
  32. #include "vega10_enum.h"
  33. #include "hdp/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  61. {
  62. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  63. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  64. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  65. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  66. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  67. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  68. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  69. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  70. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  71. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  72. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  73. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  74. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  85. };
  86. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  87. {
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  91. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  92. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  93. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  95. };
  96. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  97. {
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  101. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  102. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  103. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  114. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  115. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  119. };
  120. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  121. {
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  127. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  129. };
  130. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  131. {
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  134. };
  135. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  136. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  137. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  138. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  139. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  140. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  141. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  142. struct amdgpu_cu_info *cu_info);
  143. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  144. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  145. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  146. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  147. {
  148. switch (adev->asic_type) {
  149. case CHIP_VEGA10:
  150. soc15_program_register_sequence(adev,
  151. golden_settings_gc_9_0,
  152. ARRAY_SIZE(golden_settings_gc_9_0));
  153. soc15_program_register_sequence(adev,
  154. golden_settings_gc_9_0_vg10,
  155. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  156. break;
  157. case CHIP_RAVEN:
  158. soc15_program_register_sequence(adev,
  159. golden_settings_gc_9_1,
  160. ARRAY_SIZE(golden_settings_gc_9_1));
  161. soc15_program_register_sequence(adev,
  162. golden_settings_gc_9_1_rv1,
  163. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  164. break;
  165. default:
  166. break;
  167. }
  168. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  169. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  170. }
  171. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  172. {
  173. adev->gfx.scratch.num_reg = 8;
  174. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  175. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  176. }
  177. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  178. bool wc, uint32_t reg, uint32_t val)
  179. {
  180. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  181. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  182. WRITE_DATA_DST_SEL(0) |
  183. (wc ? WR_CONFIRM : 0));
  184. amdgpu_ring_write(ring, reg);
  185. amdgpu_ring_write(ring, 0);
  186. amdgpu_ring_write(ring, val);
  187. }
  188. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  189. int mem_space, int opt, uint32_t addr0,
  190. uint32_t addr1, uint32_t ref, uint32_t mask,
  191. uint32_t inv)
  192. {
  193. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  194. amdgpu_ring_write(ring,
  195. /* memory (1) or register (0) */
  196. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  197. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  198. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  199. WAIT_REG_MEM_ENGINE(eng_sel)));
  200. if (mem_space)
  201. BUG_ON(addr0 & 0x3); /* Dword align */
  202. amdgpu_ring_write(ring, addr0);
  203. amdgpu_ring_write(ring, addr1);
  204. amdgpu_ring_write(ring, ref);
  205. amdgpu_ring_write(ring, mask);
  206. amdgpu_ring_write(ring, inv); /* poll interval */
  207. }
  208. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  209. {
  210. struct amdgpu_device *adev = ring->adev;
  211. uint32_t scratch;
  212. uint32_t tmp = 0;
  213. unsigned i;
  214. int r;
  215. r = amdgpu_gfx_scratch_get(adev, &scratch);
  216. if (r) {
  217. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  218. return r;
  219. }
  220. WREG32(scratch, 0xCAFEDEAD);
  221. r = amdgpu_ring_alloc(ring, 3);
  222. if (r) {
  223. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  224. ring->idx, r);
  225. amdgpu_gfx_scratch_free(adev, scratch);
  226. return r;
  227. }
  228. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  229. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  230. amdgpu_ring_write(ring, 0xDEADBEEF);
  231. amdgpu_ring_commit(ring);
  232. for (i = 0; i < adev->usec_timeout; i++) {
  233. tmp = RREG32(scratch);
  234. if (tmp == 0xDEADBEEF)
  235. break;
  236. DRM_UDELAY(1);
  237. }
  238. if (i < adev->usec_timeout) {
  239. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  240. ring->idx, i);
  241. } else {
  242. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  243. ring->idx, scratch, tmp);
  244. r = -EINVAL;
  245. }
  246. amdgpu_gfx_scratch_free(adev, scratch);
  247. return r;
  248. }
  249. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  250. {
  251. struct amdgpu_device *adev = ring->adev;
  252. struct amdgpu_ib ib;
  253. struct dma_fence *f = NULL;
  254. uint32_t scratch;
  255. uint32_t tmp = 0;
  256. long r;
  257. r = amdgpu_gfx_scratch_get(adev, &scratch);
  258. if (r) {
  259. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  260. return r;
  261. }
  262. WREG32(scratch, 0xCAFEDEAD);
  263. memset(&ib, 0, sizeof(ib));
  264. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  265. if (r) {
  266. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  267. goto err1;
  268. }
  269. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  270. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  271. ib.ptr[2] = 0xDEADBEEF;
  272. ib.length_dw = 3;
  273. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  274. if (r)
  275. goto err2;
  276. r = dma_fence_wait_timeout(f, false, timeout);
  277. if (r == 0) {
  278. DRM_ERROR("amdgpu: IB test timed out.\n");
  279. r = -ETIMEDOUT;
  280. goto err2;
  281. } else if (r < 0) {
  282. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  283. goto err2;
  284. }
  285. tmp = RREG32(scratch);
  286. if (tmp == 0xDEADBEEF) {
  287. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  288. r = 0;
  289. } else {
  290. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  291. scratch, tmp);
  292. r = -EINVAL;
  293. }
  294. err2:
  295. amdgpu_ib_free(adev, &ib, NULL);
  296. dma_fence_put(f);
  297. err1:
  298. amdgpu_gfx_scratch_free(adev, scratch);
  299. return r;
  300. }
  301. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  302. {
  303. release_firmware(adev->gfx.pfp_fw);
  304. adev->gfx.pfp_fw = NULL;
  305. release_firmware(adev->gfx.me_fw);
  306. adev->gfx.me_fw = NULL;
  307. release_firmware(adev->gfx.ce_fw);
  308. adev->gfx.ce_fw = NULL;
  309. release_firmware(adev->gfx.rlc_fw);
  310. adev->gfx.rlc_fw = NULL;
  311. release_firmware(adev->gfx.mec_fw);
  312. adev->gfx.mec_fw = NULL;
  313. release_firmware(adev->gfx.mec2_fw);
  314. adev->gfx.mec2_fw = NULL;
  315. kfree(adev->gfx.rlc.register_list_format);
  316. }
  317. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  318. {
  319. const char *chip_name;
  320. char fw_name[30];
  321. int err;
  322. struct amdgpu_firmware_info *info = NULL;
  323. const struct common_firmware_header *header = NULL;
  324. const struct gfx_firmware_header_v1_0 *cp_hdr;
  325. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  326. unsigned int *tmp = NULL;
  327. unsigned int i = 0;
  328. DRM_DEBUG("\n");
  329. switch (adev->asic_type) {
  330. case CHIP_VEGA10:
  331. chip_name = "vega10";
  332. break;
  333. case CHIP_RAVEN:
  334. chip_name = "raven";
  335. break;
  336. default:
  337. BUG();
  338. }
  339. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  340. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  341. if (err)
  342. goto out;
  343. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  344. if (err)
  345. goto out;
  346. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  347. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  348. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  349. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  350. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  351. if (err)
  352. goto out;
  353. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  354. if (err)
  355. goto out;
  356. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  357. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  358. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  359. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  360. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  361. if (err)
  362. goto out;
  363. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  364. if (err)
  365. goto out;
  366. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  367. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  368. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  369. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  370. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  371. if (err)
  372. goto out;
  373. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  374. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  375. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  376. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  377. adev->gfx.rlc.save_and_restore_offset =
  378. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  379. adev->gfx.rlc.clear_state_descriptor_offset =
  380. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  381. adev->gfx.rlc.avail_scratch_ram_locations =
  382. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  383. adev->gfx.rlc.reg_restore_list_size =
  384. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  385. adev->gfx.rlc.reg_list_format_start =
  386. le32_to_cpu(rlc_hdr->reg_list_format_start);
  387. adev->gfx.rlc.reg_list_format_separate_start =
  388. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  389. adev->gfx.rlc.starting_offsets_start =
  390. le32_to_cpu(rlc_hdr->starting_offsets_start);
  391. adev->gfx.rlc.reg_list_format_size_bytes =
  392. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  393. adev->gfx.rlc.reg_list_size_bytes =
  394. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  395. adev->gfx.rlc.register_list_format =
  396. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  397. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  398. if (!adev->gfx.rlc.register_list_format) {
  399. err = -ENOMEM;
  400. goto out;
  401. }
  402. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  403. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  404. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  405. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  406. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  407. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  408. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  409. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  410. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  411. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  412. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  413. if (err)
  414. goto out;
  415. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  416. if (err)
  417. goto out;
  418. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  419. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  420. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  421. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  422. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  423. if (!err) {
  424. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  425. if (err)
  426. goto out;
  427. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  428. adev->gfx.mec2_fw->data;
  429. adev->gfx.mec2_fw_version =
  430. le32_to_cpu(cp_hdr->header.ucode_version);
  431. adev->gfx.mec2_feature_version =
  432. le32_to_cpu(cp_hdr->ucode_feature_version);
  433. } else {
  434. err = 0;
  435. adev->gfx.mec2_fw = NULL;
  436. }
  437. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  438. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  439. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  440. info->fw = adev->gfx.pfp_fw;
  441. header = (const struct common_firmware_header *)info->fw->data;
  442. adev->firmware.fw_size +=
  443. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  444. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  445. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  446. info->fw = adev->gfx.me_fw;
  447. header = (const struct common_firmware_header *)info->fw->data;
  448. adev->firmware.fw_size +=
  449. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  450. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  451. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  452. info->fw = adev->gfx.ce_fw;
  453. header = (const struct common_firmware_header *)info->fw->data;
  454. adev->firmware.fw_size +=
  455. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  456. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  457. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  458. info->fw = adev->gfx.rlc_fw;
  459. header = (const struct common_firmware_header *)info->fw->data;
  460. adev->firmware.fw_size +=
  461. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  462. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  463. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  464. info->fw = adev->gfx.mec_fw;
  465. header = (const struct common_firmware_header *)info->fw->data;
  466. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  467. adev->firmware.fw_size +=
  468. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  469. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  470. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  471. info->fw = adev->gfx.mec_fw;
  472. adev->firmware.fw_size +=
  473. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  474. if (adev->gfx.mec2_fw) {
  475. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  476. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  477. info->fw = adev->gfx.mec2_fw;
  478. header = (const struct common_firmware_header *)info->fw->data;
  479. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  480. adev->firmware.fw_size +=
  481. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  482. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  483. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  484. info->fw = adev->gfx.mec2_fw;
  485. adev->firmware.fw_size +=
  486. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  487. }
  488. }
  489. out:
  490. if (err) {
  491. dev_err(adev->dev,
  492. "gfx9: Failed to load firmware \"%s\"\n",
  493. fw_name);
  494. release_firmware(adev->gfx.pfp_fw);
  495. adev->gfx.pfp_fw = NULL;
  496. release_firmware(adev->gfx.me_fw);
  497. adev->gfx.me_fw = NULL;
  498. release_firmware(adev->gfx.ce_fw);
  499. adev->gfx.ce_fw = NULL;
  500. release_firmware(adev->gfx.rlc_fw);
  501. adev->gfx.rlc_fw = NULL;
  502. release_firmware(adev->gfx.mec_fw);
  503. adev->gfx.mec_fw = NULL;
  504. release_firmware(adev->gfx.mec2_fw);
  505. adev->gfx.mec2_fw = NULL;
  506. }
  507. return err;
  508. }
  509. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  510. {
  511. u32 count = 0;
  512. const struct cs_section_def *sect = NULL;
  513. const struct cs_extent_def *ext = NULL;
  514. /* begin clear state */
  515. count += 2;
  516. /* context control state */
  517. count += 3;
  518. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  519. for (ext = sect->section; ext->extent != NULL; ++ext) {
  520. if (sect->id == SECT_CONTEXT)
  521. count += 2 + ext->reg_count;
  522. else
  523. return 0;
  524. }
  525. }
  526. /* end clear state */
  527. count += 2;
  528. /* clear state */
  529. count += 2;
  530. return count;
  531. }
  532. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  533. volatile u32 *buffer)
  534. {
  535. u32 count = 0, i;
  536. const struct cs_section_def *sect = NULL;
  537. const struct cs_extent_def *ext = NULL;
  538. if (adev->gfx.rlc.cs_data == NULL)
  539. return;
  540. if (buffer == NULL)
  541. return;
  542. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  543. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  544. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  545. buffer[count++] = cpu_to_le32(0x80000000);
  546. buffer[count++] = cpu_to_le32(0x80000000);
  547. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  548. for (ext = sect->section; ext->extent != NULL; ++ext) {
  549. if (sect->id == SECT_CONTEXT) {
  550. buffer[count++] =
  551. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  552. buffer[count++] = cpu_to_le32(ext->reg_index -
  553. PACKET3_SET_CONTEXT_REG_START);
  554. for (i = 0; i < ext->reg_count; i++)
  555. buffer[count++] = cpu_to_le32(ext->extent[i]);
  556. } else {
  557. return;
  558. }
  559. }
  560. }
  561. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  562. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  563. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  564. buffer[count++] = cpu_to_le32(0);
  565. }
  566. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  567. {
  568. uint32_t data;
  569. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  570. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  571. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  572. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  573. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  574. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  575. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  576. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  577. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  578. mutex_lock(&adev->grbm_idx_mutex);
  579. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  580. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  581. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  582. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  583. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  584. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  585. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  586. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  587. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  588. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  589. data &= 0x0000FFFF;
  590. data |= 0x00C00000;
  591. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  592. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  593. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  594. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  595. * but used for RLC_LB_CNTL configuration */
  596. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  597. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  598. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  599. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  600. mutex_unlock(&adev->grbm_idx_mutex);
  601. }
  602. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  603. {
  604. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  605. }
  606. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  607. {
  608. const __le32 *fw_data;
  609. volatile u32 *dst_ptr;
  610. int me, i, max_me = 5;
  611. u32 bo_offset = 0;
  612. u32 table_offset, table_size;
  613. /* write the cp table buffer */
  614. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  615. for (me = 0; me < max_me; me++) {
  616. if (me == 0) {
  617. const struct gfx_firmware_header_v1_0 *hdr =
  618. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  619. fw_data = (const __le32 *)
  620. (adev->gfx.ce_fw->data +
  621. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  622. table_offset = le32_to_cpu(hdr->jt_offset);
  623. table_size = le32_to_cpu(hdr->jt_size);
  624. } else if (me == 1) {
  625. const struct gfx_firmware_header_v1_0 *hdr =
  626. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  627. fw_data = (const __le32 *)
  628. (adev->gfx.pfp_fw->data +
  629. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  630. table_offset = le32_to_cpu(hdr->jt_offset);
  631. table_size = le32_to_cpu(hdr->jt_size);
  632. } else if (me == 2) {
  633. const struct gfx_firmware_header_v1_0 *hdr =
  634. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  635. fw_data = (const __le32 *)
  636. (adev->gfx.me_fw->data +
  637. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  638. table_offset = le32_to_cpu(hdr->jt_offset);
  639. table_size = le32_to_cpu(hdr->jt_size);
  640. } else if (me == 3) {
  641. const struct gfx_firmware_header_v1_0 *hdr =
  642. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  643. fw_data = (const __le32 *)
  644. (adev->gfx.mec_fw->data +
  645. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  646. table_offset = le32_to_cpu(hdr->jt_offset);
  647. table_size = le32_to_cpu(hdr->jt_size);
  648. } else if (me == 4) {
  649. const struct gfx_firmware_header_v1_0 *hdr =
  650. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  651. fw_data = (const __le32 *)
  652. (adev->gfx.mec2_fw->data +
  653. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  654. table_offset = le32_to_cpu(hdr->jt_offset);
  655. table_size = le32_to_cpu(hdr->jt_size);
  656. }
  657. for (i = 0; i < table_size; i ++) {
  658. dst_ptr[bo_offset + i] =
  659. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  660. }
  661. bo_offset += table_size;
  662. }
  663. }
  664. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  665. {
  666. /* clear state block */
  667. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  668. &adev->gfx.rlc.clear_state_gpu_addr,
  669. (void **)&adev->gfx.rlc.cs_ptr);
  670. /* jump table block */
  671. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  672. &adev->gfx.rlc.cp_table_gpu_addr,
  673. (void **)&adev->gfx.rlc.cp_table_ptr);
  674. }
  675. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  676. {
  677. volatile u32 *dst_ptr;
  678. u32 dws;
  679. const struct cs_section_def *cs_data;
  680. int r;
  681. adev->gfx.rlc.cs_data = gfx9_cs_data;
  682. cs_data = adev->gfx.rlc.cs_data;
  683. if (cs_data) {
  684. /* clear state block */
  685. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  686. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  687. AMDGPU_GEM_DOMAIN_VRAM,
  688. &adev->gfx.rlc.clear_state_obj,
  689. &adev->gfx.rlc.clear_state_gpu_addr,
  690. (void **)&adev->gfx.rlc.cs_ptr);
  691. if (r) {
  692. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  693. r);
  694. gfx_v9_0_rlc_fini(adev);
  695. return r;
  696. }
  697. /* set up the cs buffer */
  698. dst_ptr = adev->gfx.rlc.cs_ptr;
  699. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  700. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  701. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  702. }
  703. if (adev->asic_type == CHIP_RAVEN) {
  704. /* TODO: double check the cp_table_size for RV */
  705. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  706. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  707. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  708. &adev->gfx.rlc.cp_table_obj,
  709. &adev->gfx.rlc.cp_table_gpu_addr,
  710. (void **)&adev->gfx.rlc.cp_table_ptr);
  711. if (r) {
  712. dev_err(adev->dev,
  713. "(%d) failed to create cp table bo\n", r);
  714. gfx_v9_0_rlc_fini(adev);
  715. return r;
  716. }
  717. rv_init_cp_jump_table(adev);
  718. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  719. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  720. gfx_v9_0_init_lbpw(adev);
  721. }
  722. return 0;
  723. }
  724. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  725. {
  726. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  727. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  728. }
  729. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  730. {
  731. int r;
  732. u32 *hpd;
  733. const __le32 *fw_data;
  734. unsigned fw_size;
  735. u32 *fw;
  736. size_t mec_hpd_size;
  737. const struct gfx_firmware_header_v1_0 *mec_hdr;
  738. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  739. /* take ownership of the relevant compute queues */
  740. amdgpu_gfx_compute_queue_acquire(adev);
  741. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  742. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  743. AMDGPU_GEM_DOMAIN_GTT,
  744. &adev->gfx.mec.hpd_eop_obj,
  745. &adev->gfx.mec.hpd_eop_gpu_addr,
  746. (void **)&hpd);
  747. if (r) {
  748. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  749. gfx_v9_0_mec_fini(adev);
  750. return r;
  751. }
  752. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  753. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  754. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  755. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  756. fw_data = (const __le32 *)
  757. (adev->gfx.mec_fw->data +
  758. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  759. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  760. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  761. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  762. &adev->gfx.mec.mec_fw_obj,
  763. &adev->gfx.mec.mec_fw_gpu_addr,
  764. (void **)&fw);
  765. if (r) {
  766. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  767. gfx_v9_0_mec_fini(adev);
  768. return r;
  769. }
  770. memcpy(fw, fw_data, fw_size);
  771. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  772. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  773. return 0;
  774. }
  775. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  776. {
  777. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  778. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  779. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  780. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  781. (SQ_IND_INDEX__FORCE_READ_MASK));
  782. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  783. }
  784. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  785. uint32_t wave, uint32_t thread,
  786. uint32_t regno, uint32_t num, uint32_t *out)
  787. {
  788. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  789. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  790. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  791. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  792. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  793. (SQ_IND_INDEX__FORCE_READ_MASK) |
  794. (SQ_IND_INDEX__AUTO_INCR_MASK));
  795. while (num--)
  796. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  797. }
  798. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  799. {
  800. /* type 1 wave data */
  801. dst[(*no_fields)++] = 1;
  802. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  803. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  804. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  805. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  806. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  807. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  808. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  809. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  810. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  811. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  812. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  813. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  814. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  815. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  816. }
  817. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  818. uint32_t wave, uint32_t start,
  819. uint32_t size, uint32_t *dst)
  820. {
  821. wave_read_regs(
  822. adev, simd, wave, 0,
  823. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  824. }
  825. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  826. uint32_t wave, uint32_t thread,
  827. uint32_t start, uint32_t size,
  828. uint32_t *dst)
  829. {
  830. wave_read_regs(
  831. adev, simd, wave, thread,
  832. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  833. }
  834. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  835. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  836. .select_se_sh = &gfx_v9_0_select_se_sh,
  837. .read_wave_data = &gfx_v9_0_read_wave_data,
  838. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  839. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  840. };
  841. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  842. {
  843. u32 gb_addr_config;
  844. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  845. switch (adev->asic_type) {
  846. case CHIP_VEGA10:
  847. adev->gfx.config.max_hw_contexts = 8;
  848. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  849. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  850. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  851. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  852. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  853. break;
  854. case CHIP_RAVEN:
  855. adev->gfx.config.max_hw_contexts = 8;
  856. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  857. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  858. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  859. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  860. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  861. break;
  862. default:
  863. BUG();
  864. break;
  865. }
  866. adev->gfx.config.gb_addr_config = gb_addr_config;
  867. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  868. REG_GET_FIELD(
  869. adev->gfx.config.gb_addr_config,
  870. GB_ADDR_CONFIG,
  871. NUM_PIPES);
  872. adev->gfx.config.max_tile_pipes =
  873. adev->gfx.config.gb_addr_config_fields.num_pipes;
  874. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  875. REG_GET_FIELD(
  876. adev->gfx.config.gb_addr_config,
  877. GB_ADDR_CONFIG,
  878. NUM_BANKS);
  879. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  880. REG_GET_FIELD(
  881. adev->gfx.config.gb_addr_config,
  882. GB_ADDR_CONFIG,
  883. MAX_COMPRESSED_FRAGS);
  884. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  885. REG_GET_FIELD(
  886. adev->gfx.config.gb_addr_config,
  887. GB_ADDR_CONFIG,
  888. NUM_RB_PER_SE);
  889. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  890. REG_GET_FIELD(
  891. adev->gfx.config.gb_addr_config,
  892. GB_ADDR_CONFIG,
  893. NUM_SHADER_ENGINES);
  894. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  895. REG_GET_FIELD(
  896. adev->gfx.config.gb_addr_config,
  897. GB_ADDR_CONFIG,
  898. PIPE_INTERLEAVE_SIZE));
  899. }
  900. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  901. struct amdgpu_ngg_buf *ngg_buf,
  902. int size_se,
  903. int default_size_se)
  904. {
  905. int r;
  906. if (size_se < 0) {
  907. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  908. return -EINVAL;
  909. }
  910. size_se = size_se ? size_se : default_size_se;
  911. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  912. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  913. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  914. &ngg_buf->bo,
  915. &ngg_buf->gpu_addr,
  916. NULL);
  917. if (r) {
  918. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  919. return r;
  920. }
  921. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  922. return r;
  923. }
  924. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  925. {
  926. int i;
  927. for (i = 0; i < NGG_BUF_MAX; i++)
  928. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  929. &adev->gfx.ngg.buf[i].gpu_addr,
  930. NULL);
  931. memset(&adev->gfx.ngg.buf[0], 0,
  932. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  933. adev->gfx.ngg.init = false;
  934. return 0;
  935. }
  936. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  937. {
  938. int r;
  939. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  940. return 0;
  941. /* GDS reserve memory: 64 bytes alignment */
  942. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  943. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  944. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  945. adev->gfx.ngg.gds_reserve_addr = SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE);
  946. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  947. /* Primitive Buffer */
  948. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  949. amdgpu_prim_buf_per_se,
  950. 64 * 1024);
  951. if (r) {
  952. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  953. goto err;
  954. }
  955. /* Position Buffer */
  956. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  957. amdgpu_pos_buf_per_se,
  958. 256 * 1024);
  959. if (r) {
  960. dev_err(adev->dev, "Failed to create Position Buffer\n");
  961. goto err;
  962. }
  963. /* Control Sideband */
  964. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  965. amdgpu_cntl_sb_buf_per_se,
  966. 256);
  967. if (r) {
  968. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  969. goto err;
  970. }
  971. /* Parameter Cache, not created by default */
  972. if (amdgpu_param_buf_per_se <= 0)
  973. goto out;
  974. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  975. amdgpu_param_buf_per_se,
  976. 512 * 1024);
  977. if (r) {
  978. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  979. goto err;
  980. }
  981. out:
  982. adev->gfx.ngg.init = true;
  983. return 0;
  984. err:
  985. gfx_v9_0_ngg_fini(adev);
  986. return r;
  987. }
  988. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  989. {
  990. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  991. int r;
  992. u32 data, base;
  993. if (!amdgpu_ngg)
  994. return 0;
  995. /* Program buffer size */
  996. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  997. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  998. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  999. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1000. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1001. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1002. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1003. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1004. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1005. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1006. /* Program buffer base address */
  1007. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1008. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1009. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1010. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1011. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1012. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1013. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1014. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1015. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1016. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1017. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1018. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1019. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1020. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1021. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1022. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1023. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1024. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1025. /* Clear GDS reserved memory */
  1026. r = amdgpu_ring_alloc(ring, 17);
  1027. if (r) {
  1028. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1029. ring->idx, r);
  1030. return r;
  1031. }
  1032. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1033. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1034. (adev->gds.mem.total_size +
  1035. adev->gfx.ngg.gds_reserve_size) >>
  1036. AMDGPU_GDS_SHIFT);
  1037. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1038. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1039. PACKET3_DMA_DATA_SRC_SEL(2)));
  1040. amdgpu_ring_write(ring, 0);
  1041. amdgpu_ring_write(ring, 0);
  1042. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1043. amdgpu_ring_write(ring, 0);
  1044. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1045. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1046. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1047. amdgpu_ring_commit(ring);
  1048. return 0;
  1049. }
  1050. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1051. int mec, int pipe, int queue)
  1052. {
  1053. int r;
  1054. unsigned irq_type;
  1055. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1056. ring = &adev->gfx.compute_ring[ring_id];
  1057. /* mec0 is me1 */
  1058. ring->me = mec + 1;
  1059. ring->pipe = pipe;
  1060. ring->queue = queue;
  1061. ring->ring_obj = NULL;
  1062. ring->use_doorbell = true;
  1063. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1064. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1065. + (ring_id * GFX9_MEC_HPD_SIZE);
  1066. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1067. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1068. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1069. + ring->pipe;
  1070. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1071. r = amdgpu_ring_init(adev, ring, 1024,
  1072. &adev->gfx.eop_irq, irq_type);
  1073. if (r)
  1074. return r;
  1075. return 0;
  1076. }
  1077. static int gfx_v9_0_sw_init(void *handle)
  1078. {
  1079. int i, j, k, r, ring_id;
  1080. struct amdgpu_ring *ring;
  1081. struct amdgpu_kiq *kiq;
  1082. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1083. switch (adev->asic_type) {
  1084. case CHIP_VEGA10:
  1085. case CHIP_RAVEN:
  1086. adev->gfx.mec.num_mec = 2;
  1087. break;
  1088. default:
  1089. adev->gfx.mec.num_mec = 1;
  1090. break;
  1091. }
  1092. adev->gfx.mec.num_pipe_per_mec = 4;
  1093. adev->gfx.mec.num_queue_per_pipe = 8;
  1094. /* KIQ event */
  1095. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1096. if (r)
  1097. return r;
  1098. /* EOP Event */
  1099. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1100. if (r)
  1101. return r;
  1102. /* Privileged reg */
  1103. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1104. &adev->gfx.priv_reg_irq);
  1105. if (r)
  1106. return r;
  1107. /* Privileged inst */
  1108. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1109. &adev->gfx.priv_inst_irq);
  1110. if (r)
  1111. return r;
  1112. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1113. gfx_v9_0_scratch_init(adev);
  1114. r = gfx_v9_0_init_microcode(adev);
  1115. if (r) {
  1116. DRM_ERROR("Failed to load gfx firmware!\n");
  1117. return r;
  1118. }
  1119. r = gfx_v9_0_rlc_init(adev);
  1120. if (r) {
  1121. DRM_ERROR("Failed to init rlc BOs!\n");
  1122. return r;
  1123. }
  1124. r = gfx_v9_0_mec_init(adev);
  1125. if (r) {
  1126. DRM_ERROR("Failed to init MEC BOs!\n");
  1127. return r;
  1128. }
  1129. /* set up the gfx ring */
  1130. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1131. ring = &adev->gfx.gfx_ring[i];
  1132. ring->ring_obj = NULL;
  1133. if (!i)
  1134. sprintf(ring->name, "gfx");
  1135. else
  1136. sprintf(ring->name, "gfx_%d", i);
  1137. ring->use_doorbell = true;
  1138. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1139. r = amdgpu_ring_init(adev, ring, 1024,
  1140. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1141. if (r)
  1142. return r;
  1143. }
  1144. /* set up the compute queues - allocate horizontally across pipes */
  1145. ring_id = 0;
  1146. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1147. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1148. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1149. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1150. continue;
  1151. r = gfx_v9_0_compute_ring_init(adev,
  1152. ring_id,
  1153. i, k, j);
  1154. if (r)
  1155. return r;
  1156. ring_id++;
  1157. }
  1158. }
  1159. }
  1160. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1161. if (r) {
  1162. DRM_ERROR("Failed to init KIQ BOs!\n");
  1163. return r;
  1164. }
  1165. kiq = &adev->gfx.kiq;
  1166. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1167. if (r)
  1168. return r;
  1169. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1170. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1171. if (r)
  1172. return r;
  1173. /* reserve GDS, GWS and OA resource for gfx */
  1174. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1175. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1176. &adev->gds.gds_gfx_bo, NULL, NULL);
  1177. if (r)
  1178. return r;
  1179. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1180. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1181. &adev->gds.gws_gfx_bo, NULL, NULL);
  1182. if (r)
  1183. return r;
  1184. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1185. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1186. &adev->gds.oa_gfx_bo, NULL, NULL);
  1187. if (r)
  1188. return r;
  1189. adev->gfx.ce_ram_size = 0x8000;
  1190. gfx_v9_0_gpu_early_init(adev);
  1191. r = gfx_v9_0_ngg_init(adev);
  1192. if (r)
  1193. return r;
  1194. return 0;
  1195. }
  1196. static int gfx_v9_0_sw_fini(void *handle)
  1197. {
  1198. int i;
  1199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1200. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1201. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1202. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1203. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1204. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1205. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1206. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1207. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1208. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1209. amdgpu_gfx_kiq_fini(adev);
  1210. gfx_v9_0_mec_fini(adev);
  1211. gfx_v9_0_ngg_fini(adev);
  1212. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1213. &adev->gfx.rlc.clear_state_gpu_addr,
  1214. (void **)&adev->gfx.rlc.cs_ptr);
  1215. if (adev->asic_type == CHIP_RAVEN) {
  1216. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1217. &adev->gfx.rlc.cp_table_gpu_addr,
  1218. (void **)&adev->gfx.rlc.cp_table_ptr);
  1219. }
  1220. gfx_v9_0_free_microcode(adev);
  1221. return 0;
  1222. }
  1223. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1224. {
  1225. /* TODO */
  1226. }
  1227. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1228. {
  1229. u32 data;
  1230. if (instance == 0xffffffff)
  1231. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1232. else
  1233. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1234. if (se_num == 0xffffffff)
  1235. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1236. else
  1237. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1238. if (sh_num == 0xffffffff)
  1239. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1240. else
  1241. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1242. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1243. }
  1244. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1245. {
  1246. u32 data, mask;
  1247. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1248. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1249. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1250. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1251. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1252. adev->gfx.config.max_sh_per_se);
  1253. return (~data) & mask;
  1254. }
  1255. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1256. {
  1257. int i, j;
  1258. u32 data;
  1259. u32 active_rbs = 0;
  1260. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1261. adev->gfx.config.max_sh_per_se;
  1262. mutex_lock(&adev->grbm_idx_mutex);
  1263. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1264. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1265. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1266. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1267. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1268. rb_bitmap_width_per_sh);
  1269. }
  1270. }
  1271. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1272. mutex_unlock(&adev->grbm_idx_mutex);
  1273. adev->gfx.config.backend_enable_mask = active_rbs;
  1274. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1275. }
  1276. #define DEFAULT_SH_MEM_BASES (0x6000)
  1277. #define FIRST_COMPUTE_VMID (8)
  1278. #define LAST_COMPUTE_VMID (16)
  1279. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1280. {
  1281. int i;
  1282. uint32_t sh_mem_config;
  1283. uint32_t sh_mem_bases;
  1284. /*
  1285. * Configure apertures:
  1286. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1287. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1288. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1289. */
  1290. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1291. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1292. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1293. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1294. mutex_lock(&adev->srbm_mutex);
  1295. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1296. soc15_grbm_select(adev, 0, 0, 0, i);
  1297. /* CP and shaders */
  1298. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1299. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1300. }
  1301. soc15_grbm_select(adev, 0, 0, 0, 0);
  1302. mutex_unlock(&adev->srbm_mutex);
  1303. }
  1304. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1305. {
  1306. u32 tmp;
  1307. int i;
  1308. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1309. gfx_v9_0_tiling_mode_table_init(adev);
  1310. gfx_v9_0_setup_rb(adev);
  1311. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1312. /* XXX SH_MEM regs */
  1313. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1314. mutex_lock(&adev->srbm_mutex);
  1315. for (i = 0; i < 16; i++) {
  1316. soc15_grbm_select(adev, 0, 0, 0, i);
  1317. /* CP and shaders */
  1318. tmp = 0;
  1319. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1320. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1321. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1322. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1323. }
  1324. soc15_grbm_select(adev, 0, 0, 0, 0);
  1325. mutex_unlock(&adev->srbm_mutex);
  1326. gfx_v9_0_init_compute_vmid(adev);
  1327. mutex_lock(&adev->grbm_idx_mutex);
  1328. /*
  1329. * making sure that the following register writes will be broadcasted
  1330. * to all the shaders
  1331. */
  1332. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1333. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1334. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1335. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1336. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1337. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1338. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1339. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1340. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1341. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1342. mutex_unlock(&adev->grbm_idx_mutex);
  1343. }
  1344. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1345. {
  1346. u32 i, j, k;
  1347. u32 mask;
  1348. mutex_lock(&adev->grbm_idx_mutex);
  1349. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1350. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1351. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1352. for (k = 0; k < adev->usec_timeout; k++) {
  1353. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1354. break;
  1355. udelay(1);
  1356. }
  1357. if (k == adev->usec_timeout) {
  1358. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1359. 0xffffffff, 0xffffffff);
  1360. mutex_unlock(&adev->grbm_idx_mutex);
  1361. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1362. i, j);
  1363. return;
  1364. }
  1365. }
  1366. }
  1367. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1368. mutex_unlock(&adev->grbm_idx_mutex);
  1369. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1370. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1371. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1372. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1373. for (k = 0; k < adev->usec_timeout; k++) {
  1374. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1375. break;
  1376. udelay(1);
  1377. }
  1378. }
  1379. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1380. bool enable)
  1381. {
  1382. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1383. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1384. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1385. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1386. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1387. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1388. }
  1389. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1390. {
  1391. /* csib */
  1392. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1393. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1394. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1395. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1396. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1397. adev->gfx.rlc.clear_state_size);
  1398. }
  1399. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1400. int indirect_offset,
  1401. int list_size,
  1402. int *unique_indirect_regs,
  1403. int *unique_indirect_reg_count,
  1404. int max_indirect_reg_count,
  1405. int *indirect_start_offsets,
  1406. int *indirect_start_offsets_count,
  1407. int max_indirect_start_offsets_count)
  1408. {
  1409. int idx;
  1410. bool new_entry = true;
  1411. for (; indirect_offset < list_size; indirect_offset++) {
  1412. if (new_entry) {
  1413. new_entry = false;
  1414. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1415. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1416. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1417. }
  1418. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1419. new_entry = true;
  1420. continue;
  1421. }
  1422. indirect_offset += 2;
  1423. /* look for the matching indice */
  1424. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1425. if (unique_indirect_regs[idx] ==
  1426. register_list_format[indirect_offset])
  1427. break;
  1428. }
  1429. if (idx >= *unique_indirect_reg_count) {
  1430. unique_indirect_regs[*unique_indirect_reg_count] =
  1431. register_list_format[indirect_offset];
  1432. idx = *unique_indirect_reg_count;
  1433. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1434. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1435. }
  1436. register_list_format[indirect_offset] = idx;
  1437. }
  1438. }
  1439. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1440. {
  1441. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1442. int unique_indirect_reg_count = 0;
  1443. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1444. int indirect_start_offsets_count = 0;
  1445. int list_size = 0;
  1446. int i = 0;
  1447. u32 tmp = 0;
  1448. u32 *register_list_format =
  1449. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1450. if (!register_list_format)
  1451. return -ENOMEM;
  1452. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1453. adev->gfx.rlc.reg_list_format_size_bytes);
  1454. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1455. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1456. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1457. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1458. unique_indirect_regs,
  1459. &unique_indirect_reg_count,
  1460. ARRAY_SIZE(unique_indirect_regs),
  1461. indirect_start_offsets,
  1462. &indirect_start_offsets_count,
  1463. ARRAY_SIZE(indirect_start_offsets));
  1464. /* enable auto inc in case it is disabled */
  1465. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1466. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1467. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1468. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1469. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1470. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1471. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1472. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1473. adev->gfx.rlc.register_restore[i]);
  1474. /* load direct register */
  1475. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1476. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1477. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1478. adev->gfx.rlc.register_restore[i]);
  1479. /* load indirect register */
  1480. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1481. adev->gfx.rlc.reg_list_format_start);
  1482. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1483. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1484. register_list_format[i]);
  1485. /* set save/restore list size */
  1486. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1487. list_size = list_size >> 1;
  1488. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1489. adev->gfx.rlc.reg_restore_list_size);
  1490. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1491. /* write the starting offsets to RLC scratch ram */
  1492. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1493. adev->gfx.rlc.starting_offsets_start);
  1494. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1495. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1496. indirect_start_offsets[i]);
  1497. /* load unique indirect regs*/
  1498. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1499. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1500. unique_indirect_regs[i] & 0x3FFFF);
  1501. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1502. unique_indirect_regs[i] >> 20);
  1503. }
  1504. kfree(register_list_format);
  1505. return 0;
  1506. }
  1507. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1508. {
  1509. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1510. }
  1511. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1512. bool enable)
  1513. {
  1514. uint32_t data = 0;
  1515. uint32_t default_data = 0;
  1516. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1517. if (enable == true) {
  1518. /* enable GFXIP control over CGPG */
  1519. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1520. if(default_data != data)
  1521. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1522. /* update status */
  1523. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1524. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1525. if(default_data != data)
  1526. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1527. } else {
  1528. /* restore GFXIP control over GCPG */
  1529. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1530. if(default_data != data)
  1531. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1532. }
  1533. }
  1534. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1535. {
  1536. uint32_t data = 0;
  1537. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1538. AMD_PG_SUPPORT_GFX_SMG |
  1539. AMD_PG_SUPPORT_GFX_DMG)) {
  1540. /* init IDLE_POLL_COUNT = 60 */
  1541. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1542. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1543. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1544. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1545. /* init RLC PG Delay */
  1546. data = 0;
  1547. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1548. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1549. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1550. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1551. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1552. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1553. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1554. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1555. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1556. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1557. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1558. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1559. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1560. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1561. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1562. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1563. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1564. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1565. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1566. }
  1567. }
  1568. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1569. bool enable)
  1570. {
  1571. uint32_t data = 0;
  1572. uint32_t default_data = 0;
  1573. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1574. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1575. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1576. enable ? 1 : 0);
  1577. if (default_data != data)
  1578. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1579. }
  1580. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1581. bool enable)
  1582. {
  1583. uint32_t data = 0;
  1584. uint32_t default_data = 0;
  1585. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1586. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1587. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1588. enable ? 1 : 0);
  1589. if(default_data != data)
  1590. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1591. }
  1592. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1593. bool enable)
  1594. {
  1595. uint32_t data = 0;
  1596. uint32_t default_data = 0;
  1597. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1598. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1599. CP_PG_DISABLE,
  1600. enable ? 0 : 1);
  1601. if(default_data != data)
  1602. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1603. }
  1604. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1605. bool enable)
  1606. {
  1607. uint32_t data, default_data;
  1608. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1609. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1610. GFX_POWER_GATING_ENABLE,
  1611. enable ? 1 : 0);
  1612. if(default_data != data)
  1613. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1614. }
  1615. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1616. bool enable)
  1617. {
  1618. uint32_t data, default_data;
  1619. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1620. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1621. GFX_PIPELINE_PG_ENABLE,
  1622. enable ? 1 : 0);
  1623. if(default_data != data)
  1624. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1625. if (!enable)
  1626. /* read any GFX register to wake up GFX */
  1627. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1628. }
  1629. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1630. bool enable)
  1631. {
  1632. uint32_t data, default_data;
  1633. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1634. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1635. STATIC_PER_CU_PG_ENABLE,
  1636. enable ? 1 : 0);
  1637. if(default_data != data)
  1638. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1639. }
  1640. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1641. bool enable)
  1642. {
  1643. uint32_t data, default_data;
  1644. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1645. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1646. DYN_PER_CU_PG_ENABLE,
  1647. enable ? 1 : 0);
  1648. if(default_data != data)
  1649. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1650. }
  1651. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1652. {
  1653. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1654. AMD_PG_SUPPORT_GFX_SMG |
  1655. AMD_PG_SUPPORT_GFX_DMG |
  1656. AMD_PG_SUPPORT_CP |
  1657. AMD_PG_SUPPORT_GDS |
  1658. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1659. gfx_v9_0_init_csb(adev);
  1660. gfx_v9_0_init_rlc_save_restore_list(adev);
  1661. gfx_v9_0_enable_save_restore_machine(adev);
  1662. if (adev->asic_type == CHIP_RAVEN) {
  1663. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1664. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1665. gfx_v9_0_init_gfx_power_gating(adev);
  1666. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1667. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1668. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1669. } else {
  1670. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1671. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1672. }
  1673. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1674. gfx_v9_0_enable_cp_power_gating(adev, true);
  1675. else
  1676. gfx_v9_0_enable_cp_power_gating(adev, false);
  1677. }
  1678. }
  1679. }
  1680. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1681. {
  1682. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1683. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1684. gfx_v9_0_wait_for_rlc_serdes(adev);
  1685. }
  1686. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1687. {
  1688. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1689. udelay(50);
  1690. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1691. udelay(50);
  1692. }
  1693. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1694. {
  1695. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1696. u32 rlc_ucode_ver;
  1697. #endif
  1698. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1699. /* carrizo do enable cp interrupt after cp inited */
  1700. if (!(adev->flags & AMD_IS_APU))
  1701. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1702. udelay(50);
  1703. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1704. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1705. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1706. if(rlc_ucode_ver == 0x108) {
  1707. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1708. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1709. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1710. * default is 0x9C4 to create a 100us interval */
  1711. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1712. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1713. * to disable the page fault retry interrupts, default is
  1714. * 0x100 (256) */
  1715. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1716. }
  1717. #endif
  1718. }
  1719. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1720. {
  1721. const struct rlc_firmware_header_v2_0 *hdr;
  1722. const __le32 *fw_data;
  1723. unsigned i, fw_size;
  1724. if (!adev->gfx.rlc_fw)
  1725. return -EINVAL;
  1726. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1727. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1728. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1729. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1730. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1731. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1732. RLCG_UCODE_LOADING_START_ADDRESS);
  1733. for (i = 0; i < fw_size; i++)
  1734. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1735. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1736. return 0;
  1737. }
  1738. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1739. {
  1740. int r;
  1741. if (amdgpu_sriov_vf(adev)) {
  1742. gfx_v9_0_init_csb(adev);
  1743. return 0;
  1744. }
  1745. gfx_v9_0_rlc_stop(adev);
  1746. /* disable CG */
  1747. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1748. /* disable PG */
  1749. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1750. gfx_v9_0_rlc_reset(adev);
  1751. gfx_v9_0_init_pg(adev);
  1752. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1753. /* legacy rlc firmware loading */
  1754. r = gfx_v9_0_rlc_load_microcode(adev);
  1755. if (r)
  1756. return r;
  1757. }
  1758. if (adev->asic_type == CHIP_RAVEN) {
  1759. if (amdgpu_lbpw != 0)
  1760. gfx_v9_0_enable_lbpw(adev, true);
  1761. else
  1762. gfx_v9_0_enable_lbpw(adev, false);
  1763. }
  1764. gfx_v9_0_rlc_start(adev);
  1765. return 0;
  1766. }
  1767. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1768. {
  1769. int i;
  1770. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1771. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1772. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1773. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1774. if (!enable) {
  1775. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1776. adev->gfx.gfx_ring[i].ready = false;
  1777. }
  1778. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1779. udelay(50);
  1780. }
  1781. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1782. {
  1783. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1784. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1785. const struct gfx_firmware_header_v1_0 *me_hdr;
  1786. const __le32 *fw_data;
  1787. unsigned i, fw_size;
  1788. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1789. return -EINVAL;
  1790. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1791. adev->gfx.pfp_fw->data;
  1792. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1793. adev->gfx.ce_fw->data;
  1794. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1795. adev->gfx.me_fw->data;
  1796. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1797. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1798. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1799. gfx_v9_0_cp_gfx_enable(adev, false);
  1800. /* PFP */
  1801. fw_data = (const __le32 *)
  1802. (adev->gfx.pfp_fw->data +
  1803. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1804. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1805. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1806. for (i = 0; i < fw_size; i++)
  1807. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1808. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1809. /* CE */
  1810. fw_data = (const __le32 *)
  1811. (adev->gfx.ce_fw->data +
  1812. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1813. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1814. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1815. for (i = 0; i < fw_size; i++)
  1816. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1817. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1818. /* ME */
  1819. fw_data = (const __le32 *)
  1820. (adev->gfx.me_fw->data +
  1821. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1822. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1823. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1824. for (i = 0; i < fw_size; i++)
  1825. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1826. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1827. return 0;
  1828. }
  1829. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1830. {
  1831. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1832. const struct cs_section_def *sect = NULL;
  1833. const struct cs_extent_def *ext = NULL;
  1834. int r, i, tmp;
  1835. /* init the CP */
  1836. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1837. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1838. gfx_v9_0_cp_gfx_enable(adev, true);
  1839. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1840. if (r) {
  1841. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1842. return r;
  1843. }
  1844. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1845. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1846. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1847. amdgpu_ring_write(ring, 0x80000000);
  1848. amdgpu_ring_write(ring, 0x80000000);
  1849. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1850. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1851. if (sect->id == SECT_CONTEXT) {
  1852. amdgpu_ring_write(ring,
  1853. PACKET3(PACKET3_SET_CONTEXT_REG,
  1854. ext->reg_count));
  1855. amdgpu_ring_write(ring,
  1856. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1857. for (i = 0; i < ext->reg_count; i++)
  1858. amdgpu_ring_write(ring, ext->extent[i]);
  1859. }
  1860. }
  1861. }
  1862. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1863. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1864. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1865. amdgpu_ring_write(ring, 0);
  1866. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1867. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1868. amdgpu_ring_write(ring, 0x8000);
  1869. amdgpu_ring_write(ring, 0x8000);
  1870. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1871. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1872. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1873. amdgpu_ring_write(ring, tmp);
  1874. amdgpu_ring_write(ring, 0);
  1875. amdgpu_ring_commit(ring);
  1876. return 0;
  1877. }
  1878. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1879. {
  1880. struct amdgpu_ring *ring;
  1881. u32 tmp;
  1882. u32 rb_bufsz;
  1883. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1884. /* Set the write pointer delay */
  1885. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1886. /* set the RB to use vmid 0 */
  1887. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1888. /* Set ring buffer size */
  1889. ring = &adev->gfx.gfx_ring[0];
  1890. rb_bufsz = order_base_2(ring->ring_size / 8);
  1891. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1892. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1893. #ifdef __BIG_ENDIAN
  1894. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1895. #endif
  1896. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1897. /* Initialize the ring buffer's write pointers */
  1898. ring->wptr = 0;
  1899. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1900. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1901. /* set the wb address wether it's enabled or not */
  1902. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1903. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1904. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1905. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1906. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1907. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1908. mdelay(1);
  1909. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1910. rb_addr = ring->gpu_addr >> 8;
  1911. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1912. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1913. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1914. if (ring->use_doorbell) {
  1915. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1916. DOORBELL_OFFSET, ring->doorbell_index);
  1917. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1918. DOORBELL_EN, 1);
  1919. } else {
  1920. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1921. }
  1922. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1923. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1924. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1925. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1926. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1927. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1928. /* start the ring */
  1929. gfx_v9_0_cp_gfx_start(adev);
  1930. ring->ready = true;
  1931. return 0;
  1932. }
  1933. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1934. {
  1935. int i;
  1936. if (enable) {
  1937. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1938. } else {
  1939. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1940. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1941. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1942. adev->gfx.compute_ring[i].ready = false;
  1943. adev->gfx.kiq.ring.ready = false;
  1944. }
  1945. udelay(50);
  1946. }
  1947. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1948. {
  1949. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1950. const __le32 *fw_data;
  1951. unsigned i;
  1952. u32 tmp;
  1953. if (!adev->gfx.mec_fw)
  1954. return -EINVAL;
  1955. gfx_v9_0_cp_compute_enable(adev, false);
  1956. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1957. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1958. fw_data = (const __le32 *)
  1959. (adev->gfx.mec_fw->data +
  1960. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1961. tmp = 0;
  1962. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1963. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1964. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1965. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1966. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1967. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1968. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1969. /* MEC1 */
  1970. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1971. mec_hdr->jt_offset);
  1972. for (i = 0; i < mec_hdr->jt_size; i++)
  1973. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1974. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1975. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1976. adev->gfx.mec_fw_version);
  1977. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1978. return 0;
  1979. }
  1980. /* KIQ functions */
  1981. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1982. {
  1983. uint32_t tmp;
  1984. struct amdgpu_device *adev = ring->adev;
  1985. /* tell RLC which is KIQ queue */
  1986. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1987. tmp &= 0xffffff00;
  1988. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1989. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1990. tmp |= 0x80;
  1991. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1992. }
  1993. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  1994. {
  1995. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  1996. uint32_t scratch, tmp = 0;
  1997. uint64_t queue_mask = 0;
  1998. int r, i;
  1999. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2000. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2001. continue;
  2002. /* This situation may be hit in the future if a new HW
  2003. * generation exposes more than 64 queues. If so, the
  2004. * definition of queue_mask needs updating */
  2005. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2006. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2007. break;
  2008. }
  2009. queue_mask |= (1ull << i);
  2010. }
  2011. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2012. if (r) {
  2013. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2014. return r;
  2015. }
  2016. WREG32(scratch, 0xCAFEDEAD);
  2017. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2018. if (r) {
  2019. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2020. amdgpu_gfx_scratch_free(adev, scratch);
  2021. return r;
  2022. }
  2023. /* set resources */
  2024. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2025. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2026. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2027. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2028. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2029. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2030. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2031. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2032. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2033. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2034. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2035. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2036. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2037. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2038. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2039. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2040. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2041. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2042. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2043. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2044. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2045. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2046. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2047. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2048. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2049. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2050. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2051. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2052. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2053. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2054. }
  2055. /* write to scratch for completion */
  2056. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2057. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2058. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2059. amdgpu_ring_commit(kiq_ring);
  2060. for (i = 0; i < adev->usec_timeout; i++) {
  2061. tmp = RREG32(scratch);
  2062. if (tmp == 0xDEADBEEF)
  2063. break;
  2064. DRM_UDELAY(1);
  2065. }
  2066. if (i >= adev->usec_timeout) {
  2067. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2068. scratch, tmp);
  2069. r = -EINVAL;
  2070. }
  2071. amdgpu_gfx_scratch_free(adev, scratch);
  2072. return r;
  2073. }
  2074. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2075. {
  2076. struct amdgpu_device *adev = ring->adev;
  2077. struct v9_mqd *mqd = ring->mqd_ptr;
  2078. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2079. uint32_t tmp;
  2080. mqd->header = 0xC0310800;
  2081. mqd->compute_pipelinestat_enable = 0x00000001;
  2082. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2083. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2084. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2085. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2086. mqd->compute_misc_reserved = 0x00000003;
  2087. mqd->dynamic_cu_mask_addr_lo =
  2088. lower_32_bits(ring->mqd_gpu_addr
  2089. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2090. mqd->dynamic_cu_mask_addr_hi =
  2091. upper_32_bits(ring->mqd_gpu_addr
  2092. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2093. eop_base_addr = ring->eop_gpu_addr >> 8;
  2094. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2095. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2096. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2097. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2098. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2099. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2100. mqd->cp_hqd_eop_control = tmp;
  2101. /* enable doorbell? */
  2102. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2103. if (ring->use_doorbell) {
  2104. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2105. DOORBELL_OFFSET, ring->doorbell_index);
  2106. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2107. DOORBELL_EN, 1);
  2108. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2109. DOORBELL_SOURCE, 0);
  2110. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2111. DOORBELL_HIT, 0);
  2112. } else {
  2113. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2114. DOORBELL_EN, 0);
  2115. }
  2116. mqd->cp_hqd_pq_doorbell_control = tmp;
  2117. /* disable the queue if it's active */
  2118. ring->wptr = 0;
  2119. mqd->cp_hqd_dequeue_request = 0;
  2120. mqd->cp_hqd_pq_rptr = 0;
  2121. mqd->cp_hqd_pq_wptr_lo = 0;
  2122. mqd->cp_hqd_pq_wptr_hi = 0;
  2123. /* set the pointer to the MQD */
  2124. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2125. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2126. /* set MQD vmid to 0 */
  2127. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2128. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2129. mqd->cp_mqd_control = tmp;
  2130. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2131. hqd_gpu_addr = ring->gpu_addr >> 8;
  2132. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2133. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2134. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2135. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2136. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2137. (order_base_2(ring->ring_size / 4) - 1));
  2138. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2139. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2140. #ifdef __BIG_ENDIAN
  2141. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2142. #endif
  2143. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2144. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2145. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2146. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2147. mqd->cp_hqd_pq_control = tmp;
  2148. /* set the wb address whether it's enabled or not */
  2149. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2150. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2151. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2152. upper_32_bits(wb_gpu_addr) & 0xffff;
  2153. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2154. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2155. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2156. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2157. tmp = 0;
  2158. /* enable the doorbell if requested */
  2159. if (ring->use_doorbell) {
  2160. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2161. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2162. DOORBELL_OFFSET, ring->doorbell_index);
  2163. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2164. DOORBELL_EN, 1);
  2165. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2166. DOORBELL_SOURCE, 0);
  2167. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2168. DOORBELL_HIT, 0);
  2169. }
  2170. mqd->cp_hqd_pq_doorbell_control = tmp;
  2171. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2172. ring->wptr = 0;
  2173. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2174. /* set the vmid for the queue */
  2175. mqd->cp_hqd_vmid = 0;
  2176. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2177. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2178. mqd->cp_hqd_persistent_state = tmp;
  2179. /* set MIN_IB_AVAIL_SIZE */
  2180. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2181. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2182. mqd->cp_hqd_ib_control = tmp;
  2183. /* activate the queue */
  2184. mqd->cp_hqd_active = 1;
  2185. return 0;
  2186. }
  2187. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2188. {
  2189. struct amdgpu_device *adev = ring->adev;
  2190. struct v9_mqd *mqd = ring->mqd_ptr;
  2191. int j;
  2192. /* disable wptr polling */
  2193. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2194. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2195. mqd->cp_hqd_eop_base_addr_lo);
  2196. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2197. mqd->cp_hqd_eop_base_addr_hi);
  2198. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2199. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2200. mqd->cp_hqd_eop_control);
  2201. /* enable doorbell? */
  2202. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2203. mqd->cp_hqd_pq_doorbell_control);
  2204. /* disable the queue if it's active */
  2205. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2206. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2207. for (j = 0; j < adev->usec_timeout; j++) {
  2208. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2209. break;
  2210. udelay(1);
  2211. }
  2212. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2213. mqd->cp_hqd_dequeue_request);
  2214. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2215. mqd->cp_hqd_pq_rptr);
  2216. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2217. mqd->cp_hqd_pq_wptr_lo);
  2218. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2219. mqd->cp_hqd_pq_wptr_hi);
  2220. }
  2221. /* set the pointer to the MQD */
  2222. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2223. mqd->cp_mqd_base_addr_lo);
  2224. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2225. mqd->cp_mqd_base_addr_hi);
  2226. /* set MQD vmid to 0 */
  2227. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2228. mqd->cp_mqd_control);
  2229. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2230. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2231. mqd->cp_hqd_pq_base_lo);
  2232. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2233. mqd->cp_hqd_pq_base_hi);
  2234. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2235. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2236. mqd->cp_hqd_pq_control);
  2237. /* set the wb address whether it's enabled or not */
  2238. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2239. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2240. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2241. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2242. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2243. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2244. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2245. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2246. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2247. /* enable the doorbell if requested */
  2248. if (ring->use_doorbell) {
  2249. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2250. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2251. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2252. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2253. }
  2254. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2255. mqd->cp_hqd_pq_doorbell_control);
  2256. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2257. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2258. mqd->cp_hqd_pq_wptr_lo);
  2259. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2260. mqd->cp_hqd_pq_wptr_hi);
  2261. /* set the vmid for the queue */
  2262. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2263. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2264. mqd->cp_hqd_persistent_state);
  2265. /* activate the queue */
  2266. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2267. mqd->cp_hqd_active);
  2268. if (ring->use_doorbell)
  2269. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2270. return 0;
  2271. }
  2272. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2273. {
  2274. struct amdgpu_device *adev = ring->adev;
  2275. struct v9_mqd *mqd = ring->mqd_ptr;
  2276. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2277. gfx_v9_0_kiq_setting(ring);
  2278. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2279. /* reset MQD to a clean status */
  2280. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2281. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2282. /* reset ring buffer */
  2283. ring->wptr = 0;
  2284. amdgpu_ring_clear_ring(ring);
  2285. mutex_lock(&adev->srbm_mutex);
  2286. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2287. gfx_v9_0_kiq_init_register(ring);
  2288. soc15_grbm_select(adev, 0, 0, 0, 0);
  2289. mutex_unlock(&adev->srbm_mutex);
  2290. } else {
  2291. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2292. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2293. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2294. mutex_lock(&adev->srbm_mutex);
  2295. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2296. gfx_v9_0_mqd_init(ring);
  2297. gfx_v9_0_kiq_init_register(ring);
  2298. soc15_grbm_select(adev, 0, 0, 0, 0);
  2299. mutex_unlock(&adev->srbm_mutex);
  2300. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2301. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2302. }
  2303. return 0;
  2304. }
  2305. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2306. {
  2307. struct amdgpu_device *adev = ring->adev;
  2308. struct v9_mqd *mqd = ring->mqd_ptr;
  2309. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2310. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2311. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2312. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2313. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2314. mutex_lock(&adev->srbm_mutex);
  2315. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2316. gfx_v9_0_mqd_init(ring);
  2317. soc15_grbm_select(adev, 0, 0, 0, 0);
  2318. mutex_unlock(&adev->srbm_mutex);
  2319. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2320. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2321. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2322. /* reset MQD to a clean status */
  2323. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2324. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2325. /* reset ring buffer */
  2326. ring->wptr = 0;
  2327. amdgpu_ring_clear_ring(ring);
  2328. } else {
  2329. amdgpu_ring_clear_ring(ring);
  2330. }
  2331. return 0;
  2332. }
  2333. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2334. {
  2335. struct amdgpu_ring *ring = NULL;
  2336. int r = 0, i;
  2337. gfx_v9_0_cp_compute_enable(adev, true);
  2338. ring = &adev->gfx.kiq.ring;
  2339. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2340. if (unlikely(r != 0))
  2341. goto done;
  2342. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2343. if (!r) {
  2344. r = gfx_v9_0_kiq_init_queue(ring);
  2345. amdgpu_bo_kunmap(ring->mqd_obj);
  2346. ring->mqd_ptr = NULL;
  2347. }
  2348. amdgpu_bo_unreserve(ring->mqd_obj);
  2349. if (r)
  2350. goto done;
  2351. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2352. ring = &adev->gfx.compute_ring[i];
  2353. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2354. if (unlikely(r != 0))
  2355. goto done;
  2356. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2357. if (!r) {
  2358. r = gfx_v9_0_kcq_init_queue(ring);
  2359. amdgpu_bo_kunmap(ring->mqd_obj);
  2360. ring->mqd_ptr = NULL;
  2361. }
  2362. amdgpu_bo_unreserve(ring->mqd_obj);
  2363. if (r)
  2364. goto done;
  2365. }
  2366. r = gfx_v9_0_kiq_kcq_enable(adev);
  2367. done:
  2368. return r;
  2369. }
  2370. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2371. {
  2372. int r, i;
  2373. struct amdgpu_ring *ring;
  2374. if (!(adev->flags & AMD_IS_APU))
  2375. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2376. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2377. /* legacy firmware loading */
  2378. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2379. if (r)
  2380. return r;
  2381. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2382. if (r)
  2383. return r;
  2384. }
  2385. r = gfx_v9_0_cp_gfx_resume(adev);
  2386. if (r)
  2387. return r;
  2388. r = gfx_v9_0_kiq_resume(adev);
  2389. if (r)
  2390. return r;
  2391. ring = &adev->gfx.gfx_ring[0];
  2392. r = amdgpu_ring_test_ring(ring);
  2393. if (r) {
  2394. ring->ready = false;
  2395. return r;
  2396. }
  2397. ring = &adev->gfx.kiq.ring;
  2398. ring->ready = true;
  2399. r = amdgpu_ring_test_ring(ring);
  2400. if (r)
  2401. ring->ready = false;
  2402. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2403. ring = &adev->gfx.compute_ring[i];
  2404. ring->ready = true;
  2405. r = amdgpu_ring_test_ring(ring);
  2406. if (r)
  2407. ring->ready = false;
  2408. }
  2409. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2410. return 0;
  2411. }
  2412. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2413. {
  2414. gfx_v9_0_cp_gfx_enable(adev, enable);
  2415. gfx_v9_0_cp_compute_enable(adev, enable);
  2416. }
  2417. static int gfx_v9_0_hw_init(void *handle)
  2418. {
  2419. int r;
  2420. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2421. gfx_v9_0_init_golden_registers(adev);
  2422. gfx_v9_0_gpu_init(adev);
  2423. r = gfx_v9_0_rlc_resume(adev);
  2424. if (r)
  2425. return r;
  2426. r = gfx_v9_0_cp_resume(adev);
  2427. if (r)
  2428. return r;
  2429. r = gfx_v9_0_ngg_en(adev);
  2430. if (r)
  2431. return r;
  2432. return r;
  2433. }
  2434. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2435. {
  2436. struct amdgpu_device *adev = kiq_ring->adev;
  2437. uint32_t scratch, tmp = 0;
  2438. int r, i;
  2439. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2440. if (r) {
  2441. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2442. return r;
  2443. }
  2444. WREG32(scratch, 0xCAFEDEAD);
  2445. r = amdgpu_ring_alloc(kiq_ring, 10);
  2446. if (r) {
  2447. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2448. amdgpu_gfx_scratch_free(adev, scratch);
  2449. return r;
  2450. }
  2451. /* unmap queues */
  2452. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2453. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2454. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2455. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2456. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2457. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2458. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2459. amdgpu_ring_write(kiq_ring, 0);
  2460. amdgpu_ring_write(kiq_ring, 0);
  2461. amdgpu_ring_write(kiq_ring, 0);
  2462. /* write to scratch for completion */
  2463. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2464. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2465. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2466. amdgpu_ring_commit(kiq_ring);
  2467. for (i = 0; i < adev->usec_timeout; i++) {
  2468. tmp = RREG32(scratch);
  2469. if (tmp == 0xDEADBEEF)
  2470. break;
  2471. DRM_UDELAY(1);
  2472. }
  2473. if (i >= adev->usec_timeout) {
  2474. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2475. r = -EINVAL;
  2476. }
  2477. amdgpu_gfx_scratch_free(adev, scratch);
  2478. return r;
  2479. }
  2480. static int gfx_v9_0_hw_fini(void *handle)
  2481. {
  2482. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2483. int i;
  2484. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2485. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2486. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2487. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2488. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2489. if (amdgpu_sriov_vf(adev)) {
  2490. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2491. return 0;
  2492. }
  2493. gfx_v9_0_cp_enable(adev, false);
  2494. gfx_v9_0_rlc_stop(adev);
  2495. return 0;
  2496. }
  2497. static int gfx_v9_0_suspend(void *handle)
  2498. {
  2499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2500. adev->gfx.in_suspend = true;
  2501. return gfx_v9_0_hw_fini(adev);
  2502. }
  2503. static int gfx_v9_0_resume(void *handle)
  2504. {
  2505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2506. int r;
  2507. r = gfx_v9_0_hw_init(adev);
  2508. adev->gfx.in_suspend = false;
  2509. return r;
  2510. }
  2511. static bool gfx_v9_0_is_idle(void *handle)
  2512. {
  2513. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2514. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2515. GRBM_STATUS, GUI_ACTIVE))
  2516. return false;
  2517. else
  2518. return true;
  2519. }
  2520. static int gfx_v9_0_wait_for_idle(void *handle)
  2521. {
  2522. unsigned i;
  2523. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2524. for (i = 0; i < adev->usec_timeout; i++) {
  2525. if (gfx_v9_0_is_idle(handle))
  2526. return 0;
  2527. udelay(1);
  2528. }
  2529. return -ETIMEDOUT;
  2530. }
  2531. static int gfx_v9_0_soft_reset(void *handle)
  2532. {
  2533. u32 grbm_soft_reset = 0;
  2534. u32 tmp;
  2535. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2536. /* GRBM_STATUS */
  2537. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2538. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2539. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2540. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2541. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2542. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2543. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2544. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2545. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2546. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2547. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2548. }
  2549. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2550. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2551. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2552. }
  2553. /* GRBM_STATUS2 */
  2554. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2555. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2556. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2557. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2558. if (grbm_soft_reset) {
  2559. /* stop the rlc */
  2560. gfx_v9_0_rlc_stop(adev);
  2561. /* Disable GFX parsing/prefetching */
  2562. gfx_v9_0_cp_gfx_enable(adev, false);
  2563. /* Disable MEC parsing/prefetching */
  2564. gfx_v9_0_cp_compute_enable(adev, false);
  2565. if (grbm_soft_reset) {
  2566. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2567. tmp |= grbm_soft_reset;
  2568. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2569. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2570. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2571. udelay(50);
  2572. tmp &= ~grbm_soft_reset;
  2573. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2574. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2575. }
  2576. /* Wait a little for things to settle down */
  2577. udelay(50);
  2578. }
  2579. return 0;
  2580. }
  2581. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2582. {
  2583. uint64_t clock;
  2584. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2585. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2586. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2587. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2588. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2589. return clock;
  2590. }
  2591. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2592. uint32_t vmid,
  2593. uint32_t gds_base, uint32_t gds_size,
  2594. uint32_t gws_base, uint32_t gws_size,
  2595. uint32_t oa_base, uint32_t oa_size)
  2596. {
  2597. struct amdgpu_device *adev = ring->adev;
  2598. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2599. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2600. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2601. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2602. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2603. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2604. /* GDS Base */
  2605. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2606. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2607. gds_base);
  2608. /* GDS Size */
  2609. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2610. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2611. gds_size);
  2612. /* GWS */
  2613. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2614. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2615. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2616. /* OA */
  2617. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2618. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2619. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2620. }
  2621. static int gfx_v9_0_early_init(void *handle)
  2622. {
  2623. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2624. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2625. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2626. gfx_v9_0_set_ring_funcs(adev);
  2627. gfx_v9_0_set_irq_funcs(adev);
  2628. gfx_v9_0_set_gds_init(adev);
  2629. gfx_v9_0_set_rlc_funcs(adev);
  2630. return 0;
  2631. }
  2632. static int gfx_v9_0_late_init(void *handle)
  2633. {
  2634. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2635. int r;
  2636. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2637. if (r)
  2638. return r;
  2639. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2640. if (r)
  2641. return r;
  2642. return 0;
  2643. }
  2644. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2645. {
  2646. uint32_t rlc_setting, data;
  2647. unsigned i;
  2648. if (adev->gfx.rlc.in_safe_mode)
  2649. return;
  2650. /* if RLC is not enabled, do nothing */
  2651. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2652. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2653. return;
  2654. if (adev->cg_flags &
  2655. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2656. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2657. data = RLC_SAFE_MODE__CMD_MASK;
  2658. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2659. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2660. /* wait for RLC_SAFE_MODE */
  2661. for (i = 0; i < adev->usec_timeout; i++) {
  2662. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2663. break;
  2664. udelay(1);
  2665. }
  2666. adev->gfx.rlc.in_safe_mode = true;
  2667. }
  2668. }
  2669. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2670. {
  2671. uint32_t rlc_setting, data;
  2672. if (!adev->gfx.rlc.in_safe_mode)
  2673. return;
  2674. /* if RLC is not enabled, do nothing */
  2675. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2676. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2677. return;
  2678. if (adev->cg_flags &
  2679. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2680. /*
  2681. * Try to exit safe mode only if it is already in safe
  2682. * mode.
  2683. */
  2684. data = RLC_SAFE_MODE__CMD_MASK;
  2685. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2686. adev->gfx.rlc.in_safe_mode = false;
  2687. }
  2688. }
  2689. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2690. bool enable)
  2691. {
  2692. /* TODO: double check if we need to perform under safe mdoe */
  2693. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2694. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2695. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2696. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2697. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2698. } else {
  2699. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2700. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2701. }
  2702. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2703. }
  2704. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2705. bool enable)
  2706. {
  2707. /* TODO: double check if we need to perform under safe mode */
  2708. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2709. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2710. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2711. else
  2712. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2713. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2714. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2715. else
  2716. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2717. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2718. }
  2719. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2720. bool enable)
  2721. {
  2722. uint32_t data, def;
  2723. /* It is disabled by HW by default */
  2724. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2725. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2726. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2727. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2728. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2729. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2730. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2731. /* only for Vega10 & Raven1 */
  2732. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2733. if (def != data)
  2734. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2735. /* MGLS is a global flag to control all MGLS in GFX */
  2736. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2737. /* 2 - RLC memory Light sleep */
  2738. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2739. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2740. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2741. if (def != data)
  2742. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2743. }
  2744. /* 3 - CP memory Light sleep */
  2745. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2746. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2747. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2748. if (def != data)
  2749. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2750. }
  2751. }
  2752. } else {
  2753. /* 1 - MGCG_OVERRIDE */
  2754. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2755. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2756. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2757. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2758. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2759. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2760. if (def != data)
  2761. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2762. /* 2 - disable MGLS in RLC */
  2763. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2764. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2765. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2766. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2767. }
  2768. /* 3 - disable MGLS in CP */
  2769. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2770. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2771. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2772. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2773. }
  2774. }
  2775. }
  2776. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2777. bool enable)
  2778. {
  2779. uint32_t data, def;
  2780. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2781. /* Enable 3D CGCG/CGLS */
  2782. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2783. /* write cmd to clear cgcg/cgls ov */
  2784. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2785. /* unset CGCG override */
  2786. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2787. /* update CGCG and CGLS override bits */
  2788. if (def != data)
  2789. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2790. /* enable 3Dcgcg FSM(0x0020003f) */
  2791. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2792. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2793. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2794. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2795. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2796. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2797. if (def != data)
  2798. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2799. /* set IDLE_POLL_COUNT(0x00900100) */
  2800. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2801. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2802. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2803. if (def != data)
  2804. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2805. } else {
  2806. /* Disable CGCG/CGLS */
  2807. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2808. /* disable cgcg, cgls should be disabled */
  2809. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2810. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2811. /* disable cgcg and cgls in FSM */
  2812. if (def != data)
  2813. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2814. }
  2815. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2816. }
  2817. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2818. bool enable)
  2819. {
  2820. uint32_t def, data;
  2821. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2822. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2823. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2824. /* unset CGCG override */
  2825. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2826. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2827. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2828. else
  2829. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2830. /* update CGCG and CGLS override bits */
  2831. if (def != data)
  2832. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2833. /* enable cgcg FSM(0x0020003F) */
  2834. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2835. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2836. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2837. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2838. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2839. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2840. if (def != data)
  2841. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2842. /* set IDLE_POLL_COUNT(0x00900100) */
  2843. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2844. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2845. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2846. if (def != data)
  2847. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2848. } else {
  2849. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2850. /* reset CGCG/CGLS bits */
  2851. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2852. /* disable cgcg and cgls in FSM */
  2853. if (def != data)
  2854. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2855. }
  2856. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2857. }
  2858. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2859. bool enable)
  2860. {
  2861. if (enable) {
  2862. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2863. * === MGCG + MGLS ===
  2864. */
  2865. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2866. /* === CGCG /CGLS for GFX 3D Only === */
  2867. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2868. /* === CGCG + CGLS === */
  2869. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2870. } else {
  2871. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2872. * === CGCG + CGLS ===
  2873. */
  2874. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2875. /* === CGCG /CGLS for GFX 3D Only === */
  2876. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2877. /* === MGCG + MGLS === */
  2878. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2879. }
  2880. return 0;
  2881. }
  2882. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2883. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2884. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2885. };
  2886. static int gfx_v9_0_set_powergating_state(void *handle,
  2887. enum amd_powergating_state state)
  2888. {
  2889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2890. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2891. switch (adev->asic_type) {
  2892. case CHIP_RAVEN:
  2893. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2894. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2895. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2896. } else {
  2897. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2898. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2899. }
  2900. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2901. gfx_v9_0_enable_cp_power_gating(adev, true);
  2902. else
  2903. gfx_v9_0_enable_cp_power_gating(adev, false);
  2904. /* update gfx cgpg state */
  2905. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2906. /* update mgcg state */
  2907. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2908. break;
  2909. default:
  2910. break;
  2911. }
  2912. return 0;
  2913. }
  2914. static int gfx_v9_0_set_clockgating_state(void *handle,
  2915. enum amd_clockgating_state state)
  2916. {
  2917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2918. if (amdgpu_sriov_vf(adev))
  2919. return 0;
  2920. switch (adev->asic_type) {
  2921. case CHIP_VEGA10:
  2922. case CHIP_RAVEN:
  2923. gfx_v9_0_update_gfx_clock_gating(adev,
  2924. state == AMD_CG_STATE_GATE ? true : false);
  2925. break;
  2926. default:
  2927. break;
  2928. }
  2929. return 0;
  2930. }
  2931. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2932. {
  2933. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2934. int data;
  2935. if (amdgpu_sriov_vf(adev))
  2936. *flags = 0;
  2937. /* AMD_CG_SUPPORT_GFX_MGCG */
  2938. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2939. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2940. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2941. /* AMD_CG_SUPPORT_GFX_CGCG */
  2942. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2943. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2944. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2945. /* AMD_CG_SUPPORT_GFX_CGLS */
  2946. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2947. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2948. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2949. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2950. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2951. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2952. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2953. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2954. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2955. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2956. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2957. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2958. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2959. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2960. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2961. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2962. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2963. }
  2964. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2965. {
  2966. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2967. }
  2968. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2969. {
  2970. struct amdgpu_device *adev = ring->adev;
  2971. u64 wptr;
  2972. /* XXX check if swapping is necessary on BE */
  2973. if (ring->use_doorbell) {
  2974. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2975. } else {
  2976. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2977. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2978. }
  2979. return wptr;
  2980. }
  2981. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2982. {
  2983. struct amdgpu_device *adev = ring->adev;
  2984. if (ring->use_doorbell) {
  2985. /* XXX check if swapping is necessary on BE */
  2986. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2987. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2988. } else {
  2989. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2990. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2991. }
  2992. }
  2993. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2994. {
  2995. struct amdgpu_device *adev = ring->adev;
  2996. u32 ref_and_mask, reg_mem_engine;
  2997. const struct nbio_hdp_flush_reg *nbio_hf_reg;
  2998. if (ring->adev->flags & AMD_IS_APU)
  2999. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  3000. else
  3001. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3002. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3003. switch (ring->me) {
  3004. case 1:
  3005. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3006. break;
  3007. case 2:
  3008. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3009. break;
  3010. default:
  3011. return;
  3012. }
  3013. reg_mem_engine = 0;
  3014. } else {
  3015. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3016. reg_mem_engine = 1; /* pfp */
  3017. }
  3018. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3019. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3020. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3021. ref_and_mask, ref_and_mask, 0x20);
  3022. }
  3023. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3024. {
  3025. struct amdgpu_device *adev = ring->adev;
  3026. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3027. SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  3028. }
  3029. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3030. struct amdgpu_ib *ib,
  3031. unsigned vm_id, bool ctx_switch)
  3032. {
  3033. u32 header, control = 0;
  3034. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3035. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3036. else
  3037. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3038. control |= ib->length_dw | (vm_id << 24);
  3039. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3040. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3041. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3042. gfx_v9_0_ring_emit_de_meta(ring);
  3043. }
  3044. amdgpu_ring_write(ring, header);
  3045. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3046. amdgpu_ring_write(ring,
  3047. #ifdef __BIG_ENDIAN
  3048. (2 << 0) |
  3049. #endif
  3050. lower_32_bits(ib->gpu_addr));
  3051. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3052. amdgpu_ring_write(ring, control);
  3053. }
  3054. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3055. struct amdgpu_ib *ib,
  3056. unsigned vm_id, bool ctx_switch)
  3057. {
  3058. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3059. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3060. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3061. amdgpu_ring_write(ring,
  3062. #ifdef __BIG_ENDIAN
  3063. (2 << 0) |
  3064. #endif
  3065. lower_32_bits(ib->gpu_addr));
  3066. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3067. amdgpu_ring_write(ring, control);
  3068. }
  3069. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3070. u64 seq, unsigned flags)
  3071. {
  3072. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3073. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3074. /* RELEASE_MEM - flush caches, send int */
  3075. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3076. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3077. EOP_TC_ACTION_EN |
  3078. EOP_TC_WB_ACTION_EN |
  3079. EOP_TC_MD_ACTION_EN |
  3080. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3081. EVENT_INDEX(5)));
  3082. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3083. /*
  3084. * the address should be Qword aligned if 64bit write, Dword
  3085. * aligned if only send 32bit data low (discard data high)
  3086. */
  3087. if (write64bit)
  3088. BUG_ON(addr & 0x7);
  3089. else
  3090. BUG_ON(addr & 0x3);
  3091. amdgpu_ring_write(ring, lower_32_bits(addr));
  3092. amdgpu_ring_write(ring, upper_32_bits(addr));
  3093. amdgpu_ring_write(ring, lower_32_bits(seq));
  3094. amdgpu_ring_write(ring, upper_32_bits(seq));
  3095. amdgpu_ring_write(ring, 0);
  3096. }
  3097. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3098. {
  3099. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3100. uint32_t seq = ring->fence_drv.sync_seq;
  3101. uint64_t addr = ring->fence_drv.gpu_addr;
  3102. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3103. lower_32_bits(addr), upper_32_bits(addr),
  3104. seq, 0xffffffff, 4);
  3105. }
  3106. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3107. unsigned vm_id, uint64_t pd_addr)
  3108. {
  3109. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3110. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3111. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3112. unsigned eng = ring->vm_inv_eng;
  3113. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3114. pd_addr |= AMDGPU_PTE_VALID;
  3115. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3116. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3117. lower_32_bits(pd_addr));
  3118. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3119. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3120. upper_32_bits(pd_addr));
  3121. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3122. hub->vm_inv_eng0_req + eng, req);
  3123. /* wait for the invalidate to complete */
  3124. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3125. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3126. /* compute doesn't have PFP */
  3127. if (usepfp) {
  3128. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3129. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3130. amdgpu_ring_write(ring, 0x0);
  3131. }
  3132. }
  3133. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3134. {
  3135. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3136. }
  3137. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3138. {
  3139. u64 wptr;
  3140. /* XXX check if swapping is necessary on BE */
  3141. if (ring->use_doorbell)
  3142. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3143. else
  3144. BUG();
  3145. return wptr;
  3146. }
  3147. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3148. {
  3149. struct amdgpu_device *adev = ring->adev;
  3150. /* XXX check if swapping is necessary on BE */
  3151. if (ring->use_doorbell) {
  3152. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3153. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3154. } else{
  3155. BUG(); /* only DOORBELL method supported on gfx9 now */
  3156. }
  3157. }
  3158. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3159. u64 seq, unsigned int flags)
  3160. {
  3161. struct amdgpu_device *adev = ring->adev;
  3162. /* we only allocate 32bit for each seq wb address */
  3163. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3164. /* write fence seq to the "addr" */
  3165. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3166. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3167. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3168. amdgpu_ring_write(ring, lower_32_bits(addr));
  3169. amdgpu_ring_write(ring, upper_32_bits(addr));
  3170. amdgpu_ring_write(ring, lower_32_bits(seq));
  3171. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3172. /* set register to trigger INT */
  3173. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3174. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3175. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3176. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3177. amdgpu_ring_write(ring, 0);
  3178. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3179. }
  3180. }
  3181. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3182. {
  3183. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3184. amdgpu_ring_write(ring, 0);
  3185. }
  3186. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3187. {
  3188. struct v9_ce_ib_state ce_payload = {0};
  3189. uint64_t csa_addr;
  3190. int cnt;
  3191. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3192. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3193. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3194. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3195. WRITE_DATA_DST_SEL(8) |
  3196. WR_CONFIRM) |
  3197. WRITE_DATA_CACHE_POLICY(0));
  3198. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3199. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3200. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3201. }
  3202. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3203. {
  3204. struct v9_de_ib_state de_payload = {0};
  3205. uint64_t csa_addr, gds_addr;
  3206. int cnt;
  3207. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3208. gds_addr = csa_addr + 4096;
  3209. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3210. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3211. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3212. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3213. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3214. WRITE_DATA_DST_SEL(8) |
  3215. WR_CONFIRM) |
  3216. WRITE_DATA_CACHE_POLICY(0));
  3217. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3218. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3219. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3220. }
  3221. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3222. {
  3223. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3224. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3225. }
  3226. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3227. {
  3228. uint32_t dw2 = 0;
  3229. if (amdgpu_sriov_vf(ring->adev))
  3230. gfx_v9_0_ring_emit_ce_meta(ring);
  3231. gfx_v9_0_ring_emit_tmz(ring, true);
  3232. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3233. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3234. /* set load_global_config & load_global_uconfig */
  3235. dw2 |= 0x8001;
  3236. /* set load_cs_sh_regs */
  3237. dw2 |= 0x01000000;
  3238. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3239. dw2 |= 0x10002;
  3240. /* set load_ce_ram if preamble presented */
  3241. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3242. dw2 |= 0x10000000;
  3243. } else {
  3244. /* still load_ce_ram if this is the first time preamble presented
  3245. * although there is no context switch happens.
  3246. */
  3247. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3248. dw2 |= 0x10000000;
  3249. }
  3250. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3251. amdgpu_ring_write(ring, dw2);
  3252. amdgpu_ring_write(ring, 0);
  3253. }
  3254. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3255. {
  3256. unsigned ret;
  3257. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3258. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3259. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3260. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3261. ret = ring->wptr & ring->buf_mask;
  3262. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3263. return ret;
  3264. }
  3265. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3266. {
  3267. unsigned cur;
  3268. BUG_ON(offset > ring->buf_mask);
  3269. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3270. cur = (ring->wptr & ring->buf_mask) - 1;
  3271. if (likely(cur > offset))
  3272. ring->ring[offset] = cur - offset;
  3273. else
  3274. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3275. }
  3276. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3277. {
  3278. struct amdgpu_device *adev = ring->adev;
  3279. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3280. amdgpu_ring_write(ring, 0 | /* src: register*/
  3281. (5 << 8) | /* dst: memory */
  3282. (1 << 20)); /* write confirm */
  3283. amdgpu_ring_write(ring, reg);
  3284. amdgpu_ring_write(ring, 0);
  3285. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3286. adev->virt.reg_val_offs * 4));
  3287. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3288. adev->virt.reg_val_offs * 4));
  3289. }
  3290. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3291. uint32_t val)
  3292. {
  3293. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3294. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3295. amdgpu_ring_write(ring, reg);
  3296. amdgpu_ring_write(ring, 0);
  3297. amdgpu_ring_write(ring, val);
  3298. }
  3299. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3300. enum amdgpu_interrupt_state state)
  3301. {
  3302. switch (state) {
  3303. case AMDGPU_IRQ_STATE_DISABLE:
  3304. case AMDGPU_IRQ_STATE_ENABLE:
  3305. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3306. TIME_STAMP_INT_ENABLE,
  3307. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3308. break;
  3309. default:
  3310. break;
  3311. }
  3312. }
  3313. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3314. int me, int pipe,
  3315. enum amdgpu_interrupt_state state)
  3316. {
  3317. u32 mec_int_cntl, mec_int_cntl_reg;
  3318. /*
  3319. * amdgpu controls only the first MEC. That's why this function only
  3320. * handles the setting of interrupts for this specific MEC. All other
  3321. * pipes' interrupts are set by amdkfd.
  3322. */
  3323. if (me == 1) {
  3324. switch (pipe) {
  3325. case 0:
  3326. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3327. break;
  3328. case 1:
  3329. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3330. break;
  3331. case 2:
  3332. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3333. break;
  3334. case 3:
  3335. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3336. break;
  3337. default:
  3338. DRM_DEBUG("invalid pipe %d\n", pipe);
  3339. return;
  3340. }
  3341. } else {
  3342. DRM_DEBUG("invalid me %d\n", me);
  3343. return;
  3344. }
  3345. switch (state) {
  3346. case AMDGPU_IRQ_STATE_DISABLE:
  3347. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3348. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3349. TIME_STAMP_INT_ENABLE, 0);
  3350. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3351. break;
  3352. case AMDGPU_IRQ_STATE_ENABLE:
  3353. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3354. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3355. TIME_STAMP_INT_ENABLE, 1);
  3356. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3357. break;
  3358. default:
  3359. break;
  3360. }
  3361. }
  3362. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3363. struct amdgpu_irq_src *source,
  3364. unsigned type,
  3365. enum amdgpu_interrupt_state state)
  3366. {
  3367. switch (state) {
  3368. case AMDGPU_IRQ_STATE_DISABLE:
  3369. case AMDGPU_IRQ_STATE_ENABLE:
  3370. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3371. PRIV_REG_INT_ENABLE,
  3372. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3373. break;
  3374. default:
  3375. break;
  3376. }
  3377. return 0;
  3378. }
  3379. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3380. struct amdgpu_irq_src *source,
  3381. unsigned type,
  3382. enum amdgpu_interrupt_state state)
  3383. {
  3384. switch (state) {
  3385. case AMDGPU_IRQ_STATE_DISABLE:
  3386. case AMDGPU_IRQ_STATE_ENABLE:
  3387. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3388. PRIV_INSTR_INT_ENABLE,
  3389. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3390. default:
  3391. break;
  3392. }
  3393. return 0;
  3394. }
  3395. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3396. struct amdgpu_irq_src *src,
  3397. unsigned type,
  3398. enum amdgpu_interrupt_state state)
  3399. {
  3400. switch (type) {
  3401. case AMDGPU_CP_IRQ_GFX_EOP:
  3402. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3403. break;
  3404. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3405. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3406. break;
  3407. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3408. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3409. break;
  3410. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3411. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3412. break;
  3413. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3414. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3415. break;
  3416. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3417. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3418. break;
  3419. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3420. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3421. break;
  3422. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3423. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3424. break;
  3425. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3426. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3427. break;
  3428. default:
  3429. break;
  3430. }
  3431. return 0;
  3432. }
  3433. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3434. struct amdgpu_irq_src *source,
  3435. struct amdgpu_iv_entry *entry)
  3436. {
  3437. int i;
  3438. u8 me_id, pipe_id, queue_id;
  3439. struct amdgpu_ring *ring;
  3440. DRM_DEBUG("IH: CP EOP\n");
  3441. me_id = (entry->ring_id & 0x0c) >> 2;
  3442. pipe_id = (entry->ring_id & 0x03) >> 0;
  3443. queue_id = (entry->ring_id & 0x70) >> 4;
  3444. switch (me_id) {
  3445. case 0:
  3446. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3447. break;
  3448. case 1:
  3449. case 2:
  3450. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3451. ring = &adev->gfx.compute_ring[i];
  3452. /* Per-queue interrupt is supported for MEC starting from VI.
  3453. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3454. */
  3455. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3456. amdgpu_fence_process(ring);
  3457. }
  3458. break;
  3459. }
  3460. return 0;
  3461. }
  3462. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3463. struct amdgpu_irq_src *source,
  3464. struct amdgpu_iv_entry *entry)
  3465. {
  3466. DRM_ERROR("Illegal register access in command stream\n");
  3467. schedule_work(&adev->reset_work);
  3468. return 0;
  3469. }
  3470. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3471. struct amdgpu_irq_src *source,
  3472. struct amdgpu_iv_entry *entry)
  3473. {
  3474. DRM_ERROR("Illegal instruction in command stream\n");
  3475. schedule_work(&adev->reset_work);
  3476. return 0;
  3477. }
  3478. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3479. struct amdgpu_irq_src *src,
  3480. unsigned int type,
  3481. enum amdgpu_interrupt_state state)
  3482. {
  3483. uint32_t tmp, target;
  3484. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3485. if (ring->me == 1)
  3486. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3487. else
  3488. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3489. target += ring->pipe;
  3490. switch (type) {
  3491. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3492. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3493. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3494. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3495. GENERIC2_INT_ENABLE, 0);
  3496. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3497. tmp = RREG32(target);
  3498. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3499. GENERIC2_INT_ENABLE, 0);
  3500. WREG32(target, tmp);
  3501. } else {
  3502. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3503. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3504. GENERIC2_INT_ENABLE, 1);
  3505. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3506. tmp = RREG32(target);
  3507. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3508. GENERIC2_INT_ENABLE, 1);
  3509. WREG32(target, tmp);
  3510. }
  3511. break;
  3512. default:
  3513. BUG(); /* kiq only support GENERIC2_INT now */
  3514. break;
  3515. }
  3516. return 0;
  3517. }
  3518. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3519. struct amdgpu_irq_src *source,
  3520. struct amdgpu_iv_entry *entry)
  3521. {
  3522. u8 me_id, pipe_id, queue_id;
  3523. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3524. me_id = (entry->ring_id & 0x0c) >> 2;
  3525. pipe_id = (entry->ring_id & 0x03) >> 0;
  3526. queue_id = (entry->ring_id & 0x70) >> 4;
  3527. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3528. me_id, pipe_id, queue_id);
  3529. amdgpu_fence_process(ring);
  3530. return 0;
  3531. }
  3532. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3533. .name = "gfx_v9_0",
  3534. .early_init = gfx_v9_0_early_init,
  3535. .late_init = gfx_v9_0_late_init,
  3536. .sw_init = gfx_v9_0_sw_init,
  3537. .sw_fini = gfx_v9_0_sw_fini,
  3538. .hw_init = gfx_v9_0_hw_init,
  3539. .hw_fini = gfx_v9_0_hw_fini,
  3540. .suspend = gfx_v9_0_suspend,
  3541. .resume = gfx_v9_0_resume,
  3542. .is_idle = gfx_v9_0_is_idle,
  3543. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3544. .soft_reset = gfx_v9_0_soft_reset,
  3545. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3546. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3547. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3548. };
  3549. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3550. .type = AMDGPU_RING_TYPE_GFX,
  3551. .align_mask = 0xff,
  3552. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3553. .support_64bit_ptrs = true,
  3554. .vmhub = AMDGPU_GFXHUB,
  3555. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3556. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3557. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3558. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3559. 5 + /* COND_EXEC */
  3560. 7 + /* PIPELINE_SYNC */
  3561. 24 + /* VM_FLUSH */
  3562. 8 + /* FENCE for VM_FLUSH */
  3563. 20 + /* GDS switch */
  3564. 4 + /* double SWITCH_BUFFER,
  3565. the first COND_EXEC jump to the place just
  3566. prior to this double SWITCH_BUFFER */
  3567. 5 + /* COND_EXEC */
  3568. 7 + /* HDP_flush */
  3569. 4 + /* VGT_flush */
  3570. 14 + /* CE_META */
  3571. 31 + /* DE_META */
  3572. 3 + /* CNTX_CTRL */
  3573. 5 + /* HDP_INVL */
  3574. 8 + 8 + /* FENCE x2 */
  3575. 2, /* SWITCH_BUFFER */
  3576. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3577. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3578. .emit_fence = gfx_v9_0_ring_emit_fence,
  3579. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3580. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3581. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3582. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3583. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3584. .test_ring = gfx_v9_0_ring_test_ring,
  3585. .test_ib = gfx_v9_0_ring_test_ib,
  3586. .insert_nop = amdgpu_ring_insert_nop,
  3587. .pad_ib = amdgpu_ring_generic_pad_ib,
  3588. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3589. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3590. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3591. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3592. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3593. };
  3594. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3595. .type = AMDGPU_RING_TYPE_COMPUTE,
  3596. .align_mask = 0xff,
  3597. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3598. .support_64bit_ptrs = true,
  3599. .vmhub = AMDGPU_GFXHUB,
  3600. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3601. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3602. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3603. .emit_frame_size =
  3604. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3605. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3606. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3607. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3608. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3609. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3610. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3611. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3612. .emit_fence = gfx_v9_0_ring_emit_fence,
  3613. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3614. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3615. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3616. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3617. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3618. .test_ring = gfx_v9_0_ring_test_ring,
  3619. .test_ib = gfx_v9_0_ring_test_ib,
  3620. .insert_nop = amdgpu_ring_insert_nop,
  3621. .pad_ib = amdgpu_ring_generic_pad_ib,
  3622. };
  3623. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3624. .type = AMDGPU_RING_TYPE_KIQ,
  3625. .align_mask = 0xff,
  3626. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3627. .support_64bit_ptrs = true,
  3628. .vmhub = AMDGPU_GFXHUB,
  3629. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3630. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3631. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3632. .emit_frame_size =
  3633. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3634. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3635. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3636. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3637. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3638. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3639. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3640. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3641. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3642. .test_ring = gfx_v9_0_ring_test_ring,
  3643. .test_ib = gfx_v9_0_ring_test_ib,
  3644. .insert_nop = amdgpu_ring_insert_nop,
  3645. .pad_ib = amdgpu_ring_generic_pad_ib,
  3646. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3647. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3648. };
  3649. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3650. {
  3651. int i;
  3652. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3653. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3654. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3655. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3656. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3657. }
  3658. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3659. .set = gfx_v9_0_kiq_set_interrupt_state,
  3660. .process = gfx_v9_0_kiq_irq,
  3661. };
  3662. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3663. .set = gfx_v9_0_set_eop_interrupt_state,
  3664. .process = gfx_v9_0_eop_irq,
  3665. };
  3666. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3667. .set = gfx_v9_0_set_priv_reg_fault_state,
  3668. .process = gfx_v9_0_priv_reg_irq,
  3669. };
  3670. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3671. .set = gfx_v9_0_set_priv_inst_fault_state,
  3672. .process = gfx_v9_0_priv_inst_irq,
  3673. };
  3674. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3675. {
  3676. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3677. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3678. adev->gfx.priv_reg_irq.num_types = 1;
  3679. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3680. adev->gfx.priv_inst_irq.num_types = 1;
  3681. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3682. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3683. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3684. }
  3685. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3686. {
  3687. switch (adev->asic_type) {
  3688. case CHIP_VEGA10:
  3689. case CHIP_RAVEN:
  3690. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3691. break;
  3692. default:
  3693. break;
  3694. }
  3695. }
  3696. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3697. {
  3698. /* init asci gds info */
  3699. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3700. adev->gds.gws.total_size = 64;
  3701. adev->gds.oa.total_size = 16;
  3702. if (adev->gds.mem.total_size == 64 * 1024) {
  3703. adev->gds.mem.gfx_partition_size = 4096;
  3704. adev->gds.mem.cs_partition_size = 4096;
  3705. adev->gds.gws.gfx_partition_size = 4;
  3706. adev->gds.gws.cs_partition_size = 4;
  3707. adev->gds.oa.gfx_partition_size = 4;
  3708. adev->gds.oa.cs_partition_size = 1;
  3709. } else {
  3710. adev->gds.mem.gfx_partition_size = 1024;
  3711. adev->gds.mem.cs_partition_size = 1024;
  3712. adev->gds.gws.gfx_partition_size = 16;
  3713. adev->gds.gws.cs_partition_size = 16;
  3714. adev->gds.oa.gfx_partition_size = 4;
  3715. adev->gds.oa.cs_partition_size = 4;
  3716. }
  3717. }
  3718. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3719. u32 bitmap)
  3720. {
  3721. u32 data;
  3722. if (!bitmap)
  3723. return;
  3724. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3725. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3726. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3727. }
  3728. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3729. {
  3730. u32 data, mask;
  3731. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3732. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3733. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3734. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3735. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3736. return (~data) & mask;
  3737. }
  3738. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3739. struct amdgpu_cu_info *cu_info)
  3740. {
  3741. int i, j, k, counter, active_cu_number = 0;
  3742. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3743. unsigned disable_masks[4 * 2];
  3744. if (!adev || !cu_info)
  3745. return -EINVAL;
  3746. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3747. mutex_lock(&adev->grbm_idx_mutex);
  3748. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3749. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3750. mask = 1;
  3751. ao_bitmap = 0;
  3752. counter = 0;
  3753. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3754. if (i < 4 && j < 2)
  3755. gfx_v9_0_set_user_cu_inactive_bitmap(
  3756. adev, disable_masks[i * 2 + j]);
  3757. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3758. cu_info->bitmap[i][j] = bitmap;
  3759. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3760. if (bitmap & mask) {
  3761. if (counter < adev->gfx.config.max_cu_per_sh)
  3762. ao_bitmap |= mask;
  3763. counter ++;
  3764. }
  3765. mask <<= 1;
  3766. }
  3767. active_cu_number += counter;
  3768. if (i < 2 && j < 2)
  3769. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3770. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3771. }
  3772. }
  3773. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3774. mutex_unlock(&adev->grbm_idx_mutex);
  3775. cu_info->number = active_cu_number;
  3776. cu_info->ao_cu_mask = ao_cu_mask;
  3777. return 0;
  3778. }
  3779. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3780. {
  3781. .type = AMD_IP_BLOCK_TYPE_GFX,
  3782. .major = 9,
  3783. .minor = 0,
  3784. .rev = 0,
  3785. .funcs = &gfx_v9_0_ip_funcs,
  3786. };