gfxhub_v1_0.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "gfxhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/GC/gc_9_0_offset.h"
  27. #include "vega10/GC/gc_9_0_sh_mask.h"
  28. #include "vega10/GC/gc_9_0_default.h"
  29. #include "vega10/vega10_enum.h"
  30. #include "soc15_common.h"
  31. int gfxhub_v1_0_gart_enable(struct amdgpu_device *adev)
  32. {
  33. u32 tmp;
  34. u64 value;
  35. u32 i;
  36. /* Program MC. */
  37. /* Update configuration */
  38. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR),
  39. adev->mc.vram_start >> 18);
  40. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR),
  41. adev->mc.vram_end >> 18);
  42. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start
  43. + adev->vm_manager.vram_base_offset;
  44. WREG32(SOC15_REG_OFFSET(GC, 0,
  45. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),
  46. (u32)(value >> 12));
  47. WREG32(SOC15_REG_OFFSET(GC, 0,
  48. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),
  49. (u32)(value >> 44));
  50. /* Disable AGP. */
  51. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_BASE), 0);
  52. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_TOP), 0);
  53. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_BOT), 0xFFFFFFFF);
  54. /* GART Enable. */
  55. /* Setup TLB control */
  56. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL));
  57. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  58. tmp = REG_SET_FIELD(tmp,
  59. MC_VM_MX_L1_TLB_CNTL,
  60. SYSTEM_ACCESS_MODE,
  61. 3);
  62. tmp = REG_SET_FIELD(tmp,
  63. MC_VM_MX_L1_TLB_CNTL,
  64. ENABLE_ADVANCED_DRIVER_MODEL,
  65. 1);
  66. tmp = REG_SET_FIELD(tmp,
  67. MC_VM_MX_L1_TLB_CNTL,
  68. SYSTEM_APERTURE_UNMAPPED_ACCESS,
  69. 0);
  70. tmp = REG_SET_FIELD(tmp,
  71. MC_VM_MX_L1_TLB_CNTL,
  72. ECO_BITS,
  73. 0);
  74. tmp = REG_SET_FIELD(tmp,
  75. MC_VM_MX_L1_TLB_CNTL,
  76. MTYPE,
  77. MTYPE_UC);/* XXX for emulation. */
  78. tmp = REG_SET_FIELD(tmp,
  79. MC_VM_MX_L1_TLB_CNTL,
  80. ATC_EN,
  81. 1);
  82. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  83. /* Setup L2 cache */
  84. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL));
  85. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  86. tmp = REG_SET_FIELD(tmp,
  87. VM_L2_CNTL,
  88. ENABLE_L2_FRAGMENT_PROCESSING,
  89. 0);
  90. tmp = REG_SET_FIELD(tmp,
  91. VM_L2_CNTL,
  92. L2_PDE0_CACHE_TAG_GENERATION_MODE,
  93. 0);/* XXX for emulation, Refer to closed source code.*/
  94. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  95. tmp = REG_SET_FIELD(tmp,
  96. VM_L2_CNTL,
  97. CONTEXT1_IDENTITY_ACCESS_MODE,
  98. 1);
  99. tmp = REG_SET_FIELD(tmp,
  100. VM_L2_CNTL,
  101. IDENTITY_MODE_FRAGMENT_SIZE,
  102. 0);
  103. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL), tmp);
  104. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL2));
  105. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  106. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  107. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL2), tmp);
  108. tmp = mmVM_L2_CNTL3_DEFAULT;
  109. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL3), tmp);
  110. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL4));
  111. tmp = REG_SET_FIELD(tmp,
  112. VM_L2_CNTL4,
  113. VMC_TAP_PDE_REQUEST_PHYSICAL,
  114. 0);
  115. tmp = REG_SET_FIELD(tmp,
  116. VM_L2_CNTL4,
  117. VMC_TAP_PTE_REQUEST_PHYSICAL,
  118. 0);
  119. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL4), tmp);
  120. /* setup context0 */
  121. WREG32(SOC15_REG_OFFSET(GC, 0,
  122. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),
  123. (u32)(adev->mc.gtt_start >> 12));
  124. WREG32(SOC15_REG_OFFSET(GC, 0,
  125. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),
  126. (u32)(adev->mc.gtt_start >> 44));
  127. WREG32(SOC15_REG_OFFSET(GC, 0,
  128. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),
  129. (u32)(adev->mc.gtt_end >> 12));
  130. WREG32(SOC15_REG_OFFSET(GC, 0,
  131. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),
  132. (u32)(adev->mc.gtt_end >> 44));
  133. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  134. value = adev->gart.table_addr - adev->mc.vram_start
  135. + adev->vm_manager.vram_base_offset;
  136. value &= 0x0000FFFFFFFFF000ULL;
  137. value |= 0x1; /*valid bit*/
  138. WREG32(SOC15_REG_OFFSET(GC, 0,
  139. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),
  140. (u32)value);
  141. WREG32(SOC15_REG_OFFSET(GC, 0,
  142. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),
  143. (u32)(value >> 32));
  144. WREG32(SOC15_REG_OFFSET(GC, 0,
  145. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),
  146. (u32)(adev->dummy_page.addr >> 12));
  147. WREG32(SOC15_REG_OFFSET(GC, 0,
  148. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),
  149. (u32)(adev->dummy_page.addr >> 44));
  150. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL2));
  151. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  152. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY,
  153. 1);
  154. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL2), tmp);
  155. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL));
  156. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  157. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  158. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL), tmp);
  159. /* Disable identity aperture.*/
  160. WREG32(SOC15_REG_OFFSET(GC, 0,
  161. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32), 0XFFFFFFFF);
  162. WREG32(SOC15_REG_OFFSET(GC, 0,
  163. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32), 0x0000000F);
  164. WREG32(SOC15_REG_OFFSET(GC, 0,
  165. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32), 0);
  166. WREG32(SOC15_REG_OFFSET(GC, 0,
  167. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32), 0);
  168. WREG32(SOC15_REG_OFFSET(GC, 0,
  169. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32), 0);
  170. WREG32(SOC15_REG_OFFSET(GC, 0,
  171. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32), 0);
  172. for (i = 0; i <= 14; i++) {
  173. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL) + i);
  174. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  175. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
  176. adev->vm_manager.num_level);
  177. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  178. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  179. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  180. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  181. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  182. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  183. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  184. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  185. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  186. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  187. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  188. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  189. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  190. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  191. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  192. PAGE_TABLE_BLOCK_SIZE,
  193. amdgpu_vm_block_size - 9);
  194. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL) + i, tmp);
  195. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32) + i*2, 0);
  196. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32) + i*2, 0);
  197. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32) + i*2,
  198. adev->vm_manager.max_pfn - 1);
  199. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32) + i*2, 0);
  200. }
  201. return 0;
  202. }
  203. void gfxhub_v1_0_gart_disable(struct amdgpu_device *adev)
  204. {
  205. u32 tmp;
  206. u32 i;
  207. /* Disable all tables */
  208. for (i = 0; i < 16; i++)
  209. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL) + i, 0);
  210. /* Setup TLB control */
  211. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL));
  212. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  213. tmp = REG_SET_FIELD(tmp,
  214. MC_VM_MX_L1_TLB_CNTL,
  215. ENABLE_ADVANCED_DRIVER_MODEL,
  216. 0);
  217. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  218. /* Setup L2 cache */
  219. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL));
  220. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  221. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL), tmp);
  222. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL3), 0);
  223. }
  224. /**
  225. * gfxhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  226. *
  227. * @adev: amdgpu_device pointer
  228. * @value: true redirects VM faults to the default page
  229. */
  230. void gfxhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev,
  231. bool value)
  232. {
  233. u32 tmp;
  234. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL));
  235. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  236. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  237. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  238. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  239. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  240. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  241. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  242. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  243. tmp = REG_SET_FIELD(tmp,
  244. VM_L2_PROTECTION_FAULT_CNTL,
  245. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  246. value);
  247. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  248. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  249. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  250. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  251. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  252. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  253. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  254. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  255. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  256. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  257. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  258. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  259. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL), tmp);
  260. }
  261. static uint32_t gfxhub_v1_0_get_invalidate_req(unsigned int vm_id)
  262. {
  263. u32 req = 0;
  264. /* invalidate using legacy mode on vm_id*/
  265. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  266. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  267. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  268. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  269. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  270. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  271. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  272. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  273. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  274. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  275. return req;
  276. }
  277. static uint32_t gfxhub_v1_0_get_vm_protection_bits(void)
  278. {
  279. return (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  280. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  281. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  282. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  283. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  284. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  285. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  286. }
  287. static int gfxhub_v1_0_early_init(void *handle)
  288. {
  289. return 0;
  290. }
  291. static int gfxhub_v1_0_late_init(void *handle)
  292. {
  293. return 0;
  294. }
  295. static int gfxhub_v1_0_sw_init(void *handle)
  296. {
  297. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  298. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_GFXHUB];
  299. hub->ctx0_ptb_addr_lo32 =
  300. SOC15_REG_OFFSET(GC, 0,
  301. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  302. hub->ctx0_ptb_addr_hi32 =
  303. SOC15_REG_OFFSET(GC, 0,
  304. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  305. hub->vm_inv_eng0_req =
  306. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_REQ);
  307. hub->vm_inv_eng0_ack =
  308. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ACK);
  309. hub->vm_context0_cntl =
  310. SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL);
  311. hub->vm_l2_pro_fault_status =
  312. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  313. hub->vm_l2_pro_fault_cntl =
  314. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  315. hub->get_invalidate_req = gfxhub_v1_0_get_invalidate_req;
  316. hub->get_vm_protection_bits = gfxhub_v1_0_get_vm_protection_bits;
  317. return 0;
  318. }
  319. static int gfxhub_v1_0_sw_fini(void *handle)
  320. {
  321. return 0;
  322. }
  323. static int gfxhub_v1_0_hw_init(void *handle)
  324. {
  325. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  326. unsigned i;
  327. for (i = 0 ; i < 18; ++i) {
  328. WREG32(SOC15_REG_OFFSET(GC, 0,
  329. mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32) +
  330. 2 * i, 0xffffffff);
  331. WREG32(SOC15_REG_OFFSET(GC, 0,
  332. mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32) +
  333. 2 * i, 0x1f);
  334. }
  335. return 0;
  336. }
  337. static int gfxhub_v1_0_hw_fini(void *handle)
  338. {
  339. return 0;
  340. }
  341. static int gfxhub_v1_0_suspend(void *handle)
  342. {
  343. return 0;
  344. }
  345. static int gfxhub_v1_0_resume(void *handle)
  346. {
  347. return 0;
  348. }
  349. static bool gfxhub_v1_0_is_idle(void *handle)
  350. {
  351. return true;
  352. }
  353. static int gfxhub_v1_0_wait_for_idle(void *handle)
  354. {
  355. return 0;
  356. }
  357. static int gfxhub_v1_0_soft_reset(void *handle)
  358. {
  359. return 0;
  360. }
  361. static int gfxhub_v1_0_set_clockgating_state(void *handle,
  362. enum amd_clockgating_state state)
  363. {
  364. return 0;
  365. }
  366. static int gfxhub_v1_0_set_powergating_state(void *handle,
  367. enum amd_powergating_state state)
  368. {
  369. return 0;
  370. }
  371. const struct amd_ip_funcs gfxhub_v1_0_ip_funcs = {
  372. .name = "gfxhub_v1_0",
  373. .early_init = gfxhub_v1_0_early_init,
  374. .late_init = gfxhub_v1_0_late_init,
  375. .sw_init = gfxhub_v1_0_sw_init,
  376. .sw_fini = gfxhub_v1_0_sw_fini,
  377. .hw_init = gfxhub_v1_0_hw_init,
  378. .hw_fini = gfxhub_v1_0_hw_fini,
  379. .suspend = gfxhub_v1_0_suspend,
  380. .resume = gfxhub_v1_0_resume,
  381. .is_idle = gfxhub_v1_0_is_idle,
  382. .wait_for_idle = gfxhub_v1_0_wait_for_idle,
  383. .soft_reset = gfxhub_v1_0_soft_reset,
  384. .set_clockgating_state = gfxhub_v1_0_set_clockgating_state,
  385. .set_powergating_state = gfxhub_v1_0_set_powergating_state,
  386. };
  387. const struct amdgpu_ip_block_version gfxhub_v1_0_ip_block =
  388. {
  389. .type = AMD_IP_BLOCK_TYPE_GFXHUB,
  390. .major = 1,
  391. .minor = 0,
  392. .rev = 0,
  393. .funcs = &gfxhub_v1_0_ip_funcs,
  394. };