gfx_v9_0.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define GFX9_NUM_SE 4
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x2000
  41. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  42. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  43. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  44. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  45. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  46. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  47. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  48. {
  49. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  50. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  51. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  52. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  53. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  54. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  55. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  56. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  57. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  58. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  59. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  60. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  61. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  62. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  63. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  65. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  66. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  67. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  69. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  70. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  71. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  73. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  74. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  75. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  77. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  78. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  79. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  81. };
  82. static const u32 golden_settings_gc_9_0[] =
  83. {
  84. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  85. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  86. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  87. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  88. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  89. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  90. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  91. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  92. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  93. };
  94. static const u32 golden_settings_gc_9_0_vg10[] =
  95. {
  96. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  97. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  98. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  99. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  100. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  101. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  102. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  103. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  104. };
  105. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  106. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  107. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  108. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  109. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  110. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  111. struct amdgpu_cu_info *cu_info);
  112. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  113. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  114. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  115. {
  116. switch (adev->asic_type) {
  117. case CHIP_VEGA10:
  118. amdgpu_program_register_sequence(adev,
  119. golden_settings_gc_9_0,
  120. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  121. amdgpu_program_register_sequence(adev,
  122. golden_settings_gc_9_0_vg10,
  123. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  124. break;
  125. default:
  126. break;
  127. }
  128. }
  129. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  130. {
  131. adev->gfx.scratch.num_reg = 7;
  132. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  133. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  134. }
  135. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  136. bool wc, uint32_t reg, uint32_t val)
  137. {
  138. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  139. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  140. WRITE_DATA_DST_SEL(0) |
  141. (wc ? WR_CONFIRM : 0));
  142. amdgpu_ring_write(ring, reg);
  143. amdgpu_ring_write(ring, 0);
  144. amdgpu_ring_write(ring, val);
  145. }
  146. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  147. int mem_space, int opt, uint32_t addr0,
  148. uint32_t addr1, uint32_t ref, uint32_t mask,
  149. uint32_t inv)
  150. {
  151. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  152. amdgpu_ring_write(ring,
  153. /* memory (1) or register (0) */
  154. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  155. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  156. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  157. WAIT_REG_MEM_ENGINE(eng_sel)));
  158. if (mem_space)
  159. BUG_ON(addr0 & 0x3); /* Dword align */
  160. amdgpu_ring_write(ring, addr0);
  161. amdgpu_ring_write(ring, addr1);
  162. amdgpu_ring_write(ring, ref);
  163. amdgpu_ring_write(ring, mask);
  164. amdgpu_ring_write(ring, inv); /* poll interval */
  165. }
  166. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  167. {
  168. struct amdgpu_device *adev = ring->adev;
  169. uint32_t scratch;
  170. uint32_t tmp = 0;
  171. unsigned i;
  172. int r;
  173. r = amdgpu_gfx_scratch_get(adev, &scratch);
  174. if (r) {
  175. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  176. return r;
  177. }
  178. WREG32(scratch, 0xCAFEDEAD);
  179. r = amdgpu_ring_alloc(ring, 3);
  180. if (r) {
  181. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  182. ring->idx, r);
  183. amdgpu_gfx_scratch_free(adev, scratch);
  184. return r;
  185. }
  186. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  187. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  188. amdgpu_ring_write(ring, 0xDEADBEEF);
  189. amdgpu_ring_commit(ring);
  190. for (i = 0; i < adev->usec_timeout; i++) {
  191. tmp = RREG32(scratch);
  192. if (tmp == 0xDEADBEEF)
  193. break;
  194. DRM_UDELAY(1);
  195. }
  196. if (i < adev->usec_timeout) {
  197. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  198. ring->idx, i);
  199. } else {
  200. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  201. ring->idx, scratch, tmp);
  202. r = -EINVAL;
  203. }
  204. amdgpu_gfx_scratch_free(adev, scratch);
  205. return r;
  206. }
  207. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  208. {
  209. struct amdgpu_device *adev = ring->adev;
  210. struct amdgpu_ib ib;
  211. struct dma_fence *f = NULL;
  212. uint32_t scratch;
  213. uint32_t tmp = 0;
  214. long r;
  215. r = amdgpu_gfx_scratch_get(adev, &scratch);
  216. if (r) {
  217. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  218. return r;
  219. }
  220. WREG32(scratch, 0xCAFEDEAD);
  221. memset(&ib, 0, sizeof(ib));
  222. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  223. if (r) {
  224. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  225. goto err1;
  226. }
  227. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  228. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  229. ib.ptr[2] = 0xDEADBEEF;
  230. ib.length_dw = 3;
  231. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  232. if (r)
  233. goto err2;
  234. r = dma_fence_wait_timeout(f, false, timeout);
  235. if (r == 0) {
  236. DRM_ERROR("amdgpu: IB test timed out.\n");
  237. r = -ETIMEDOUT;
  238. goto err2;
  239. } else if (r < 0) {
  240. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  241. goto err2;
  242. }
  243. tmp = RREG32(scratch);
  244. if (tmp == 0xDEADBEEF) {
  245. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  246. r = 0;
  247. } else {
  248. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  249. scratch, tmp);
  250. r = -EINVAL;
  251. }
  252. err2:
  253. amdgpu_ib_free(adev, &ib, NULL);
  254. dma_fence_put(f);
  255. err1:
  256. amdgpu_gfx_scratch_free(adev, scratch);
  257. return r;
  258. }
  259. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  260. {
  261. const char *chip_name;
  262. char fw_name[30];
  263. int err;
  264. struct amdgpu_firmware_info *info = NULL;
  265. const struct common_firmware_header *header = NULL;
  266. const struct gfx_firmware_header_v1_0 *cp_hdr;
  267. DRM_DEBUG("\n");
  268. switch (adev->asic_type) {
  269. case CHIP_VEGA10:
  270. chip_name = "vega10";
  271. break;
  272. default:
  273. BUG();
  274. }
  275. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  276. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  277. if (err)
  278. goto out;
  279. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  280. if (err)
  281. goto out;
  282. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  283. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  284. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  285. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  286. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  287. if (err)
  288. goto out;
  289. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  290. if (err)
  291. goto out;
  292. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  293. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  294. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  295. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  296. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  297. if (err)
  298. goto out;
  299. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  300. if (err)
  301. goto out;
  302. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  303. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  304. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  305. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  306. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  307. if (err)
  308. goto out;
  309. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  310. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  311. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  312. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  313. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  314. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  315. if (err)
  316. goto out;
  317. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  318. if (err)
  319. goto out;
  320. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  321. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  322. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  323. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  324. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  325. if (!err) {
  326. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  327. if (err)
  328. goto out;
  329. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  330. adev->gfx.mec2_fw->data;
  331. adev->gfx.mec2_fw_version =
  332. le32_to_cpu(cp_hdr->header.ucode_version);
  333. adev->gfx.mec2_feature_version =
  334. le32_to_cpu(cp_hdr->ucode_feature_version);
  335. } else {
  336. err = 0;
  337. adev->gfx.mec2_fw = NULL;
  338. }
  339. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  340. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  341. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  342. info->fw = adev->gfx.pfp_fw;
  343. header = (const struct common_firmware_header *)info->fw->data;
  344. adev->firmware.fw_size +=
  345. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  346. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  347. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  348. info->fw = adev->gfx.me_fw;
  349. header = (const struct common_firmware_header *)info->fw->data;
  350. adev->firmware.fw_size +=
  351. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  352. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  353. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  354. info->fw = adev->gfx.ce_fw;
  355. header = (const struct common_firmware_header *)info->fw->data;
  356. adev->firmware.fw_size +=
  357. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  358. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  359. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  360. info->fw = adev->gfx.rlc_fw;
  361. header = (const struct common_firmware_header *)info->fw->data;
  362. adev->firmware.fw_size +=
  363. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  364. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  365. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  366. info->fw = adev->gfx.mec_fw;
  367. header = (const struct common_firmware_header *)info->fw->data;
  368. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  369. adev->firmware.fw_size +=
  370. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  371. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  372. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  373. info->fw = adev->gfx.mec_fw;
  374. adev->firmware.fw_size +=
  375. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  376. if (adev->gfx.mec2_fw) {
  377. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  378. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  379. info->fw = adev->gfx.mec2_fw;
  380. header = (const struct common_firmware_header *)info->fw->data;
  381. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  382. adev->firmware.fw_size +=
  383. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  384. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  385. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  386. info->fw = adev->gfx.mec2_fw;
  387. adev->firmware.fw_size +=
  388. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  389. }
  390. }
  391. out:
  392. if (err) {
  393. dev_err(adev->dev,
  394. "gfx9: Failed to load firmware \"%s\"\n",
  395. fw_name);
  396. release_firmware(adev->gfx.pfp_fw);
  397. adev->gfx.pfp_fw = NULL;
  398. release_firmware(adev->gfx.me_fw);
  399. adev->gfx.me_fw = NULL;
  400. release_firmware(adev->gfx.ce_fw);
  401. adev->gfx.ce_fw = NULL;
  402. release_firmware(adev->gfx.rlc_fw);
  403. adev->gfx.rlc_fw = NULL;
  404. release_firmware(adev->gfx.mec_fw);
  405. adev->gfx.mec_fw = NULL;
  406. release_firmware(adev->gfx.mec2_fw);
  407. adev->gfx.mec2_fw = NULL;
  408. }
  409. return err;
  410. }
  411. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  412. {
  413. int r;
  414. if (adev->gfx.mec.hpd_eop_obj) {
  415. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  416. if (unlikely(r != 0))
  417. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  418. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  419. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  420. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  421. adev->gfx.mec.hpd_eop_obj = NULL;
  422. }
  423. if (adev->gfx.mec.mec_fw_obj) {
  424. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  425. if (unlikely(r != 0))
  426. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  427. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  428. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  429. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  430. adev->gfx.mec.mec_fw_obj = NULL;
  431. }
  432. }
  433. #define MEC_HPD_SIZE 2048
  434. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  435. {
  436. int r;
  437. u32 *hpd;
  438. const __le32 *fw_data;
  439. unsigned fw_size;
  440. u32 *fw;
  441. const struct gfx_firmware_header_v1_0 *mec_hdr;
  442. /*
  443. * we assign only 1 pipe because all other pipes will
  444. * be handled by KFD
  445. */
  446. adev->gfx.mec.num_mec = 1;
  447. adev->gfx.mec.num_pipe = 1;
  448. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  449. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  450. r = amdgpu_bo_create(adev,
  451. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  452. PAGE_SIZE, true,
  453. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  454. &adev->gfx.mec.hpd_eop_obj);
  455. if (r) {
  456. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  457. return r;
  458. }
  459. }
  460. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  461. if (unlikely(r != 0)) {
  462. gfx_v9_0_mec_fini(adev);
  463. return r;
  464. }
  465. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  466. &adev->gfx.mec.hpd_eop_gpu_addr);
  467. if (r) {
  468. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  469. gfx_v9_0_mec_fini(adev);
  470. return r;
  471. }
  472. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  473. if (r) {
  474. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  475. gfx_v9_0_mec_fini(adev);
  476. return r;
  477. }
  478. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  479. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  480. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  481. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  482. fw_data = (const __le32 *)
  483. (adev->gfx.mec_fw->data +
  484. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  485. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  486. if (adev->gfx.mec.mec_fw_obj == NULL) {
  487. r = amdgpu_bo_create(adev,
  488. mec_hdr->header.ucode_size_bytes,
  489. PAGE_SIZE, true,
  490. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  491. &adev->gfx.mec.mec_fw_obj);
  492. if (r) {
  493. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  494. return r;
  495. }
  496. }
  497. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  498. if (unlikely(r != 0)) {
  499. gfx_v9_0_mec_fini(adev);
  500. return r;
  501. }
  502. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  503. &adev->gfx.mec.mec_fw_gpu_addr);
  504. if (r) {
  505. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  506. gfx_v9_0_mec_fini(adev);
  507. return r;
  508. }
  509. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  510. if (r) {
  511. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  512. gfx_v9_0_mec_fini(adev);
  513. return r;
  514. }
  515. memcpy(fw, fw_data, fw_size);
  516. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  517. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  518. return 0;
  519. }
  520. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  521. {
  522. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  523. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  524. }
  525. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  526. {
  527. int r;
  528. u32 *hpd;
  529. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  530. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  531. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  532. &kiq->eop_gpu_addr, (void **)&hpd);
  533. if (r) {
  534. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  535. return r;
  536. }
  537. memset(hpd, 0, MEC_HPD_SIZE);
  538. r = amdgpu_bo_reserve(kiq->eop_obj, false);
  539. if (unlikely(r != 0))
  540. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  541. amdgpu_bo_kunmap(kiq->eop_obj);
  542. amdgpu_bo_unreserve(kiq->eop_obj);
  543. return 0;
  544. }
  545. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  546. struct amdgpu_ring *ring,
  547. struct amdgpu_irq_src *irq)
  548. {
  549. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  550. int r = 0;
  551. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  552. if (r)
  553. return r;
  554. ring->adev = NULL;
  555. ring->ring_obj = NULL;
  556. ring->use_doorbell = true;
  557. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  558. if (adev->gfx.mec2_fw) {
  559. ring->me = 2;
  560. ring->pipe = 0;
  561. } else {
  562. ring->me = 1;
  563. ring->pipe = 1;
  564. }
  565. irq->data = ring;
  566. ring->queue = 0;
  567. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  568. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  569. r = amdgpu_ring_init(adev, ring, 1024,
  570. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  571. if (r)
  572. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  573. return r;
  574. }
  575. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  576. struct amdgpu_irq_src *irq)
  577. {
  578. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  579. amdgpu_ring_fini(ring);
  580. irq->data = NULL;
  581. }
  582. /* create MQD for each compute queue */
  583. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  584. {
  585. struct amdgpu_ring *ring = NULL;
  586. int r, i;
  587. /* create MQD for KIQ */
  588. ring = &adev->gfx.kiq.ring;
  589. if (!ring->mqd_obj) {
  590. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  591. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  592. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  593. if (r) {
  594. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  595. return r;
  596. }
  597. /*TODO: prepare MQD backup */
  598. }
  599. /* create MQD for each KCQ */
  600. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  601. ring = &adev->gfx.compute_ring[i];
  602. if (!ring->mqd_obj) {
  603. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  604. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  605. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  606. if (r) {
  607. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  608. return r;
  609. }
  610. /* TODO: prepare MQD backup */
  611. }
  612. }
  613. return 0;
  614. }
  615. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  616. {
  617. struct amdgpu_ring *ring = NULL;
  618. int i;
  619. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  620. ring = &adev->gfx.compute_ring[i];
  621. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  622. }
  623. ring = &adev->gfx.kiq.ring;
  624. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  625. }
  626. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  627. {
  628. WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_INDEX),
  629. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  630. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  631. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  632. (SQ_IND_INDEX__FORCE_READ_MASK));
  633. return RREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_DATA));
  634. }
  635. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  636. uint32_t wave, uint32_t thread,
  637. uint32_t regno, uint32_t num, uint32_t *out)
  638. {
  639. WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_INDEX),
  640. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  641. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  642. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  643. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  644. (SQ_IND_INDEX__FORCE_READ_MASK) |
  645. (SQ_IND_INDEX__AUTO_INCR_MASK));
  646. while (num--)
  647. *(out++) = RREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_DATA));
  648. }
  649. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  650. {
  651. /* type 1 wave data */
  652. dst[(*no_fields)++] = 1;
  653. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  654. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  655. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  656. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  657. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  658. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  659. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  660. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  661. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  662. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  663. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  664. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  665. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  666. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  667. }
  668. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  669. uint32_t wave, uint32_t start,
  670. uint32_t size, uint32_t *dst)
  671. {
  672. wave_read_regs(
  673. adev, simd, wave, 0,
  674. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  675. }
  676. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  677. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  678. .select_se_sh = &gfx_v9_0_select_se_sh,
  679. .read_wave_data = &gfx_v9_0_read_wave_data,
  680. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  681. };
  682. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  683. {
  684. u32 gb_addr_config;
  685. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  686. switch (adev->asic_type) {
  687. case CHIP_VEGA10:
  688. adev->gfx.config.max_shader_engines = 4;
  689. adev->gfx.config.max_tile_pipes = 8; //??
  690. adev->gfx.config.max_cu_per_sh = 16;
  691. adev->gfx.config.max_sh_per_se = 1;
  692. adev->gfx.config.max_backends_per_se = 4;
  693. adev->gfx.config.max_texture_channel_caches = 16;
  694. adev->gfx.config.max_gprs = 256;
  695. adev->gfx.config.max_gs_threads = 32;
  696. adev->gfx.config.max_hw_contexts = 8;
  697. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  698. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  699. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  700. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  701. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  702. break;
  703. default:
  704. BUG();
  705. break;
  706. }
  707. adev->gfx.config.gb_addr_config = gb_addr_config;
  708. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  709. REG_GET_FIELD(
  710. adev->gfx.config.gb_addr_config,
  711. GB_ADDR_CONFIG,
  712. NUM_PIPES);
  713. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  714. REG_GET_FIELD(
  715. adev->gfx.config.gb_addr_config,
  716. GB_ADDR_CONFIG,
  717. NUM_BANKS);
  718. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  719. REG_GET_FIELD(
  720. adev->gfx.config.gb_addr_config,
  721. GB_ADDR_CONFIG,
  722. MAX_COMPRESSED_FRAGS);
  723. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  724. REG_GET_FIELD(
  725. adev->gfx.config.gb_addr_config,
  726. GB_ADDR_CONFIG,
  727. NUM_RB_PER_SE);
  728. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  729. REG_GET_FIELD(
  730. adev->gfx.config.gb_addr_config,
  731. GB_ADDR_CONFIG,
  732. NUM_SHADER_ENGINES);
  733. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  734. REG_GET_FIELD(
  735. adev->gfx.config.gb_addr_config,
  736. GB_ADDR_CONFIG,
  737. PIPE_INTERLEAVE_SIZE));
  738. }
  739. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  740. struct amdgpu_ngg_buf *ngg_buf,
  741. int size_se,
  742. int default_size_se)
  743. {
  744. int r;
  745. if (size_se < 0) {
  746. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  747. return -EINVAL;
  748. }
  749. size_se = size_se ? size_se : default_size_se;
  750. ngg_buf->size = size_se * GFX9_NUM_SE;
  751. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  752. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  753. &ngg_buf->bo,
  754. &ngg_buf->gpu_addr,
  755. NULL);
  756. if (r) {
  757. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  758. return r;
  759. }
  760. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  761. return r;
  762. }
  763. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  764. {
  765. int i;
  766. for (i = 0; i < NGG_BUF_MAX; i++)
  767. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  768. &adev->gfx.ngg.buf[i].gpu_addr,
  769. NULL);
  770. memset(&adev->gfx.ngg.buf[0], 0,
  771. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  772. adev->gfx.ngg.init = false;
  773. return 0;
  774. }
  775. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  776. {
  777. int r;
  778. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  779. return 0;
  780. /* GDS reserve memory: 64 bytes alignment */
  781. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  782. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  783. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  784. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  785. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  786. /* Primitive Buffer */
  787. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[PRIM],
  788. amdgpu_prim_buf_per_se,
  789. 64 * 1024);
  790. if (r) {
  791. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  792. goto err;
  793. }
  794. /* Position Buffer */
  795. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[POS],
  796. amdgpu_pos_buf_per_se,
  797. 256 * 1024);
  798. if (r) {
  799. dev_err(adev->dev, "Failed to create Position Buffer\n");
  800. goto err;
  801. }
  802. /* Control Sideband */
  803. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[CNTL],
  804. amdgpu_cntl_sb_buf_per_se,
  805. 256);
  806. if (r) {
  807. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  808. goto err;
  809. }
  810. /* Parameter Cache, not created by default */
  811. if (amdgpu_param_buf_per_se <= 0)
  812. goto out;
  813. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[PARAM],
  814. amdgpu_param_buf_per_se,
  815. 512 * 1024);
  816. if (r) {
  817. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  818. goto err;
  819. }
  820. out:
  821. adev->gfx.ngg.init = true;
  822. return 0;
  823. err:
  824. gfx_v9_0_ngg_fini(adev);
  825. return r;
  826. }
  827. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  828. {
  829. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  830. int r;
  831. u32 data;
  832. u32 size;
  833. u32 base;
  834. if (!amdgpu_ngg)
  835. return 0;
  836. /* Program buffer size */
  837. data = 0;
  838. size = adev->gfx.ngg.buf[PRIM].size / 256;
  839. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  840. size = adev->gfx.ngg.buf[POS].size / 256;
  841. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  842. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_BUF_RESOURCE_1), data);
  843. data = 0;
  844. size = adev->gfx.ngg.buf[CNTL].size / 256;
  845. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  846. size = adev->gfx.ngg.buf[PARAM].size / 1024;
  847. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  848. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_BUF_RESOURCE_2), data);
  849. /* Program buffer base address */
  850. base = lower_32_bits(adev->gfx.ngg.buf[PRIM].gpu_addr);
  851. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  852. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_INDEX_BUF_BASE), data);
  853. base = upper_32_bits(adev->gfx.ngg.buf[PRIM].gpu_addr);
  854. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  855. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_INDEX_BUF_BASE_HI), data);
  856. base = lower_32_bits(adev->gfx.ngg.buf[POS].gpu_addr);
  857. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  858. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_POS_BUF_BASE), data);
  859. base = upper_32_bits(adev->gfx.ngg.buf[POS].gpu_addr);
  860. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  861. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_POS_BUF_BASE_HI), data);
  862. base = lower_32_bits(adev->gfx.ngg.buf[CNTL].gpu_addr);
  863. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  864. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_CNTL_SB_BUF_BASE), data);
  865. base = upper_32_bits(adev->gfx.ngg.buf[CNTL].gpu_addr);
  866. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  867. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI), data);
  868. /* Clear GDS reserved memory */
  869. r = amdgpu_ring_alloc(ring, 17);
  870. if (r) {
  871. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  872. ring->idx, r);
  873. return r;
  874. }
  875. gfx_v9_0_write_data_to_reg(ring, 0, false,
  876. amdgpu_gds_reg_offset[0].mem_size,
  877. (adev->gds.mem.total_size +
  878. adev->gfx.ngg.gds_reserve_size) >>
  879. AMDGPU_GDS_SHIFT);
  880. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  881. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  882. PACKET3_DMA_DATA_SRC_SEL(2)));
  883. amdgpu_ring_write(ring, 0);
  884. amdgpu_ring_write(ring, 0);
  885. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  886. amdgpu_ring_write(ring, 0);
  887. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  888. gfx_v9_0_write_data_to_reg(ring, 0, false,
  889. amdgpu_gds_reg_offset[0].mem_size, 0);
  890. amdgpu_ring_commit(ring);
  891. return 0;
  892. }
  893. static int gfx_v9_0_sw_init(void *handle)
  894. {
  895. int i, r;
  896. struct amdgpu_ring *ring;
  897. struct amdgpu_kiq *kiq;
  898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  899. /* KIQ event */
  900. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  901. if (r)
  902. return r;
  903. /* EOP Event */
  904. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  905. if (r)
  906. return r;
  907. /* Privileged reg */
  908. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  909. &adev->gfx.priv_reg_irq);
  910. if (r)
  911. return r;
  912. /* Privileged inst */
  913. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  914. &adev->gfx.priv_inst_irq);
  915. if (r)
  916. return r;
  917. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  918. gfx_v9_0_scratch_init(adev);
  919. r = gfx_v9_0_init_microcode(adev);
  920. if (r) {
  921. DRM_ERROR("Failed to load gfx firmware!\n");
  922. return r;
  923. }
  924. r = gfx_v9_0_mec_init(adev);
  925. if (r) {
  926. DRM_ERROR("Failed to init MEC BOs!\n");
  927. return r;
  928. }
  929. /* set up the gfx ring */
  930. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  931. ring = &adev->gfx.gfx_ring[i];
  932. ring->ring_obj = NULL;
  933. sprintf(ring->name, "gfx");
  934. ring->use_doorbell = true;
  935. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  936. r = amdgpu_ring_init(adev, ring, 1024,
  937. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  938. if (r)
  939. return r;
  940. }
  941. /* set up the compute queues */
  942. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  943. unsigned irq_type;
  944. /* max 32 queues per MEC */
  945. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  946. DRM_ERROR("Too many (%d) compute rings!\n", i);
  947. break;
  948. }
  949. ring = &adev->gfx.compute_ring[i];
  950. ring->ring_obj = NULL;
  951. ring->use_doorbell = true;
  952. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  953. ring->me = 1; /* first MEC */
  954. ring->pipe = i / 8;
  955. ring->queue = i % 8;
  956. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  957. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  958. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  959. /* type-2 packets are deprecated on MEC, use type-3 instead */
  960. r = amdgpu_ring_init(adev, ring, 1024,
  961. &adev->gfx.eop_irq, irq_type);
  962. if (r)
  963. return r;
  964. }
  965. if (amdgpu_sriov_vf(adev)) {
  966. r = gfx_v9_0_kiq_init(adev);
  967. if (r) {
  968. DRM_ERROR("Failed to init KIQ BOs!\n");
  969. return r;
  970. }
  971. kiq = &adev->gfx.kiq;
  972. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  973. if (r)
  974. return r;
  975. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  976. r = gfx_v9_0_compute_mqd_sw_init(adev);
  977. if (r)
  978. return r;
  979. }
  980. /* reserve GDS, GWS and OA resource for gfx */
  981. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  982. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  983. &adev->gds.gds_gfx_bo, NULL, NULL);
  984. if (r)
  985. return r;
  986. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  987. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  988. &adev->gds.gws_gfx_bo, NULL, NULL);
  989. if (r)
  990. return r;
  991. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  992. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  993. &adev->gds.oa_gfx_bo, NULL, NULL);
  994. if (r)
  995. return r;
  996. adev->gfx.ce_ram_size = 0x8000;
  997. gfx_v9_0_gpu_early_init(adev);
  998. r = gfx_v9_0_ngg_init(adev);
  999. if (r)
  1000. return r;
  1001. return 0;
  1002. }
  1003. static int gfx_v9_0_sw_fini(void *handle)
  1004. {
  1005. int i;
  1006. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1007. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1008. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1009. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1010. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1011. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1012. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1013. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1014. if (amdgpu_sriov_vf(adev)) {
  1015. gfx_v9_0_compute_mqd_sw_fini(adev);
  1016. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1017. gfx_v9_0_kiq_fini(adev);
  1018. }
  1019. gfx_v9_0_mec_fini(adev);
  1020. gfx_v9_0_ngg_fini(adev);
  1021. return 0;
  1022. }
  1023. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1024. {
  1025. /* TODO */
  1026. }
  1027. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1028. {
  1029. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1030. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1031. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1032. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1033. } else if (se_num == 0xffffffff) {
  1034. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1035. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1036. } else if (sh_num == 0xffffffff) {
  1037. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1038. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1039. } else {
  1040. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1041. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1042. }
  1043. WREG32( SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_INDEX), data);
  1044. }
  1045. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1046. {
  1047. return (u32)((1ULL << bit_width) - 1);
  1048. }
  1049. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1050. {
  1051. u32 data, mask;
  1052. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCC_RB_BACKEND_DISABLE));
  1053. data |= RREG32(SOC15_REG_OFFSET(GC, 0, mmGC_USER_RB_BACKEND_DISABLE));
  1054. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1055. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1056. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1057. adev->gfx.config.max_sh_per_se);
  1058. return (~data) & mask;
  1059. }
  1060. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1061. {
  1062. int i, j;
  1063. u32 data, tmp, num_rbs = 0;
  1064. u32 active_rbs = 0;
  1065. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1066. adev->gfx.config.max_sh_per_se;
  1067. mutex_lock(&adev->grbm_idx_mutex);
  1068. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1069. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1070. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1071. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1072. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1073. rb_bitmap_width_per_sh);
  1074. }
  1075. }
  1076. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1077. mutex_unlock(&adev->grbm_idx_mutex);
  1078. adev->gfx.config.backend_enable_mask = active_rbs;
  1079. tmp = active_rbs;
  1080. while (tmp >>= 1)
  1081. num_rbs++;
  1082. adev->gfx.config.num_rbs = num_rbs;
  1083. }
  1084. #define DEFAULT_SH_MEM_BASES (0x6000)
  1085. #define FIRST_COMPUTE_VMID (8)
  1086. #define LAST_COMPUTE_VMID (16)
  1087. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1088. {
  1089. int i;
  1090. uint32_t sh_mem_config;
  1091. uint32_t sh_mem_bases;
  1092. /*
  1093. * Configure apertures:
  1094. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1095. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1096. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1097. */
  1098. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1099. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1100. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1101. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1102. mutex_lock(&adev->srbm_mutex);
  1103. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1104. soc15_grbm_select(adev, 0, 0, 0, i);
  1105. /* CP and shaders */
  1106. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), sh_mem_config);
  1107. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_BASES), sh_mem_bases);
  1108. }
  1109. soc15_grbm_select(adev, 0, 0, 0, 0);
  1110. mutex_unlock(&adev->srbm_mutex);
  1111. }
  1112. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1113. {
  1114. u32 tmp;
  1115. int i;
  1116. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_CNTL));
  1117. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1118. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_CNTL), tmp);
  1119. gfx_v9_0_tiling_mode_table_init(adev);
  1120. gfx_v9_0_setup_rb(adev);
  1121. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1122. /* XXX SH_MEM regs */
  1123. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1124. mutex_lock(&adev->srbm_mutex);
  1125. for (i = 0; i < 16; i++) {
  1126. soc15_grbm_select(adev, 0, 0, 0, i);
  1127. /* CP and shaders */
  1128. tmp = 0;
  1129. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1130. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1131. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), tmp);
  1132. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_BASES), 0);
  1133. }
  1134. soc15_grbm_select(adev, 0, 0, 0, 0);
  1135. mutex_unlock(&adev->srbm_mutex);
  1136. gfx_v9_0_init_compute_vmid(adev);
  1137. mutex_lock(&adev->grbm_idx_mutex);
  1138. /*
  1139. * making sure that the following register writes will be broadcasted
  1140. * to all the shaders
  1141. */
  1142. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1143. WREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_FIFO_SIZE),
  1144. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1145. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1146. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1147. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1148. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1149. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1150. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1151. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1152. mutex_unlock(&adev->grbm_idx_mutex);
  1153. }
  1154. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1155. {
  1156. u32 i, j, k;
  1157. u32 mask;
  1158. mutex_lock(&adev->grbm_idx_mutex);
  1159. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1160. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1161. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1162. for (k = 0; k < adev->usec_timeout; k++) {
  1163. if (RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY)) == 0)
  1164. break;
  1165. udelay(1);
  1166. }
  1167. }
  1168. }
  1169. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1170. mutex_unlock(&adev->grbm_idx_mutex);
  1171. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1172. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1173. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1174. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1175. for (k = 0; k < adev->usec_timeout; k++) {
  1176. if ((RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY)) & mask) == 0)
  1177. break;
  1178. udelay(1);
  1179. }
  1180. }
  1181. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1182. bool enable)
  1183. {
  1184. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  1185. if (enable)
  1186. return;
  1187. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1188. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1189. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1190. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1191. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), tmp);
  1192. }
  1193. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1194. {
  1195. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  1196. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1197. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL), tmp);
  1198. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1199. gfx_v9_0_wait_for_rlc_serdes(adev);
  1200. }
  1201. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1202. {
  1203. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  1204. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1205. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  1206. udelay(50);
  1207. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1208. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  1209. udelay(50);
  1210. }
  1211. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1212. {
  1213. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1214. u32 rlc_ucode_ver;
  1215. #endif
  1216. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  1217. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  1218. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL), tmp);
  1219. /* carrizo do enable cp interrupt after cp inited */
  1220. if (!(adev->flags & AMD_IS_APU))
  1221. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1222. udelay(50);
  1223. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1224. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1225. rlc_ucode_ver = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_6));
  1226. if(rlc_ucode_ver == 0x108) {
  1227. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1228. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1229. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1230. * default is 0x9C4 to create a 100us interval */
  1231. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_TIMER_INT_3), 0x9C4);
  1232. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1233. * to disable the page fault retry interrupts, default is
  1234. * 0x100 (256) */
  1235. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_12), 0x100);
  1236. }
  1237. #endif
  1238. }
  1239. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1240. {
  1241. const struct rlc_firmware_header_v2_0 *hdr;
  1242. const __le32 *fw_data;
  1243. unsigned i, fw_size;
  1244. if (!adev->gfx.rlc_fw)
  1245. return -EINVAL;
  1246. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1247. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1248. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1249. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1250. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1251. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR),
  1252. RLCG_UCODE_LOADING_START_ADDRESS);
  1253. for (i = 0; i < fw_size; i++)
  1254. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA), le32_to_cpup(fw_data++));
  1255. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR), adev->gfx.rlc_fw_version);
  1256. return 0;
  1257. }
  1258. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1259. {
  1260. int r;
  1261. if (amdgpu_sriov_vf(adev))
  1262. return 0;
  1263. gfx_v9_0_rlc_stop(adev);
  1264. /* disable CG */
  1265. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL), 0);
  1266. /* disable PG */
  1267. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), 0);
  1268. gfx_v9_0_rlc_reset(adev);
  1269. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1270. /* legacy rlc firmware loading */
  1271. r = gfx_v9_0_rlc_load_microcode(adev);
  1272. if (r)
  1273. return r;
  1274. }
  1275. gfx_v9_0_rlc_start(adev);
  1276. return 0;
  1277. }
  1278. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1279. {
  1280. int i;
  1281. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_CNTL));
  1282. if (enable) {
  1283. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  1284. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  1285. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  1286. } else {
  1287. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  1288. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  1289. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  1290. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1291. adev->gfx.gfx_ring[i].ready = false;
  1292. }
  1293. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_CNTL), tmp);
  1294. udelay(50);
  1295. }
  1296. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1297. {
  1298. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1299. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1300. const struct gfx_firmware_header_v1_0 *me_hdr;
  1301. const __le32 *fw_data;
  1302. unsigned i, fw_size;
  1303. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1304. return -EINVAL;
  1305. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1306. adev->gfx.pfp_fw->data;
  1307. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1308. adev->gfx.ce_fw->data;
  1309. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1310. adev->gfx.me_fw->data;
  1311. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1312. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1313. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1314. gfx_v9_0_cp_gfx_enable(adev, false);
  1315. /* PFP */
  1316. fw_data = (const __le32 *)
  1317. (adev->gfx.pfp_fw->data +
  1318. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1319. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1320. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR), 0);
  1321. for (i = 0; i < fw_size; i++)
  1322. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA), le32_to_cpup(fw_data++));
  1323. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR), adev->gfx.pfp_fw_version);
  1324. /* CE */
  1325. fw_data = (const __le32 *)
  1326. (adev->gfx.ce_fw->data +
  1327. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1328. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1329. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR), 0);
  1330. for (i = 0; i < fw_size; i++)
  1331. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA), le32_to_cpup(fw_data++));
  1332. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR), adev->gfx.ce_fw_version);
  1333. /* ME */
  1334. fw_data = (const __le32 *)
  1335. (adev->gfx.me_fw->data +
  1336. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1337. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1338. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_RAM_WADDR), 0);
  1339. for (i = 0; i < fw_size; i++)
  1340. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_RAM_DATA), le32_to_cpup(fw_data++));
  1341. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_RAM_WADDR), adev->gfx.me_fw_version);
  1342. return 0;
  1343. }
  1344. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  1345. {
  1346. u32 count = 0;
  1347. const struct cs_section_def *sect = NULL;
  1348. const struct cs_extent_def *ext = NULL;
  1349. /* begin clear state */
  1350. count += 2;
  1351. /* context control state */
  1352. count += 3;
  1353. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1354. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1355. if (sect->id == SECT_CONTEXT)
  1356. count += 2 + ext->reg_count;
  1357. else
  1358. return 0;
  1359. }
  1360. }
  1361. /* pa_sc_raster_config/pa_sc_raster_config1 */
  1362. count += 4;
  1363. /* end clear state */
  1364. count += 2;
  1365. /* clear state */
  1366. count += 2;
  1367. return count;
  1368. }
  1369. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1370. {
  1371. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1372. const struct cs_section_def *sect = NULL;
  1373. const struct cs_extent_def *ext = NULL;
  1374. int r, i;
  1375. /* init the CP */
  1376. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MAX_CONTEXT), adev->gfx.config.max_hw_contexts - 1);
  1377. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_DEVICE_ID), 1);
  1378. gfx_v9_0_cp_gfx_enable(adev, true);
  1379. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1380. if (r) {
  1381. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1382. return r;
  1383. }
  1384. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1385. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1386. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1387. amdgpu_ring_write(ring, 0x80000000);
  1388. amdgpu_ring_write(ring, 0x80000000);
  1389. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1390. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1391. if (sect->id == SECT_CONTEXT) {
  1392. amdgpu_ring_write(ring,
  1393. PACKET3(PACKET3_SET_CONTEXT_REG,
  1394. ext->reg_count));
  1395. amdgpu_ring_write(ring,
  1396. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1397. for (i = 0; i < ext->reg_count; i++)
  1398. amdgpu_ring_write(ring, ext->extent[i]);
  1399. }
  1400. }
  1401. }
  1402. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1403. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1404. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1405. amdgpu_ring_write(ring, 0);
  1406. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1407. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1408. amdgpu_ring_write(ring, 0x8000);
  1409. amdgpu_ring_write(ring, 0x8000);
  1410. amdgpu_ring_commit(ring);
  1411. return 0;
  1412. }
  1413. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1414. {
  1415. struct amdgpu_ring *ring;
  1416. u32 tmp;
  1417. u32 rb_bufsz;
  1418. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1419. /* Set the write pointer delay */
  1420. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_DELAY), 0);
  1421. /* set the RB to use vmid 0 */
  1422. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_VMID), 0);
  1423. /* Set ring buffer size */
  1424. ring = &adev->gfx.gfx_ring[0];
  1425. rb_bufsz = order_base_2(ring->ring_size / 8);
  1426. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1427. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1428. #ifdef __BIG_ENDIAN
  1429. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1430. #endif
  1431. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL), tmp);
  1432. /* Initialize the ring buffer's write pointers */
  1433. ring->wptr = 0;
  1434. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR), lower_32_bits(ring->wptr));
  1435. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR_HI), upper_32_bits(ring->wptr));
  1436. /* set the wb address wether it's enabled or not */
  1437. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1438. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR), lower_32_bits(rptr_addr));
  1439. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR_HI), upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1440. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1441. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO), lower_32_bits(wptr_gpu_addr));
  1442. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI), upper_32_bits(wptr_gpu_addr));
  1443. mdelay(1);
  1444. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL), tmp);
  1445. rb_addr = ring->gpu_addr >> 8;
  1446. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE), rb_addr);
  1447. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE_HI), upper_32_bits(rb_addr));
  1448. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_CONTROL));
  1449. if (ring->use_doorbell) {
  1450. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1451. DOORBELL_OFFSET, ring->doorbell_index);
  1452. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1453. DOORBELL_EN, 1);
  1454. } else {
  1455. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1456. }
  1457. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_CONTROL), tmp);
  1458. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1459. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1460. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER), tmp);
  1461. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER),
  1462. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1463. /* start the ring */
  1464. gfx_v9_0_cp_gfx_start(adev);
  1465. ring->ready = true;
  1466. return 0;
  1467. }
  1468. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1469. {
  1470. int i;
  1471. if (enable) {
  1472. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_CNTL), 0);
  1473. } else {
  1474. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_CNTL),
  1475. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1476. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1477. adev->gfx.compute_ring[i].ready = false;
  1478. adev->gfx.kiq.ring.ready = false;
  1479. }
  1480. udelay(50);
  1481. }
  1482. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1483. {
  1484. gfx_v9_0_cp_compute_enable(adev, true);
  1485. return 0;
  1486. }
  1487. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1488. {
  1489. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1490. const __le32 *fw_data;
  1491. unsigned i;
  1492. u32 tmp;
  1493. if (!adev->gfx.mec_fw)
  1494. return -EINVAL;
  1495. gfx_v9_0_cp_compute_enable(adev, false);
  1496. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1497. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1498. fw_data = (const __le32 *)
  1499. (adev->gfx.mec_fw->data +
  1500. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1501. tmp = 0;
  1502. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1503. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1504. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_IC_BASE_CNTL), tmp);
  1505. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_IC_BASE_LO),
  1506. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1507. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_IC_BASE_HI),
  1508. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1509. /* MEC1 */
  1510. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR),
  1511. mec_hdr->jt_offset);
  1512. for (i = 0; i < mec_hdr->jt_size; i++)
  1513. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA),
  1514. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1515. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR),
  1516. adev->gfx.mec_fw_version);
  1517. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1518. return 0;
  1519. }
  1520. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  1521. {
  1522. int i, r;
  1523. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1524. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1525. if (ring->mqd_obj) {
  1526. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1527. if (unlikely(r != 0))
  1528. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  1529. amdgpu_bo_unpin(ring->mqd_obj);
  1530. amdgpu_bo_unreserve(ring->mqd_obj);
  1531. amdgpu_bo_unref(&ring->mqd_obj);
  1532. ring->mqd_obj = NULL;
  1533. }
  1534. }
  1535. }
  1536. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  1537. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  1538. {
  1539. int i, r;
  1540. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1541. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1542. if (gfx_v9_0_init_queue(ring))
  1543. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  1544. }
  1545. r = gfx_v9_0_cp_compute_start(adev);
  1546. if (r)
  1547. return r;
  1548. return 0;
  1549. }
  1550. /* KIQ functions */
  1551. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1552. {
  1553. uint32_t tmp;
  1554. struct amdgpu_device *adev = ring->adev;
  1555. /* tell RLC which is KIQ queue */
  1556. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CP_SCHEDULERS));
  1557. tmp &= 0xffffff00;
  1558. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1559. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CP_SCHEDULERS), tmp);
  1560. tmp |= 0x80;
  1561. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CP_SCHEDULERS), tmp);
  1562. }
  1563. static void gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  1564. {
  1565. amdgpu_ring_alloc(ring, 8);
  1566. /* set resources */
  1567. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  1568. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  1569. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  1570. amdgpu_ring_write(ring, 0); /* queue mask hi */
  1571. amdgpu_ring_write(ring, 0); /* gws mask lo */
  1572. amdgpu_ring_write(ring, 0); /* gws mask hi */
  1573. amdgpu_ring_write(ring, 0); /* oac mask */
  1574. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  1575. amdgpu_ring_commit(ring);
  1576. udelay(50);
  1577. }
  1578. static void gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  1579. struct amdgpu_ring *ring)
  1580. {
  1581. struct amdgpu_device *adev = kiq_ring->adev;
  1582. uint64_t mqd_addr, wptr_addr;
  1583. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  1584. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1585. amdgpu_ring_alloc(kiq_ring, 8);
  1586. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  1587. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  1588. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  1589. (0 << 4) | /* Queue_Sel */
  1590. (0 << 8) | /* VMID */
  1591. (ring->queue << 13 ) |
  1592. (ring->pipe << 16) |
  1593. ((ring->me == 1 ? 0 : 1) << 18) |
  1594. (0 << 21) | /*queue_type: normal compute queue */
  1595. (1 << 24) | /* alloc format: all_on_one_pipe */
  1596. (0 << 26) | /* engine_sel: compute */
  1597. (1 << 29)); /* num_queues: must be 1 */
  1598. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2));
  1599. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  1600. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  1601. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  1602. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  1603. amdgpu_ring_commit(kiq_ring);
  1604. udelay(50);
  1605. }
  1606. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  1607. {
  1608. struct amdgpu_device *adev = ring->adev;
  1609. struct v9_mqd *mqd = ring->mqd_ptr;
  1610. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  1611. uint32_t tmp;
  1612. mqd->header = 0xC0310800;
  1613. mqd->compute_pipelinestat_enable = 0x00000001;
  1614. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  1615. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  1616. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  1617. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  1618. mqd->compute_misc_reserved = 0x00000003;
  1619. eop_base_addr = ring->eop_gpu_addr >> 8;
  1620. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  1621. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  1622. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1623. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL));
  1624. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  1625. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  1626. mqd->cp_hqd_eop_control = tmp;
  1627. /* enable doorbell? */
  1628. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  1629. if (ring->use_doorbell) {
  1630. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1631. DOORBELL_OFFSET, ring->doorbell_index);
  1632. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1633. DOORBELL_EN, 1);
  1634. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1635. DOORBELL_SOURCE, 0);
  1636. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1637. DOORBELL_HIT, 0);
  1638. }
  1639. else
  1640. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1641. DOORBELL_EN, 0);
  1642. mqd->cp_hqd_pq_doorbell_control = tmp;
  1643. /* disable the queue if it's active */
  1644. ring->wptr = 0;
  1645. mqd->cp_hqd_dequeue_request = 0;
  1646. mqd->cp_hqd_pq_rptr = 0;
  1647. mqd->cp_hqd_pq_wptr_lo = 0;
  1648. mqd->cp_hqd_pq_wptr_hi = 0;
  1649. /* set the pointer to the MQD */
  1650. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  1651. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  1652. /* set MQD vmid to 0 */
  1653. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL));
  1654. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  1655. mqd->cp_mqd_control = tmp;
  1656. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1657. hqd_gpu_addr = ring->gpu_addr >> 8;
  1658. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  1659. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  1660. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1661. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL));
  1662. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  1663. (order_base_2(ring->ring_size / 4) - 1));
  1664. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  1665. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  1666. #ifdef __BIG_ENDIAN
  1667. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  1668. #endif
  1669. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  1670. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  1671. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  1672. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  1673. mqd->cp_hqd_pq_control = tmp;
  1674. /* set the wb address whether it's enabled or not */
  1675. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1676. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  1677. mqd->cp_hqd_pq_rptr_report_addr_hi =
  1678. upper_32_bits(wb_gpu_addr) & 0xffff;
  1679. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1680. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1681. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  1682. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  1683. tmp = 0;
  1684. /* enable the doorbell if requested */
  1685. if (ring->use_doorbell) {
  1686. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  1687. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1688. DOORBELL_OFFSET, ring->doorbell_index);
  1689. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1690. DOORBELL_EN, 1);
  1691. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1692. DOORBELL_SOURCE, 0);
  1693. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1694. DOORBELL_HIT, 0);
  1695. }
  1696. mqd->cp_hqd_pq_doorbell_control = tmp;
  1697. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1698. ring->wptr = 0;
  1699. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  1700. /* set the vmid for the queue */
  1701. mqd->cp_hqd_vmid = 0;
  1702. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  1703. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  1704. mqd->cp_hqd_persistent_state = tmp;
  1705. /* activate the queue */
  1706. mqd->cp_hqd_active = 1;
  1707. return 0;
  1708. }
  1709. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  1710. {
  1711. struct amdgpu_device *adev = ring->adev;
  1712. struct v9_mqd *mqd = ring->mqd_ptr;
  1713. uint32_t tmp;
  1714. int j;
  1715. /* disable wptr polling */
  1716. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL));
  1717. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  1718. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL), tmp);
  1719. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR),
  1720. mqd->cp_hqd_eop_base_addr_lo);
  1721. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI),
  1722. mqd->cp_hqd_eop_base_addr_hi);
  1723. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1724. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL),
  1725. mqd->cp_hqd_eop_control);
  1726. /* enable doorbell? */
  1727. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL),
  1728. mqd->cp_hqd_pq_doorbell_control);
  1729. /* disable the queue if it's active */
  1730. if (RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1) {
  1731. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST), 1);
  1732. for (j = 0; j < adev->usec_timeout; j++) {
  1733. if (!(RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1))
  1734. break;
  1735. udelay(1);
  1736. }
  1737. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST),
  1738. mqd->cp_hqd_dequeue_request);
  1739. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR),
  1740. mqd->cp_hqd_pq_rptr);
  1741. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO),
  1742. mqd->cp_hqd_pq_wptr_lo);
  1743. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI),
  1744. mqd->cp_hqd_pq_wptr_hi);
  1745. }
  1746. /* set the pointer to the MQD */
  1747. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR),
  1748. mqd->cp_mqd_base_addr_lo);
  1749. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR_HI),
  1750. mqd->cp_mqd_base_addr_hi);
  1751. /* set MQD vmid to 0 */
  1752. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL),
  1753. mqd->cp_mqd_control);
  1754. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1755. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE),
  1756. mqd->cp_hqd_pq_base_lo);
  1757. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE_HI),
  1758. mqd->cp_hqd_pq_base_hi);
  1759. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1760. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL),
  1761. mqd->cp_hqd_pq_control);
  1762. /* set the wb address whether it's enabled or not */
  1763. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR),
  1764. mqd->cp_hqd_pq_rptr_report_addr_lo);
  1765. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI),
  1766. mqd->cp_hqd_pq_rptr_report_addr_hi);
  1767. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1768. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR),
  1769. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  1770. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI),
  1771. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  1772. /* enable the doorbell if requested */
  1773. if (ring->use_doorbell) {
  1774. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER),
  1775. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  1776. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER),
  1777. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  1778. }
  1779. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL),
  1780. mqd->cp_hqd_pq_doorbell_control);
  1781. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1782. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO),
  1783. mqd->cp_hqd_pq_wptr_lo);
  1784. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI),
  1785. mqd->cp_hqd_pq_wptr_hi);
  1786. /* set the vmid for the queue */
  1787. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_VMID), mqd->cp_hqd_vmid);
  1788. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PERSISTENT_STATE),
  1789. mqd->cp_hqd_persistent_state);
  1790. /* activate the queue */
  1791. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE),
  1792. mqd->cp_hqd_active);
  1793. if (ring->use_doorbell) {
  1794. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS));
  1795. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  1796. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS), tmp);
  1797. }
  1798. return 0;
  1799. }
  1800. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  1801. {
  1802. struct amdgpu_device *adev = ring->adev;
  1803. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1804. struct v9_mqd *mqd = ring->mqd_ptr;
  1805. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  1806. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  1807. if (is_kiq) {
  1808. gfx_v9_0_kiq_setting(&kiq->ring);
  1809. } else {
  1810. mqd_idx = ring - &adev->gfx.compute_ring[0];
  1811. }
  1812. if (!adev->gfx.in_reset) {
  1813. memset((void *)mqd, 0, sizeof(*mqd));
  1814. mutex_lock(&adev->srbm_mutex);
  1815. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1816. gfx_v9_0_mqd_init(ring);
  1817. if (is_kiq)
  1818. gfx_v9_0_kiq_init_register(ring);
  1819. soc15_grbm_select(adev, 0, 0, 0, 0);
  1820. mutex_unlock(&adev->srbm_mutex);
  1821. } else { /* for GPU_RESET case */
  1822. /* reset MQD to a clean status */
  1823. /* reset ring buffer */
  1824. ring->wptr = 0;
  1825. if (is_kiq) {
  1826. mutex_lock(&adev->srbm_mutex);
  1827. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1828. gfx_v9_0_kiq_init_register(ring);
  1829. soc15_grbm_select(adev, 0, 0, 0, 0);
  1830. mutex_unlock(&adev->srbm_mutex);
  1831. }
  1832. }
  1833. if (is_kiq)
  1834. gfx_v9_0_kiq_enable(ring);
  1835. else
  1836. gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  1837. return 0;
  1838. }
  1839. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  1840. {
  1841. struct amdgpu_ring *ring = NULL;
  1842. int r = 0, i;
  1843. gfx_v9_0_cp_compute_enable(adev, true);
  1844. ring = &adev->gfx.kiq.ring;
  1845. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1846. if (unlikely(r != 0))
  1847. goto done;
  1848. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1849. if (!r) {
  1850. r = gfx_v9_0_kiq_init_queue(ring);
  1851. amdgpu_bo_kunmap(ring->mqd_obj);
  1852. ring->mqd_ptr = NULL;
  1853. }
  1854. amdgpu_bo_unreserve(ring->mqd_obj);
  1855. if (r)
  1856. goto done;
  1857. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1858. ring = &adev->gfx.compute_ring[i];
  1859. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1860. if (unlikely(r != 0))
  1861. goto done;
  1862. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1863. if (!r) {
  1864. r = gfx_v9_0_kiq_init_queue(ring);
  1865. amdgpu_bo_kunmap(ring->mqd_obj);
  1866. ring->mqd_ptr = NULL;
  1867. }
  1868. amdgpu_bo_unreserve(ring->mqd_obj);
  1869. if (r)
  1870. goto done;
  1871. }
  1872. done:
  1873. return r;
  1874. }
  1875. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  1876. {
  1877. int r,i;
  1878. struct amdgpu_ring *ring;
  1879. if (!(adev->flags & AMD_IS_APU))
  1880. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1881. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1882. /* legacy firmware loading */
  1883. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  1884. if (r)
  1885. return r;
  1886. r = gfx_v9_0_cp_compute_load_microcode(adev);
  1887. if (r)
  1888. return r;
  1889. }
  1890. r = gfx_v9_0_cp_gfx_resume(adev);
  1891. if (r)
  1892. return r;
  1893. if (amdgpu_sriov_vf(adev))
  1894. r = gfx_v9_0_kiq_resume(adev);
  1895. else
  1896. r = gfx_v9_0_cp_compute_resume(adev);
  1897. if (r)
  1898. return r;
  1899. ring = &adev->gfx.gfx_ring[0];
  1900. r = amdgpu_ring_test_ring(ring);
  1901. if (r) {
  1902. ring->ready = false;
  1903. return r;
  1904. }
  1905. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1906. ring = &adev->gfx.compute_ring[i];
  1907. ring->ready = true;
  1908. r = amdgpu_ring_test_ring(ring);
  1909. if (r)
  1910. ring->ready = false;
  1911. }
  1912. if (amdgpu_sriov_vf(adev)) {
  1913. ring = &adev->gfx.kiq.ring;
  1914. ring->ready = true;
  1915. r = amdgpu_ring_test_ring(ring);
  1916. if (r)
  1917. ring->ready = false;
  1918. }
  1919. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1920. return 0;
  1921. }
  1922. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1923. {
  1924. gfx_v9_0_cp_gfx_enable(adev, enable);
  1925. gfx_v9_0_cp_compute_enable(adev, enable);
  1926. }
  1927. static int gfx_v9_0_hw_init(void *handle)
  1928. {
  1929. int r;
  1930. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1931. gfx_v9_0_init_golden_registers(adev);
  1932. gfx_v9_0_gpu_init(adev);
  1933. r = gfx_v9_0_rlc_resume(adev);
  1934. if (r)
  1935. return r;
  1936. r = gfx_v9_0_cp_resume(adev);
  1937. if (r)
  1938. return r;
  1939. r = gfx_v9_0_ngg_en(adev);
  1940. if (r)
  1941. return r;
  1942. return r;
  1943. }
  1944. static int gfx_v9_0_hw_fini(void *handle)
  1945. {
  1946. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1947. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  1948. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  1949. if (amdgpu_sriov_vf(adev)) {
  1950. pr_debug("For SRIOV client, shouldn't do anything.\n");
  1951. return 0;
  1952. }
  1953. gfx_v9_0_cp_enable(adev, false);
  1954. gfx_v9_0_rlc_stop(adev);
  1955. gfx_v9_0_cp_compute_fini(adev);
  1956. return 0;
  1957. }
  1958. static int gfx_v9_0_suspend(void *handle)
  1959. {
  1960. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1961. return gfx_v9_0_hw_fini(adev);
  1962. }
  1963. static int gfx_v9_0_resume(void *handle)
  1964. {
  1965. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1966. return gfx_v9_0_hw_init(adev);
  1967. }
  1968. static bool gfx_v9_0_is_idle(void *handle)
  1969. {
  1970. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1971. if (REG_GET_FIELD(RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)),
  1972. GRBM_STATUS, GUI_ACTIVE))
  1973. return false;
  1974. else
  1975. return true;
  1976. }
  1977. static int gfx_v9_0_wait_for_idle(void *handle)
  1978. {
  1979. unsigned i;
  1980. u32 tmp;
  1981. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1982. for (i = 0; i < adev->usec_timeout; i++) {
  1983. /* read MC_STATUS */
  1984. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)) &
  1985. GRBM_STATUS__GUI_ACTIVE_MASK;
  1986. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  1987. return 0;
  1988. udelay(1);
  1989. }
  1990. return -ETIMEDOUT;
  1991. }
  1992. static void gfx_v9_0_print_status(void *handle)
  1993. {
  1994. int i;
  1995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1996. dev_info(adev->dev, "GFX 9.x registers\n");
  1997. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  1998. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)));
  1999. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  2000. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2)));
  2001. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2002. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0)));
  2003. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2004. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1)));
  2005. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2006. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2)));
  2007. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2008. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3)));
  2009. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STAT)));
  2010. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  2011. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1)));
  2012. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  2013. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2)));
  2014. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  2015. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3)));
  2016. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  2017. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT)));
  2018. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  2019. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1)));
  2020. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS)));
  2021. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_BUSY_STAT)));
  2022. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  2023. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1)));
  2024. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS)));
  2025. for (i = 0; i < 32; i++) {
  2026. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  2027. i, RREG32(SOC15_REG_OFFSET(GC, 0, mmGB_TILE_MODE0 ) + i*4));
  2028. }
  2029. for (i = 0; i < 16; i++) {
  2030. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  2031. i, RREG32(SOC15_REG_OFFSET(GC, 0, mmGB_MACROTILE_MODE0) + i*4));
  2032. }
  2033. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2034. dev_info(adev->dev, " se: %d\n", i);
  2035. gfx_v9_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  2036. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  2037. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_RASTER_CONFIG)));
  2038. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  2039. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_RASTER_CONFIG_1)));
  2040. }
  2041. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2042. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  2043. RREG32(SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)));
  2044. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  2045. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEQ_THRESHOLDS)));
  2046. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  2047. RREG32(SOC15_REG_OFFSET(GC, 0, mmSX_DEBUG_1)));
  2048. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  2049. RREG32(SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX)));
  2050. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  2051. RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL)));
  2052. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  2053. RREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_CONFIG)));
  2054. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  2055. RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG)));
  2056. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  2057. RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2)));
  2058. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  2059. RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG3)));
  2060. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  2061. RREG32(SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL)));
  2062. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  2063. RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1)));
  2064. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  2065. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_FIFO_SIZE)));
  2066. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  2067. RREG32(SOC15_REG_OFFSET(GC, 0, mmVGT_NUM_INSTANCES)));
  2068. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  2069. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PERFMON_CNTL)));
  2070. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  2071. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_FORCE_EOV_MAX_CNTS)));
  2072. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  2073. RREG32(SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION)));
  2074. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  2075. RREG32(SOC15_REG_OFFSET(GC, 0, mmVGT_GS_VERTEX_REUSE)));
  2076. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  2077. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE)));
  2078. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  2079. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_CL_ENHANCE)));
  2080. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  2081. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE)));
  2082. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  2083. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_CNTL)));
  2084. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  2085. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MAX_CONTEXT)));
  2086. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  2087. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_DEVICE_ID)));
  2088. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  2089. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_SEM_WAIT_TIMER)));
  2090. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  2091. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_DELAY)));
  2092. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  2093. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_VMID)));
  2094. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  2095. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL)));
  2096. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  2097. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR)));
  2098. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  2099. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR)));
  2100. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  2101. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR_HI)));
  2102. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  2103. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL)));
  2104. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  2105. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE)));
  2106. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  2107. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE_HI)));
  2108. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  2109. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_CNTL)));
  2110. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  2111. RREG32(SOC15_REG_OFFSET(GC, 0, mmSCRATCH_ADDR)));
  2112. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  2113. RREG32(SOC15_REG_OFFSET(GC, 0, mmSCRATCH_UMSK)));
  2114. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  2115. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0)));
  2116. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  2117. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTL)));
  2118. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  2119. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL)));
  2120. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  2121. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL)));
  2122. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  2123. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTR_INIT)));
  2124. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  2125. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTR_MAX)));
  2126. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  2127. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_INIT_CU_MASK)));
  2128. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  2129. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_PARAMS)));
  2130. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  2131. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTL)));
  2132. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  2133. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_UCODE_CNTL)));
  2134. dev_info(adev->dev, " RLC_GPM_GENERAL_6=0x%08X\n",
  2135. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_6)));
  2136. dev_info(adev->dev, " RLC_GPM_GENERAL_12=0x%08X\n",
  2137. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_12)));
  2138. dev_info(adev->dev, " RLC_GPM_TIMER_INT_3=0x%08X\n",
  2139. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_TIMER_INT_3)));
  2140. mutex_lock(&adev->srbm_mutex);
  2141. for (i = 0; i < 16; i++) {
  2142. soc15_grbm_select(adev, 0, 0, 0, i);
  2143. dev_info(adev->dev, " VM %d:\n", i);
  2144. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  2145. RREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG)));
  2146. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  2147. RREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_BASES)));
  2148. }
  2149. soc15_grbm_select(adev, 0, 0, 0, 0);
  2150. mutex_unlock(&adev->srbm_mutex);
  2151. }
  2152. static int gfx_v9_0_soft_reset(void *handle)
  2153. {
  2154. u32 grbm_soft_reset = 0;
  2155. u32 tmp;
  2156. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2157. /* GRBM_STATUS */
  2158. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS));
  2159. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2160. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2161. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2162. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2163. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2164. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2165. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2166. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2167. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2168. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2169. }
  2170. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2171. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2172. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2173. }
  2174. /* GRBM_STATUS2 */
  2175. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2));
  2176. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2177. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2178. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2179. if (grbm_soft_reset ) {
  2180. gfx_v9_0_print_status((void *)adev);
  2181. /* stop the rlc */
  2182. gfx_v9_0_rlc_stop(adev);
  2183. /* Disable GFX parsing/prefetching */
  2184. gfx_v9_0_cp_gfx_enable(adev, false);
  2185. /* Disable MEC parsing/prefetching */
  2186. gfx_v9_0_cp_compute_enable(adev, false);
  2187. if (grbm_soft_reset) {
  2188. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  2189. tmp |= grbm_soft_reset;
  2190. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2191. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  2192. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  2193. udelay(50);
  2194. tmp &= ~grbm_soft_reset;
  2195. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  2196. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  2197. }
  2198. /* Wait a little for things to settle down */
  2199. udelay(50);
  2200. gfx_v9_0_print_status((void *)adev);
  2201. }
  2202. return 0;
  2203. }
  2204. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2205. {
  2206. uint64_t clock;
  2207. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2208. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT), 1);
  2209. clock = (uint64_t)RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB)) |
  2210. ((uint64_t)RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB)) << 32ULL);
  2211. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2212. return clock;
  2213. }
  2214. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2215. uint32_t vmid,
  2216. uint32_t gds_base, uint32_t gds_size,
  2217. uint32_t gws_base, uint32_t gws_size,
  2218. uint32_t oa_base, uint32_t oa_size)
  2219. {
  2220. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2221. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2222. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2223. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2224. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2225. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2226. /* GDS Base */
  2227. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2228. amdgpu_gds_reg_offset[vmid].mem_base,
  2229. gds_base);
  2230. /* GDS Size */
  2231. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2232. amdgpu_gds_reg_offset[vmid].mem_size,
  2233. gds_size);
  2234. /* GWS */
  2235. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2236. amdgpu_gds_reg_offset[vmid].gws,
  2237. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2238. /* OA */
  2239. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2240. amdgpu_gds_reg_offset[vmid].oa,
  2241. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2242. }
  2243. static int gfx_v9_0_early_init(void *handle)
  2244. {
  2245. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2246. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2247. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2248. gfx_v9_0_set_ring_funcs(adev);
  2249. gfx_v9_0_set_irq_funcs(adev);
  2250. gfx_v9_0_set_gds_init(adev);
  2251. gfx_v9_0_set_rlc_funcs(adev);
  2252. return 0;
  2253. }
  2254. static int gfx_v9_0_late_init(void *handle)
  2255. {
  2256. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2257. int r;
  2258. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2259. if (r)
  2260. return r;
  2261. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2262. if (r)
  2263. return r;
  2264. return 0;
  2265. }
  2266. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2267. {
  2268. uint32_t rlc_setting, data;
  2269. unsigned i;
  2270. if (adev->gfx.rlc.in_safe_mode)
  2271. return;
  2272. /* if RLC is not enabled, do nothing */
  2273. rlc_setting = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  2274. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2275. return;
  2276. if (adev->cg_flags &
  2277. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2278. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2279. data = RLC_SAFE_MODE__CMD_MASK;
  2280. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2281. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), data);
  2282. /* wait for RLC_SAFE_MODE */
  2283. for (i = 0; i < adev->usec_timeout; i++) {
  2284. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2285. break;
  2286. udelay(1);
  2287. }
  2288. adev->gfx.rlc.in_safe_mode = true;
  2289. }
  2290. }
  2291. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2292. {
  2293. uint32_t rlc_setting, data;
  2294. if (!adev->gfx.rlc.in_safe_mode)
  2295. return;
  2296. /* if RLC is not enabled, do nothing */
  2297. rlc_setting = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  2298. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2299. return;
  2300. if (adev->cg_flags &
  2301. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2302. /*
  2303. * Try to exit safe mode only if it is already in safe
  2304. * mode.
  2305. */
  2306. data = RLC_SAFE_MODE__CMD_MASK;
  2307. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), data);
  2308. adev->gfx.rlc.in_safe_mode = false;
  2309. }
  2310. }
  2311. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2312. bool enable)
  2313. {
  2314. uint32_t data, def;
  2315. /* It is disabled by HW by default */
  2316. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2317. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2318. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2319. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2320. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2321. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2322. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2323. /* only for Vega10 & Raven1 */
  2324. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2325. if (def != data)
  2326. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2327. /* MGLS is a global flag to control all MGLS in GFX */
  2328. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2329. /* 2 - RLC memory Light sleep */
  2330. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2331. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL));
  2332. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2333. if (def != data)
  2334. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL), data);
  2335. }
  2336. /* 3 - CP memory Light sleep */
  2337. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2338. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL));
  2339. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2340. if (def != data)
  2341. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL), data);
  2342. }
  2343. }
  2344. } else {
  2345. /* 1 - MGCG_OVERRIDE */
  2346. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2347. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2348. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2349. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2350. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2351. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2352. if (def != data)
  2353. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2354. /* 2 - disable MGLS in RLC */
  2355. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL));
  2356. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2357. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2358. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL), data);
  2359. }
  2360. /* 3 - disable MGLS in CP */
  2361. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL));
  2362. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2363. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2364. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL), data);
  2365. }
  2366. }
  2367. }
  2368. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2369. bool enable)
  2370. {
  2371. uint32_t data, def;
  2372. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2373. /* Enable 3D CGCG/CGLS */
  2374. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2375. /* write cmd to clear cgcg/cgls ov */
  2376. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2377. /* unset CGCG override */
  2378. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2379. /* update CGCG and CGLS override bits */
  2380. if (def != data)
  2381. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2382. /* enable 3Dcgcg FSM(0x0020003f) */
  2383. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D));
  2384. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2385. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2386. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2387. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2388. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2389. if (def != data)
  2390. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D), data);
  2391. /* set IDLE_POLL_COUNT(0x00900100) */
  2392. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  2393. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2394. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2395. if (def != data)
  2396. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  2397. } else {
  2398. /* Disable CGCG/CGLS */
  2399. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D));
  2400. /* disable cgcg, cgls should be disabled */
  2401. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2402. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2403. /* disable cgcg and cgls in FSM */
  2404. if (def != data)
  2405. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D), data);
  2406. }
  2407. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2408. }
  2409. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2410. bool enable)
  2411. {
  2412. uint32_t def, data;
  2413. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2414. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2415. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2416. /* unset CGCG override */
  2417. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2418. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2419. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2420. else
  2421. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2422. /* update CGCG and CGLS override bits */
  2423. if (def != data)
  2424. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2425. /* enable cgcg FSM(0x0020003F) */
  2426. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL));
  2427. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2428. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2429. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2430. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2431. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2432. if (def != data)
  2433. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL), data);
  2434. /* set IDLE_POLL_COUNT(0x00900100) */
  2435. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  2436. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2437. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2438. if (def != data)
  2439. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  2440. } else {
  2441. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL));
  2442. /* reset CGCG/CGLS bits */
  2443. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2444. /* disable cgcg and cgls in FSM */
  2445. if (def != data)
  2446. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL), data);
  2447. }
  2448. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2449. }
  2450. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2451. bool enable)
  2452. {
  2453. if (enable) {
  2454. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2455. * === MGCG + MGLS ===
  2456. */
  2457. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2458. /* === CGCG /CGLS for GFX 3D Only === */
  2459. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2460. /* === CGCG + CGLS === */
  2461. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2462. } else {
  2463. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2464. * === CGCG + CGLS ===
  2465. */
  2466. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2467. /* === CGCG /CGLS for GFX 3D Only === */
  2468. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2469. /* === MGCG + MGLS === */
  2470. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2471. }
  2472. return 0;
  2473. }
  2474. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2475. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2476. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2477. };
  2478. static int gfx_v9_0_set_powergating_state(void *handle,
  2479. enum amd_powergating_state state)
  2480. {
  2481. return 0;
  2482. }
  2483. static int gfx_v9_0_set_clockgating_state(void *handle,
  2484. enum amd_clockgating_state state)
  2485. {
  2486. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2487. switch (adev->asic_type) {
  2488. case CHIP_VEGA10:
  2489. gfx_v9_0_update_gfx_clock_gating(adev,
  2490. state == AMD_CG_STATE_GATE ? true : false);
  2491. break;
  2492. default:
  2493. break;
  2494. }
  2495. return 0;
  2496. }
  2497. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2498. {
  2499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2500. int data;
  2501. if (amdgpu_sriov_vf(adev))
  2502. *flags = 0;
  2503. /* AMD_CG_SUPPORT_GFX_MGCG */
  2504. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2505. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2506. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2507. /* AMD_CG_SUPPORT_GFX_CGCG */
  2508. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL));
  2509. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2510. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2511. /* AMD_CG_SUPPORT_GFX_CGLS */
  2512. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2513. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2514. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2515. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL));
  2516. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2517. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2518. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2519. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL));
  2520. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2521. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2522. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2523. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D));
  2524. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2525. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2526. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2527. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2528. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2529. }
  2530. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2531. {
  2532. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2533. }
  2534. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2535. {
  2536. struct amdgpu_device *adev = ring->adev;
  2537. u64 wptr;
  2538. /* XXX check if swapping is necessary on BE */
  2539. if (ring->use_doorbell) {
  2540. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2541. } else {
  2542. wptr = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR));
  2543. wptr += (u64)RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR_HI)) << 32;
  2544. }
  2545. return wptr;
  2546. }
  2547. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2548. {
  2549. struct amdgpu_device *adev = ring->adev;
  2550. if (ring->use_doorbell) {
  2551. /* XXX check if swapping is necessary on BE */
  2552. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2553. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2554. } else {
  2555. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR), lower_32_bits(ring->wptr));
  2556. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR_HI), upper_32_bits(ring->wptr));
  2557. }
  2558. }
  2559. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2560. {
  2561. u32 ref_and_mask, reg_mem_engine;
  2562. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2563. if (ring->adev->asic_type == CHIP_VEGA10)
  2564. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2565. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2566. switch (ring->me) {
  2567. case 1:
  2568. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2569. break;
  2570. case 2:
  2571. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2572. break;
  2573. default:
  2574. return;
  2575. }
  2576. reg_mem_engine = 0;
  2577. } else {
  2578. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2579. reg_mem_engine = 1; /* pfp */
  2580. }
  2581. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2582. nbio_hf_reg->hdp_flush_req_offset,
  2583. nbio_hf_reg->hdp_flush_done_offset,
  2584. ref_and_mask, ref_and_mask, 0x20);
  2585. }
  2586. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2587. {
  2588. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2589. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2590. }
  2591. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2592. struct amdgpu_ib *ib,
  2593. unsigned vm_id, bool ctx_switch)
  2594. {
  2595. u32 header, control = 0;
  2596. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2597. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2598. else
  2599. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2600. control |= ib->length_dw | (vm_id << 24);
  2601. amdgpu_ring_write(ring, header);
  2602. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2603. amdgpu_ring_write(ring,
  2604. #ifdef __BIG_ENDIAN
  2605. (2 << 0) |
  2606. #endif
  2607. lower_32_bits(ib->gpu_addr));
  2608. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2609. amdgpu_ring_write(ring, control);
  2610. }
  2611. #define INDIRECT_BUFFER_VALID (1 << 23)
  2612. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2613. struct amdgpu_ib *ib,
  2614. unsigned vm_id, bool ctx_switch)
  2615. {
  2616. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2617. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2618. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2619. amdgpu_ring_write(ring,
  2620. #ifdef __BIG_ENDIAN
  2621. (2 << 0) |
  2622. #endif
  2623. lower_32_bits(ib->gpu_addr));
  2624. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2625. amdgpu_ring_write(ring, control);
  2626. }
  2627. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  2628. u64 seq, unsigned flags)
  2629. {
  2630. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2631. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2632. /* RELEASE_MEM - flush caches, send int */
  2633. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  2634. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2635. EOP_TC_ACTION_EN |
  2636. EOP_TC_WB_ACTION_EN |
  2637. EOP_TC_MD_ACTION_EN |
  2638. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2639. EVENT_INDEX(5)));
  2640. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2641. /*
  2642. * the address should be Qword aligned if 64bit write, Dword
  2643. * aligned if only send 32bit data low (discard data high)
  2644. */
  2645. if (write64bit)
  2646. BUG_ON(addr & 0x7);
  2647. else
  2648. BUG_ON(addr & 0x3);
  2649. amdgpu_ring_write(ring, lower_32_bits(addr));
  2650. amdgpu_ring_write(ring, upper_32_bits(addr));
  2651. amdgpu_ring_write(ring, lower_32_bits(seq));
  2652. amdgpu_ring_write(ring, upper_32_bits(seq));
  2653. amdgpu_ring_write(ring, 0);
  2654. }
  2655. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2656. {
  2657. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2658. uint32_t seq = ring->fence_drv.sync_seq;
  2659. uint64_t addr = ring->fence_drv.gpu_addr;
  2660. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  2661. lower_32_bits(addr), upper_32_bits(addr),
  2662. seq, 0xffffffff, 4);
  2663. }
  2664. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2665. unsigned vm_id, uint64_t pd_addr)
  2666. {
  2667. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2668. unsigned eng = ring->idx;
  2669. unsigned i;
  2670. pd_addr = pd_addr | 0x1; /* valid bit */
  2671. /* now only use physical base address of PDE and valid */
  2672. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  2673. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2674. struct amdgpu_vmhub *hub = &ring->adev->vmhub[i];
  2675. uint32_t req = hub->get_invalidate_req(vm_id);
  2676. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2677. hub->ctx0_ptb_addr_lo32
  2678. + (2 * vm_id),
  2679. lower_32_bits(pd_addr));
  2680. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2681. hub->ctx0_ptb_addr_hi32
  2682. + (2 * vm_id),
  2683. upper_32_bits(pd_addr));
  2684. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2685. hub->vm_inv_eng0_req + eng, req);
  2686. /* wait for the invalidate to complete */
  2687. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  2688. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  2689. }
  2690. /* compute doesn't have PFP */
  2691. if (usepfp) {
  2692. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2693. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2694. amdgpu_ring_write(ring, 0x0);
  2695. /* Emits 128 dw nop to prevent CE access VM before vm_flush finish */
  2696. amdgpu_ring_insert_nop(ring, 128);
  2697. }
  2698. }
  2699. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2700. {
  2701. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  2702. }
  2703. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2704. {
  2705. u64 wptr;
  2706. /* XXX check if swapping is necessary on BE */
  2707. if (ring->use_doorbell)
  2708. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  2709. else
  2710. BUG();
  2711. return wptr;
  2712. }
  2713. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2714. {
  2715. struct amdgpu_device *adev = ring->adev;
  2716. /* XXX check if swapping is necessary on BE */
  2717. if (ring->use_doorbell) {
  2718. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2719. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2720. } else{
  2721. BUG(); /* only DOORBELL method supported on gfx9 now */
  2722. }
  2723. }
  2724. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  2725. u64 seq, unsigned int flags)
  2726. {
  2727. /* we only allocate 32bit for each seq wb address */
  2728. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  2729. /* write fence seq to the "addr" */
  2730. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2731. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2732. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  2733. amdgpu_ring_write(ring, lower_32_bits(addr));
  2734. amdgpu_ring_write(ring, upper_32_bits(addr));
  2735. amdgpu_ring_write(ring, lower_32_bits(seq));
  2736. if (flags & AMDGPU_FENCE_FLAG_INT) {
  2737. /* set register to trigger INT */
  2738. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2739. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2740. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  2741. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  2742. amdgpu_ring_write(ring, 0);
  2743. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  2744. }
  2745. }
  2746. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  2747. {
  2748. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2749. amdgpu_ring_write(ring, 0);
  2750. }
  2751. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  2752. {
  2753. static struct v9_ce_ib_state ce_payload = {0};
  2754. uint64_t csa_addr;
  2755. int cnt;
  2756. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  2757. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2758. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2759. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  2760. WRITE_DATA_DST_SEL(8) |
  2761. WR_CONFIRM) |
  2762. WRITE_DATA_CACHE_POLICY(0));
  2763. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2764. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2765. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  2766. }
  2767. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  2768. {
  2769. static struct v9_de_ib_state de_payload = {0};
  2770. uint64_t csa_addr, gds_addr;
  2771. int cnt;
  2772. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2773. gds_addr = csa_addr + 4096;
  2774. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  2775. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  2776. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  2777. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2778. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2779. WRITE_DATA_DST_SEL(8) |
  2780. WR_CONFIRM) |
  2781. WRITE_DATA_CACHE_POLICY(0));
  2782. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2783. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2784. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  2785. }
  2786. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2787. {
  2788. uint32_t dw2 = 0;
  2789. if (amdgpu_sriov_vf(ring->adev))
  2790. gfx_v9_0_ring_emit_ce_meta(ring);
  2791. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2792. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2793. /* set load_global_config & load_global_uconfig */
  2794. dw2 |= 0x8001;
  2795. /* set load_cs_sh_regs */
  2796. dw2 |= 0x01000000;
  2797. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  2798. dw2 |= 0x10002;
  2799. /* set load_ce_ram if preamble presented */
  2800. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  2801. dw2 |= 0x10000000;
  2802. } else {
  2803. /* still load_ce_ram if this is the first time preamble presented
  2804. * although there is no context switch happens.
  2805. */
  2806. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  2807. dw2 |= 0x10000000;
  2808. }
  2809. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2810. amdgpu_ring_write(ring, dw2);
  2811. amdgpu_ring_write(ring, 0);
  2812. if (amdgpu_sriov_vf(ring->adev))
  2813. gfx_v9_0_ring_emit_de_meta(ring);
  2814. }
  2815. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  2816. {
  2817. unsigned ret;
  2818. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  2819. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  2820. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  2821. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  2822. ret = ring->wptr & ring->buf_mask;
  2823. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  2824. return ret;
  2825. }
  2826. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  2827. {
  2828. unsigned cur;
  2829. BUG_ON(offset > ring->buf_mask);
  2830. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  2831. cur = (ring->wptr & ring->buf_mask) - 1;
  2832. if (likely(cur > offset))
  2833. ring->ring[offset] = cur - offset;
  2834. else
  2835. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  2836. }
  2837. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  2838. {
  2839. struct amdgpu_device *adev = ring->adev;
  2840. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  2841. amdgpu_ring_write(ring, 0 | /* src: register*/
  2842. (5 << 8) | /* dst: memory */
  2843. (1 << 20)); /* write confirm */
  2844. amdgpu_ring_write(ring, reg);
  2845. amdgpu_ring_write(ring, 0);
  2846. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  2847. adev->virt.reg_val_offs * 4));
  2848. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  2849. adev->virt.reg_val_offs * 4));
  2850. }
  2851. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  2852. uint32_t val)
  2853. {
  2854. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2855. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  2856. amdgpu_ring_write(ring, reg);
  2857. amdgpu_ring_write(ring, 0);
  2858. amdgpu_ring_write(ring, val);
  2859. }
  2860. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2861. enum amdgpu_interrupt_state state)
  2862. {
  2863. u32 cp_int_cntl;
  2864. switch (state) {
  2865. case AMDGPU_IRQ_STATE_DISABLE:
  2866. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2867. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2868. TIME_STAMP_INT_ENABLE, 0);
  2869. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2870. break;
  2871. case AMDGPU_IRQ_STATE_ENABLE:
  2872. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2873. cp_int_cntl =
  2874. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2875. TIME_STAMP_INT_ENABLE, 1);
  2876. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2877. break;
  2878. default:
  2879. break;
  2880. }
  2881. }
  2882. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2883. int me, int pipe,
  2884. enum amdgpu_interrupt_state state)
  2885. {
  2886. u32 mec_int_cntl, mec_int_cntl_reg;
  2887. /*
  2888. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  2889. * handles the setting of interrupts for this specific pipe. All other
  2890. * pipes' interrupts are set by amdkfd.
  2891. */
  2892. if (me == 1) {
  2893. switch (pipe) {
  2894. case 0:
  2895. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2896. break;
  2897. default:
  2898. DRM_DEBUG("invalid pipe %d\n", pipe);
  2899. return;
  2900. }
  2901. } else {
  2902. DRM_DEBUG("invalid me %d\n", me);
  2903. return;
  2904. }
  2905. switch (state) {
  2906. case AMDGPU_IRQ_STATE_DISABLE:
  2907. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2908. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2909. TIME_STAMP_INT_ENABLE, 0);
  2910. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2911. break;
  2912. case AMDGPU_IRQ_STATE_ENABLE:
  2913. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2914. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2915. TIME_STAMP_INT_ENABLE, 1);
  2916. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2917. break;
  2918. default:
  2919. break;
  2920. }
  2921. }
  2922. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2923. struct amdgpu_irq_src *source,
  2924. unsigned type,
  2925. enum amdgpu_interrupt_state state)
  2926. {
  2927. u32 cp_int_cntl;
  2928. switch (state) {
  2929. case AMDGPU_IRQ_STATE_DISABLE:
  2930. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2931. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2932. PRIV_REG_INT_ENABLE, 0);
  2933. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2934. break;
  2935. case AMDGPU_IRQ_STATE_ENABLE:
  2936. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2937. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2938. PRIV_REG_INT_ENABLE, 1);
  2939. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2940. break;
  2941. default:
  2942. break;
  2943. }
  2944. return 0;
  2945. }
  2946. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2947. struct amdgpu_irq_src *source,
  2948. unsigned type,
  2949. enum amdgpu_interrupt_state state)
  2950. {
  2951. u32 cp_int_cntl;
  2952. switch (state) {
  2953. case AMDGPU_IRQ_STATE_DISABLE:
  2954. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2955. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2956. PRIV_INSTR_INT_ENABLE, 0);
  2957. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2958. break;
  2959. case AMDGPU_IRQ_STATE_ENABLE:
  2960. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2961. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2962. PRIV_INSTR_INT_ENABLE, 1);
  2963. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2964. break;
  2965. default:
  2966. break;
  2967. }
  2968. return 0;
  2969. }
  2970. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2971. struct amdgpu_irq_src *src,
  2972. unsigned type,
  2973. enum amdgpu_interrupt_state state)
  2974. {
  2975. switch (type) {
  2976. case AMDGPU_CP_IRQ_GFX_EOP:
  2977. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  2978. break;
  2979. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2980. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  2981. break;
  2982. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2983. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  2984. break;
  2985. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  2986. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  2987. break;
  2988. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  2989. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  2990. break;
  2991. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  2992. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  2993. break;
  2994. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  2995. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  2996. break;
  2997. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  2998. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  2999. break;
  3000. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3001. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3002. break;
  3003. default:
  3004. break;
  3005. }
  3006. return 0;
  3007. }
  3008. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3009. struct amdgpu_irq_src *source,
  3010. struct amdgpu_iv_entry *entry)
  3011. {
  3012. int i;
  3013. u8 me_id, pipe_id, queue_id;
  3014. struct amdgpu_ring *ring;
  3015. DRM_DEBUG("IH: CP EOP\n");
  3016. me_id = (entry->ring_id & 0x0c) >> 2;
  3017. pipe_id = (entry->ring_id & 0x03) >> 0;
  3018. queue_id = (entry->ring_id & 0x70) >> 4;
  3019. switch (me_id) {
  3020. case 0:
  3021. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3022. break;
  3023. case 1:
  3024. case 2:
  3025. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3026. ring = &adev->gfx.compute_ring[i];
  3027. /* Per-queue interrupt is supported for MEC starting from VI.
  3028. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3029. */
  3030. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3031. amdgpu_fence_process(ring);
  3032. }
  3033. break;
  3034. }
  3035. return 0;
  3036. }
  3037. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3038. struct amdgpu_irq_src *source,
  3039. struct amdgpu_iv_entry *entry)
  3040. {
  3041. DRM_ERROR("Illegal register access in command stream\n");
  3042. schedule_work(&adev->reset_work);
  3043. return 0;
  3044. }
  3045. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3046. struct amdgpu_irq_src *source,
  3047. struct amdgpu_iv_entry *entry)
  3048. {
  3049. DRM_ERROR("Illegal instruction in command stream\n");
  3050. schedule_work(&adev->reset_work);
  3051. return 0;
  3052. }
  3053. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3054. struct amdgpu_irq_src *src,
  3055. unsigned int type,
  3056. enum amdgpu_interrupt_state state)
  3057. {
  3058. uint32_t tmp, target;
  3059. struct amdgpu_ring *ring = (struct amdgpu_ring *)src->data;
  3060. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  3061. if (ring->me == 1)
  3062. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3063. else
  3064. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3065. target += ring->pipe;
  3066. switch (type) {
  3067. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3068. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3069. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL));
  3070. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3071. GENERIC2_INT_ENABLE, 0);
  3072. WREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL), tmp);
  3073. tmp = RREG32(target);
  3074. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3075. GENERIC2_INT_ENABLE, 0);
  3076. WREG32(target, tmp);
  3077. } else {
  3078. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL));
  3079. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3080. GENERIC2_INT_ENABLE, 1);
  3081. WREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL), tmp);
  3082. tmp = RREG32(target);
  3083. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3084. GENERIC2_INT_ENABLE, 1);
  3085. WREG32(target, tmp);
  3086. }
  3087. break;
  3088. default:
  3089. BUG(); /* kiq only support GENERIC2_INT now */
  3090. break;
  3091. }
  3092. return 0;
  3093. }
  3094. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3095. struct amdgpu_irq_src *source,
  3096. struct amdgpu_iv_entry *entry)
  3097. {
  3098. u8 me_id, pipe_id, queue_id;
  3099. struct amdgpu_ring *ring = (struct amdgpu_ring *)source->data;
  3100. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  3101. me_id = (entry->ring_id & 0x0c) >> 2;
  3102. pipe_id = (entry->ring_id & 0x03) >> 0;
  3103. queue_id = (entry->ring_id & 0x70) >> 4;
  3104. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3105. me_id, pipe_id, queue_id);
  3106. amdgpu_fence_process(ring);
  3107. return 0;
  3108. }
  3109. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3110. .name = "gfx_v9_0",
  3111. .early_init = gfx_v9_0_early_init,
  3112. .late_init = gfx_v9_0_late_init,
  3113. .sw_init = gfx_v9_0_sw_init,
  3114. .sw_fini = gfx_v9_0_sw_fini,
  3115. .hw_init = gfx_v9_0_hw_init,
  3116. .hw_fini = gfx_v9_0_hw_fini,
  3117. .suspend = gfx_v9_0_suspend,
  3118. .resume = gfx_v9_0_resume,
  3119. .is_idle = gfx_v9_0_is_idle,
  3120. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3121. .soft_reset = gfx_v9_0_soft_reset,
  3122. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3123. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3124. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3125. };
  3126. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3127. .type = AMDGPU_RING_TYPE_GFX,
  3128. .align_mask = 0xff,
  3129. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3130. .support_64bit_ptrs = true,
  3131. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3132. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3133. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3134. .emit_frame_size =
  3135. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3136. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3137. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3138. 8 + 8 + 8 +/* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3139. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3140. 128 + 66 + /* gfx_v9_0_ring_emit_vm_flush */
  3141. 2 + /* gfx_v9_ring_emit_sb */
  3142. 3, /* gfx_v9_ring_emit_cntxcntl */
  3143. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3144. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3145. .emit_fence = gfx_v9_0_ring_emit_fence,
  3146. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3147. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3148. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3149. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3150. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3151. .test_ring = gfx_v9_0_ring_test_ring,
  3152. .test_ib = gfx_v9_0_ring_test_ib,
  3153. .insert_nop = amdgpu_ring_insert_nop,
  3154. .pad_ib = amdgpu_ring_generic_pad_ib,
  3155. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3156. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3157. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3158. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3159. };
  3160. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3161. .type = AMDGPU_RING_TYPE_COMPUTE,
  3162. .align_mask = 0xff,
  3163. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3164. .support_64bit_ptrs = true,
  3165. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3166. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3167. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3168. .emit_frame_size =
  3169. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3170. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3171. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3172. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3173. 64 + /* gfx_v9_0_ring_emit_vm_flush */
  3174. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3175. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3176. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3177. .emit_fence = gfx_v9_0_ring_emit_fence,
  3178. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3179. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3180. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3181. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3182. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3183. .test_ring = gfx_v9_0_ring_test_ring,
  3184. .test_ib = gfx_v9_0_ring_test_ib,
  3185. .insert_nop = amdgpu_ring_insert_nop,
  3186. .pad_ib = amdgpu_ring_generic_pad_ib,
  3187. };
  3188. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3189. .type = AMDGPU_RING_TYPE_KIQ,
  3190. .align_mask = 0xff,
  3191. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3192. .support_64bit_ptrs = true,
  3193. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3194. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3195. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3196. .emit_frame_size =
  3197. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3198. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3199. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3200. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3201. 64 + /* gfx_v9_0_ring_emit_vm_flush */
  3202. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3203. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3204. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3205. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3206. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3207. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3208. .test_ring = gfx_v9_0_ring_test_ring,
  3209. .test_ib = gfx_v9_0_ring_test_ib,
  3210. .insert_nop = amdgpu_ring_insert_nop,
  3211. .pad_ib = amdgpu_ring_generic_pad_ib,
  3212. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3213. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3214. };
  3215. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3216. {
  3217. int i;
  3218. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3219. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3220. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3221. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3222. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3223. }
  3224. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3225. .set = gfx_v9_0_kiq_set_interrupt_state,
  3226. .process = gfx_v9_0_kiq_irq,
  3227. };
  3228. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3229. .set = gfx_v9_0_set_eop_interrupt_state,
  3230. .process = gfx_v9_0_eop_irq,
  3231. };
  3232. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3233. .set = gfx_v9_0_set_priv_reg_fault_state,
  3234. .process = gfx_v9_0_priv_reg_irq,
  3235. };
  3236. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3237. .set = gfx_v9_0_set_priv_inst_fault_state,
  3238. .process = gfx_v9_0_priv_inst_irq,
  3239. };
  3240. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3241. {
  3242. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3243. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3244. adev->gfx.priv_reg_irq.num_types = 1;
  3245. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3246. adev->gfx.priv_inst_irq.num_types = 1;
  3247. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3248. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3249. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3250. }
  3251. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3252. {
  3253. switch (adev->asic_type) {
  3254. case CHIP_VEGA10:
  3255. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3256. break;
  3257. default:
  3258. break;
  3259. }
  3260. }
  3261. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3262. {
  3263. /* init asci gds info */
  3264. adev->gds.mem.total_size = RREG32(SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE));
  3265. adev->gds.gws.total_size = 64;
  3266. adev->gds.oa.total_size = 16;
  3267. if (adev->gds.mem.total_size == 64 * 1024) {
  3268. adev->gds.mem.gfx_partition_size = 4096;
  3269. adev->gds.mem.cs_partition_size = 4096;
  3270. adev->gds.gws.gfx_partition_size = 4;
  3271. adev->gds.gws.cs_partition_size = 4;
  3272. adev->gds.oa.gfx_partition_size = 4;
  3273. adev->gds.oa.cs_partition_size = 1;
  3274. } else {
  3275. adev->gds.mem.gfx_partition_size = 1024;
  3276. adev->gds.mem.cs_partition_size = 1024;
  3277. adev->gds.gws.gfx_partition_size = 16;
  3278. adev->gds.gws.cs_partition_size = 16;
  3279. adev->gds.oa.gfx_partition_size = 4;
  3280. adev->gds.oa.cs_partition_size = 4;
  3281. }
  3282. }
  3283. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3284. {
  3285. u32 data, mask;
  3286. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG));
  3287. data |= RREG32(SOC15_REG_OFFSET(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG));
  3288. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3289. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3290. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3291. return (~data) & mask;
  3292. }
  3293. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3294. struct amdgpu_cu_info *cu_info)
  3295. {
  3296. int i, j, k, counter, active_cu_number = 0;
  3297. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3298. if (!adev || !cu_info)
  3299. return -EINVAL;
  3300. memset(cu_info, 0, sizeof(*cu_info));
  3301. mutex_lock(&adev->grbm_idx_mutex);
  3302. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3303. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3304. mask = 1;
  3305. ao_bitmap = 0;
  3306. counter = 0;
  3307. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3308. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3309. cu_info->bitmap[i][j] = bitmap;
  3310. for (k = 0; k < 16; k ++) {
  3311. if (bitmap & mask) {
  3312. if (counter < 2)
  3313. ao_bitmap |= mask;
  3314. counter ++;
  3315. }
  3316. mask <<= 1;
  3317. }
  3318. active_cu_number += counter;
  3319. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3320. }
  3321. }
  3322. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3323. mutex_unlock(&adev->grbm_idx_mutex);
  3324. cu_info->number = active_cu_number;
  3325. cu_info->ao_cu_mask = ao_cu_mask;
  3326. return 0;
  3327. }
  3328. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3329. {
  3330. int r, j;
  3331. u32 tmp;
  3332. bool use_doorbell = true;
  3333. u64 hqd_gpu_addr;
  3334. u64 mqd_gpu_addr;
  3335. u64 eop_gpu_addr;
  3336. u64 wb_gpu_addr;
  3337. u32 *buf;
  3338. struct v9_mqd *mqd;
  3339. struct amdgpu_device *adev;
  3340. adev = ring->adev;
  3341. if (ring->mqd_obj == NULL) {
  3342. r = amdgpu_bo_create(adev,
  3343. sizeof(struct v9_mqd),
  3344. PAGE_SIZE,true,
  3345. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3346. NULL, &ring->mqd_obj);
  3347. if (r) {
  3348. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3349. return r;
  3350. }
  3351. }
  3352. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3353. if (unlikely(r != 0)) {
  3354. gfx_v9_0_cp_compute_fini(adev);
  3355. return r;
  3356. }
  3357. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3358. &mqd_gpu_addr);
  3359. if (r) {
  3360. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3361. gfx_v9_0_cp_compute_fini(adev);
  3362. return r;
  3363. }
  3364. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3365. if (r) {
  3366. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3367. gfx_v9_0_cp_compute_fini(adev);
  3368. return r;
  3369. }
  3370. /* init the mqd struct */
  3371. memset(buf, 0, sizeof(struct v9_mqd));
  3372. mqd = (struct v9_mqd *)buf;
  3373. mqd->header = 0xC0310800;
  3374. mqd->compute_pipelinestat_enable = 0x00000001;
  3375. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3376. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3377. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3378. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3379. mqd->compute_misc_reserved = 0x00000003;
  3380. mutex_lock(&adev->srbm_mutex);
  3381. soc15_grbm_select(adev, ring->me,
  3382. ring->pipe,
  3383. ring->queue, 0);
  3384. /* disable wptr polling */
  3385. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL));
  3386. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3387. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL), tmp);
  3388. /* write the EOP addr */
  3389. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3390. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3391. eop_gpu_addr >>= 8;
  3392. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR), lower_32_bits(eop_gpu_addr));
  3393. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI), upper_32_bits(eop_gpu_addr));
  3394. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3395. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3396. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3397. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL));
  3398. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3399. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3400. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL), tmp);
  3401. /* enable doorbell? */
  3402. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  3403. if (use_doorbell)
  3404. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3405. else
  3406. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3407. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL), tmp);
  3408. mqd->cp_hqd_pq_doorbell_control = tmp;
  3409. /* disable the queue if it's active */
  3410. ring->wptr = 0;
  3411. mqd->cp_hqd_dequeue_request = 0;
  3412. mqd->cp_hqd_pq_rptr = 0;
  3413. mqd->cp_hqd_pq_wptr_lo = 0;
  3414. mqd->cp_hqd_pq_wptr_hi = 0;
  3415. if (RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1) {
  3416. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST), 1);
  3417. for (j = 0; j < adev->usec_timeout; j++) {
  3418. if (!(RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1))
  3419. break;
  3420. udelay(1);
  3421. }
  3422. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST), mqd->cp_hqd_dequeue_request);
  3423. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR), mqd->cp_hqd_pq_rptr);
  3424. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO), mqd->cp_hqd_pq_wptr_lo);
  3425. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI), mqd->cp_hqd_pq_wptr_hi);
  3426. }
  3427. /* set the pointer to the MQD */
  3428. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3429. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3430. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR), mqd->cp_mqd_base_addr_lo);
  3431. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR_HI), mqd->cp_mqd_base_addr_hi);
  3432. /* set MQD vmid to 0 */
  3433. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL));
  3434. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3435. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL), tmp);
  3436. mqd->cp_mqd_control = tmp;
  3437. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3438. hqd_gpu_addr = ring->gpu_addr >> 8;
  3439. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3440. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3441. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE), mqd->cp_hqd_pq_base_lo);
  3442. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE_HI), mqd->cp_hqd_pq_base_hi);
  3443. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3444. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL));
  3445. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3446. (order_base_2(ring->ring_size / 4) - 1));
  3447. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3448. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3449. #ifdef __BIG_ENDIAN
  3450. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3451. #endif
  3452. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3453. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3454. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3455. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3456. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL), tmp);
  3457. mqd->cp_hqd_pq_control = tmp;
  3458. /* set the wb address wether it's enabled or not */
  3459. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3460. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3461. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3462. upper_32_bits(wb_gpu_addr) & 0xffff;
  3463. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR),
  3464. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3465. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI),
  3466. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3467. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3468. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3469. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3470. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3471. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR),
  3472. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3473. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI),
  3474. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3475. /* enable the doorbell if requested */
  3476. if (use_doorbell) {
  3477. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER),
  3478. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3479. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER),
  3480. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3481. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  3482. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3483. DOORBELL_OFFSET, ring->doorbell_index);
  3484. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3485. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3486. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3487. mqd->cp_hqd_pq_doorbell_control = tmp;
  3488. } else {
  3489. mqd->cp_hqd_pq_doorbell_control = 0;
  3490. }
  3491. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL),
  3492. mqd->cp_hqd_pq_doorbell_control);
  3493. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3494. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO), mqd->cp_hqd_pq_wptr_lo);
  3495. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI), mqd->cp_hqd_pq_wptr_hi);
  3496. /* set the vmid for the queue */
  3497. mqd->cp_hqd_vmid = 0;
  3498. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_VMID), mqd->cp_hqd_vmid);
  3499. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PERSISTENT_STATE));
  3500. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3501. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PERSISTENT_STATE), tmp);
  3502. mqd->cp_hqd_persistent_state = tmp;
  3503. /* activate the queue */
  3504. mqd->cp_hqd_active = 1;
  3505. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE), mqd->cp_hqd_active);
  3506. soc15_grbm_select(adev, 0, 0, 0, 0);
  3507. mutex_unlock(&adev->srbm_mutex);
  3508. amdgpu_bo_kunmap(ring->mqd_obj);
  3509. amdgpu_bo_unreserve(ring->mqd_obj);
  3510. if (use_doorbell) {
  3511. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS));
  3512. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3513. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS), tmp);
  3514. }
  3515. return 0;
  3516. }
  3517. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3518. {
  3519. .type = AMD_IP_BLOCK_TYPE_GFX,
  3520. .major = 9,
  3521. .minor = 0,
  3522. .rev = 0,
  3523. .funcs = &gfx_v9_0_ip_funcs,
  3524. };