amdgpu_gem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. retry:
  56. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  57. flags, NULL, NULL, 0, &robj);
  58. if (r) {
  59. if (r != -ERESTARTSYS) {
  60. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  61. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  62. goto retry;
  63. }
  64. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  65. size, initial_domain, alignment, r);
  66. }
  67. return r;
  68. }
  69. *obj = &robj->gem_base;
  70. return 0;
  71. }
  72. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  73. {
  74. struct drm_device *ddev = adev->ddev;
  75. struct drm_file *file;
  76. mutex_lock(&ddev->filelist_mutex);
  77. list_for_each_entry(file, &ddev->filelist, lhead) {
  78. struct drm_gem_object *gobj;
  79. int handle;
  80. WARN_ONCE(1, "Still active user space clients!\n");
  81. spin_lock(&file->table_lock);
  82. idr_for_each_entry(&file->object_idr, gobj, handle) {
  83. WARN_ONCE(1, "And also active allocations!\n");
  84. drm_gem_object_put_unlocked(gobj);
  85. }
  86. idr_destroy(&file->object_idr);
  87. spin_unlock(&file->table_lock);
  88. }
  89. mutex_unlock(&ddev->filelist_mutex);
  90. }
  91. /*
  92. * Call from drm_gem_handle_create which appear in both new and open ioctl
  93. * case.
  94. */
  95. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  96. struct drm_file *file_priv)
  97. {
  98. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  99. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  100. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  101. struct amdgpu_vm *vm = &fpriv->vm;
  102. struct amdgpu_bo_va *bo_va;
  103. struct mm_struct *mm;
  104. int r;
  105. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  106. if (mm && mm != current->mm)
  107. return -EPERM;
  108. r = amdgpu_bo_reserve(abo, false);
  109. if (r)
  110. return r;
  111. bo_va = amdgpu_vm_bo_find(vm, abo);
  112. if (!bo_va) {
  113. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  114. } else {
  115. ++bo_va->ref_count;
  116. }
  117. amdgpu_bo_unreserve(abo);
  118. return 0;
  119. }
  120. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  121. struct drm_file *file_priv)
  122. {
  123. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  124. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  125. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  126. struct amdgpu_vm *vm = &fpriv->vm;
  127. struct amdgpu_bo_list_entry vm_pd;
  128. struct list_head list;
  129. struct ttm_validate_buffer tv;
  130. struct ww_acquire_ctx ticket;
  131. struct amdgpu_bo_va *bo_va;
  132. int r;
  133. INIT_LIST_HEAD(&list);
  134. tv.bo = &bo->tbo;
  135. tv.shared = true;
  136. list_add(&tv.head, &list);
  137. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  138. r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
  139. if (r) {
  140. dev_err(adev->dev, "leaking bo va because "
  141. "we fail to reserve bo (%d)\n", r);
  142. return;
  143. }
  144. bo_va = amdgpu_vm_bo_find(vm, bo);
  145. if (bo_va && --bo_va->ref_count == 0) {
  146. amdgpu_vm_bo_rmv(adev, bo_va);
  147. if (amdgpu_vm_ready(vm)) {
  148. struct dma_fence *fence = NULL;
  149. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  150. if (unlikely(r)) {
  151. dev_err(adev->dev, "failed to clear page "
  152. "tables on GEM object close (%d)\n", r);
  153. }
  154. if (fence) {
  155. amdgpu_bo_fence(bo, fence, true);
  156. dma_fence_put(fence);
  157. }
  158. }
  159. }
  160. ttm_eu_backoff_reservation(&ticket, &list);
  161. }
  162. /*
  163. * GEM ioctls.
  164. */
  165. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  166. struct drm_file *filp)
  167. {
  168. struct amdgpu_device *adev = dev->dev_private;
  169. union drm_amdgpu_gem_create *args = data;
  170. uint64_t flags = args->in.domain_flags;
  171. uint64_t size = args->in.bo_size;
  172. struct drm_gem_object *gobj;
  173. uint32_t handle;
  174. int r;
  175. /* reject invalid gem flags */
  176. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  177. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  178. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  179. AMDGPU_GEM_CREATE_VRAM_CLEARED))
  180. return -EINVAL;
  181. /* reject invalid gem domains */
  182. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  183. AMDGPU_GEM_DOMAIN_GTT |
  184. AMDGPU_GEM_DOMAIN_VRAM |
  185. AMDGPU_GEM_DOMAIN_GDS |
  186. AMDGPU_GEM_DOMAIN_GWS |
  187. AMDGPU_GEM_DOMAIN_OA))
  188. return -EINVAL;
  189. /* create a gem object to contain this object in */
  190. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  191. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  192. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  193. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  194. size = size << AMDGPU_GDS_SHIFT;
  195. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  196. size = size << AMDGPU_GWS_SHIFT;
  197. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  198. size = size << AMDGPU_OA_SHIFT;
  199. else
  200. return -EINVAL;
  201. }
  202. size = roundup(size, PAGE_SIZE);
  203. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  204. (u32)(0xffffffff & args->in.domains),
  205. flags, false, &gobj);
  206. if (r)
  207. return r;
  208. r = drm_gem_handle_create(filp, gobj, &handle);
  209. /* drop reference from allocate - handle holds it now */
  210. drm_gem_object_put_unlocked(gobj);
  211. if (r)
  212. return r;
  213. memset(args, 0, sizeof(*args));
  214. args->out.handle = handle;
  215. return 0;
  216. }
  217. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  218. struct drm_file *filp)
  219. {
  220. struct amdgpu_device *adev = dev->dev_private;
  221. struct drm_amdgpu_gem_userptr *args = data;
  222. struct drm_gem_object *gobj;
  223. struct amdgpu_bo *bo;
  224. uint32_t handle;
  225. int r;
  226. if (offset_in_page(args->addr | args->size))
  227. return -EINVAL;
  228. /* reject unknown flag values */
  229. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  230. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  231. AMDGPU_GEM_USERPTR_REGISTER))
  232. return -EINVAL;
  233. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  234. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  235. /* if we want to write to it we must install a MMU notifier */
  236. return -EACCES;
  237. }
  238. /* create a gem object to contain this object in */
  239. r = amdgpu_gem_object_create(adev, args->size, 0,
  240. AMDGPU_GEM_DOMAIN_CPU, 0,
  241. 0, &gobj);
  242. if (r)
  243. return r;
  244. bo = gem_to_amdgpu_bo(gobj);
  245. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  246. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  247. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  248. if (r)
  249. goto release_object;
  250. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  251. r = amdgpu_mn_register(bo, args->addr);
  252. if (r)
  253. goto release_object;
  254. }
  255. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  256. down_read(&current->mm->mmap_sem);
  257. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  258. bo->tbo.ttm->pages);
  259. if (r)
  260. goto unlock_mmap_sem;
  261. r = amdgpu_bo_reserve(bo, true);
  262. if (r)
  263. goto free_pages;
  264. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  265. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  266. amdgpu_bo_unreserve(bo);
  267. if (r)
  268. goto free_pages;
  269. up_read(&current->mm->mmap_sem);
  270. }
  271. r = drm_gem_handle_create(filp, gobj, &handle);
  272. /* drop reference from allocate - handle holds it now */
  273. drm_gem_object_put_unlocked(gobj);
  274. if (r)
  275. return r;
  276. args->handle = handle;
  277. return 0;
  278. free_pages:
  279. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  280. unlock_mmap_sem:
  281. up_read(&current->mm->mmap_sem);
  282. release_object:
  283. drm_gem_object_put_unlocked(gobj);
  284. return r;
  285. }
  286. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  287. struct drm_device *dev,
  288. uint32_t handle, uint64_t *offset_p)
  289. {
  290. struct drm_gem_object *gobj;
  291. struct amdgpu_bo *robj;
  292. gobj = drm_gem_object_lookup(filp, handle);
  293. if (gobj == NULL) {
  294. return -ENOENT;
  295. }
  296. robj = gem_to_amdgpu_bo(gobj);
  297. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  298. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  299. drm_gem_object_put_unlocked(gobj);
  300. return -EPERM;
  301. }
  302. *offset_p = amdgpu_bo_mmap_offset(robj);
  303. drm_gem_object_put_unlocked(gobj);
  304. return 0;
  305. }
  306. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  307. struct drm_file *filp)
  308. {
  309. union drm_amdgpu_gem_mmap *args = data;
  310. uint32_t handle = args->in.handle;
  311. memset(args, 0, sizeof(*args));
  312. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  313. }
  314. /**
  315. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  316. *
  317. * @timeout_ns: timeout in ns
  318. *
  319. * Calculate the timeout in jiffies from an absolute timeout in ns.
  320. */
  321. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  322. {
  323. unsigned long timeout_jiffies;
  324. ktime_t timeout;
  325. /* clamp timeout if it's to large */
  326. if (((int64_t)timeout_ns) < 0)
  327. return MAX_SCHEDULE_TIMEOUT;
  328. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  329. if (ktime_to_ns(timeout) < 0)
  330. return 0;
  331. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  332. /* clamp timeout to avoid unsigned-> signed overflow */
  333. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  334. return MAX_SCHEDULE_TIMEOUT - 1;
  335. return timeout_jiffies;
  336. }
  337. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  338. struct drm_file *filp)
  339. {
  340. union drm_amdgpu_gem_wait_idle *args = data;
  341. struct drm_gem_object *gobj;
  342. struct amdgpu_bo *robj;
  343. uint32_t handle = args->in.handle;
  344. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  345. int r = 0;
  346. long ret;
  347. gobj = drm_gem_object_lookup(filp, handle);
  348. if (gobj == NULL) {
  349. return -ENOENT;
  350. }
  351. robj = gem_to_amdgpu_bo(gobj);
  352. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  353. timeout);
  354. /* ret == 0 means not signaled,
  355. * ret > 0 means signaled
  356. * ret < 0 means interrupted before timeout
  357. */
  358. if (ret >= 0) {
  359. memset(args, 0, sizeof(*args));
  360. args->out.status = (ret == 0);
  361. } else
  362. r = ret;
  363. drm_gem_object_put_unlocked(gobj);
  364. return r;
  365. }
  366. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  367. struct drm_file *filp)
  368. {
  369. struct drm_amdgpu_gem_metadata *args = data;
  370. struct drm_gem_object *gobj;
  371. struct amdgpu_bo *robj;
  372. int r = -1;
  373. DRM_DEBUG("%d \n", args->handle);
  374. gobj = drm_gem_object_lookup(filp, args->handle);
  375. if (gobj == NULL)
  376. return -ENOENT;
  377. robj = gem_to_amdgpu_bo(gobj);
  378. r = amdgpu_bo_reserve(robj, false);
  379. if (unlikely(r != 0))
  380. goto out;
  381. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  382. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  383. r = amdgpu_bo_get_metadata(robj, args->data.data,
  384. sizeof(args->data.data),
  385. &args->data.data_size_bytes,
  386. &args->data.flags);
  387. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  388. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  389. r = -EINVAL;
  390. goto unreserve;
  391. }
  392. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  393. if (!r)
  394. r = amdgpu_bo_set_metadata(robj, args->data.data,
  395. args->data.data_size_bytes,
  396. args->data.flags);
  397. }
  398. unreserve:
  399. amdgpu_bo_unreserve(robj);
  400. out:
  401. drm_gem_object_put_unlocked(gobj);
  402. return r;
  403. }
  404. /**
  405. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  406. *
  407. * @adev: amdgpu_device pointer
  408. * @vm: vm to update
  409. * @bo_va: bo_va to update
  410. * @list: validation list
  411. * @operation: map, unmap or clear
  412. *
  413. * Update the bo_va directly after setting its address. Errors are not
  414. * vital here, so they are not reported back to userspace.
  415. */
  416. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  417. struct amdgpu_vm *vm,
  418. struct amdgpu_bo_va *bo_va,
  419. struct list_head *list,
  420. uint32_t operation)
  421. {
  422. int r;
  423. if (!amdgpu_vm_ready(vm))
  424. return;
  425. r = amdgpu_vm_update_directories(adev, vm);
  426. if (r)
  427. goto error;
  428. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  429. if (r)
  430. goto error;
  431. if (operation == AMDGPU_VA_OP_MAP ||
  432. operation == AMDGPU_VA_OP_REPLACE)
  433. r = amdgpu_vm_bo_update(adev, bo_va, false);
  434. error:
  435. if (r && r != -ERESTARTSYS)
  436. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  437. }
  438. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  439. struct drm_file *filp)
  440. {
  441. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  442. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  443. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  444. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  445. AMDGPU_VM_PAGE_PRT;
  446. struct drm_amdgpu_gem_va *args = data;
  447. struct drm_gem_object *gobj;
  448. struct amdgpu_device *adev = dev->dev_private;
  449. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  450. struct amdgpu_bo *abo;
  451. struct amdgpu_bo_va *bo_va;
  452. struct amdgpu_bo_list_entry vm_pd;
  453. struct ttm_validate_buffer tv;
  454. struct ww_acquire_ctx ticket;
  455. struct list_head list;
  456. uint64_t va_flags;
  457. int r = 0;
  458. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  459. dev_err(&dev->pdev->dev,
  460. "va_address 0x%lX is in reserved area 0x%X\n",
  461. (unsigned long)args->va_address,
  462. AMDGPU_VA_RESERVED_SIZE);
  463. return -EINVAL;
  464. }
  465. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  466. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  467. args->flags);
  468. return -EINVAL;
  469. }
  470. switch (args->operation) {
  471. case AMDGPU_VA_OP_MAP:
  472. case AMDGPU_VA_OP_UNMAP:
  473. case AMDGPU_VA_OP_CLEAR:
  474. case AMDGPU_VA_OP_REPLACE:
  475. break;
  476. default:
  477. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  478. args->operation);
  479. return -EINVAL;
  480. }
  481. if ((args->operation == AMDGPU_VA_OP_MAP) ||
  482. (args->operation == AMDGPU_VA_OP_REPLACE)) {
  483. if (amdgpu_kms_vram_lost(adev, fpriv))
  484. return -ENODEV;
  485. }
  486. INIT_LIST_HEAD(&list);
  487. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  488. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  489. gobj = drm_gem_object_lookup(filp, args->handle);
  490. if (gobj == NULL)
  491. return -ENOENT;
  492. abo = gem_to_amdgpu_bo(gobj);
  493. tv.bo = &abo->tbo;
  494. tv.shared = false;
  495. list_add(&tv.head, &list);
  496. } else {
  497. gobj = NULL;
  498. abo = NULL;
  499. }
  500. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  501. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  502. if (r)
  503. goto error_unref;
  504. if (abo) {
  505. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  506. if (!bo_va) {
  507. r = -ENOENT;
  508. goto error_backoff;
  509. }
  510. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  511. bo_va = fpriv->prt_va;
  512. } else {
  513. bo_va = NULL;
  514. }
  515. switch (args->operation) {
  516. case AMDGPU_VA_OP_MAP:
  517. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  518. args->map_size);
  519. if (r)
  520. goto error_backoff;
  521. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  522. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  523. args->offset_in_bo, args->map_size,
  524. va_flags);
  525. break;
  526. case AMDGPU_VA_OP_UNMAP:
  527. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  528. break;
  529. case AMDGPU_VA_OP_CLEAR:
  530. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  531. args->va_address,
  532. args->map_size);
  533. break;
  534. case AMDGPU_VA_OP_REPLACE:
  535. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  536. args->map_size);
  537. if (r)
  538. goto error_backoff;
  539. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  540. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  541. args->offset_in_bo, args->map_size,
  542. va_flags);
  543. break;
  544. default:
  545. break;
  546. }
  547. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  548. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  549. args->operation);
  550. error_backoff:
  551. ttm_eu_backoff_reservation(&ticket, &list);
  552. error_unref:
  553. drm_gem_object_put_unlocked(gobj);
  554. return r;
  555. }
  556. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  557. struct drm_file *filp)
  558. {
  559. struct drm_amdgpu_gem_op *args = data;
  560. struct drm_gem_object *gobj;
  561. struct amdgpu_bo *robj;
  562. int r;
  563. gobj = drm_gem_object_lookup(filp, args->handle);
  564. if (gobj == NULL) {
  565. return -ENOENT;
  566. }
  567. robj = gem_to_amdgpu_bo(gobj);
  568. r = amdgpu_bo_reserve(robj, false);
  569. if (unlikely(r))
  570. goto out;
  571. switch (args->op) {
  572. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  573. struct drm_amdgpu_gem_create_in info;
  574. void __user *out = u64_to_user_ptr(args->value);
  575. info.bo_size = robj->gem_base.size;
  576. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  577. info.domains = robj->preferred_domains;
  578. info.domain_flags = robj->flags;
  579. amdgpu_bo_unreserve(robj);
  580. if (copy_to_user(out, &info, sizeof(info)))
  581. r = -EFAULT;
  582. break;
  583. }
  584. case AMDGPU_GEM_OP_SET_PLACEMENT:
  585. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  586. r = -EINVAL;
  587. amdgpu_bo_unreserve(robj);
  588. break;
  589. }
  590. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  591. r = -EPERM;
  592. amdgpu_bo_unreserve(robj);
  593. break;
  594. }
  595. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  596. AMDGPU_GEM_DOMAIN_GTT |
  597. AMDGPU_GEM_DOMAIN_CPU);
  598. robj->allowed_domains = robj->preferred_domains;
  599. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  600. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  601. amdgpu_bo_unreserve(robj);
  602. break;
  603. default:
  604. amdgpu_bo_unreserve(robj);
  605. r = -EINVAL;
  606. }
  607. out:
  608. drm_gem_object_put_unlocked(gobj);
  609. return r;
  610. }
  611. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  612. struct drm_device *dev,
  613. struct drm_mode_create_dumb *args)
  614. {
  615. struct amdgpu_device *adev = dev->dev_private;
  616. struct drm_gem_object *gobj;
  617. uint32_t handle;
  618. int r;
  619. args->pitch = amdgpu_align_pitch(adev, args->width,
  620. DIV_ROUND_UP(args->bpp, 8), 0);
  621. args->size = (u64)args->pitch * args->height;
  622. args->size = ALIGN(args->size, PAGE_SIZE);
  623. r = amdgpu_gem_object_create(adev, args->size, 0,
  624. AMDGPU_GEM_DOMAIN_VRAM,
  625. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  626. ttm_bo_type_device,
  627. &gobj);
  628. if (r)
  629. return -ENOMEM;
  630. r = drm_gem_handle_create(file_priv, gobj, &handle);
  631. /* drop reference from allocate - handle holds it now */
  632. drm_gem_object_put_unlocked(gobj);
  633. if (r) {
  634. return r;
  635. }
  636. args->handle = handle;
  637. return 0;
  638. }
  639. #if defined(CONFIG_DEBUG_FS)
  640. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  641. {
  642. struct drm_gem_object *gobj = ptr;
  643. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  644. struct seq_file *m = data;
  645. unsigned domain;
  646. const char *placement;
  647. unsigned pin_count;
  648. uint64_t offset;
  649. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  650. switch (domain) {
  651. case AMDGPU_GEM_DOMAIN_VRAM:
  652. placement = "VRAM";
  653. break;
  654. case AMDGPU_GEM_DOMAIN_GTT:
  655. placement = " GTT";
  656. break;
  657. case AMDGPU_GEM_DOMAIN_CPU:
  658. default:
  659. placement = " CPU";
  660. break;
  661. }
  662. seq_printf(m, "\t0x%08x: %12ld byte %s",
  663. id, amdgpu_bo_size(bo), placement);
  664. offset = ACCESS_ONCE(bo->tbo.mem.start);
  665. if (offset != AMDGPU_BO_INVALID_OFFSET)
  666. seq_printf(m, " @ 0x%010Lx", offset);
  667. pin_count = ACCESS_ONCE(bo->pin_count);
  668. if (pin_count)
  669. seq_printf(m, " pin count %d", pin_count);
  670. seq_printf(m, "\n");
  671. return 0;
  672. }
  673. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  674. {
  675. struct drm_info_node *node = (struct drm_info_node *)m->private;
  676. struct drm_device *dev = node->minor->dev;
  677. struct drm_file *file;
  678. int r;
  679. r = mutex_lock_interruptible(&dev->filelist_mutex);
  680. if (r)
  681. return r;
  682. list_for_each_entry(file, &dev->filelist, lhead) {
  683. struct task_struct *task;
  684. /*
  685. * Although we have a valid reference on file->pid, that does
  686. * not guarantee that the task_struct who called get_pid() is
  687. * still alive (e.g. get_pid(current) => fork() => exit()).
  688. * Therefore, we need to protect this ->comm access using RCU.
  689. */
  690. rcu_read_lock();
  691. task = pid_task(file->pid, PIDTYPE_PID);
  692. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  693. task ? task->comm : "<unknown>");
  694. rcu_read_unlock();
  695. spin_lock(&file->table_lock);
  696. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  697. spin_unlock(&file->table_lock);
  698. }
  699. mutex_unlock(&dev->filelist_mutex);
  700. return 0;
  701. }
  702. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  703. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  704. };
  705. #endif
  706. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  707. {
  708. #if defined(CONFIG_DEBUG_FS)
  709. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  710. #endif
  711. return 0;
  712. }