amdgpu_dm.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "raven1/DCN/dcn_1_0_offset.h"
  54. #include "raven1/DCN/dcn_1_0_sh_mask.h"
  55. #include "vega10/soc15ip.h"
  56. #include "soc15_common.h"
  57. #endif
  58. #include "modules/inc/mod_freesync.h"
  59. #include "i2caux_interface.h"
  60. /* basic init/fini API */
  61. static int amdgpu_dm_init(struct amdgpu_device *adev);
  62. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  63. /* initializes drm_device display related structures, based on the information
  64. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  65. * drm_encoder, drm_mode_config
  66. *
  67. * Returns 0 on success
  68. */
  69. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  70. /* removes and deallocates the drm structures, created by the above function */
  71. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  72. static void
  73. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  74. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  75. struct amdgpu_plane *aplane,
  76. unsigned long possible_crtcs);
  77. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  78. struct drm_plane *plane,
  79. uint32_t link_index);
  80. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  81. struct amdgpu_dm_connector *amdgpu_dm_connector,
  82. uint32_t link_index,
  83. struct amdgpu_encoder *amdgpu_encoder);
  84. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  85. struct amdgpu_encoder *aencoder,
  86. uint32_t link_index);
  87. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  88. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  89. struct drm_atomic_state *state,
  90. bool nonblock);
  91. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  92. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  93. struct drm_atomic_state *state);
  94. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  95. DRM_PLANE_TYPE_PRIMARY,
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. };
  102. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  107. };
  108. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  112. };
  113. /*
  114. * dm_vblank_get_counter
  115. *
  116. * @brief
  117. * Get counter for number of vertical blanks
  118. *
  119. * @param
  120. * struct amdgpu_device *adev - [in] desired amdgpu device
  121. * int disp_idx - [in] which CRTC to get the counter from
  122. *
  123. * @return
  124. * Counter for vertical blanks
  125. */
  126. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  127. {
  128. if (crtc >= adev->mode_info.num_crtc)
  129. return 0;
  130. else {
  131. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  132. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  133. acrtc->base.state);
  134. if (acrtc_state->stream == NULL) {
  135. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  136. crtc);
  137. return 0;
  138. }
  139. return dc_stream_get_vblank_counter(acrtc_state->stream);
  140. }
  141. }
  142. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  143. u32 *vbl, u32 *position)
  144. {
  145. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  146. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  147. return -EINVAL;
  148. else {
  149. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  151. acrtc->base.state);
  152. if (acrtc_state->stream == NULL) {
  153. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  154. crtc);
  155. return 0;
  156. }
  157. /*
  158. * TODO rework base driver to use values directly.
  159. * for now parse it back into reg-format
  160. */
  161. dc_stream_get_scanoutpos(acrtc_state->stream,
  162. &v_blank_start,
  163. &v_blank_end,
  164. &h_position,
  165. &v_position);
  166. *position = v_position | (h_position << 16);
  167. *vbl = v_blank_start | (v_blank_end << 16);
  168. }
  169. return 0;
  170. }
  171. static bool dm_is_idle(void *handle)
  172. {
  173. /* XXX todo */
  174. return true;
  175. }
  176. static int dm_wait_for_idle(void *handle)
  177. {
  178. /* XXX todo */
  179. return 0;
  180. }
  181. static bool dm_check_soft_reset(void *handle)
  182. {
  183. return false;
  184. }
  185. static int dm_soft_reset(void *handle)
  186. {
  187. /* XXX todo */
  188. return 0;
  189. }
  190. static struct amdgpu_crtc *
  191. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  192. int otg_inst)
  193. {
  194. struct drm_device *dev = adev->ddev;
  195. struct drm_crtc *crtc;
  196. struct amdgpu_crtc *amdgpu_crtc;
  197. /*
  198. * following if is check inherited from both functions where this one is
  199. * used now. Need to be checked why it could happen.
  200. */
  201. if (otg_inst == -1) {
  202. WARN_ON(1);
  203. return adev->mode_info.crtcs[0];
  204. }
  205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  206. amdgpu_crtc = to_amdgpu_crtc(crtc);
  207. if (amdgpu_crtc->otg_inst == otg_inst)
  208. return amdgpu_crtc;
  209. }
  210. return NULL;
  211. }
  212. static void dm_pflip_high_irq(void *interrupt_params)
  213. {
  214. struct amdgpu_crtc *amdgpu_crtc;
  215. struct common_irq_params *irq_params = interrupt_params;
  216. struct amdgpu_device *adev = irq_params->adev;
  217. unsigned long flags;
  218. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  219. /* IRQ could occur when in initial stage */
  220. /*TODO work and BO cleanup */
  221. if (amdgpu_crtc == NULL) {
  222. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  223. return;
  224. }
  225. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  226. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  227. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  228. amdgpu_crtc->pflip_status,
  229. AMDGPU_FLIP_SUBMITTED,
  230. amdgpu_crtc->crtc_id,
  231. amdgpu_crtc);
  232. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  233. return;
  234. }
  235. /* wakeup usersapce */
  236. if (amdgpu_crtc->event) {
  237. /* Update to correct count/ts if racing with vblank irq */
  238. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  239. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  240. /* page flip completed. clean up */
  241. amdgpu_crtc->event = NULL;
  242. } else
  243. WARN_ON(1);
  244. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  245. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  246. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  247. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  248. drm_crtc_vblank_put(&amdgpu_crtc->base);
  249. }
  250. static void dm_crtc_high_irq(void *interrupt_params)
  251. {
  252. struct common_irq_params *irq_params = interrupt_params;
  253. struct amdgpu_device *adev = irq_params->adev;
  254. uint8_t crtc_index = 0;
  255. struct amdgpu_crtc *acrtc;
  256. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  257. if (acrtc)
  258. crtc_index = acrtc->crtc_id;
  259. drm_handle_vblank(adev->ddev, crtc_index);
  260. }
  261. static int dm_set_clockgating_state(void *handle,
  262. enum amd_clockgating_state state)
  263. {
  264. return 0;
  265. }
  266. static int dm_set_powergating_state(void *handle,
  267. enum amd_powergating_state state)
  268. {
  269. return 0;
  270. }
  271. /* Prototypes of private functions */
  272. static int dm_early_init(void* handle);
  273. static void hotplug_notify_work_func(struct work_struct *work)
  274. {
  275. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  276. struct drm_device *dev = dm->ddev;
  277. drm_kms_helper_hotplug_event(dev);
  278. }
  279. #ifdef ENABLE_FBC
  280. #include "dal_asic_id.h"
  281. /* Allocate memory for FBC compressed data */
  282. /* TODO: Dynamic allocation */
  283. #define AMDGPU_FBC_SIZE (3840 * 2160 * 4)
  284. static void amdgpu_dm_initialize_fbc(struct amdgpu_device *adev)
  285. {
  286. int r;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. if (!compressor->bo_ptr) {
  289. r = amdgpu_bo_create_kernel(adev, AMDGPU_FBC_SIZE, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM, &compressor->bo_ptr,
  291. &compressor->gpu_addr, &compressor->cpu_addr);
  292. if (r)
  293. DRM_ERROR("DM: Failed to initialize fbc\n");
  294. }
  295. }
  296. #endif
  297. /* Init display KMS
  298. *
  299. * Returns 0 on success
  300. */
  301. static int amdgpu_dm_init(struct amdgpu_device *adev)
  302. {
  303. struct dc_init_data init_data;
  304. adev->dm.ddev = adev->ddev;
  305. adev->dm.adev = adev;
  306. /* Zero all the fields */
  307. memset(&init_data, 0, sizeof(init_data));
  308. /* initialize DAL's lock (for SYNC context use) */
  309. spin_lock_init(&adev->dm.dal_lock);
  310. /* initialize DAL's mutex */
  311. mutex_init(&adev->dm.dal_mutex);
  312. if(amdgpu_dm_irq_init(adev)) {
  313. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  314. goto error;
  315. }
  316. init_data.asic_id.chip_family = adev->family;
  317. init_data.asic_id.pci_revision_id = adev->rev_id;
  318. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  319. init_data.asic_id.vram_width = adev->mc.vram_width;
  320. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  321. init_data.asic_id.atombios_base_address =
  322. adev->mode_info.atom_context->bios;
  323. init_data.driver = adev;
  324. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  325. if (!adev->dm.cgs_device) {
  326. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  327. goto error;
  328. }
  329. init_data.cgs_device = adev->dm.cgs_device;
  330. adev->dm.dal = NULL;
  331. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  332. if (amdgpu_dc_log)
  333. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  334. else
  335. init_data.log_mask = DC_MIN_LOG_MASK;
  336. #ifdef ENABLE_FBC
  337. if (adev->family == FAMILY_CZ)
  338. amdgpu_dm_initialize_fbc(adev);
  339. init_data.fbc_gpu_addr = adev->dm.compressor.gpu_addr;
  340. #endif
  341. /* Display Core create. */
  342. adev->dm.dc = dc_create(&init_data);
  343. if (adev->dm.dc)
  344. DRM_INFO("Display Core initialized!\n");
  345. else
  346. DRM_INFO("Display Core failed to initialize!\n");
  347. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  348. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  349. if (!adev->dm.freesync_module) {
  350. DRM_ERROR(
  351. "amdgpu: failed to initialize freesync_module.\n");
  352. } else
  353. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  354. adev->dm.freesync_module);
  355. if (amdgpu_dm_initialize_drm_device(adev)) {
  356. DRM_ERROR(
  357. "amdgpu: failed to initialize sw for display support.\n");
  358. goto error;
  359. }
  360. /* Update the actual used number of crtc */
  361. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  362. /* TODO: Add_display_info? */
  363. /* TODO use dynamic cursor width */
  364. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  365. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  366. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  367. DRM_ERROR(
  368. "amdgpu: failed to initialize sw for display support.\n");
  369. goto error;
  370. }
  371. DRM_DEBUG_DRIVER("KMS initialized.\n");
  372. return 0;
  373. error:
  374. amdgpu_dm_fini(adev);
  375. return -1;
  376. }
  377. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  378. {
  379. amdgpu_dm_destroy_drm_device(&adev->dm);
  380. /*
  381. * TODO: pageflip, vlank interrupt
  382. *
  383. * amdgpu_dm_irq_fini(adev);
  384. */
  385. if (adev->dm.cgs_device) {
  386. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  387. adev->dm.cgs_device = NULL;
  388. }
  389. if (adev->dm.freesync_module) {
  390. mod_freesync_destroy(adev->dm.freesync_module);
  391. adev->dm.freesync_module = NULL;
  392. }
  393. /* DC Destroy TODO: Replace destroy DAL */
  394. if (adev->dm.dc)
  395. dc_destroy(&adev->dm.dc);
  396. return;
  397. }
  398. static int dm_sw_init(void *handle)
  399. {
  400. return 0;
  401. }
  402. static int dm_sw_fini(void *handle)
  403. {
  404. return 0;
  405. }
  406. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  407. {
  408. struct amdgpu_dm_connector *aconnector;
  409. struct drm_connector *connector;
  410. int ret = 0;
  411. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  412. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  413. aconnector = to_amdgpu_dm_connector(connector);
  414. if (aconnector->dc_link->type == dc_connection_mst_branch) {
  415. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  416. aconnector, aconnector->base.base.id);
  417. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  418. if (ret < 0) {
  419. DRM_ERROR("DM_MST: Failed to start MST\n");
  420. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  421. return ret;
  422. }
  423. }
  424. }
  425. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  426. return ret;
  427. }
  428. static int dm_late_init(void *handle)
  429. {
  430. struct drm_device *dev = ((struct amdgpu_device *)handle)->ddev;
  431. int r = detect_mst_link_for_all_connectors(dev);
  432. return r;
  433. }
  434. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  435. {
  436. struct amdgpu_dm_connector *aconnector;
  437. struct drm_connector *connector;
  438. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  439. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  440. aconnector = to_amdgpu_dm_connector(connector);
  441. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  442. !aconnector->mst_port) {
  443. if (suspend)
  444. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  445. else
  446. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  447. }
  448. }
  449. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  450. }
  451. static int dm_hw_init(void *handle)
  452. {
  453. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  454. /* Create DAL display manager */
  455. amdgpu_dm_init(adev);
  456. amdgpu_dm_hpd_init(adev);
  457. return 0;
  458. }
  459. static int dm_hw_fini(void *handle)
  460. {
  461. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  462. amdgpu_dm_hpd_fini(adev);
  463. amdgpu_dm_irq_fini(adev);
  464. amdgpu_dm_fini(adev);
  465. return 0;
  466. }
  467. static int dm_suspend(void *handle)
  468. {
  469. struct amdgpu_device *adev = handle;
  470. struct amdgpu_display_manager *dm = &adev->dm;
  471. int ret = 0;
  472. s3_handle_mst(adev->ddev, true);
  473. amdgpu_dm_irq_suspend(adev);
  474. WARN_ON(adev->dm.cached_state);
  475. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  476. dc_set_power_state(
  477. dm->dc,
  478. DC_ACPI_CM_POWER_STATE_D3
  479. );
  480. return ret;
  481. }
  482. static struct amdgpu_dm_connector *
  483. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  484. struct drm_crtc *crtc)
  485. {
  486. uint32_t i;
  487. struct drm_connector_state *new_con_state;
  488. struct drm_connector *connector;
  489. struct drm_crtc *crtc_from_state;
  490. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  491. crtc_from_state = new_con_state->crtc;
  492. if (crtc_from_state == crtc)
  493. return to_amdgpu_dm_connector(connector);
  494. }
  495. return NULL;
  496. }
  497. static int dm_resume(void *handle)
  498. {
  499. struct amdgpu_device *adev = handle;
  500. struct amdgpu_display_manager *dm = &adev->dm;
  501. /* power on hardware */
  502. dc_set_power_state(
  503. dm->dc,
  504. DC_ACPI_CM_POWER_STATE_D0
  505. );
  506. return 0;
  507. }
  508. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  509. {
  510. struct drm_device *ddev = adev->ddev;
  511. struct amdgpu_display_manager *dm = &adev->dm;
  512. struct amdgpu_dm_connector *aconnector;
  513. struct drm_connector *connector;
  514. struct drm_crtc *crtc;
  515. struct drm_crtc_state *new_crtc_state;
  516. struct dm_crtc_state *dm_crtc_state;
  517. struct drm_plane *plane;
  518. struct drm_plane_state *plane_state;
  519. struct dm_plane_state *dm_plane_state;
  520. struct dm_atomic_state *cached_state;
  521. int ret = 0;
  522. int i;
  523. /* program HPD filter */
  524. dc_resume(dm->dc);
  525. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  526. s3_handle_mst(ddev, false);
  527. /*
  528. * early enable HPD Rx IRQ, should be done before set mode as short
  529. * pulse interrupts are used for MST
  530. */
  531. amdgpu_dm_irq_resume_early(adev);
  532. /* Do detection*/
  533. list_for_each_entry(connector,
  534. &ddev->mode_config.connector_list, head) {
  535. aconnector = to_amdgpu_dm_connector(connector);
  536. /*
  537. * this is the case when traversing through already created
  538. * MST connectors, should be skipped
  539. */
  540. if (aconnector->mst_port)
  541. continue;
  542. mutex_lock(&aconnector->hpd_lock);
  543. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  544. aconnector->dc_sink = NULL;
  545. amdgpu_dm_update_connector_after_detect(aconnector);
  546. mutex_unlock(&aconnector->hpd_lock);
  547. }
  548. /* Force mode set in atomic comit */
  549. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  550. new_crtc_state->active_changed = true;
  551. cached_state = to_dm_atomic_state(adev->dm.cached_state);
  552. /*
  553. * During suspend, the cached state is saved before all streams are
  554. * disabled. Refresh cached state to match actual current state before
  555. * restoring it.
  556. */
  557. WARN_ON(kref_read(&cached_state->context->refcount) > 1);
  558. dc_release_state(cached_state->context);
  559. cached_state->context = dc_create_state();
  560. dc_resource_state_copy_construct_current(adev->dm.dc, cached_state->context);
  561. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i) {
  562. dm_crtc_state = to_dm_crtc_state(new_crtc_state);
  563. if (dm_crtc_state->stream) {
  564. WARN_ON(kref_read(&dm_crtc_state->stream->refcount) > 1);
  565. dc_stream_release(dm_crtc_state->stream);
  566. dm_crtc_state->stream = NULL;
  567. }
  568. }
  569. for_each_new_plane_in_state(adev->dm.cached_state, plane, plane_state, i) {
  570. dm_plane_state = to_dm_plane_state(plane_state);
  571. if (dm_plane_state->dc_state) {
  572. WARN_ON(kref_read(&dm_plane_state->dc_state->refcount) > 1);
  573. dc_plane_state_release(dm_plane_state->dc_state);
  574. dm_plane_state->dc_state = NULL;
  575. }
  576. }
  577. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  578. drm_atomic_state_put(adev->dm.cached_state);
  579. adev->dm.cached_state = NULL;
  580. amdgpu_dm_irq_resume_late(adev);
  581. return ret;
  582. }
  583. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  584. .name = "dm",
  585. .early_init = dm_early_init,
  586. .late_init = dm_late_init,
  587. .sw_init = dm_sw_init,
  588. .sw_fini = dm_sw_fini,
  589. .hw_init = dm_hw_init,
  590. .hw_fini = dm_hw_fini,
  591. .suspend = dm_suspend,
  592. .resume = dm_resume,
  593. .is_idle = dm_is_idle,
  594. .wait_for_idle = dm_wait_for_idle,
  595. .check_soft_reset = dm_check_soft_reset,
  596. .soft_reset = dm_soft_reset,
  597. .set_clockgating_state = dm_set_clockgating_state,
  598. .set_powergating_state = dm_set_powergating_state,
  599. };
  600. const struct amdgpu_ip_block_version dm_ip_block =
  601. {
  602. .type = AMD_IP_BLOCK_TYPE_DCE,
  603. .major = 1,
  604. .minor = 0,
  605. .rev = 0,
  606. .funcs = &amdgpu_dm_funcs,
  607. };
  608. static struct drm_atomic_state *
  609. dm_atomic_state_alloc(struct drm_device *dev)
  610. {
  611. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  612. if (!state)
  613. return NULL;
  614. if (drm_atomic_state_init(dev, &state->base) < 0)
  615. goto fail;
  616. return &state->base;
  617. fail:
  618. kfree(state);
  619. return NULL;
  620. }
  621. static void
  622. dm_atomic_state_clear(struct drm_atomic_state *state)
  623. {
  624. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  625. if (dm_state->context) {
  626. dc_release_state(dm_state->context);
  627. dm_state->context = NULL;
  628. }
  629. drm_atomic_state_default_clear(state);
  630. }
  631. static void
  632. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  633. {
  634. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  635. drm_atomic_state_default_release(state);
  636. kfree(dm_state);
  637. }
  638. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  639. .fb_create = amdgpu_user_framebuffer_create,
  640. .output_poll_changed = amdgpu_output_poll_changed,
  641. .atomic_check = amdgpu_dm_atomic_check,
  642. .atomic_commit = amdgpu_dm_atomic_commit,
  643. .atomic_state_alloc = dm_atomic_state_alloc,
  644. .atomic_state_clear = dm_atomic_state_clear,
  645. .atomic_state_free = dm_atomic_state_alloc_free
  646. };
  647. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  648. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  649. };
  650. static void
  651. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  652. {
  653. struct drm_connector *connector = &aconnector->base;
  654. struct drm_device *dev = connector->dev;
  655. struct dc_sink *sink;
  656. /* MST handled by drm_mst framework */
  657. if (aconnector->mst_mgr.mst_state == true)
  658. return;
  659. sink = aconnector->dc_link->local_sink;
  660. /* Edid mgmt connector gets first update only in mode_valid hook and then
  661. * the connector sink is set to either fake or physical sink depends on link status.
  662. * don't do it here if u are during boot
  663. */
  664. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  665. && aconnector->dc_em_sink) {
  666. /* For S3 resume with headless use eml_sink to fake stream
  667. * because on resume connecotr->sink is set ti NULL
  668. */
  669. mutex_lock(&dev->mode_config.mutex);
  670. if (sink) {
  671. if (aconnector->dc_sink) {
  672. amdgpu_dm_remove_sink_from_freesync_module(
  673. connector);
  674. /* retain and release bellow are used for
  675. * bump up refcount for sink because the link don't point
  676. * to it anymore after disconnect so on next crtc to connector
  677. * reshuffle by UMD we will get into unwanted dc_sink release
  678. */
  679. if (aconnector->dc_sink != aconnector->dc_em_sink)
  680. dc_sink_release(aconnector->dc_sink);
  681. }
  682. aconnector->dc_sink = sink;
  683. amdgpu_dm_add_sink_to_freesync_module(
  684. connector, aconnector->edid);
  685. } else {
  686. amdgpu_dm_remove_sink_from_freesync_module(connector);
  687. if (!aconnector->dc_sink)
  688. aconnector->dc_sink = aconnector->dc_em_sink;
  689. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  690. dc_sink_retain(aconnector->dc_sink);
  691. }
  692. mutex_unlock(&dev->mode_config.mutex);
  693. return;
  694. }
  695. /*
  696. * TODO: temporary guard to look for proper fix
  697. * if this sink is MST sink, we should not do anything
  698. */
  699. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  700. return;
  701. if (aconnector->dc_sink == sink) {
  702. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  703. * Do nothing!! */
  704. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  705. aconnector->connector_id);
  706. return;
  707. }
  708. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  709. aconnector->connector_id, aconnector->dc_sink, sink);
  710. mutex_lock(&dev->mode_config.mutex);
  711. /* 1. Update status of the drm connector
  712. * 2. Send an event and let userspace tell us what to do */
  713. if (sink) {
  714. /* TODO: check if we still need the S3 mode update workaround.
  715. * If yes, put it here. */
  716. if (aconnector->dc_sink)
  717. amdgpu_dm_remove_sink_from_freesync_module(
  718. connector);
  719. aconnector->dc_sink = sink;
  720. if (sink->dc_edid.length == 0)
  721. aconnector->edid = NULL;
  722. else {
  723. aconnector->edid =
  724. (struct edid *) sink->dc_edid.raw_edid;
  725. drm_mode_connector_update_edid_property(connector,
  726. aconnector->edid);
  727. }
  728. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  729. } else {
  730. amdgpu_dm_remove_sink_from_freesync_module(connector);
  731. drm_mode_connector_update_edid_property(connector, NULL);
  732. aconnector->num_modes = 0;
  733. aconnector->dc_sink = NULL;
  734. }
  735. mutex_unlock(&dev->mode_config.mutex);
  736. }
  737. static void handle_hpd_irq(void *param)
  738. {
  739. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  740. struct drm_connector *connector = &aconnector->base;
  741. struct drm_device *dev = connector->dev;
  742. /* In case of failure or MST no need to update connector status or notify the OS
  743. * since (for MST case) MST does this in it's own context.
  744. */
  745. mutex_lock(&aconnector->hpd_lock);
  746. if (aconnector->fake_enable)
  747. aconnector->fake_enable = false;
  748. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  749. amdgpu_dm_update_connector_after_detect(aconnector);
  750. drm_modeset_lock_all(dev);
  751. dm_restore_drm_connector_state(dev, connector);
  752. drm_modeset_unlock_all(dev);
  753. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  754. drm_kms_helper_hotplug_event(dev);
  755. }
  756. mutex_unlock(&aconnector->hpd_lock);
  757. }
  758. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  759. {
  760. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  761. uint8_t dret;
  762. bool new_irq_handled = false;
  763. int dpcd_addr;
  764. int dpcd_bytes_to_read;
  765. const int max_process_count = 30;
  766. int process_count = 0;
  767. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  768. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  769. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  770. /* DPCD 0x200 - 0x201 for downstream IRQ */
  771. dpcd_addr = DP_SINK_COUNT;
  772. } else {
  773. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  774. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  775. dpcd_addr = DP_SINK_COUNT_ESI;
  776. }
  777. dret = drm_dp_dpcd_read(
  778. &aconnector->dm_dp_aux.aux,
  779. dpcd_addr,
  780. esi,
  781. dpcd_bytes_to_read);
  782. while (dret == dpcd_bytes_to_read &&
  783. process_count < max_process_count) {
  784. uint8_t retry;
  785. dret = 0;
  786. process_count++;
  787. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  788. /* handle HPD short pulse irq */
  789. if (aconnector->mst_mgr.mst_state)
  790. drm_dp_mst_hpd_irq(
  791. &aconnector->mst_mgr,
  792. esi,
  793. &new_irq_handled);
  794. if (new_irq_handled) {
  795. /* ACK at DPCD to notify down stream */
  796. const int ack_dpcd_bytes_to_write =
  797. dpcd_bytes_to_read - 1;
  798. for (retry = 0; retry < 3; retry++) {
  799. uint8_t wret;
  800. wret = drm_dp_dpcd_write(
  801. &aconnector->dm_dp_aux.aux,
  802. dpcd_addr + 1,
  803. &esi[1],
  804. ack_dpcd_bytes_to_write);
  805. if (wret == ack_dpcd_bytes_to_write)
  806. break;
  807. }
  808. /* check if there is new irq to be handle */
  809. dret = drm_dp_dpcd_read(
  810. &aconnector->dm_dp_aux.aux,
  811. dpcd_addr,
  812. esi,
  813. dpcd_bytes_to_read);
  814. new_irq_handled = false;
  815. } else
  816. break;
  817. }
  818. if (process_count == max_process_count)
  819. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  820. }
  821. static void handle_hpd_rx_irq(void *param)
  822. {
  823. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  824. struct drm_connector *connector = &aconnector->base;
  825. struct drm_device *dev = connector->dev;
  826. const struct dc_link *dc_link = aconnector->dc_link;
  827. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  828. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  829. * conflict, after implement i2c helper, this mutex should be
  830. * retired.
  831. */
  832. if (aconnector->dc_link->type != dc_connection_mst_branch)
  833. mutex_lock(&aconnector->hpd_lock);
  834. if (dc_link_handle_hpd_rx_irq(aconnector->dc_link, NULL) &&
  835. !is_mst_root_connector) {
  836. /* Downstream Port status changed. */
  837. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPDRX)) {
  838. amdgpu_dm_update_connector_after_detect(aconnector);
  839. drm_modeset_lock_all(dev);
  840. dm_restore_drm_connector_state(dev, connector);
  841. drm_modeset_unlock_all(dev);
  842. drm_kms_helper_hotplug_event(dev);
  843. }
  844. }
  845. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  846. (dc_link->type == dc_connection_mst_branch))
  847. dm_handle_hpd_rx_irq(aconnector);
  848. if (aconnector->dc_link->type != dc_connection_mst_branch)
  849. mutex_unlock(&aconnector->hpd_lock);
  850. }
  851. static void register_hpd_handlers(struct amdgpu_device *adev)
  852. {
  853. struct drm_device *dev = adev->ddev;
  854. struct drm_connector *connector;
  855. struct amdgpu_dm_connector *aconnector;
  856. const struct dc_link *dc_link;
  857. struct dc_interrupt_params int_params = {0};
  858. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  859. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  860. list_for_each_entry(connector,
  861. &dev->mode_config.connector_list, head) {
  862. aconnector = to_amdgpu_dm_connector(connector);
  863. dc_link = aconnector->dc_link;
  864. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  865. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  866. int_params.irq_source = dc_link->irq_source_hpd;
  867. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  868. handle_hpd_irq,
  869. (void *) aconnector);
  870. }
  871. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  872. /* Also register for DP short pulse (hpd_rx). */
  873. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  874. int_params.irq_source = dc_link->irq_source_hpd_rx;
  875. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  876. handle_hpd_rx_irq,
  877. (void *) aconnector);
  878. }
  879. }
  880. }
  881. /* Register IRQ sources and initialize IRQ callbacks */
  882. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  883. {
  884. struct dc *dc = adev->dm.dc;
  885. struct common_irq_params *c_irq_params;
  886. struct dc_interrupt_params int_params = {0};
  887. int r;
  888. int i;
  889. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  890. if (adev->asic_type == CHIP_VEGA10 ||
  891. adev->asic_type == CHIP_RAVEN)
  892. client_id = AMDGPU_IH_CLIENTID_DCE;
  893. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  894. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  895. /* Actions of amdgpu_irq_add_id():
  896. * 1. Register a set() function with base driver.
  897. * Base driver will call set() function to enable/disable an
  898. * interrupt in DC hardware.
  899. * 2. Register amdgpu_dm_irq_handler().
  900. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  901. * coming from DC hardware.
  902. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  903. * for acknowledging and handling. */
  904. /* Use VBLANK interrupt */
  905. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  906. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  907. if (r) {
  908. DRM_ERROR("Failed to add crtc irq id!\n");
  909. return r;
  910. }
  911. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  912. int_params.irq_source =
  913. dc_interrupt_to_irq_source(dc, i, 0);
  914. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  915. c_irq_params->adev = adev;
  916. c_irq_params->irq_src = int_params.irq_source;
  917. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  918. dm_crtc_high_irq, c_irq_params);
  919. }
  920. /* Use GRPH_PFLIP interrupt */
  921. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  922. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  923. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  924. if (r) {
  925. DRM_ERROR("Failed to add page flip irq id!\n");
  926. return r;
  927. }
  928. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  929. int_params.irq_source =
  930. dc_interrupt_to_irq_source(dc, i, 0);
  931. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  932. c_irq_params->adev = adev;
  933. c_irq_params->irq_src = int_params.irq_source;
  934. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  935. dm_pflip_high_irq, c_irq_params);
  936. }
  937. /* HPD */
  938. r = amdgpu_irq_add_id(adev, client_id,
  939. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  940. if (r) {
  941. DRM_ERROR("Failed to add hpd irq id!\n");
  942. return r;
  943. }
  944. register_hpd_handlers(adev);
  945. return 0;
  946. }
  947. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  948. /* Register IRQ sources and initialize IRQ callbacks */
  949. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  950. {
  951. struct dc *dc = adev->dm.dc;
  952. struct common_irq_params *c_irq_params;
  953. struct dc_interrupt_params int_params = {0};
  954. int r;
  955. int i;
  956. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  957. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  958. /* Actions of amdgpu_irq_add_id():
  959. * 1. Register a set() function with base driver.
  960. * Base driver will call set() function to enable/disable an
  961. * interrupt in DC hardware.
  962. * 2. Register amdgpu_dm_irq_handler().
  963. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  964. * coming from DC hardware.
  965. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  966. * for acknowledging and handling.
  967. * */
  968. /* Use VSTARTUP interrupt */
  969. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  970. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  971. i++) {
  972. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  973. if (r) {
  974. DRM_ERROR("Failed to add crtc irq id!\n");
  975. return r;
  976. }
  977. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  978. int_params.irq_source =
  979. dc_interrupt_to_irq_source(dc, i, 0);
  980. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  981. c_irq_params->adev = adev;
  982. c_irq_params->irq_src = int_params.irq_source;
  983. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  984. dm_crtc_high_irq, c_irq_params);
  985. }
  986. /* Use GRPH_PFLIP interrupt */
  987. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  988. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  989. i++) {
  990. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  991. if (r) {
  992. DRM_ERROR("Failed to add page flip irq id!\n");
  993. return r;
  994. }
  995. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  996. int_params.irq_source =
  997. dc_interrupt_to_irq_source(dc, i, 0);
  998. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  999. c_irq_params->adev = adev;
  1000. c_irq_params->irq_src = int_params.irq_source;
  1001. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  1002. dm_pflip_high_irq, c_irq_params);
  1003. }
  1004. /* HPD */
  1005. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  1006. &adev->hpd_irq);
  1007. if (r) {
  1008. DRM_ERROR("Failed to add hpd irq id!\n");
  1009. return r;
  1010. }
  1011. register_hpd_handlers(adev);
  1012. return 0;
  1013. }
  1014. #endif
  1015. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  1016. {
  1017. int r;
  1018. adev->mode_info.mode_config_initialized = true;
  1019. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  1020. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  1021. adev->ddev->mode_config.max_width = 16384;
  1022. adev->ddev->mode_config.max_height = 16384;
  1023. adev->ddev->mode_config.preferred_depth = 24;
  1024. adev->ddev->mode_config.prefer_shadow = 1;
  1025. /* indicate support of immediate flip */
  1026. adev->ddev->mode_config.async_page_flip = true;
  1027. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  1028. r = amdgpu_modeset_create_props(adev);
  1029. if (r)
  1030. return r;
  1031. return 0;
  1032. }
  1033. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1034. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1035. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  1036. {
  1037. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1038. if (dc_link_set_backlight_level(dm->backlight_link,
  1039. bd->props.brightness, 0, 0))
  1040. return 0;
  1041. else
  1042. return 1;
  1043. }
  1044. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1045. {
  1046. return bd->props.brightness;
  1047. }
  1048. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1049. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1050. .update_status = amdgpu_dm_backlight_update_status,
  1051. };
  1052. static void
  1053. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1054. {
  1055. char bl_name[16];
  1056. struct backlight_properties props = { 0 };
  1057. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1058. props.type = BACKLIGHT_RAW;
  1059. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1060. dm->adev->ddev->primary->index);
  1061. dm->backlight_dev = backlight_device_register(bl_name,
  1062. dm->adev->ddev->dev,
  1063. dm,
  1064. &amdgpu_dm_backlight_ops,
  1065. &props);
  1066. if (NULL == dm->backlight_dev)
  1067. DRM_ERROR("DM: Backlight registration failed!\n");
  1068. else
  1069. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1070. }
  1071. #endif
  1072. /* In this architecture, the association
  1073. * connector -> encoder -> crtc
  1074. * id not really requried. The crtc and connector will hold the
  1075. * display_index as an abstraction to use with DAL component
  1076. *
  1077. * Returns 0 on success
  1078. */
  1079. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1080. {
  1081. struct amdgpu_display_manager *dm = &adev->dm;
  1082. uint32_t i;
  1083. struct amdgpu_dm_connector *aconnector = NULL;
  1084. struct amdgpu_encoder *aencoder = NULL;
  1085. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1086. uint32_t link_cnt;
  1087. unsigned long possible_crtcs;
  1088. link_cnt = dm->dc->caps.max_links;
  1089. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1090. DRM_ERROR("DM: Failed to initialize mode config\n");
  1091. return -1;
  1092. }
  1093. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1094. mode_info->planes[i] = kzalloc(sizeof(struct amdgpu_plane),
  1095. GFP_KERNEL);
  1096. if (!mode_info->planes[i]) {
  1097. DRM_ERROR("KMS: Failed to allocate plane\n");
  1098. goto fail_free_planes;
  1099. }
  1100. mode_info->planes[i]->base.type = mode_info->plane_type[i];
  1101. /*
  1102. * HACK: IGT tests expect that each plane can only have one
  1103. * one possible CRTC. For now, set one CRTC for each
  1104. * plane that is not an underlay, but still allow multiple
  1105. * CRTCs for underlay planes.
  1106. */
  1107. possible_crtcs = 1 << i;
  1108. if (i >= dm->dc->caps.max_streams)
  1109. possible_crtcs = 0xff;
  1110. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1111. DRM_ERROR("KMS: Failed to initialize plane\n");
  1112. goto fail_free_planes;
  1113. }
  1114. }
  1115. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1116. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1117. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1118. goto fail_free_planes;
  1119. }
  1120. dm->display_indexes_num = dm->dc->caps.max_streams;
  1121. /* loops over all connectors on the board */
  1122. for (i = 0; i < link_cnt; i++) {
  1123. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1124. DRM_ERROR(
  1125. "KMS: Cannot support more than %d display indexes\n",
  1126. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1127. continue;
  1128. }
  1129. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1130. if (!aconnector)
  1131. goto fail_free_planes;
  1132. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1133. if (!aencoder) {
  1134. goto fail_free_connector;
  1135. }
  1136. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1137. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1138. goto fail_free_encoder;
  1139. }
  1140. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1141. DRM_ERROR("KMS: Failed to initialize connector\n");
  1142. goto fail_free_encoder;
  1143. }
  1144. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1145. DETECT_REASON_BOOT))
  1146. amdgpu_dm_update_connector_after_detect(aconnector);
  1147. }
  1148. /* Software is initialized. Now we can register interrupt handlers. */
  1149. switch (adev->asic_type) {
  1150. case CHIP_BONAIRE:
  1151. case CHIP_HAWAII:
  1152. case CHIP_KAVERI:
  1153. case CHIP_KABINI:
  1154. case CHIP_MULLINS:
  1155. case CHIP_TONGA:
  1156. case CHIP_FIJI:
  1157. case CHIP_CARRIZO:
  1158. case CHIP_STONEY:
  1159. case CHIP_POLARIS11:
  1160. case CHIP_POLARIS10:
  1161. case CHIP_POLARIS12:
  1162. case CHIP_VEGA10:
  1163. if (dce110_register_irq_handlers(dm->adev)) {
  1164. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1165. goto fail_free_encoder;
  1166. }
  1167. break;
  1168. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1169. case CHIP_RAVEN:
  1170. if (dcn10_register_irq_handlers(dm->adev)) {
  1171. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1172. goto fail_free_encoder;
  1173. }
  1174. /*
  1175. * Temporary disable until pplib/smu interaction is implemented
  1176. */
  1177. dm->dc->debug.disable_stutter = true;
  1178. break;
  1179. #endif
  1180. default:
  1181. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1182. goto fail_free_encoder;
  1183. }
  1184. drm_mode_config_reset(dm->ddev);
  1185. return 0;
  1186. fail_free_encoder:
  1187. kfree(aencoder);
  1188. fail_free_connector:
  1189. kfree(aconnector);
  1190. fail_free_planes:
  1191. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1192. kfree(mode_info->planes[i]);
  1193. return -1;
  1194. }
  1195. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1196. {
  1197. drm_mode_config_cleanup(dm->ddev);
  1198. return;
  1199. }
  1200. /******************************************************************************
  1201. * amdgpu_display_funcs functions
  1202. *****************************************************************************/
  1203. /**
  1204. * dm_bandwidth_update - program display watermarks
  1205. *
  1206. * @adev: amdgpu_device pointer
  1207. *
  1208. * Calculate and program the display watermarks and line buffer allocation.
  1209. */
  1210. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1211. {
  1212. /* TODO: implement later */
  1213. }
  1214. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1215. u8 level)
  1216. {
  1217. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1218. }
  1219. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1220. {
  1221. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1222. return 0;
  1223. }
  1224. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1225. struct drm_file *filp)
  1226. {
  1227. struct mod_freesync_params freesync_params;
  1228. uint8_t num_streams;
  1229. uint8_t i;
  1230. struct amdgpu_device *adev = dev->dev_private;
  1231. int r = 0;
  1232. /* Get freesync enable flag from DRM */
  1233. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1234. for (i = 0; i < num_streams; i++) {
  1235. struct dc_stream_state *stream;
  1236. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1237. mod_freesync_update_state(adev->dm.freesync_module,
  1238. &stream, 1, &freesync_params);
  1239. }
  1240. return r;
  1241. }
  1242. static const struct amdgpu_display_funcs dm_display_funcs = {
  1243. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1244. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1245. .vblank_wait = NULL,
  1246. .backlight_set_level =
  1247. dm_set_backlight_level,/* called unconditionally */
  1248. .backlight_get_level =
  1249. dm_get_backlight_level,/* called unconditionally */
  1250. .hpd_sense = NULL,/* called unconditionally */
  1251. .hpd_set_polarity = NULL, /* called unconditionally */
  1252. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1253. .page_flip_get_scanoutpos =
  1254. dm_crtc_get_scanoutpos,/* called unconditionally */
  1255. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1256. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1257. .notify_freesync = amdgpu_notify_freesync,
  1258. };
  1259. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1260. static ssize_t s3_debug_store(struct device *device,
  1261. struct device_attribute *attr,
  1262. const char *buf,
  1263. size_t count)
  1264. {
  1265. int ret;
  1266. int s3_state;
  1267. struct pci_dev *pdev = to_pci_dev(device);
  1268. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1269. struct amdgpu_device *adev = drm_dev->dev_private;
  1270. ret = kstrtoint(buf, 0, &s3_state);
  1271. if (ret == 0) {
  1272. if (s3_state) {
  1273. dm_resume(adev);
  1274. amdgpu_dm_display_resume(adev);
  1275. drm_kms_helper_hotplug_event(adev->ddev);
  1276. } else
  1277. dm_suspend(adev);
  1278. }
  1279. return ret == 0 ? count : 0;
  1280. }
  1281. DEVICE_ATTR_WO(s3_debug);
  1282. #endif
  1283. static int dm_early_init(void *handle)
  1284. {
  1285. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1286. adev->ddev->driver->driver_features |= DRIVER_ATOMIC;
  1287. amdgpu_dm_set_irq_funcs(adev);
  1288. switch (adev->asic_type) {
  1289. case CHIP_BONAIRE:
  1290. case CHIP_HAWAII:
  1291. adev->mode_info.num_crtc = 6;
  1292. adev->mode_info.num_hpd = 6;
  1293. adev->mode_info.num_dig = 6;
  1294. adev->mode_info.plane_type = dm_plane_type_default;
  1295. break;
  1296. case CHIP_KAVERI:
  1297. adev->mode_info.num_crtc = 4;
  1298. adev->mode_info.num_hpd = 6;
  1299. adev->mode_info.num_dig = 7;
  1300. adev->mode_info.plane_type = dm_plane_type_default;
  1301. break;
  1302. case CHIP_KABINI:
  1303. case CHIP_MULLINS:
  1304. adev->mode_info.num_crtc = 2;
  1305. adev->mode_info.num_hpd = 6;
  1306. adev->mode_info.num_dig = 6;
  1307. adev->mode_info.plane_type = dm_plane_type_default;
  1308. break;
  1309. case CHIP_FIJI:
  1310. case CHIP_TONGA:
  1311. adev->mode_info.num_crtc = 6;
  1312. adev->mode_info.num_hpd = 6;
  1313. adev->mode_info.num_dig = 7;
  1314. adev->mode_info.plane_type = dm_plane_type_default;
  1315. break;
  1316. case CHIP_CARRIZO:
  1317. adev->mode_info.num_crtc = 3;
  1318. adev->mode_info.num_hpd = 6;
  1319. adev->mode_info.num_dig = 9;
  1320. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1321. break;
  1322. case CHIP_STONEY:
  1323. adev->mode_info.num_crtc = 2;
  1324. adev->mode_info.num_hpd = 6;
  1325. adev->mode_info.num_dig = 9;
  1326. adev->mode_info.plane_type = dm_plane_type_stoney;
  1327. break;
  1328. case CHIP_POLARIS11:
  1329. case CHIP_POLARIS12:
  1330. adev->mode_info.num_crtc = 5;
  1331. adev->mode_info.num_hpd = 5;
  1332. adev->mode_info.num_dig = 5;
  1333. adev->mode_info.plane_type = dm_plane_type_default;
  1334. break;
  1335. case CHIP_POLARIS10:
  1336. adev->mode_info.num_crtc = 6;
  1337. adev->mode_info.num_hpd = 6;
  1338. adev->mode_info.num_dig = 6;
  1339. adev->mode_info.plane_type = dm_plane_type_default;
  1340. break;
  1341. case CHIP_VEGA10:
  1342. adev->mode_info.num_crtc = 6;
  1343. adev->mode_info.num_hpd = 6;
  1344. adev->mode_info.num_dig = 6;
  1345. adev->mode_info.plane_type = dm_plane_type_default;
  1346. break;
  1347. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1348. case CHIP_RAVEN:
  1349. adev->mode_info.num_crtc = 4;
  1350. adev->mode_info.num_hpd = 4;
  1351. adev->mode_info.num_dig = 4;
  1352. adev->mode_info.plane_type = dm_plane_type_default;
  1353. break;
  1354. #endif
  1355. default:
  1356. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1357. return -EINVAL;
  1358. }
  1359. if (adev->mode_info.funcs == NULL)
  1360. adev->mode_info.funcs = &dm_display_funcs;
  1361. /* Note: Do NOT change adev->audio_endpt_rreg and
  1362. * adev->audio_endpt_wreg because they are initialised in
  1363. * amdgpu_device_init() */
  1364. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1365. device_create_file(
  1366. adev->ddev->dev,
  1367. &dev_attr_s3_debug);
  1368. #endif
  1369. return 0;
  1370. }
  1371. struct dm_connector_state {
  1372. struct drm_connector_state base;
  1373. enum amdgpu_rmx_type scaling;
  1374. uint8_t underscan_vborder;
  1375. uint8_t underscan_hborder;
  1376. bool underscan_enable;
  1377. };
  1378. #define to_dm_connector_state(x)\
  1379. container_of((x), struct dm_connector_state, base)
  1380. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1381. struct dc_stream_state *new_stream,
  1382. struct dc_stream_state *old_stream)
  1383. {
  1384. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1385. return false;
  1386. if (!crtc_state->enable)
  1387. return false;
  1388. return crtc_state->active;
  1389. }
  1390. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1391. {
  1392. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1393. return false;
  1394. return !crtc_state->enable || !crtc_state->active;
  1395. }
  1396. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1397. {
  1398. drm_encoder_cleanup(encoder);
  1399. kfree(encoder);
  1400. }
  1401. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1402. .destroy = amdgpu_dm_encoder_destroy,
  1403. };
  1404. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1405. struct dc_plane_state *plane_state)
  1406. {
  1407. plane_state->src_rect.x = state->src_x >> 16;
  1408. plane_state->src_rect.y = state->src_y >> 16;
  1409. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1410. plane_state->src_rect.width = state->src_w >> 16;
  1411. if (plane_state->src_rect.width == 0)
  1412. return false;
  1413. plane_state->src_rect.height = state->src_h >> 16;
  1414. if (plane_state->src_rect.height == 0)
  1415. return false;
  1416. plane_state->dst_rect.x = state->crtc_x;
  1417. plane_state->dst_rect.y = state->crtc_y;
  1418. if (state->crtc_w == 0)
  1419. return false;
  1420. plane_state->dst_rect.width = state->crtc_w;
  1421. if (state->crtc_h == 0)
  1422. return false;
  1423. plane_state->dst_rect.height = state->crtc_h;
  1424. plane_state->clip_rect = plane_state->dst_rect;
  1425. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1426. case DRM_MODE_ROTATE_0:
  1427. plane_state->rotation = ROTATION_ANGLE_0;
  1428. break;
  1429. case DRM_MODE_ROTATE_90:
  1430. plane_state->rotation = ROTATION_ANGLE_90;
  1431. break;
  1432. case DRM_MODE_ROTATE_180:
  1433. plane_state->rotation = ROTATION_ANGLE_180;
  1434. break;
  1435. case DRM_MODE_ROTATE_270:
  1436. plane_state->rotation = ROTATION_ANGLE_270;
  1437. break;
  1438. default:
  1439. plane_state->rotation = ROTATION_ANGLE_0;
  1440. break;
  1441. }
  1442. return true;
  1443. }
  1444. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1445. uint64_t *tiling_flags,
  1446. uint64_t *fb_location)
  1447. {
  1448. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1449. int r = amdgpu_bo_reserve(rbo, false);
  1450. if (unlikely(r)) {
  1451. DRM_ERROR("Unable to reserve buffer\n");
  1452. return r;
  1453. }
  1454. if (fb_location)
  1455. *fb_location = amdgpu_bo_gpu_offset(rbo);
  1456. if (tiling_flags)
  1457. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1458. amdgpu_bo_unreserve(rbo);
  1459. return r;
  1460. }
  1461. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1462. struct dc_plane_state *plane_state,
  1463. const struct amdgpu_framebuffer *amdgpu_fb,
  1464. bool addReq)
  1465. {
  1466. uint64_t tiling_flags;
  1467. uint64_t fb_location = 0;
  1468. unsigned int awidth;
  1469. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1470. int ret = 0;
  1471. struct drm_format_name_buf format_name;
  1472. ret = get_fb_info(
  1473. amdgpu_fb,
  1474. &tiling_flags,
  1475. addReq == true ? &fb_location:NULL);
  1476. if (ret)
  1477. return ret;
  1478. switch (fb->format->format) {
  1479. case DRM_FORMAT_C8:
  1480. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1481. break;
  1482. case DRM_FORMAT_RGB565:
  1483. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1484. break;
  1485. case DRM_FORMAT_XRGB8888:
  1486. case DRM_FORMAT_ARGB8888:
  1487. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1488. break;
  1489. case DRM_FORMAT_XRGB2101010:
  1490. case DRM_FORMAT_ARGB2101010:
  1491. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1492. break;
  1493. case DRM_FORMAT_XBGR2101010:
  1494. case DRM_FORMAT_ABGR2101010:
  1495. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1496. break;
  1497. case DRM_FORMAT_NV21:
  1498. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1499. break;
  1500. case DRM_FORMAT_NV12:
  1501. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1502. break;
  1503. default:
  1504. DRM_ERROR("Unsupported screen format %s\n",
  1505. drm_get_format_name(fb->format->format, &format_name));
  1506. return -EINVAL;
  1507. }
  1508. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1509. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1510. plane_state->address.grph.addr.low_part = lower_32_bits(fb_location);
  1511. plane_state->address.grph.addr.high_part = upper_32_bits(fb_location);
  1512. plane_state->plane_size.grph.surface_size.x = 0;
  1513. plane_state->plane_size.grph.surface_size.y = 0;
  1514. plane_state->plane_size.grph.surface_size.width = fb->width;
  1515. plane_state->plane_size.grph.surface_size.height = fb->height;
  1516. plane_state->plane_size.grph.surface_pitch =
  1517. fb->pitches[0] / fb->format->cpp[0];
  1518. /* TODO: unhardcode */
  1519. plane_state->color_space = COLOR_SPACE_SRGB;
  1520. } else {
  1521. awidth = ALIGN(fb->width, 64);
  1522. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1523. plane_state->address.video_progressive.luma_addr.low_part
  1524. = lower_32_bits(fb_location);
  1525. plane_state->address.video_progressive.chroma_addr.low_part
  1526. = lower_32_bits(fb_location) +
  1527. (awidth * fb->height);
  1528. plane_state->plane_size.video.luma_size.x = 0;
  1529. plane_state->plane_size.video.luma_size.y = 0;
  1530. plane_state->plane_size.video.luma_size.width = awidth;
  1531. plane_state->plane_size.video.luma_size.height = fb->height;
  1532. /* TODO: unhardcode */
  1533. plane_state->plane_size.video.luma_pitch = awidth;
  1534. plane_state->plane_size.video.chroma_size.x = 0;
  1535. plane_state->plane_size.video.chroma_size.y = 0;
  1536. plane_state->plane_size.video.chroma_size.width = awidth;
  1537. plane_state->plane_size.video.chroma_size.height = fb->height;
  1538. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1539. /* TODO: unhardcode */
  1540. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1541. }
  1542. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1543. /* Fill GFX8 params */
  1544. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1545. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1546. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1547. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1548. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1549. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1550. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1551. /* XXX fix me for VI */
  1552. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1553. plane_state->tiling_info.gfx8.array_mode =
  1554. DC_ARRAY_2D_TILED_THIN1;
  1555. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1556. plane_state->tiling_info.gfx8.bank_width = bankw;
  1557. plane_state->tiling_info.gfx8.bank_height = bankh;
  1558. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1559. plane_state->tiling_info.gfx8.tile_mode =
  1560. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1561. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1562. == DC_ARRAY_1D_TILED_THIN1) {
  1563. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1564. }
  1565. plane_state->tiling_info.gfx8.pipe_config =
  1566. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1567. if (adev->asic_type == CHIP_VEGA10 ||
  1568. adev->asic_type == CHIP_RAVEN) {
  1569. /* Fill GFX9 params */
  1570. plane_state->tiling_info.gfx9.num_pipes =
  1571. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1572. plane_state->tiling_info.gfx9.num_banks =
  1573. adev->gfx.config.gb_addr_config_fields.num_banks;
  1574. plane_state->tiling_info.gfx9.pipe_interleave =
  1575. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1576. plane_state->tiling_info.gfx9.num_shader_engines =
  1577. adev->gfx.config.gb_addr_config_fields.num_se;
  1578. plane_state->tiling_info.gfx9.max_compressed_frags =
  1579. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1580. plane_state->tiling_info.gfx9.num_rb_per_se =
  1581. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1582. plane_state->tiling_info.gfx9.swizzle =
  1583. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1584. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1585. }
  1586. plane_state->visible = true;
  1587. plane_state->scaling_quality.h_taps_c = 0;
  1588. plane_state->scaling_quality.v_taps_c = 0;
  1589. /* is this needed? is plane_state zeroed at allocation? */
  1590. plane_state->scaling_quality.h_taps = 0;
  1591. plane_state->scaling_quality.v_taps = 0;
  1592. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1593. return ret;
  1594. }
  1595. static void fill_gamma_from_crtc_state(const struct drm_crtc_state *crtc_state,
  1596. struct dc_plane_state *plane_state)
  1597. {
  1598. int i;
  1599. struct dc_gamma *gamma;
  1600. struct drm_color_lut *lut =
  1601. (struct drm_color_lut *) crtc_state->gamma_lut->data;
  1602. gamma = dc_create_gamma();
  1603. if (gamma == NULL) {
  1604. WARN_ON(1);
  1605. return;
  1606. }
  1607. gamma->type = GAMMA_RGB_256;
  1608. gamma->num_entries = GAMMA_RGB_256_ENTRIES;
  1609. for (i = 0; i < GAMMA_RGB_256_ENTRIES; i++) {
  1610. gamma->entries.red[i] = dal_fixed31_32_from_int(lut[i].red);
  1611. gamma->entries.green[i] = dal_fixed31_32_from_int(lut[i].green);
  1612. gamma->entries.blue[i] = dal_fixed31_32_from_int(lut[i].blue);
  1613. }
  1614. plane_state->gamma_correction = gamma;
  1615. }
  1616. static int fill_plane_attributes(struct amdgpu_device *adev,
  1617. struct dc_plane_state *dc_plane_state,
  1618. struct drm_plane_state *plane_state,
  1619. struct drm_crtc_state *crtc_state,
  1620. bool addrReq)
  1621. {
  1622. const struct amdgpu_framebuffer *amdgpu_fb =
  1623. to_amdgpu_framebuffer(plane_state->fb);
  1624. const struct drm_crtc *crtc = plane_state->crtc;
  1625. struct dc_transfer_func *input_tf;
  1626. int ret = 0;
  1627. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1628. return -EINVAL;
  1629. ret = fill_plane_attributes_from_fb(
  1630. crtc->dev->dev_private,
  1631. dc_plane_state,
  1632. amdgpu_fb,
  1633. addrReq);
  1634. if (ret)
  1635. return ret;
  1636. input_tf = dc_create_transfer_func();
  1637. if (input_tf == NULL)
  1638. return -ENOMEM;
  1639. input_tf->type = TF_TYPE_PREDEFINED;
  1640. input_tf->tf = TRANSFER_FUNCTION_SRGB;
  1641. dc_plane_state->in_transfer_func = input_tf;
  1642. /* In case of gamma set, update gamma value */
  1643. if (crtc_state->gamma_lut)
  1644. fill_gamma_from_crtc_state(crtc_state, dc_plane_state);
  1645. return ret;
  1646. }
  1647. /*****************************************************************************/
  1648. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1649. const struct dm_connector_state *dm_state,
  1650. struct dc_stream_state *stream)
  1651. {
  1652. enum amdgpu_rmx_type rmx_type;
  1653. struct rect src = { 0 }; /* viewport in composition space*/
  1654. struct rect dst = { 0 }; /* stream addressable area */
  1655. /* no mode. nothing to be done */
  1656. if (!mode)
  1657. return;
  1658. /* Full screen scaling by default */
  1659. src.width = mode->hdisplay;
  1660. src.height = mode->vdisplay;
  1661. dst.width = stream->timing.h_addressable;
  1662. dst.height = stream->timing.v_addressable;
  1663. rmx_type = dm_state->scaling;
  1664. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1665. if (src.width * dst.height <
  1666. src.height * dst.width) {
  1667. /* height needs less upscaling/more downscaling */
  1668. dst.width = src.width *
  1669. dst.height / src.height;
  1670. } else {
  1671. /* width needs less upscaling/more downscaling */
  1672. dst.height = src.height *
  1673. dst.width / src.width;
  1674. }
  1675. } else if (rmx_type == RMX_CENTER) {
  1676. dst = src;
  1677. }
  1678. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1679. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1680. if (dm_state->underscan_enable) {
  1681. dst.x += dm_state->underscan_hborder / 2;
  1682. dst.y += dm_state->underscan_vborder / 2;
  1683. dst.width -= dm_state->underscan_hborder;
  1684. dst.height -= dm_state->underscan_vborder;
  1685. }
  1686. stream->src = src;
  1687. stream->dst = dst;
  1688. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1689. dst.x, dst.y, dst.width, dst.height);
  1690. }
  1691. static enum dc_color_depth
  1692. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1693. {
  1694. uint32_t bpc = connector->display_info.bpc;
  1695. /* Limited color depth to 8bit
  1696. * TODO: Still need to handle deep color
  1697. */
  1698. if (bpc > 8)
  1699. bpc = 8;
  1700. switch (bpc) {
  1701. case 0:
  1702. /* Temporary Work around, DRM don't parse color depth for
  1703. * EDID revision before 1.4
  1704. * TODO: Fix edid parsing
  1705. */
  1706. return COLOR_DEPTH_888;
  1707. case 6:
  1708. return COLOR_DEPTH_666;
  1709. case 8:
  1710. return COLOR_DEPTH_888;
  1711. case 10:
  1712. return COLOR_DEPTH_101010;
  1713. case 12:
  1714. return COLOR_DEPTH_121212;
  1715. case 14:
  1716. return COLOR_DEPTH_141414;
  1717. case 16:
  1718. return COLOR_DEPTH_161616;
  1719. default:
  1720. return COLOR_DEPTH_UNDEFINED;
  1721. }
  1722. }
  1723. static enum dc_aspect_ratio
  1724. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1725. {
  1726. int32_t width = mode_in->crtc_hdisplay * 9;
  1727. int32_t height = mode_in->crtc_vdisplay * 16;
  1728. if ((width - height) < 10 && (width - height) > -10)
  1729. return ASPECT_RATIO_16_9;
  1730. else
  1731. return ASPECT_RATIO_4_3;
  1732. }
  1733. static enum dc_color_space
  1734. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1735. {
  1736. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1737. switch (dc_crtc_timing->pixel_encoding) {
  1738. case PIXEL_ENCODING_YCBCR422:
  1739. case PIXEL_ENCODING_YCBCR444:
  1740. case PIXEL_ENCODING_YCBCR420:
  1741. {
  1742. /*
  1743. * 27030khz is the separation point between HDTV and SDTV
  1744. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1745. * respectively
  1746. */
  1747. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1748. if (dc_crtc_timing->flags.Y_ONLY)
  1749. color_space =
  1750. COLOR_SPACE_YCBCR709_LIMITED;
  1751. else
  1752. color_space = COLOR_SPACE_YCBCR709;
  1753. } else {
  1754. if (dc_crtc_timing->flags.Y_ONLY)
  1755. color_space =
  1756. COLOR_SPACE_YCBCR601_LIMITED;
  1757. else
  1758. color_space = COLOR_SPACE_YCBCR601;
  1759. }
  1760. }
  1761. break;
  1762. case PIXEL_ENCODING_RGB:
  1763. color_space = COLOR_SPACE_SRGB;
  1764. break;
  1765. default:
  1766. WARN_ON(1);
  1767. break;
  1768. }
  1769. return color_space;
  1770. }
  1771. /*****************************************************************************/
  1772. static void
  1773. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1774. const struct drm_display_mode *mode_in,
  1775. const struct drm_connector *connector)
  1776. {
  1777. struct dc_crtc_timing *timing_out = &stream->timing;
  1778. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1779. timing_out->h_border_left = 0;
  1780. timing_out->h_border_right = 0;
  1781. timing_out->v_border_top = 0;
  1782. timing_out->v_border_bottom = 0;
  1783. /* TODO: un-hardcode */
  1784. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1785. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1786. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1787. else
  1788. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1789. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1790. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1791. connector);
  1792. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1793. timing_out->hdmi_vic = 0;
  1794. timing_out->vic = drm_match_cea_mode(mode_in);
  1795. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1796. timing_out->h_total = mode_in->crtc_htotal;
  1797. timing_out->h_sync_width =
  1798. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1799. timing_out->h_front_porch =
  1800. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1801. timing_out->v_total = mode_in->crtc_vtotal;
  1802. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1803. timing_out->v_front_porch =
  1804. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1805. timing_out->v_sync_width =
  1806. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1807. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1808. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1809. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1810. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1811. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1812. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1813. stream->output_color_space = get_output_color_space(timing_out);
  1814. {
  1815. struct dc_transfer_func *tf = dc_create_transfer_func();
  1816. tf->type = TF_TYPE_PREDEFINED;
  1817. tf->tf = TRANSFER_FUNCTION_SRGB;
  1818. stream->out_transfer_func = tf;
  1819. }
  1820. }
  1821. static void fill_audio_info(struct audio_info *audio_info,
  1822. const struct drm_connector *drm_connector,
  1823. const struct dc_sink *dc_sink)
  1824. {
  1825. int i = 0;
  1826. int cea_revision = 0;
  1827. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1828. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1829. audio_info->product_id = edid_caps->product_id;
  1830. cea_revision = drm_connector->display_info.cea_rev;
  1831. while (i < AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS &&
  1832. edid_caps->display_name[i]) {
  1833. audio_info->display_name[i] = edid_caps->display_name[i];
  1834. i++;
  1835. }
  1836. if (cea_revision >= 3) {
  1837. audio_info->mode_count = edid_caps->audio_mode_count;
  1838. for (i = 0; i < audio_info->mode_count; ++i) {
  1839. audio_info->modes[i].format_code =
  1840. (enum audio_format_code)
  1841. (edid_caps->audio_modes[i].format_code);
  1842. audio_info->modes[i].channel_count =
  1843. edid_caps->audio_modes[i].channel_count;
  1844. audio_info->modes[i].sample_rates.all =
  1845. edid_caps->audio_modes[i].sample_rate;
  1846. audio_info->modes[i].sample_size =
  1847. edid_caps->audio_modes[i].sample_size;
  1848. }
  1849. }
  1850. audio_info->flags.all = edid_caps->speaker_flags;
  1851. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1852. if (drm_connector->latency_present[0]) {
  1853. audio_info->video_latency = drm_connector->video_latency[0];
  1854. audio_info->audio_latency = drm_connector->audio_latency[0];
  1855. }
  1856. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1857. }
  1858. static void
  1859. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1860. struct drm_display_mode *dst_mode)
  1861. {
  1862. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1863. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1864. dst_mode->crtc_clock = src_mode->crtc_clock;
  1865. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1866. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1867. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1868. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1869. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1870. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1871. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1872. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1873. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1874. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1875. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1876. }
  1877. static void
  1878. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1879. const struct drm_display_mode *native_mode,
  1880. bool scale_enabled)
  1881. {
  1882. if (scale_enabled) {
  1883. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1884. } else if (native_mode->clock == drm_mode->clock &&
  1885. native_mode->htotal == drm_mode->htotal &&
  1886. native_mode->vtotal == drm_mode->vtotal) {
  1887. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1888. } else {
  1889. /* no scaling nor amdgpu inserted, no need to patch */
  1890. }
  1891. }
  1892. static void create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1893. {
  1894. struct dc_sink *sink = NULL;
  1895. struct dc_sink_init_data sink_init_data = { 0 };
  1896. sink_init_data.link = aconnector->dc_link;
  1897. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1898. sink = dc_sink_create(&sink_init_data);
  1899. if (!sink)
  1900. DRM_ERROR("Failed to create sink!\n");
  1901. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1902. aconnector->fake_enable = true;
  1903. aconnector->dc_sink = sink;
  1904. aconnector->dc_link->local_sink = sink;
  1905. }
  1906. static struct dc_stream_state *
  1907. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1908. const struct drm_display_mode *drm_mode,
  1909. const struct dm_connector_state *dm_state)
  1910. {
  1911. struct drm_display_mode *preferred_mode = NULL;
  1912. const struct drm_connector *drm_connector;
  1913. struct dc_stream_state *stream = NULL;
  1914. struct drm_display_mode mode = *drm_mode;
  1915. bool native_mode_found = false;
  1916. if (aconnector == NULL) {
  1917. DRM_ERROR("aconnector is NULL!\n");
  1918. goto drm_connector_null;
  1919. }
  1920. if (dm_state == NULL) {
  1921. DRM_ERROR("dm_state is NULL!\n");
  1922. goto dm_state_null;
  1923. }
  1924. drm_connector = &aconnector->base;
  1925. if (!aconnector->dc_sink)
  1926. create_fake_sink(aconnector);
  1927. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1928. if (stream == NULL) {
  1929. DRM_ERROR("Failed to create stream for sink!\n");
  1930. goto stream_create_fail;
  1931. }
  1932. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1933. /* Search for preferred mode */
  1934. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1935. native_mode_found = true;
  1936. break;
  1937. }
  1938. }
  1939. if (!native_mode_found)
  1940. preferred_mode = list_first_entry_or_null(
  1941. &aconnector->base.modes,
  1942. struct drm_display_mode,
  1943. head);
  1944. if (preferred_mode == NULL) {
  1945. /* This may not be an error, the use case is when we we have no
  1946. * usermode calls to reset and set mode upon hotplug. In this
  1947. * case, we call set mode ourselves to restore the previous mode
  1948. * and the modelist may not be filled in in time.
  1949. */
  1950. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1951. } else {
  1952. decide_crtc_timing_for_drm_display_mode(
  1953. &mode, preferred_mode,
  1954. dm_state->scaling != RMX_OFF);
  1955. }
  1956. fill_stream_properties_from_drm_display_mode(stream,
  1957. &mode, &aconnector->base);
  1958. update_stream_scaling_settings(&mode, dm_state, stream);
  1959. fill_audio_info(
  1960. &stream->audio_info,
  1961. drm_connector,
  1962. aconnector->dc_sink);
  1963. stream_create_fail:
  1964. dm_state_null:
  1965. drm_connector_null:
  1966. return stream;
  1967. }
  1968. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1969. {
  1970. drm_crtc_cleanup(crtc);
  1971. kfree(crtc);
  1972. }
  1973. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1974. struct drm_crtc_state *state)
  1975. {
  1976. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1977. /* TODO Destroy dc_stream objects are stream object is flattened */
  1978. if (cur->stream)
  1979. dc_stream_release(cur->stream);
  1980. __drm_atomic_helper_crtc_destroy_state(state);
  1981. kfree(state);
  1982. }
  1983. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  1984. {
  1985. struct dm_crtc_state *state;
  1986. if (crtc->state)
  1987. dm_crtc_destroy_state(crtc, crtc->state);
  1988. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1989. if (WARN_ON(!state))
  1990. return;
  1991. crtc->state = &state->base;
  1992. crtc->state->crtc = crtc;
  1993. }
  1994. static struct drm_crtc_state *
  1995. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  1996. {
  1997. struct dm_crtc_state *state, *cur;
  1998. cur = to_dm_crtc_state(crtc->state);
  1999. if (WARN_ON(!crtc->state))
  2000. return NULL;
  2001. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2002. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  2003. if (cur->stream) {
  2004. state->stream = cur->stream;
  2005. dc_stream_retain(state->stream);
  2006. }
  2007. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  2008. return &state->base;
  2009. }
  2010. /* Implemented only the options currently availible for the driver */
  2011. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  2012. .reset = dm_crtc_reset_state,
  2013. .destroy = amdgpu_dm_crtc_destroy,
  2014. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  2015. .set_config = drm_atomic_helper_set_config,
  2016. .page_flip = drm_atomic_helper_page_flip,
  2017. .atomic_duplicate_state = dm_crtc_duplicate_state,
  2018. .atomic_destroy_state = dm_crtc_destroy_state,
  2019. };
  2020. static enum drm_connector_status
  2021. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  2022. {
  2023. bool connected;
  2024. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2025. /* Notes:
  2026. * 1. This interface is NOT called in context of HPD irq.
  2027. * 2. This interface *is called* in context of user-mode ioctl. Which
  2028. * makes it a bad place for *any* MST-related activit. */
  2029. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2030. !aconnector->fake_enable)
  2031. connected = (aconnector->dc_sink != NULL);
  2032. else
  2033. connected = (aconnector->base.force == DRM_FORCE_ON);
  2034. return (connected ? connector_status_connected :
  2035. connector_status_disconnected);
  2036. }
  2037. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2038. struct drm_connector_state *connector_state,
  2039. struct drm_property *property,
  2040. uint64_t val)
  2041. {
  2042. struct drm_device *dev = connector->dev;
  2043. struct amdgpu_device *adev = dev->dev_private;
  2044. struct dm_connector_state *dm_old_state =
  2045. to_dm_connector_state(connector->state);
  2046. struct dm_connector_state *dm_new_state =
  2047. to_dm_connector_state(connector_state);
  2048. int ret = -EINVAL;
  2049. if (property == dev->mode_config.scaling_mode_property) {
  2050. enum amdgpu_rmx_type rmx_type;
  2051. switch (val) {
  2052. case DRM_MODE_SCALE_CENTER:
  2053. rmx_type = RMX_CENTER;
  2054. break;
  2055. case DRM_MODE_SCALE_ASPECT:
  2056. rmx_type = RMX_ASPECT;
  2057. break;
  2058. case DRM_MODE_SCALE_FULLSCREEN:
  2059. rmx_type = RMX_FULL;
  2060. break;
  2061. case DRM_MODE_SCALE_NONE:
  2062. default:
  2063. rmx_type = RMX_OFF;
  2064. break;
  2065. }
  2066. if (dm_old_state->scaling == rmx_type)
  2067. return 0;
  2068. dm_new_state->scaling = rmx_type;
  2069. ret = 0;
  2070. } else if (property == adev->mode_info.underscan_hborder_property) {
  2071. dm_new_state->underscan_hborder = val;
  2072. ret = 0;
  2073. } else if (property == adev->mode_info.underscan_vborder_property) {
  2074. dm_new_state->underscan_vborder = val;
  2075. ret = 0;
  2076. } else if (property == adev->mode_info.underscan_property) {
  2077. dm_new_state->underscan_enable = val;
  2078. ret = 0;
  2079. }
  2080. return ret;
  2081. }
  2082. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2083. const struct drm_connector_state *state,
  2084. struct drm_property *property,
  2085. uint64_t *val)
  2086. {
  2087. struct drm_device *dev = connector->dev;
  2088. struct amdgpu_device *adev = dev->dev_private;
  2089. struct dm_connector_state *dm_state =
  2090. to_dm_connector_state(state);
  2091. int ret = -EINVAL;
  2092. if (property == dev->mode_config.scaling_mode_property) {
  2093. switch (dm_state->scaling) {
  2094. case RMX_CENTER:
  2095. *val = DRM_MODE_SCALE_CENTER;
  2096. break;
  2097. case RMX_ASPECT:
  2098. *val = DRM_MODE_SCALE_ASPECT;
  2099. break;
  2100. case RMX_FULL:
  2101. *val = DRM_MODE_SCALE_FULLSCREEN;
  2102. break;
  2103. case RMX_OFF:
  2104. default:
  2105. *val = DRM_MODE_SCALE_NONE;
  2106. break;
  2107. }
  2108. ret = 0;
  2109. } else if (property == adev->mode_info.underscan_hborder_property) {
  2110. *val = dm_state->underscan_hborder;
  2111. ret = 0;
  2112. } else if (property == adev->mode_info.underscan_vborder_property) {
  2113. *val = dm_state->underscan_vborder;
  2114. ret = 0;
  2115. } else if (property == adev->mode_info.underscan_property) {
  2116. *val = dm_state->underscan_enable;
  2117. ret = 0;
  2118. }
  2119. return ret;
  2120. }
  2121. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2122. {
  2123. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2124. const struct dc_link *link = aconnector->dc_link;
  2125. struct amdgpu_device *adev = connector->dev->dev_private;
  2126. struct amdgpu_display_manager *dm = &adev->dm;
  2127. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2128. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2129. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2130. amdgpu_dm_register_backlight_device(dm);
  2131. if (dm->backlight_dev) {
  2132. backlight_device_unregister(dm->backlight_dev);
  2133. dm->backlight_dev = NULL;
  2134. }
  2135. }
  2136. #endif
  2137. drm_connector_unregister(connector);
  2138. drm_connector_cleanup(connector);
  2139. kfree(connector);
  2140. }
  2141. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2142. {
  2143. struct dm_connector_state *state =
  2144. to_dm_connector_state(connector->state);
  2145. kfree(state);
  2146. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2147. if (state) {
  2148. state->scaling = RMX_OFF;
  2149. state->underscan_enable = false;
  2150. state->underscan_hborder = 0;
  2151. state->underscan_vborder = 0;
  2152. connector->state = &state->base;
  2153. connector->state->connector = connector;
  2154. }
  2155. }
  2156. struct drm_connector_state *
  2157. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2158. {
  2159. struct dm_connector_state *state =
  2160. to_dm_connector_state(connector->state);
  2161. struct dm_connector_state *new_state =
  2162. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2163. if (new_state) {
  2164. __drm_atomic_helper_connector_duplicate_state(connector,
  2165. &new_state->base);
  2166. return &new_state->base;
  2167. }
  2168. return NULL;
  2169. }
  2170. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2171. .reset = amdgpu_dm_connector_funcs_reset,
  2172. .detect = amdgpu_dm_connector_detect,
  2173. .fill_modes = drm_helper_probe_single_connector_modes,
  2174. .destroy = amdgpu_dm_connector_destroy,
  2175. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2176. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2177. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2178. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2179. };
  2180. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2181. {
  2182. int enc_id = connector->encoder_ids[0];
  2183. struct drm_mode_object *obj;
  2184. struct drm_encoder *encoder;
  2185. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2186. /* pick the encoder ids */
  2187. if (enc_id) {
  2188. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2189. if (!obj) {
  2190. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2191. return NULL;
  2192. }
  2193. encoder = obj_to_encoder(obj);
  2194. return encoder;
  2195. }
  2196. DRM_ERROR("No encoder id\n");
  2197. return NULL;
  2198. }
  2199. static int get_modes(struct drm_connector *connector)
  2200. {
  2201. return amdgpu_dm_connector_get_modes(connector);
  2202. }
  2203. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2204. {
  2205. struct dc_sink_init_data init_params = {
  2206. .link = aconnector->dc_link,
  2207. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2208. };
  2209. struct edid *edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2210. if (!aconnector->base.edid_blob_ptr ||
  2211. !aconnector->base.edid_blob_ptr->data) {
  2212. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2213. aconnector->base.name);
  2214. aconnector->base.force = DRM_FORCE_OFF;
  2215. aconnector->base.override_edid = false;
  2216. return;
  2217. }
  2218. aconnector->edid = edid;
  2219. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2220. aconnector->dc_link,
  2221. (uint8_t *)edid,
  2222. (edid->extensions + 1) * EDID_LENGTH,
  2223. &init_params);
  2224. if (aconnector->base.force
  2225. == DRM_FORCE_ON)
  2226. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2227. aconnector->dc_link->local_sink :
  2228. aconnector->dc_em_sink;
  2229. }
  2230. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2231. {
  2232. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2233. /* In case of headless boot with force on for DP managed connector
  2234. * Those settings have to be != 0 to get initial modeset
  2235. */
  2236. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2237. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2238. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2239. }
  2240. aconnector->base.override_edid = true;
  2241. create_eml_sink(aconnector);
  2242. }
  2243. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2244. struct drm_display_mode *mode)
  2245. {
  2246. int result = MODE_ERROR;
  2247. struct dc_sink *dc_sink;
  2248. struct amdgpu_device *adev = connector->dev->dev_private;
  2249. /* TODO: Unhardcode stream count */
  2250. struct dc_stream_state *stream;
  2251. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2252. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2253. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2254. return result;
  2255. /* Only run this the first time mode_valid is called to initilialize
  2256. * EDID mgmt
  2257. */
  2258. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2259. !aconnector->dc_em_sink)
  2260. handle_edid_mgmt(aconnector);
  2261. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2262. if (dc_sink == NULL) {
  2263. DRM_ERROR("dc_sink is NULL!\n");
  2264. goto fail;
  2265. }
  2266. stream = dc_create_stream_for_sink(dc_sink);
  2267. if (stream == NULL) {
  2268. DRM_ERROR("Failed to create stream for sink!\n");
  2269. goto fail;
  2270. }
  2271. drm_mode_set_crtcinfo(mode, 0);
  2272. fill_stream_properties_from_drm_display_mode(stream, mode, connector);
  2273. stream->src.width = mode->hdisplay;
  2274. stream->src.height = mode->vdisplay;
  2275. stream->dst = stream->src;
  2276. if (dc_validate_stream(adev->dm.dc, stream))
  2277. result = MODE_OK;
  2278. dc_stream_release(stream);
  2279. fail:
  2280. /* TODO: error handling*/
  2281. return result;
  2282. }
  2283. static const struct drm_connector_helper_funcs
  2284. amdgpu_dm_connector_helper_funcs = {
  2285. /*
  2286. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2287. * modes will be filtered by drm_mode_validate_size(), and those modes
  2288. * is missing after user start lightdm. So we need to renew modes list.
  2289. * in get_modes call back, not just return the modes count
  2290. */
  2291. .get_modes = get_modes,
  2292. .mode_valid = amdgpu_dm_connector_mode_valid,
  2293. .best_encoder = best_encoder
  2294. };
  2295. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2296. {
  2297. }
  2298. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2299. struct drm_crtc_state *state)
  2300. {
  2301. struct amdgpu_device *adev = crtc->dev->dev_private;
  2302. struct dc *dc = adev->dm.dc;
  2303. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2304. int ret = -EINVAL;
  2305. if (unlikely(!dm_crtc_state->stream &&
  2306. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2307. WARN_ON(1);
  2308. return ret;
  2309. }
  2310. /* In some use cases, like reset, no stream is attached */
  2311. if (!dm_crtc_state->stream)
  2312. return 0;
  2313. if (dc_validate_stream(dc, dm_crtc_state->stream))
  2314. return 0;
  2315. return ret;
  2316. }
  2317. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2318. const struct drm_display_mode *mode,
  2319. struct drm_display_mode *adjusted_mode)
  2320. {
  2321. return true;
  2322. }
  2323. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2324. .disable = dm_crtc_helper_disable,
  2325. .atomic_check = dm_crtc_helper_atomic_check,
  2326. .mode_fixup = dm_crtc_helper_mode_fixup
  2327. };
  2328. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2329. {
  2330. }
  2331. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2332. struct drm_crtc_state *crtc_state,
  2333. struct drm_connector_state *conn_state)
  2334. {
  2335. return 0;
  2336. }
  2337. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2338. .disable = dm_encoder_helper_disable,
  2339. .atomic_check = dm_encoder_helper_atomic_check
  2340. };
  2341. static void dm_drm_plane_reset(struct drm_plane *plane)
  2342. {
  2343. struct dm_plane_state *amdgpu_state = NULL;
  2344. if (plane->state)
  2345. plane->funcs->atomic_destroy_state(plane, plane->state);
  2346. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2347. if (amdgpu_state) {
  2348. plane->state = &amdgpu_state->base;
  2349. plane->state->plane = plane;
  2350. plane->state->rotation = DRM_MODE_ROTATE_0;
  2351. } else
  2352. WARN_ON(1);
  2353. }
  2354. static struct drm_plane_state *
  2355. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2356. {
  2357. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2358. old_dm_plane_state = to_dm_plane_state(plane->state);
  2359. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2360. if (!dm_plane_state)
  2361. return NULL;
  2362. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2363. if (old_dm_plane_state->dc_state) {
  2364. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2365. dc_plane_state_retain(dm_plane_state->dc_state);
  2366. }
  2367. return &dm_plane_state->base;
  2368. }
  2369. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2370. struct drm_plane_state *state)
  2371. {
  2372. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2373. if (dm_plane_state->dc_state)
  2374. dc_plane_state_release(dm_plane_state->dc_state);
  2375. drm_atomic_helper_plane_destroy_state(plane, state);
  2376. }
  2377. static const struct drm_plane_funcs dm_plane_funcs = {
  2378. .update_plane = drm_atomic_helper_update_plane,
  2379. .disable_plane = drm_atomic_helper_disable_plane,
  2380. .destroy = drm_plane_cleanup,
  2381. .reset = dm_drm_plane_reset,
  2382. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2383. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2384. };
  2385. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2386. struct drm_plane_state *new_state)
  2387. {
  2388. struct amdgpu_framebuffer *afb;
  2389. struct drm_gem_object *obj;
  2390. struct amdgpu_bo *rbo;
  2391. int r;
  2392. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2393. unsigned int awidth;
  2394. dm_plane_state_old = to_dm_plane_state(plane->state);
  2395. dm_plane_state_new = to_dm_plane_state(new_state);
  2396. if (!new_state->fb) {
  2397. DRM_DEBUG_DRIVER("No FB bound\n");
  2398. return 0;
  2399. }
  2400. afb = to_amdgpu_framebuffer(new_state->fb);
  2401. obj = afb->obj;
  2402. rbo = gem_to_amdgpu_bo(obj);
  2403. r = amdgpu_bo_reserve(rbo, false);
  2404. if (unlikely(r != 0))
  2405. return r;
  2406. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &afb->address);
  2407. amdgpu_bo_unreserve(rbo);
  2408. if (unlikely(r != 0)) {
  2409. DRM_ERROR("Failed to pin framebuffer\n");
  2410. return r;
  2411. }
  2412. amdgpu_bo_ref(rbo);
  2413. if (dm_plane_state_new->dc_state &&
  2414. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2415. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2416. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2417. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2418. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2419. } else {
  2420. awidth = ALIGN(new_state->fb->width, 64);
  2421. plane_state->address.video_progressive.luma_addr.low_part
  2422. = lower_32_bits(afb->address);
  2423. plane_state->address.video_progressive.chroma_addr.low_part
  2424. = lower_32_bits(afb->address) +
  2425. (awidth * new_state->fb->height);
  2426. }
  2427. }
  2428. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2429. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2430. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2431. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2432. * code touching fram buffers should be avoided for DC.
  2433. */
  2434. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2435. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2436. acrtc->cursor_bo = obj;
  2437. }
  2438. return 0;
  2439. }
  2440. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2441. struct drm_plane_state *old_state)
  2442. {
  2443. struct amdgpu_bo *rbo;
  2444. struct amdgpu_framebuffer *afb;
  2445. int r;
  2446. if (!old_state->fb)
  2447. return;
  2448. afb = to_amdgpu_framebuffer(old_state->fb);
  2449. rbo = gem_to_amdgpu_bo(afb->obj);
  2450. r = amdgpu_bo_reserve(rbo, false);
  2451. if (unlikely(r)) {
  2452. DRM_ERROR("failed to reserve rbo before unpin\n");
  2453. return;
  2454. }
  2455. amdgpu_bo_unpin(rbo);
  2456. amdgpu_bo_unreserve(rbo);
  2457. amdgpu_bo_unref(&rbo);
  2458. }
  2459. static int dm_plane_atomic_check(struct drm_plane *plane,
  2460. struct drm_plane_state *state)
  2461. {
  2462. struct amdgpu_device *adev = plane->dev->dev_private;
  2463. struct dc *dc = adev->dm.dc;
  2464. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2465. if (!dm_plane_state->dc_state)
  2466. return 0;
  2467. if (dc_validate_plane(dc, dm_plane_state->dc_state))
  2468. return 0;
  2469. return -EINVAL;
  2470. }
  2471. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2472. .prepare_fb = dm_plane_helper_prepare_fb,
  2473. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2474. .atomic_check = dm_plane_atomic_check,
  2475. };
  2476. /*
  2477. * TODO: these are currently initialized to rgb formats only.
  2478. * For future use cases we should either initialize them dynamically based on
  2479. * plane capabilities, or initialize this array to all formats, so internal drm
  2480. * check will succeed, and let DC to implement proper check
  2481. */
  2482. static const uint32_t rgb_formats[] = {
  2483. DRM_FORMAT_RGB888,
  2484. DRM_FORMAT_XRGB8888,
  2485. DRM_FORMAT_ARGB8888,
  2486. DRM_FORMAT_RGBA8888,
  2487. DRM_FORMAT_XRGB2101010,
  2488. DRM_FORMAT_XBGR2101010,
  2489. DRM_FORMAT_ARGB2101010,
  2490. DRM_FORMAT_ABGR2101010,
  2491. };
  2492. static const uint32_t yuv_formats[] = {
  2493. DRM_FORMAT_NV12,
  2494. DRM_FORMAT_NV21,
  2495. };
  2496. static const u32 cursor_formats[] = {
  2497. DRM_FORMAT_ARGB8888
  2498. };
  2499. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2500. struct amdgpu_plane *aplane,
  2501. unsigned long possible_crtcs)
  2502. {
  2503. int res = -EPERM;
  2504. switch (aplane->base.type) {
  2505. case DRM_PLANE_TYPE_PRIMARY:
  2506. aplane->base.format_default = true;
  2507. res = drm_universal_plane_init(
  2508. dm->adev->ddev,
  2509. &aplane->base,
  2510. possible_crtcs,
  2511. &dm_plane_funcs,
  2512. rgb_formats,
  2513. ARRAY_SIZE(rgb_formats),
  2514. NULL, aplane->base.type, NULL);
  2515. break;
  2516. case DRM_PLANE_TYPE_OVERLAY:
  2517. res = drm_universal_plane_init(
  2518. dm->adev->ddev,
  2519. &aplane->base,
  2520. possible_crtcs,
  2521. &dm_plane_funcs,
  2522. yuv_formats,
  2523. ARRAY_SIZE(yuv_formats),
  2524. NULL, aplane->base.type, NULL);
  2525. break;
  2526. case DRM_PLANE_TYPE_CURSOR:
  2527. res = drm_universal_plane_init(
  2528. dm->adev->ddev,
  2529. &aplane->base,
  2530. possible_crtcs,
  2531. &dm_plane_funcs,
  2532. cursor_formats,
  2533. ARRAY_SIZE(cursor_formats),
  2534. NULL, aplane->base.type, NULL);
  2535. break;
  2536. }
  2537. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2538. return res;
  2539. }
  2540. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2541. struct drm_plane *plane,
  2542. uint32_t crtc_index)
  2543. {
  2544. struct amdgpu_crtc *acrtc = NULL;
  2545. struct amdgpu_plane *cursor_plane;
  2546. int res = -ENOMEM;
  2547. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2548. if (!cursor_plane)
  2549. goto fail;
  2550. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2551. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2552. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2553. if (!acrtc)
  2554. goto fail;
  2555. res = drm_crtc_init_with_planes(
  2556. dm->ddev,
  2557. &acrtc->base,
  2558. plane,
  2559. &cursor_plane->base,
  2560. &amdgpu_dm_crtc_funcs, NULL);
  2561. if (res)
  2562. goto fail;
  2563. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2564. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2565. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2566. acrtc->crtc_id = crtc_index;
  2567. acrtc->base.enabled = false;
  2568. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2569. drm_mode_crtc_set_gamma_size(&acrtc->base, 256);
  2570. return 0;
  2571. fail:
  2572. kfree(acrtc);
  2573. kfree(cursor_plane);
  2574. return res;
  2575. }
  2576. static int to_drm_connector_type(enum signal_type st)
  2577. {
  2578. switch (st) {
  2579. case SIGNAL_TYPE_HDMI_TYPE_A:
  2580. return DRM_MODE_CONNECTOR_HDMIA;
  2581. case SIGNAL_TYPE_EDP:
  2582. return DRM_MODE_CONNECTOR_eDP;
  2583. case SIGNAL_TYPE_RGB:
  2584. return DRM_MODE_CONNECTOR_VGA;
  2585. case SIGNAL_TYPE_DISPLAY_PORT:
  2586. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2587. return DRM_MODE_CONNECTOR_DisplayPort;
  2588. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2589. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2590. return DRM_MODE_CONNECTOR_DVID;
  2591. case SIGNAL_TYPE_VIRTUAL:
  2592. return DRM_MODE_CONNECTOR_VIRTUAL;
  2593. default:
  2594. return DRM_MODE_CONNECTOR_Unknown;
  2595. }
  2596. }
  2597. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2598. {
  2599. const struct drm_connector_helper_funcs *helper =
  2600. connector->helper_private;
  2601. struct drm_encoder *encoder;
  2602. struct amdgpu_encoder *amdgpu_encoder;
  2603. encoder = helper->best_encoder(connector);
  2604. if (encoder == NULL)
  2605. return;
  2606. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2607. amdgpu_encoder->native_mode.clock = 0;
  2608. if (!list_empty(&connector->probed_modes)) {
  2609. struct drm_display_mode *preferred_mode = NULL;
  2610. list_for_each_entry(preferred_mode,
  2611. &connector->probed_modes,
  2612. head) {
  2613. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2614. amdgpu_encoder->native_mode = *preferred_mode;
  2615. break;
  2616. }
  2617. }
  2618. }
  2619. static struct drm_display_mode *
  2620. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2621. char *name,
  2622. int hdisplay, int vdisplay)
  2623. {
  2624. struct drm_device *dev = encoder->dev;
  2625. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2626. struct drm_display_mode *mode = NULL;
  2627. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2628. mode = drm_mode_duplicate(dev, native_mode);
  2629. if (mode == NULL)
  2630. return NULL;
  2631. mode->hdisplay = hdisplay;
  2632. mode->vdisplay = vdisplay;
  2633. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2634. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2635. return mode;
  2636. }
  2637. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2638. struct drm_connector *connector)
  2639. {
  2640. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2641. struct drm_display_mode *mode = NULL;
  2642. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2643. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2644. to_amdgpu_dm_connector(connector);
  2645. int i;
  2646. int n;
  2647. struct mode_size {
  2648. char name[DRM_DISPLAY_MODE_LEN];
  2649. int w;
  2650. int h;
  2651. } common_modes[] = {
  2652. { "640x480", 640, 480},
  2653. { "800x600", 800, 600},
  2654. { "1024x768", 1024, 768},
  2655. { "1280x720", 1280, 720},
  2656. { "1280x800", 1280, 800},
  2657. {"1280x1024", 1280, 1024},
  2658. { "1440x900", 1440, 900},
  2659. {"1680x1050", 1680, 1050},
  2660. {"1600x1200", 1600, 1200},
  2661. {"1920x1080", 1920, 1080},
  2662. {"1920x1200", 1920, 1200}
  2663. };
  2664. n = ARRAY_SIZE(common_modes);
  2665. for (i = 0; i < n; i++) {
  2666. struct drm_display_mode *curmode = NULL;
  2667. bool mode_existed = false;
  2668. if (common_modes[i].w > native_mode->hdisplay ||
  2669. common_modes[i].h > native_mode->vdisplay ||
  2670. (common_modes[i].w == native_mode->hdisplay &&
  2671. common_modes[i].h == native_mode->vdisplay))
  2672. continue;
  2673. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2674. if (common_modes[i].w == curmode->hdisplay &&
  2675. common_modes[i].h == curmode->vdisplay) {
  2676. mode_existed = true;
  2677. break;
  2678. }
  2679. }
  2680. if (mode_existed)
  2681. continue;
  2682. mode = amdgpu_dm_create_common_mode(encoder,
  2683. common_modes[i].name, common_modes[i].w,
  2684. common_modes[i].h);
  2685. drm_mode_probed_add(connector, mode);
  2686. amdgpu_dm_connector->num_modes++;
  2687. }
  2688. }
  2689. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2690. struct edid *edid)
  2691. {
  2692. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2693. to_amdgpu_dm_connector(connector);
  2694. if (edid) {
  2695. /* empty probed_modes */
  2696. INIT_LIST_HEAD(&connector->probed_modes);
  2697. amdgpu_dm_connector->num_modes =
  2698. drm_add_edid_modes(connector, edid);
  2699. drm_edid_to_eld(connector, edid);
  2700. amdgpu_dm_get_native_mode(connector);
  2701. } else
  2702. amdgpu_dm_connector->num_modes = 0;
  2703. }
  2704. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2705. {
  2706. const struct drm_connector_helper_funcs *helper =
  2707. connector->helper_private;
  2708. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2709. to_amdgpu_dm_connector(connector);
  2710. struct drm_encoder *encoder;
  2711. struct edid *edid = amdgpu_dm_connector->edid;
  2712. encoder = helper->best_encoder(connector);
  2713. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2714. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2715. return amdgpu_dm_connector->num_modes;
  2716. }
  2717. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2718. struct amdgpu_dm_connector *aconnector,
  2719. int connector_type,
  2720. struct dc_link *link,
  2721. int link_index)
  2722. {
  2723. struct amdgpu_device *adev = dm->ddev->dev_private;
  2724. aconnector->connector_id = link_index;
  2725. aconnector->dc_link = link;
  2726. aconnector->base.interlace_allowed = false;
  2727. aconnector->base.doublescan_allowed = false;
  2728. aconnector->base.stereo_allowed = false;
  2729. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2730. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2731. mutex_init(&aconnector->hpd_lock);
  2732. /* configure support HPD hot plug connector_>polled default value is 0
  2733. * which means HPD hot plug not supported
  2734. */
  2735. switch (connector_type) {
  2736. case DRM_MODE_CONNECTOR_HDMIA:
  2737. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2738. break;
  2739. case DRM_MODE_CONNECTOR_DisplayPort:
  2740. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2741. break;
  2742. case DRM_MODE_CONNECTOR_DVID:
  2743. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2744. break;
  2745. default:
  2746. break;
  2747. }
  2748. drm_object_attach_property(&aconnector->base.base,
  2749. dm->ddev->mode_config.scaling_mode_property,
  2750. DRM_MODE_SCALE_NONE);
  2751. drm_object_attach_property(&aconnector->base.base,
  2752. adev->mode_info.underscan_property,
  2753. UNDERSCAN_OFF);
  2754. drm_object_attach_property(&aconnector->base.base,
  2755. adev->mode_info.underscan_hborder_property,
  2756. 0);
  2757. drm_object_attach_property(&aconnector->base.base,
  2758. adev->mode_info.underscan_vborder_property,
  2759. 0);
  2760. }
  2761. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2762. struct i2c_msg *msgs, int num)
  2763. {
  2764. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2765. struct ddc_service *ddc_service = i2c->ddc_service;
  2766. struct i2c_command cmd;
  2767. int i;
  2768. int result = -EIO;
  2769. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2770. if (!cmd.payloads)
  2771. return result;
  2772. cmd.number_of_payloads = num;
  2773. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2774. cmd.speed = 100;
  2775. for (i = 0; i < num; i++) {
  2776. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2777. cmd.payloads[i].address = msgs[i].addr;
  2778. cmd.payloads[i].length = msgs[i].len;
  2779. cmd.payloads[i].data = msgs[i].buf;
  2780. }
  2781. if (dal_i2caux_submit_i2c_command(
  2782. ddc_service->ctx->i2caux,
  2783. ddc_service->ddc_pin,
  2784. &cmd))
  2785. result = num;
  2786. kfree(cmd.payloads);
  2787. return result;
  2788. }
  2789. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2790. {
  2791. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2792. }
  2793. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2794. .master_xfer = amdgpu_dm_i2c_xfer,
  2795. .functionality = amdgpu_dm_i2c_func,
  2796. };
  2797. static struct amdgpu_i2c_adapter *
  2798. create_i2c(struct ddc_service *ddc_service,
  2799. int link_index,
  2800. int *res)
  2801. {
  2802. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2803. struct amdgpu_i2c_adapter *i2c;
  2804. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2805. i2c->base.owner = THIS_MODULE;
  2806. i2c->base.class = I2C_CLASS_DDC;
  2807. i2c->base.dev.parent = &adev->pdev->dev;
  2808. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2809. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2810. i2c_set_adapdata(&i2c->base, i2c);
  2811. i2c->ddc_service = ddc_service;
  2812. return i2c;
  2813. }
  2814. /* Note: this function assumes that dc_link_detect() was called for the
  2815. * dc_link which will be represented by this aconnector.
  2816. */
  2817. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2818. struct amdgpu_dm_connector *aconnector,
  2819. uint32_t link_index,
  2820. struct amdgpu_encoder *aencoder)
  2821. {
  2822. int res = 0;
  2823. int connector_type;
  2824. struct dc *dc = dm->dc;
  2825. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2826. struct amdgpu_i2c_adapter *i2c;
  2827. ((struct dc_link *)link)->priv = aconnector;
  2828. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2829. i2c = create_i2c(link->ddc, link->link_index, &res);
  2830. aconnector->i2c = i2c;
  2831. res = i2c_add_adapter(&i2c->base);
  2832. if (res) {
  2833. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2834. goto out_free;
  2835. }
  2836. connector_type = to_drm_connector_type(link->connector_signal);
  2837. res = drm_connector_init(
  2838. dm->ddev,
  2839. &aconnector->base,
  2840. &amdgpu_dm_connector_funcs,
  2841. connector_type);
  2842. if (res) {
  2843. DRM_ERROR("connector_init failed\n");
  2844. aconnector->connector_id = -1;
  2845. goto out_free;
  2846. }
  2847. drm_connector_helper_add(
  2848. &aconnector->base,
  2849. &amdgpu_dm_connector_helper_funcs);
  2850. amdgpu_dm_connector_init_helper(
  2851. dm,
  2852. aconnector,
  2853. connector_type,
  2854. link,
  2855. link_index);
  2856. drm_mode_connector_attach_encoder(
  2857. &aconnector->base, &aencoder->base);
  2858. drm_connector_register(&aconnector->base);
  2859. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2860. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2861. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2862. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2863. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2864. /* NOTE: this currently will create backlight device even if a panel
  2865. * is not connected to the eDP/LVDS connector.
  2866. *
  2867. * This is less than ideal but we don't have sink information at this
  2868. * stage since detection happens after. We can't do detection earlier
  2869. * since MST detection needs connectors to be created first.
  2870. */
  2871. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2872. /* Event if registration failed, we should continue with
  2873. * DM initialization because not having a backlight control
  2874. * is better then a black screen.
  2875. */
  2876. amdgpu_dm_register_backlight_device(dm);
  2877. if (dm->backlight_dev)
  2878. dm->backlight_link = link;
  2879. }
  2880. #endif
  2881. out_free:
  2882. if (res) {
  2883. kfree(i2c);
  2884. aconnector->i2c = NULL;
  2885. }
  2886. return res;
  2887. }
  2888. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2889. {
  2890. switch (adev->mode_info.num_crtc) {
  2891. case 1:
  2892. return 0x1;
  2893. case 2:
  2894. return 0x3;
  2895. case 3:
  2896. return 0x7;
  2897. case 4:
  2898. return 0xf;
  2899. case 5:
  2900. return 0x1f;
  2901. case 6:
  2902. default:
  2903. return 0x3f;
  2904. }
  2905. }
  2906. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2907. struct amdgpu_encoder *aencoder,
  2908. uint32_t link_index)
  2909. {
  2910. struct amdgpu_device *adev = dev->dev_private;
  2911. int res = drm_encoder_init(dev,
  2912. &aencoder->base,
  2913. &amdgpu_dm_encoder_funcs,
  2914. DRM_MODE_ENCODER_TMDS,
  2915. NULL);
  2916. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2917. if (!res)
  2918. aencoder->encoder_id = link_index;
  2919. else
  2920. aencoder->encoder_id = -1;
  2921. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2922. return res;
  2923. }
  2924. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2925. struct amdgpu_crtc *acrtc,
  2926. bool enable)
  2927. {
  2928. /*
  2929. * this is not correct translation but will work as soon as VBLANK
  2930. * constant is the same as PFLIP
  2931. */
  2932. int irq_type =
  2933. amdgpu_crtc_idx_to_irq_type(
  2934. adev,
  2935. acrtc->crtc_id);
  2936. if (enable) {
  2937. drm_crtc_vblank_on(&acrtc->base);
  2938. amdgpu_irq_get(
  2939. adev,
  2940. &adev->pageflip_irq,
  2941. irq_type);
  2942. } else {
  2943. amdgpu_irq_put(
  2944. adev,
  2945. &adev->pageflip_irq,
  2946. irq_type);
  2947. drm_crtc_vblank_off(&acrtc->base);
  2948. }
  2949. }
  2950. static bool
  2951. is_scaling_state_different(const struct dm_connector_state *dm_state,
  2952. const struct dm_connector_state *old_dm_state)
  2953. {
  2954. if (dm_state->scaling != old_dm_state->scaling)
  2955. return true;
  2956. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  2957. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  2958. return true;
  2959. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  2960. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  2961. return true;
  2962. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  2963. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  2964. return true;
  2965. return false;
  2966. }
  2967. static void remove_stream(struct amdgpu_device *adev,
  2968. struct amdgpu_crtc *acrtc,
  2969. struct dc_stream_state *stream)
  2970. {
  2971. /* this is the update mode case */
  2972. if (adev->dm.freesync_module)
  2973. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  2974. acrtc->otg_inst = -1;
  2975. acrtc->enabled = false;
  2976. }
  2977. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  2978. struct dc_cursor_position *position)
  2979. {
  2980. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  2981. int x, y;
  2982. int xorigin = 0, yorigin = 0;
  2983. if (!crtc || !plane->state->fb) {
  2984. position->enable = false;
  2985. position->x = 0;
  2986. position->y = 0;
  2987. return 0;
  2988. }
  2989. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  2990. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  2991. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  2992. __func__,
  2993. plane->state->crtc_w,
  2994. plane->state->crtc_h);
  2995. return -EINVAL;
  2996. }
  2997. x = plane->state->crtc_x;
  2998. y = plane->state->crtc_y;
  2999. /* avivo cursor are offset into the total surface */
  3000. x += crtc->primary->state->src_x >> 16;
  3001. y += crtc->primary->state->src_y >> 16;
  3002. if (x < 0) {
  3003. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  3004. x = 0;
  3005. }
  3006. if (y < 0) {
  3007. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  3008. y = 0;
  3009. }
  3010. position->enable = true;
  3011. position->x = x;
  3012. position->y = y;
  3013. position->x_hotspot = xorigin;
  3014. position->y_hotspot = yorigin;
  3015. return 0;
  3016. }
  3017. static void handle_cursor_update(struct drm_plane *plane,
  3018. struct drm_plane_state *old_plane_state)
  3019. {
  3020. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3021. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3022. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3023. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3024. uint64_t address = afb ? afb->address : 0;
  3025. struct dc_cursor_position position;
  3026. struct dc_cursor_attributes attributes;
  3027. int ret;
  3028. if (!plane->state->fb && !old_plane_state->fb)
  3029. return;
  3030. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3031. __func__,
  3032. amdgpu_crtc->crtc_id,
  3033. plane->state->crtc_w,
  3034. plane->state->crtc_h);
  3035. ret = get_cursor_position(plane, crtc, &position);
  3036. if (ret)
  3037. return;
  3038. if (!position.enable) {
  3039. /* turn off cursor */
  3040. if (crtc_state && crtc_state->stream)
  3041. dc_stream_set_cursor_position(crtc_state->stream,
  3042. &position);
  3043. return;
  3044. }
  3045. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3046. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3047. attributes.address.high_part = upper_32_bits(address);
  3048. attributes.address.low_part = lower_32_bits(address);
  3049. attributes.width = plane->state->crtc_w;
  3050. attributes.height = plane->state->crtc_h;
  3051. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3052. attributes.rotation_angle = 0;
  3053. attributes.attribute_flags.value = 0;
  3054. attributes.pitch = attributes.width;
  3055. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3056. &attributes))
  3057. DRM_ERROR("DC failed to set cursor attributes\n");
  3058. if (crtc_state->stream)
  3059. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3060. &position))
  3061. DRM_ERROR("DC failed to set cursor position\n");
  3062. }
  3063. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3064. {
  3065. assert_spin_locked(&acrtc->base.dev->event_lock);
  3066. WARN_ON(acrtc->event);
  3067. acrtc->event = acrtc->base.state->event;
  3068. /* Set the flip status */
  3069. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3070. /* Mark this event as consumed */
  3071. acrtc->base.state->event = NULL;
  3072. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3073. acrtc->crtc_id);
  3074. }
  3075. /*
  3076. * Executes flip
  3077. *
  3078. * Waits on all BO's fences and for proper vblank count
  3079. */
  3080. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3081. struct drm_framebuffer *fb,
  3082. uint32_t target)
  3083. {
  3084. unsigned long flags;
  3085. uint32_t target_vblank;
  3086. int r, vpos, hpos;
  3087. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3088. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3089. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3090. struct amdgpu_device *adev = crtc->dev->dev_private;
  3091. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3092. struct dc_flip_addrs addr = { {0} };
  3093. /* TODO eliminate or rename surface_update */
  3094. struct dc_surface_update surface_updates[1] = { {0} };
  3095. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3096. /* Prepare wait for target vblank early - before the fence-waits */
  3097. target_vblank = target - drm_crtc_vblank_count(crtc) +
  3098. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3099. /* TODO This might fail and hence better not used, wait
  3100. * explicitly on fences instead
  3101. * and in general should be called for
  3102. * blocking commit to as per framework helpers
  3103. */
  3104. r = amdgpu_bo_reserve(abo, true);
  3105. if (unlikely(r != 0)) {
  3106. DRM_ERROR("failed to reserve buffer before flip\n");
  3107. WARN_ON(1);
  3108. }
  3109. /* Wait for all fences on this FB */
  3110. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3111. MAX_SCHEDULE_TIMEOUT) < 0);
  3112. amdgpu_bo_unreserve(abo);
  3113. /* Wait until we're out of the vertical blank period before the one
  3114. * targeted by the flip
  3115. */
  3116. while ((acrtc->enabled &&
  3117. (amdgpu_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id, 0,
  3118. &vpos, &hpos, NULL, NULL,
  3119. &crtc->hwmode)
  3120. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3121. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3122. (int)(target_vblank -
  3123. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3124. usleep_range(1000, 1100);
  3125. }
  3126. /* Flip */
  3127. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3128. /* update crtc fb */
  3129. crtc->primary->fb = fb;
  3130. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3131. WARN_ON(!acrtc_state->stream);
  3132. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3133. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3134. addr.flip_immediate = async_flip;
  3135. if (acrtc->base.state->event)
  3136. prepare_flip_isr(acrtc);
  3137. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3138. surface_updates->flip_addr = &addr;
  3139. dc_update_planes_and_stream(adev->dm.dc, surface_updates, 1, acrtc_state->stream, NULL);
  3140. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3141. __func__,
  3142. addr.address.grph.addr.high_part,
  3143. addr.address.grph.addr.low_part);
  3144. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3145. }
  3146. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3147. struct drm_device *dev,
  3148. struct amdgpu_display_manager *dm,
  3149. struct drm_crtc *pcrtc,
  3150. bool *wait_for_vblank)
  3151. {
  3152. uint32_t i;
  3153. struct drm_plane *plane;
  3154. struct drm_plane_state *old_plane_state, *new_plane_state;
  3155. struct dc_stream_state *dc_stream_attach;
  3156. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3157. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3158. struct drm_crtc_state *new_pcrtc_state =
  3159. drm_atomic_get_new_crtc_state(state, pcrtc);
  3160. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3161. int planes_count = 0;
  3162. unsigned long flags;
  3163. /* update planes when needed */
  3164. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3165. struct drm_crtc *crtc = new_plane_state->crtc;
  3166. struct drm_crtc_state *new_crtc_state =
  3167. drm_atomic_get_new_crtc_state(state, crtc);
  3168. struct drm_framebuffer *fb = new_plane_state->fb;
  3169. bool pflip_needed;
  3170. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3171. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3172. handle_cursor_update(plane, old_plane_state);
  3173. continue;
  3174. }
  3175. if (!fb || !crtc || pcrtc != crtc || !new_crtc_state->active)
  3176. continue;
  3177. pflip_needed = !state->allow_modeset;
  3178. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3179. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3180. DRM_ERROR("%s: acrtc %d, already busy\n",
  3181. __func__,
  3182. acrtc_attach->crtc_id);
  3183. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3184. /* In commit tail framework this cannot happen */
  3185. WARN_ON(1);
  3186. }
  3187. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3188. if (!pflip_needed) {
  3189. WARN_ON(!dm_new_plane_state->dc_state);
  3190. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3191. dc_stream_attach = acrtc_state->stream;
  3192. planes_count++;
  3193. } else if (new_crtc_state->planes_changed) {
  3194. /* Assume even ONE crtc with immediate flip means
  3195. * entire can't wait for VBLANK
  3196. * TODO Check if it's correct
  3197. */
  3198. *wait_for_vblank =
  3199. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3200. false : true;
  3201. /* TODO: Needs rework for multiplane flip */
  3202. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3203. drm_crtc_vblank_get(crtc);
  3204. amdgpu_dm_do_flip(
  3205. crtc,
  3206. fb,
  3207. drm_crtc_vblank_count(crtc) + *wait_for_vblank);
  3208. }
  3209. }
  3210. if (planes_count) {
  3211. unsigned long flags;
  3212. if (new_pcrtc_state->event) {
  3213. drm_crtc_vblank_get(pcrtc);
  3214. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3215. prepare_flip_isr(acrtc_attach);
  3216. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3217. }
  3218. if (false == dc_commit_planes_to_stream(dm->dc,
  3219. plane_states_constructed,
  3220. planes_count,
  3221. dc_stream_attach))
  3222. dm_error("%s: Failed to attach plane!\n", __func__);
  3223. } else {
  3224. /*TODO BUG Here should go disable planes on CRTC. */
  3225. }
  3226. }
  3227. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3228. struct drm_atomic_state *state,
  3229. bool nonblock)
  3230. {
  3231. struct drm_crtc *crtc;
  3232. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3233. struct amdgpu_device *adev = dev->dev_private;
  3234. int i;
  3235. /*
  3236. * We evade vblanks and pflips on crtc that
  3237. * should be changed. We do it here to flush & disable
  3238. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3239. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3240. * the ISRs.
  3241. */
  3242. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3243. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3244. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3245. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3246. manage_dm_interrupts(adev, acrtc, false);
  3247. }
  3248. return drm_atomic_helper_commit(dev, state, nonblock);
  3249. /*TODO Handle EINTR, reenable IRQ*/
  3250. }
  3251. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3252. {
  3253. struct drm_device *dev = state->dev;
  3254. struct amdgpu_device *adev = dev->dev_private;
  3255. struct amdgpu_display_manager *dm = &adev->dm;
  3256. struct dm_atomic_state *dm_state;
  3257. uint32_t i, j;
  3258. uint32_t new_crtcs_count = 0;
  3259. struct drm_crtc *crtc;
  3260. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3261. struct amdgpu_crtc *new_crtcs[MAX_STREAMS];
  3262. struct dc_stream_state *new_stream = NULL;
  3263. unsigned long flags;
  3264. bool wait_for_vblank = true;
  3265. struct drm_connector *connector;
  3266. struct drm_connector_state *old_con_state, *new_con_state;
  3267. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3268. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3269. dm_state = to_dm_atomic_state(state);
  3270. /* update changed items */
  3271. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3272. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3273. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3274. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3275. DRM_DEBUG_DRIVER(
  3276. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3277. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3278. "connectors_changed:%d\n",
  3279. acrtc->crtc_id,
  3280. new_crtc_state->enable,
  3281. new_crtc_state->active,
  3282. new_crtc_state->planes_changed,
  3283. new_crtc_state->mode_changed,
  3284. new_crtc_state->active_changed,
  3285. new_crtc_state->connectors_changed);
  3286. /* handles headless hotplug case, updating new_state and
  3287. * aconnector as needed
  3288. */
  3289. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3290. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3291. if (!dm_new_crtc_state->stream) {
  3292. /*
  3293. * this could happen because of issues with
  3294. * userspace notifications delivery.
  3295. * In this case userspace tries to set mode on
  3296. * display which is disconnect in fact.
  3297. * dc_sink in NULL in this case on aconnector.
  3298. * We expect reset mode will come soon.
  3299. *
  3300. * This can also happen when unplug is done
  3301. * during resume sequence ended
  3302. *
  3303. * In this case, we want to pretend we still
  3304. * have a sink to keep the pipe running so that
  3305. * hw state is consistent with the sw state
  3306. */
  3307. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3308. __func__, acrtc->base.base.id);
  3309. continue;
  3310. }
  3311. if (dm_old_crtc_state->stream)
  3312. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3313. /*
  3314. * this loop saves set mode crtcs
  3315. * we needed to enable vblanks once all
  3316. * resources acquired in dc after dc_commit_streams
  3317. */
  3318. /*TODO move all this into dm_crtc_state, get rid of
  3319. * new_crtcs array and use old and new atomic states
  3320. * instead
  3321. */
  3322. new_crtcs[new_crtcs_count] = acrtc;
  3323. new_crtcs_count++;
  3324. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3325. acrtc->enabled = true;
  3326. acrtc->hw_mode = new_crtc_state->mode;
  3327. crtc->hwmode = new_crtc_state->mode;
  3328. } else if (modereset_required(new_crtc_state)) {
  3329. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3330. /* i.e. reset mode */
  3331. if (dm_old_crtc_state->stream)
  3332. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3333. }
  3334. } /* for_each_crtc_in_state() */
  3335. /*
  3336. * Add streams after required streams from new and replaced streams
  3337. * are removed from freesync module
  3338. */
  3339. if (adev->dm.freesync_module) {
  3340. for (i = 0; i < new_crtcs_count; i++) {
  3341. struct amdgpu_dm_connector *aconnector = NULL;
  3342. new_crtc_state = drm_atomic_get_new_crtc_state(state,
  3343. &new_crtcs[i]->base);
  3344. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3345. new_stream = dm_new_crtc_state->stream;
  3346. aconnector = amdgpu_dm_find_first_crtc_matching_connector(
  3347. state,
  3348. &new_crtcs[i]->base);
  3349. if (!aconnector) {
  3350. DRM_DEBUG_DRIVER("Atomic commit: Failed to find connector for acrtc id:%d "
  3351. "skipping freesync init\n",
  3352. new_crtcs[i]->crtc_id);
  3353. continue;
  3354. }
  3355. mod_freesync_add_stream(adev->dm.freesync_module,
  3356. new_stream, &aconnector->caps);
  3357. }
  3358. }
  3359. if (dm_state->context)
  3360. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3361. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3362. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3363. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3364. if (dm_new_crtc_state->stream != NULL) {
  3365. const struct dc_stream_status *status =
  3366. dc_stream_get_status(dm_new_crtc_state->stream);
  3367. if (!status)
  3368. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3369. else
  3370. acrtc->otg_inst = status->primary_otg_inst;
  3371. }
  3372. }
  3373. /* Handle scaling and underscan changes*/
  3374. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3375. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3376. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3377. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3378. struct dc_stream_status *status = NULL;
  3379. if (acrtc)
  3380. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3381. /* Skip any modesets/resets */
  3382. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3383. continue;
  3384. /* Skip any thing not scale or underscan changes */
  3385. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3386. continue;
  3387. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3388. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3389. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3390. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3391. WARN_ON(!status);
  3392. WARN_ON(!status->plane_count);
  3393. if (!dm_new_crtc_state->stream)
  3394. continue;
  3395. /*TODO How it works with MPO ?*/
  3396. if (!dc_commit_planes_to_stream(
  3397. dm->dc,
  3398. status->plane_states,
  3399. status->plane_count,
  3400. dm_new_crtc_state->stream))
  3401. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3402. }
  3403. for (i = 0; i < new_crtcs_count; i++) {
  3404. /*
  3405. * loop to enable interrupts on newly arrived crtc
  3406. */
  3407. struct amdgpu_crtc *acrtc = new_crtcs[i];
  3408. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3409. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3410. if (adev->dm.freesync_module)
  3411. mod_freesync_notify_mode_change(
  3412. adev->dm.freesync_module, &dm_new_crtc_state->stream, 1);
  3413. manage_dm_interrupts(adev, acrtc, true);
  3414. }
  3415. /* update planes when needed per crtc*/
  3416. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3417. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3418. if (dm_new_crtc_state->stream)
  3419. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3420. }
  3421. /*
  3422. * send vblank event on all events not handled in flip and
  3423. * mark consumed event for drm_atomic_helper_commit_hw_done
  3424. */
  3425. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3426. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3427. if (new_crtc_state->event)
  3428. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3429. new_crtc_state->event = NULL;
  3430. }
  3431. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3432. /* Signal HW programming completion */
  3433. drm_atomic_helper_commit_hw_done(state);
  3434. if (wait_for_vblank)
  3435. drm_atomic_helper_wait_for_vblanks(dev, state);
  3436. drm_atomic_helper_cleanup_planes(dev, state);
  3437. }
  3438. static int dm_force_atomic_commit(struct drm_connector *connector)
  3439. {
  3440. int ret = 0;
  3441. struct drm_device *ddev = connector->dev;
  3442. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3443. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3444. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3445. struct drm_connector_state *conn_state;
  3446. struct drm_crtc_state *crtc_state;
  3447. struct drm_plane_state *plane_state;
  3448. if (!state)
  3449. return -ENOMEM;
  3450. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3451. /* Construct an atomic state to restore previous display setting */
  3452. /*
  3453. * Attach connectors to drm_atomic_state
  3454. */
  3455. conn_state = drm_atomic_get_connector_state(state, connector);
  3456. ret = PTR_ERR_OR_ZERO(conn_state);
  3457. if (ret)
  3458. goto err;
  3459. /* Attach crtc to drm_atomic_state*/
  3460. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3461. ret = PTR_ERR_OR_ZERO(crtc_state);
  3462. if (ret)
  3463. goto err;
  3464. /* force a restore */
  3465. crtc_state->mode_changed = true;
  3466. /* Attach plane to drm_atomic_state */
  3467. plane_state = drm_atomic_get_plane_state(state, plane);
  3468. ret = PTR_ERR_OR_ZERO(plane_state);
  3469. if (ret)
  3470. goto err;
  3471. /* Call commit internally with the state we just constructed */
  3472. ret = drm_atomic_commit(state);
  3473. if (!ret)
  3474. return 0;
  3475. err:
  3476. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3477. drm_atomic_state_put(state);
  3478. return ret;
  3479. }
  3480. /*
  3481. * This functions handle all cases when set mode does not come upon hotplug.
  3482. * This include when the same display is unplugged then plugged back into the
  3483. * same port and when we are running without usermode desktop manager supprot
  3484. */
  3485. void dm_restore_drm_connector_state(struct drm_device *dev,
  3486. struct drm_connector *connector)
  3487. {
  3488. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3489. struct amdgpu_crtc *disconnected_acrtc;
  3490. struct dm_crtc_state *acrtc_state;
  3491. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3492. return;
  3493. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3494. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3495. if (!disconnected_acrtc || !acrtc_state->stream)
  3496. return;
  3497. /*
  3498. * If the previous sink is not released and different from the current,
  3499. * we deduce we are in a state where we can not rely on usermode call
  3500. * to turn on the display, so we do it here
  3501. */
  3502. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3503. dm_force_atomic_commit(&aconnector->base);
  3504. }
  3505. /*`
  3506. * Grabs all modesetting locks to serialize against any blocking commits,
  3507. * Waits for completion of all non blocking commits.
  3508. */
  3509. static int do_aquire_global_lock(struct drm_device *dev,
  3510. struct drm_atomic_state *state)
  3511. {
  3512. struct drm_crtc *crtc;
  3513. struct drm_crtc_commit *commit;
  3514. long ret;
  3515. /* Adding all modeset locks to aquire_ctx will
  3516. * ensure that when the framework release it the
  3517. * extra locks we are locking here will get released to
  3518. */
  3519. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3520. if (ret)
  3521. return ret;
  3522. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3523. spin_lock(&crtc->commit_lock);
  3524. commit = list_first_entry_or_null(&crtc->commit_list,
  3525. struct drm_crtc_commit, commit_entry);
  3526. if (commit)
  3527. drm_crtc_commit_get(commit);
  3528. spin_unlock(&crtc->commit_lock);
  3529. if (!commit)
  3530. continue;
  3531. /* Make sure all pending HW programming completed and
  3532. * page flips done
  3533. */
  3534. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3535. if (ret > 0)
  3536. ret = wait_for_completion_interruptible_timeout(
  3537. &commit->flip_done, 10*HZ);
  3538. if (ret == 0)
  3539. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3540. "timed out\n", crtc->base.id, crtc->name);
  3541. drm_crtc_commit_put(commit);
  3542. }
  3543. return ret < 0 ? ret : 0;
  3544. }
  3545. static int dm_update_crtcs_state(struct dc *dc,
  3546. struct drm_atomic_state *state,
  3547. bool enable,
  3548. bool *lock_and_validation_needed)
  3549. {
  3550. struct drm_crtc *crtc;
  3551. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3552. int i;
  3553. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3554. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3555. struct dc_stream_state *new_stream;
  3556. int ret = 0;
  3557. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3558. /* update changed items */
  3559. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3560. struct amdgpu_crtc *acrtc = NULL;
  3561. struct amdgpu_dm_connector *aconnector = NULL;
  3562. struct drm_connector_state *new_con_state = NULL;
  3563. struct dm_connector_state *dm_conn_state = NULL;
  3564. new_stream = NULL;
  3565. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3566. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3567. acrtc = to_amdgpu_crtc(crtc);
  3568. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3569. /* TODO This hack should go away */
  3570. if (aconnector) {
  3571. new_con_state = drm_atomic_get_connector_state(state,
  3572. &aconnector->base);
  3573. if (IS_ERR(new_con_state)) {
  3574. ret = PTR_ERR_OR_ZERO(new_con_state);
  3575. break;
  3576. }
  3577. dm_conn_state = to_dm_connector_state(new_con_state);
  3578. new_stream = create_stream_for_sink(aconnector,
  3579. &new_crtc_state->mode,
  3580. dm_conn_state);
  3581. /*
  3582. * we can have no stream on ACTION_SET if a display
  3583. * was disconnected during S3, in this case it not and
  3584. * error, the OS will be updated after detection, and
  3585. * do the right thing on next atomic commit
  3586. */
  3587. if (!new_stream) {
  3588. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3589. __func__, acrtc->base.base.id);
  3590. break;
  3591. }
  3592. }
  3593. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3594. new_crtc_state->mode_changed = false;
  3595. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3596. new_crtc_state->mode_changed);
  3597. }
  3598. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3599. goto next_crtc;
  3600. DRM_DEBUG_DRIVER(
  3601. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3602. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3603. "connectors_changed:%d\n",
  3604. acrtc->crtc_id,
  3605. new_crtc_state->enable,
  3606. new_crtc_state->active,
  3607. new_crtc_state->planes_changed,
  3608. new_crtc_state->mode_changed,
  3609. new_crtc_state->active_changed,
  3610. new_crtc_state->connectors_changed);
  3611. /* Remove stream for any changed/disabled CRTC */
  3612. if (!enable) {
  3613. if (!dm_old_crtc_state->stream)
  3614. goto next_crtc;
  3615. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3616. crtc->base.id);
  3617. /* i.e. reset mode */
  3618. if (!dc_remove_stream_from_ctx(
  3619. dc,
  3620. dm_state->context,
  3621. dm_old_crtc_state->stream)) {
  3622. ret = -EINVAL;
  3623. goto fail;
  3624. }
  3625. dc_stream_release(dm_old_crtc_state->stream);
  3626. dm_new_crtc_state->stream = NULL;
  3627. *lock_and_validation_needed = true;
  3628. } else {/* Add stream for any updated/enabled CRTC */
  3629. if (modereset_required(new_crtc_state))
  3630. goto next_crtc;
  3631. if (modeset_required(new_crtc_state, new_stream,
  3632. dm_old_crtc_state->stream)) {
  3633. WARN_ON(dm_new_crtc_state->stream);
  3634. dm_new_crtc_state->stream = new_stream;
  3635. dc_stream_retain(new_stream);
  3636. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3637. crtc->base.id);
  3638. if (!dc_add_stream_to_ctx(
  3639. dc,
  3640. dm_state->context,
  3641. dm_new_crtc_state->stream)) {
  3642. ret = -EINVAL;
  3643. goto fail;
  3644. }
  3645. *lock_and_validation_needed = true;
  3646. }
  3647. }
  3648. next_crtc:
  3649. /* Release extra reference */
  3650. if (new_stream)
  3651. dc_stream_release(new_stream);
  3652. }
  3653. return ret;
  3654. fail:
  3655. if (new_stream)
  3656. dc_stream_release(new_stream);
  3657. return ret;
  3658. }
  3659. static int dm_update_planes_state(struct dc *dc,
  3660. struct drm_atomic_state *state,
  3661. bool enable,
  3662. bool *lock_and_validation_needed)
  3663. {
  3664. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3665. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3666. struct drm_plane *plane;
  3667. struct drm_plane_state *old_plane_state, *new_plane_state;
  3668. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3669. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3670. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3671. int i ;
  3672. /* TODO return page_flip_needed() function */
  3673. bool pflip_needed = !state->allow_modeset;
  3674. int ret = 0;
  3675. if (pflip_needed)
  3676. return ret;
  3677. /* Add new planes */
  3678. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3679. new_plane_crtc = new_plane_state->crtc;
  3680. old_plane_crtc = old_plane_state->crtc;
  3681. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3682. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3683. /*TODO Implement atomic check for cursor plane */
  3684. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3685. continue;
  3686. /* Remove any changed/removed planes */
  3687. if (!enable) {
  3688. if (!old_plane_crtc)
  3689. continue;
  3690. old_crtc_state = drm_atomic_get_old_crtc_state(
  3691. state, old_plane_crtc);
  3692. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3693. if (!dm_old_crtc_state->stream)
  3694. continue;
  3695. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3696. plane->base.id, old_plane_crtc->base.id);
  3697. if (!dc_remove_plane_from_context(
  3698. dc,
  3699. dm_old_crtc_state->stream,
  3700. dm_old_plane_state->dc_state,
  3701. dm_state->context)) {
  3702. ret = EINVAL;
  3703. return ret;
  3704. }
  3705. dc_plane_state_release(dm_old_plane_state->dc_state);
  3706. dm_new_plane_state->dc_state = NULL;
  3707. *lock_and_validation_needed = true;
  3708. } else { /* Add new planes */
  3709. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3710. continue;
  3711. if (!new_plane_crtc)
  3712. continue;
  3713. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3714. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3715. if (!dm_new_crtc_state->stream)
  3716. continue;
  3717. WARN_ON(dm_new_plane_state->dc_state);
  3718. dm_new_plane_state->dc_state = dc_create_plane_state(dc);
  3719. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3720. plane->base.id, new_plane_crtc->base.id);
  3721. if (!dm_new_plane_state->dc_state) {
  3722. ret = -EINVAL;
  3723. return ret;
  3724. }
  3725. ret = fill_plane_attributes(
  3726. new_plane_crtc->dev->dev_private,
  3727. dm_new_plane_state->dc_state,
  3728. new_plane_state,
  3729. new_crtc_state,
  3730. false);
  3731. if (ret)
  3732. return ret;
  3733. if (!dc_add_plane_to_context(
  3734. dc,
  3735. dm_new_crtc_state->stream,
  3736. dm_new_plane_state->dc_state,
  3737. dm_state->context)) {
  3738. ret = -EINVAL;
  3739. return ret;
  3740. }
  3741. *lock_and_validation_needed = true;
  3742. }
  3743. }
  3744. return ret;
  3745. }
  3746. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3747. struct drm_atomic_state *state)
  3748. {
  3749. int i;
  3750. int ret;
  3751. struct amdgpu_device *adev = dev->dev_private;
  3752. struct dc *dc = adev->dm.dc;
  3753. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3754. struct drm_connector *connector;
  3755. struct drm_connector_state *old_con_state, *new_con_state;
  3756. struct drm_crtc *crtc;
  3757. struct drm_crtc_state *new_crtc_state;
  3758. /*
  3759. * This bool will be set for true for any modeset/reset
  3760. * or plane update which implies non fast surface update.
  3761. */
  3762. bool lock_and_validation_needed = false;
  3763. ret = drm_atomic_helper_check_modeset(dev, state);
  3764. if (ret) {
  3765. DRM_ERROR("Atomic state validation failed with error :%d !\n", ret);
  3766. return ret;
  3767. }
  3768. /*
  3769. * Hack: Commit needs planes right now, specifically for gamma
  3770. * TODO rework commit to check CRTC for gamma change
  3771. */
  3772. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3773. if (new_crtc_state->color_mgmt_changed) {
  3774. ret = drm_atomic_add_affected_planes(state, crtc);
  3775. if (ret)
  3776. goto fail;
  3777. }
  3778. }
  3779. dm_state->context = dc_create_state();
  3780. ASSERT(dm_state->context);
  3781. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3782. /* Remove exiting planes if they are modified */
  3783. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3784. if (ret) {
  3785. goto fail;
  3786. }
  3787. /* Disable all crtcs which require disable */
  3788. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3789. if (ret) {
  3790. goto fail;
  3791. }
  3792. /* Enable all crtcs which require enable */
  3793. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3794. if (ret) {
  3795. goto fail;
  3796. }
  3797. /* Add new/modified planes */
  3798. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3799. if (ret) {
  3800. goto fail;
  3801. }
  3802. /* Run this here since we want to validate the streams we created */
  3803. ret = drm_atomic_helper_check_planes(dev, state);
  3804. if (ret)
  3805. goto fail;
  3806. /* Check scaling and underscan changes*/
  3807. /*TODO Removed scaling changes validation due to inability to commit
  3808. * new stream into context w\o causing full reset. Need to
  3809. * decide how to handle.
  3810. */
  3811. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3812. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3813. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3814. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3815. /* Skip any modesets/resets */
  3816. if (!acrtc || drm_atomic_crtc_needs_modeset(
  3817. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  3818. continue;
  3819. /* Skip any thing not scale or underscan changes */
  3820. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3821. continue;
  3822. lock_and_validation_needed = true;
  3823. }
  3824. /*
  3825. * For full updates case when
  3826. * removing/adding/updating streams on once CRTC while flipping
  3827. * on another CRTC,
  3828. * acquiring global lock will guarantee that any such full
  3829. * update commit
  3830. * will wait for completion of any outstanding flip using DRMs
  3831. * synchronization events.
  3832. */
  3833. if (lock_and_validation_needed) {
  3834. ret = do_aquire_global_lock(dev, state);
  3835. if (ret)
  3836. goto fail;
  3837. if (!dc_validate_global_state(dc, dm_state->context)) {
  3838. ret = -EINVAL;
  3839. goto fail;
  3840. }
  3841. }
  3842. /* Must be success */
  3843. WARN_ON(ret);
  3844. return ret;
  3845. fail:
  3846. if (ret == -EDEADLK)
  3847. DRM_DEBUG_DRIVER("Atomic check stopped due to to deadlock.\n");
  3848. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  3849. DRM_DEBUG_DRIVER("Atomic check stopped due to to signal.\n");
  3850. else
  3851. DRM_ERROR("Atomic check failed with err: %d \n", ret);
  3852. return ret;
  3853. }
  3854. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  3855. struct amdgpu_dm_connector *amdgpu_dm_connector)
  3856. {
  3857. uint8_t dpcd_data;
  3858. bool capable = false;
  3859. if (amdgpu_dm_connector->dc_link &&
  3860. dm_helpers_dp_read_dpcd(
  3861. NULL,
  3862. amdgpu_dm_connector->dc_link,
  3863. DP_DOWN_STREAM_PORT_COUNT,
  3864. &dpcd_data,
  3865. sizeof(dpcd_data))) {
  3866. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  3867. }
  3868. return capable;
  3869. }
  3870. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  3871. struct edid *edid)
  3872. {
  3873. int i;
  3874. uint64_t val_capable;
  3875. bool edid_check_required;
  3876. struct detailed_timing *timing;
  3877. struct detailed_non_pixel *data;
  3878. struct detailed_data_monitor_range *range;
  3879. struct amdgpu_dm_connector *amdgpu_dm_connector =
  3880. to_amdgpu_dm_connector(connector);
  3881. struct drm_device *dev = connector->dev;
  3882. struct amdgpu_device *adev = dev->dev_private;
  3883. edid_check_required = false;
  3884. if (!amdgpu_dm_connector->dc_sink) {
  3885. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  3886. return;
  3887. }
  3888. if (!adev->dm.freesync_module)
  3889. return;
  3890. /*
  3891. * if edid non zero restrict freesync only for dp and edp
  3892. */
  3893. if (edid) {
  3894. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  3895. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  3896. edid_check_required = is_dp_capable_without_timing_msa(
  3897. adev->dm.dc,
  3898. amdgpu_dm_connector);
  3899. }
  3900. }
  3901. val_capable = 0;
  3902. if (edid_check_required == true && (edid->version > 1 ||
  3903. (edid->version == 1 && edid->revision > 1))) {
  3904. for (i = 0; i < 4; i++) {
  3905. timing = &edid->detailed_timings[i];
  3906. data = &timing->data.other_data;
  3907. range = &data->data.range;
  3908. /*
  3909. * Check if monitor has continuous frequency mode
  3910. */
  3911. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  3912. continue;
  3913. /*
  3914. * Check for flag range limits only. If flag == 1 then
  3915. * no additional timing information provided.
  3916. * Default GTF, GTF Secondary curve and CVT are not
  3917. * supported
  3918. */
  3919. if (range->flags != 1)
  3920. continue;
  3921. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  3922. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  3923. amdgpu_dm_connector->pixel_clock_mhz =
  3924. range->pixel_clock_mhz * 10;
  3925. break;
  3926. }
  3927. if (amdgpu_dm_connector->max_vfreq -
  3928. amdgpu_dm_connector->min_vfreq > 10) {
  3929. amdgpu_dm_connector->caps.supported = true;
  3930. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  3931. amdgpu_dm_connector->min_vfreq * 1000000;
  3932. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  3933. amdgpu_dm_connector->max_vfreq * 1000000;
  3934. val_capable = 1;
  3935. }
  3936. }
  3937. /*
  3938. * TODO figure out how to notify user-mode or DRM of freesync caps
  3939. * once we figure out how to deal with freesync in an upstreamable
  3940. * fashion
  3941. */
  3942. }
  3943. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  3944. {
  3945. /*
  3946. * TODO fill in once we figure out how to deal with freesync in
  3947. * an upstreamable fashion
  3948. */
  3949. }