gfx_v8_0.c 242 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  619. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  620. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. /* chain ib ucode isn't formal released, just disable it by far
  884. * TODO: when ucod ready we should use ucode version to judge if
  885. * chain-ib support or not.
  886. */
  887. adev->virt.chained_ib_support = false;
  888. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  889. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  890. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  891. if (err)
  892. goto out;
  893. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  894. if (err)
  895. goto out;
  896. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  897. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  898. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  900. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  901. if (err)
  902. goto out;
  903. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  904. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  905. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  906. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  907. adev->gfx.rlc.save_and_restore_offset =
  908. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  909. adev->gfx.rlc.clear_state_descriptor_offset =
  910. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  911. adev->gfx.rlc.avail_scratch_ram_locations =
  912. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  913. adev->gfx.rlc.reg_restore_list_size =
  914. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  915. adev->gfx.rlc.reg_list_format_start =
  916. le32_to_cpu(rlc_hdr->reg_list_format_start);
  917. adev->gfx.rlc.reg_list_format_separate_start =
  918. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  919. adev->gfx.rlc.starting_offsets_start =
  920. le32_to_cpu(rlc_hdr->starting_offsets_start);
  921. adev->gfx.rlc.reg_list_format_size_bytes =
  922. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  923. adev->gfx.rlc.reg_list_size_bytes =
  924. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  925. adev->gfx.rlc.register_list_format =
  926. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  927. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  928. if (!adev->gfx.rlc.register_list_format) {
  929. err = -ENOMEM;
  930. goto out;
  931. }
  932. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  933. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  934. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  935. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  936. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  941. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  942. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  943. if (err)
  944. goto out;
  945. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  946. if (err)
  947. goto out;
  948. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  949. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  950. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  951. if ((adev->asic_type != CHIP_STONEY) &&
  952. (adev->asic_type != CHIP_TOPAZ)) {
  953. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  954. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  955. if (!err) {
  956. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  957. if (err)
  958. goto out;
  959. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  960. adev->gfx.mec2_fw->data;
  961. adev->gfx.mec2_fw_version =
  962. le32_to_cpu(cp_hdr->header.ucode_version);
  963. adev->gfx.mec2_feature_version =
  964. le32_to_cpu(cp_hdr->ucode_feature_version);
  965. } else {
  966. err = 0;
  967. adev->gfx.mec2_fw = NULL;
  968. }
  969. }
  970. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  971. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  972. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  973. info->fw = adev->gfx.pfp_fw;
  974. header = (const struct common_firmware_header *)info->fw->data;
  975. adev->firmware.fw_size +=
  976. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  977. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  978. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  979. info->fw = adev->gfx.me_fw;
  980. header = (const struct common_firmware_header *)info->fw->data;
  981. adev->firmware.fw_size +=
  982. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  983. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  984. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  985. info->fw = adev->gfx.ce_fw;
  986. header = (const struct common_firmware_header *)info->fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  989. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  990. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  991. info->fw = adev->gfx.rlc_fw;
  992. header = (const struct common_firmware_header *)info->fw->data;
  993. adev->firmware.fw_size +=
  994. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  995. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  996. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  997. info->fw = adev->gfx.mec_fw;
  998. header = (const struct common_firmware_header *)info->fw->data;
  999. adev->firmware.fw_size +=
  1000. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1001. /* we need account JT in */
  1002. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1005. if (amdgpu_sriov_vf(adev)) {
  1006. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1007. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1008. info->fw = adev->gfx.mec_fw;
  1009. adev->firmware.fw_size +=
  1010. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1011. }
  1012. if (adev->gfx.mec2_fw) {
  1013. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1014. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1015. info->fw = adev->gfx.mec2_fw;
  1016. header = (const struct common_firmware_header *)info->fw->data;
  1017. adev->firmware.fw_size +=
  1018. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1019. }
  1020. }
  1021. out:
  1022. if (err) {
  1023. dev_err(adev->dev,
  1024. "gfx8: Failed to load firmware \"%s\"\n",
  1025. fw_name);
  1026. release_firmware(adev->gfx.pfp_fw);
  1027. adev->gfx.pfp_fw = NULL;
  1028. release_firmware(adev->gfx.me_fw);
  1029. adev->gfx.me_fw = NULL;
  1030. release_firmware(adev->gfx.ce_fw);
  1031. adev->gfx.ce_fw = NULL;
  1032. release_firmware(adev->gfx.rlc_fw);
  1033. adev->gfx.rlc_fw = NULL;
  1034. release_firmware(adev->gfx.mec_fw);
  1035. adev->gfx.mec_fw = NULL;
  1036. release_firmware(adev->gfx.mec2_fw);
  1037. adev->gfx.mec2_fw = NULL;
  1038. }
  1039. return err;
  1040. }
  1041. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1042. volatile u32 *buffer)
  1043. {
  1044. u32 count = 0, i;
  1045. const struct cs_section_def *sect = NULL;
  1046. const struct cs_extent_def *ext = NULL;
  1047. if (adev->gfx.rlc.cs_data == NULL)
  1048. return;
  1049. if (buffer == NULL)
  1050. return;
  1051. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1052. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1053. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1054. buffer[count++] = cpu_to_le32(0x80000000);
  1055. buffer[count++] = cpu_to_le32(0x80000000);
  1056. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1057. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1058. if (sect->id == SECT_CONTEXT) {
  1059. buffer[count++] =
  1060. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1061. buffer[count++] = cpu_to_le32(ext->reg_index -
  1062. PACKET3_SET_CONTEXT_REG_START);
  1063. for (i = 0; i < ext->reg_count; i++)
  1064. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1065. } else {
  1066. return;
  1067. }
  1068. }
  1069. }
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1071. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1072. PACKET3_SET_CONTEXT_REG_START);
  1073. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1074. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1076. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1077. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1078. buffer[count++] = cpu_to_le32(0);
  1079. }
  1080. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1081. {
  1082. const __le32 *fw_data;
  1083. volatile u32 *dst_ptr;
  1084. int me, i, max_me = 4;
  1085. u32 bo_offset = 0;
  1086. u32 table_offset, table_size;
  1087. if (adev->asic_type == CHIP_CARRIZO)
  1088. max_me = 5;
  1089. /* write the cp table buffer */
  1090. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1091. for (me = 0; me < max_me; me++) {
  1092. if (me == 0) {
  1093. const struct gfx_firmware_header_v1_0 *hdr =
  1094. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1095. fw_data = (const __le32 *)
  1096. (adev->gfx.ce_fw->data +
  1097. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1098. table_offset = le32_to_cpu(hdr->jt_offset);
  1099. table_size = le32_to_cpu(hdr->jt_size);
  1100. } else if (me == 1) {
  1101. const struct gfx_firmware_header_v1_0 *hdr =
  1102. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1103. fw_data = (const __le32 *)
  1104. (adev->gfx.pfp_fw->data +
  1105. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1106. table_offset = le32_to_cpu(hdr->jt_offset);
  1107. table_size = le32_to_cpu(hdr->jt_size);
  1108. } else if (me == 2) {
  1109. const struct gfx_firmware_header_v1_0 *hdr =
  1110. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1111. fw_data = (const __le32 *)
  1112. (adev->gfx.me_fw->data +
  1113. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1114. table_offset = le32_to_cpu(hdr->jt_offset);
  1115. table_size = le32_to_cpu(hdr->jt_size);
  1116. } else if (me == 3) {
  1117. const struct gfx_firmware_header_v1_0 *hdr =
  1118. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1119. fw_data = (const __le32 *)
  1120. (adev->gfx.mec_fw->data +
  1121. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1122. table_offset = le32_to_cpu(hdr->jt_offset);
  1123. table_size = le32_to_cpu(hdr->jt_size);
  1124. } else if (me == 4) {
  1125. const struct gfx_firmware_header_v1_0 *hdr =
  1126. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1127. fw_data = (const __le32 *)
  1128. (adev->gfx.mec2_fw->data +
  1129. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1130. table_offset = le32_to_cpu(hdr->jt_offset);
  1131. table_size = le32_to_cpu(hdr->jt_size);
  1132. }
  1133. for (i = 0; i < table_size; i ++) {
  1134. dst_ptr[bo_offset + i] =
  1135. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1136. }
  1137. bo_offset += table_size;
  1138. }
  1139. }
  1140. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1141. {
  1142. int r;
  1143. /* clear state block */
  1144. if (adev->gfx.rlc.clear_state_obj) {
  1145. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1146. if (unlikely(r != 0))
  1147. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1148. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1150. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1151. adev->gfx.rlc.clear_state_obj = NULL;
  1152. }
  1153. /* jump table block */
  1154. if (adev->gfx.rlc.cp_table_obj) {
  1155. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1156. if (unlikely(r != 0))
  1157. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1158. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1160. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1161. adev->gfx.rlc.cp_table_obj = NULL;
  1162. }
  1163. }
  1164. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1165. {
  1166. volatile u32 *dst_ptr;
  1167. u32 dws;
  1168. const struct cs_section_def *cs_data;
  1169. int r;
  1170. adev->gfx.rlc.cs_data = vi_cs_data;
  1171. cs_data = adev->gfx.rlc.cs_data;
  1172. if (cs_data) {
  1173. /* clear state block */
  1174. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1175. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1176. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1177. AMDGPU_GEM_DOMAIN_VRAM,
  1178. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1179. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1180. NULL, NULL,
  1181. &adev->gfx.rlc.clear_state_obj);
  1182. if (r) {
  1183. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1184. gfx_v8_0_rlc_fini(adev);
  1185. return r;
  1186. }
  1187. }
  1188. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1189. if (unlikely(r != 0)) {
  1190. gfx_v8_0_rlc_fini(adev);
  1191. return r;
  1192. }
  1193. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1194. &adev->gfx.rlc.clear_state_gpu_addr);
  1195. if (r) {
  1196. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1197. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1198. gfx_v8_0_rlc_fini(adev);
  1199. return r;
  1200. }
  1201. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1202. if (r) {
  1203. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1204. gfx_v8_0_rlc_fini(adev);
  1205. return r;
  1206. }
  1207. /* set up the cs buffer */
  1208. dst_ptr = adev->gfx.rlc.cs_ptr;
  1209. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1210. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1211. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1212. }
  1213. if ((adev->asic_type == CHIP_CARRIZO) ||
  1214. (adev->asic_type == CHIP_STONEY)) {
  1215. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1216. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1217. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1218. AMDGPU_GEM_DOMAIN_VRAM,
  1219. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1220. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1221. NULL, NULL,
  1222. &adev->gfx.rlc.cp_table_obj);
  1223. if (r) {
  1224. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1225. return r;
  1226. }
  1227. }
  1228. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1229. if (unlikely(r != 0)) {
  1230. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1234. &adev->gfx.rlc.cp_table_gpu_addr);
  1235. if (r) {
  1236. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1237. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1238. return r;
  1239. }
  1240. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1241. if (r) {
  1242. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. cz_init_cp_jump_table(adev);
  1246. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1247. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1248. }
  1249. return 0;
  1250. }
  1251. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1252. {
  1253. int r;
  1254. if (adev->gfx.mec.hpd_eop_obj) {
  1255. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1256. if (unlikely(r != 0))
  1257. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1258. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1259. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1260. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1261. adev->gfx.mec.hpd_eop_obj = NULL;
  1262. }
  1263. }
  1264. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1265. struct amdgpu_ring *ring,
  1266. struct amdgpu_irq_src *irq)
  1267. {
  1268. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1269. int r = 0;
  1270. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1271. if (r)
  1272. return r;
  1273. ring->adev = NULL;
  1274. ring->ring_obj = NULL;
  1275. ring->use_doorbell = true;
  1276. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1277. if (adev->gfx.mec2_fw) {
  1278. ring->me = 2;
  1279. ring->pipe = 0;
  1280. } else {
  1281. ring->me = 1;
  1282. ring->pipe = 1;
  1283. }
  1284. ring->queue = 0;
  1285. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  1286. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1287. r = amdgpu_ring_init(adev, ring, 1024,
  1288. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1289. if (r)
  1290. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1291. return r;
  1292. }
  1293. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1294. struct amdgpu_irq_src *irq)
  1295. {
  1296. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1297. amdgpu_ring_fini(ring);
  1298. }
  1299. #define MEC_HPD_SIZE 2048
  1300. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1301. {
  1302. int r;
  1303. u32 *hpd;
  1304. /*
  1305. * we assign only 1 pipe because all other pipes will
  1306. * be handled by KFD
  1307. */
  1308. adev->gfx.mec.num_mec = 1;
  1309. adev->gfx.mec.num_pipe = 1;
  1310. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1311. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1312. r = amdgpu_bo_create(adev,
  1313. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1314. PAGE_SIZE, true,
  1315. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1316. &adev->gfx.mec.hpd_eop_obj);
  1317. if (r) {
  1318. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1319. return r;
  1320. }
  1321. }
  1322. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1323. if (unlikely(r != 0)) {
  1324. gfx_v8_0_mec_fini(adev);
  1325. return r;
  1326. }
  1327. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1328. &adev->gfx.mec.hpd_eop_gpu_addr);
  1329. if (r) {
  1330. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1331. gfx_v8_0_mec_fini(adev);
  1332. return r;
  1333. }
  1334. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1335. if (r) {
  1336. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1337. gfx_v8_0_mec_fini(adev);
  1338. return r;
  1339. }
  1340. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1341. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1342. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1343. return 0;
  1344. }
  1345. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1346. {
  1347. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1348. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1349. }
  1350. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1351. {
  1352. int r;
  1353. u32 *hpd;
  1354. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1355. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  1356. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1357. &kiq->eop_gpu_addr, (void **)&hpd);
  1358. if (r) {
  1359. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1360. return r;
  1361. }
  1362. memset(hpd, 0, MEC_HPD_SIZE);
  1363. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  1364. if (unlikely(r != 0))
  1365. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  1366. amdgpu_bo_kunmap(kiq->eop_obj);
  1367. amdgpu_bo_unreserve(kiq->eop_obj);
  1368. return 0;
  1369. }
  1370. static const u32 vgpr_init_compute_shader[] =
  1371. {
  1372. 0x7e000209, 0x7e020208,
  1373. 0x7e040207, 0x7e060206,
  1374. 0x7e080205, 0x7e0a0204,
  1375. 0x7e0c0203, 0x7e0e0202,
  1376. 0x7e100201, 0x7e120200,
  1377. 0x7e140209, 0x7e160208,
  1378. 0x7e180207, 0x7e1a0206,
  1379. 0x7e1c0205, 0x7e1e0204,
  1380. 0x7e200203, 0x7e220202,
  1381. 0x7e240201, 0x7e260200,
  1382. 0x7e280209, 0x7e2a0208,
  1383. 0x7e2c0207, 0x7e2e0206,
  1384. 0x7e300205, 0x7e320204,
  1385. 0x7e340203, 0x7e360202,
  1386. 0x7e380201, 0x7e3a0200,
  1387. 0x7e3c0209, 0x7e3e0208,
  1388. 0x7e400207, 0x7e420206,
  1389. 0x7e440205, 0x7e460204,
  1390. 0x7e480203, 0x7e4a0202,
  1391. 0x7e4c0201, 0x7e4e0200,
  1392. 0x7e500209, 0x7e520208,
  1393. 0x7e540207, 0x7e560206,
  1394. 0x7e580205, 0x7e5a0204,
  1395. 0x7e5c0203, 0x7e5e0202,
  1396. 0x7e600201, 0x7e620200,
  1397. 0x7e640209, 0x7e660208,
  1398. 0x7e680207, 0x7e6a0206,
  1399. 0x7e6c0205, 0x7e6e0204,
  1400. 0x7e700203, 0x7e720202,
  1401. 0x7e740201, 0x7e760200,
  1402. 0x7e780209, 0x7e7a0208,
  1403. 0x7e7c0207, 0x7e7e0206,
  1404. 0xbf8a0000, 0xbf810000,
  1405. };
  1406. static const u32 sgpr_init_compute_shader[] =
  1407. {
  1408. 0xbe8a0100, 0xbe8c0102,
  1409. 0xbe8e0104, 0xbe900106,
  1410. 0xbe920108, 0xbe940100,
  1411. 0xbe960102, 0xbe980104,
  1412. 0xbe9a0106, 0xbe9c0108,
  1413. 0xbe9e0100, 0xbea00102,
  1414. 0xbea20104, 0xbea40106,
  1415. 0xbea60108, 0xbea80100,
  1416. 0xbeaa0102, 0xbeac0104,
  1417. 0xbeae0106, 0xbeb00108,
  1418. 0xbeb20100, 0xbeb40102,
  1419. 0xbeb60104, 0xbeb80106,
  1420. 0xbeba0108, 0xbebc0100,
  1421. 0xbebe0102, 0xbec00104,
  1422. 0xbec20106, 0xbec40108,
  1423. 0xbec60100, 0xbec80102,
  1424. 0xbee60004, 0xbee70005,
  1425. 0xbeea0006, 0xbeeb0007,
  1426. 0xbee80008, 0xbee90009,
  1427. 0xbefc0000, 0xbf8a0000,
  1428. 0xbf810000, 0x00000000,
  1429. };
  1430. static const u32 vgpr_init_regs[] =
  1431. {
  1432. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1433. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1434. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1435. mmCOMPUTE_NUM_THREAD_Y, 1,
  1436. mmCOMPUTE_NUM_THREAD_Z, 1,
  1437. mmCOMPUTE_PGM_RSRC2, 20,
  1438. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1439. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1440. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1441. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1442. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1443. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1444. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1445. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1446. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1447. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1448. };
  1449. static const u32 sgpr1_init_regs[] =
  1450. {
  1451. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1452. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1453. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1454. mmCOMPUTE_NUM_THREAD_Y, 1,
  1455. mmCOMPUTE_NUM_THREAD_Z, 1,
  1456. mmCOMPUTE_PGM_RSRC2, 20,
  1457. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1458. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1459. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1460. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1461. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1462. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1463. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1464. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1465. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1466. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1467. };
  1468. static const u32 sgpr2_init_regs[] =
  1469. {
  1470. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1471. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1472. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1473. mmCOMPUTE_NUM_THREAD_Y, 1,
  1474. mmCOMPUTE_NUM_THREAD_Z, 1,
  1475. mmCOMPUTE_PGM_RSRC2, 20,
  1476. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1477. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1478. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1479. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1480. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1481. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1482. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1483. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1484. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1485. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1486. };
  1487. static const u32 sec_ded_counter_registers[] =
  1488. {
  1489. mmCPC_EDC_ATC_CNT,
  1490. mmCPC_EDC_SCRATCH_CNT,
  1491. mmCPC_EDC_UCODE_CNT,
  1492. mmCPF_EDC_ATC_CNT,
  1493. mmCPF_EDC_ROQ_CNT,
  1494. mmCPF_EDC_TAG_CNT,
  1495. mmCPG_EDC_ATC_CNT,
  1496. mmCPG_EDC_DMA_CNT,
  1497. mmCPG_EDC_TAG_CNT,
  1498. mmDC_EDC_CSINVOC_CNT,
  1499. mmDC_EDC_RESTORE_CNT,
  1500. mmDC_EDC_STATE_CNT,
  1501. mmGDS_EDC_CNT,
  1502. mmGDS_EDC_GRBM_CNT,
  1503. mmGDS_EDC_OA_DED,
  1504. mmSPI_EDC_CNT,
  1505. mmSQC_ATC_EDC_GATCL1_CNT,
  1506. mmSQC_EDC_CNT,
  1507. mmSQ_EDC_DED_CNT,
  1508. mmSQ_EDC_INFO,
  1509. mmSQ_EDC_SEC_CNT,
  1510. mmTCC_EDC_CNT,
  1511. mmTCP_ATC_EDC_GATCL1_CNT,
  1512. mmTCP_EDC_CNT,
  1513. mmTD_EDC_CNT
  1514. };
  1515. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1516. {
  1517. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1518. struct amdgpu_ib ib;
  1519. struct dma_fence *f = NULL;
  1520. int r, i;
  1521. u32 tmp;
  1522. unsigned total_size, vgpr_offset, sgpr_offset;
  1523. u64 gpu_addr;
  1524. /* only supported on CZ */
  1525. if (adev->asic_type != CHIP_CARRIZO)
  1526. return 0;
  1527. /* bail if the compute ring is not ready */
  1528. if (!ring->ready)
  1529. return 0;
  1530. tmp = RREG32(mmGB_EDC_MODE);
  1531. WREG32(mmGB_EDC_MODE, 0);
  1532. total_size =
  1533. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1534. total_size +=
  1535. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1536. total_size +=
  1537. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1538. total_size = ALIGN(total_size, 256);
  1539. vgpr_offset = total_size;
  1540. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1541. sgpr_offset = total_size;
  1542. total_size += sizeof(sgpr_init_compute_shader);
  1543. /* allocate an indirect buffer to put the commands in */
  1544. memset(&ib, 0, sizeof(ib));
  1545. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1546. if (r) {
  1547. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1548. return r;
  1549. }
  1550. /* load the compute shaders */
  1551. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1552. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1553. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1554. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1555. /* init the ib length to 0 */
  1556. ib.length_dw = 0;
  1557. /* VGPR */
  1558. /* write the register state for the compute dispatch */
  1559. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1560. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1561. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1562. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1563. }
  1564. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1565. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1566. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1567. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1568. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1569. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1570. /* write dispatch packet */
  1571. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1572. ib.ptr[ib.length_dw++] = 8; /* x */
  1573. ib.ptr[ib.length_dw++] = 1; /* y */
  1574. ib.ptr[ib.length_dw++] = 1; /* z */
  1575. ib.ptr[ib.length_dw++] =
  1576. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1577. /* write CS partial flush packet */
  1578. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1579. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1580. /* SGPR1 */
  1581. /* write the register state for the compute dispatch */
  1582. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1583. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1584. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1585. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1586. }
  1587. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1588. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1589. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1590. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1591. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1592. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1593. /* write dispatch packet */
  1594. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1595. ib.ptr[ib.length_dw++] = 8; /* x */
  1596. ib.ptr[ib.length_dw++] = 1; /* y */
  1597. ib.ptr[ib.length_dw++] = 1; /* z */
  1598. ib.ptr[ib.length_dw++] =
  1599. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1600. /* write CS partial flush packet */
  1601. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1602. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1603. /* SGPR2 */
  1604. /* write the register state for the compute dispatch */
  1605. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1606. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1607. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1608. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1609. }
  1610. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1611. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1612. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1613. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1614. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1615. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1616. /* write dispatch packet */
  1617. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1618. ib.ptr[ib.length_dw++] = 8; /* x */
  1619. ib.ptr[ib.length_dw++] = 1; /* y */
  1620. ib.ptr[ib.length_dw++] = 1; /* z */
  1621. ib.ptr[ib.length_dw++] =
  1622. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1623. /* write CS partial flush packet */
  1624. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1625. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1626. /* shedule the ib on the ring */
  1627. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1628. if (r) {
  1629. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1630. goto fail;
  1631. }
  1632. /* wait for the GPU to finish processing the IB */
  1633. r = dma_fence_wait(f, false);
  1634. if (r) {
  1635. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1636. goto fail;
  1637. }
  1638. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1639. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1640. WREG32(mmGB_EDC_MODE, tmp);
  1641. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1642. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1643. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1644. /* read back registers to clear the counters */
  1645. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1646. RREG32(sec_ded_counter_registers[i]);
  1647. fail:
  1648. amdgpu_ib_free(adev, &ib, NULL);
  1649. dma_fence_put(f);
  1650. return r;
  1651. }
  1652. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1653. {
  1654. u32 gb_addr_config;
  1655. u32 mc_shared_chmap, mc_arb_ramcfg;
  1656. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1657. u32 tmp;
  1658. int ret;
  1659. switch (adev->asic_type) {
  1660. case CHIP_TOPAZ:
  1661. adev->gfx.config.max_shader_engines = 1;
  1662. adev->gfx.config.max_tile_pipes = 2;
  1663. adev->gfx.config.max_cu_per_sh = 6;
  1664. adev->gfx.config.max_sh_per_se = 1;
  1665. adev->gfx.config.max_backends_per_se = 2;
  1666. adev->gfx.config.max_texture_channel_caches = 2;
  1667. adev->gfx.config.max_gprs = 256;
  1668. adev->gfx.config.max_gs_threads = 32;
  1669. adev->gfx.config.max_hw_contexts = 8;
  1670. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1671. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1672. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1673. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1674. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1675. break;
  1676. case CHIP_FIJI:
  1677. adev->gfx.config.max_shader_engines = 4;
  1678. adev->gfx.config.max_tile_pipes = 16;
  1679. adev->gfx.config.max_cu_per_sh = 16;
  1680. adev->gfx.config.max_sh_per_se = 1;
  1681. adev->gfx.config.max_backends_per_se = 4;
  1682. adev->gfx.config.max_texture_channel_caches = 16;
  1683. adev->gfx.config.max_gprs = 256;
  1684. adev->gfx.config.max_gs_threads = 32;
  1685. adev->gfx.config.max_hw_contexts = 8;
  1686. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1687. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1688. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1689. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1690. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1691. break;
  1692. case CHIP_POLARIS11:
  1693. case CHIP_POLARIS12:
  1694. ret = amdgpu_atombios_get_gfx_info(adev);
  1695. if (ret)
  1696. return ret;
  1697. adev->gfx.config.max_gprs = 256;
  1698. adev->gfx.config.max_gs_threads = 32;
  1699. adev->gfx.config.max_hw_contexts = 8;
  1700. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1701. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1702. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1703. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1704. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1705. break;
  1706. case CHIP_POLARIS10:
  1707. ret = amdgpu_atombios_get_gfx_info(adev);
  1708. if (ret)
  1709. return ret;
  1710. adev->gfx.config.max_gprs = 256;
  1711. adev->gfx.config.max_gs_threads = 32;
  1712. adev->gfx.config.max_hw_contexts = 8;
  1713. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1714. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1715. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1716. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1717. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1718. break;
  1719. case CHIP_TONGA:
  1720. adev->gfx.config.max_shader_engines = 4;
  1721. adev->gfx.config.max_tile_pipes = 8;
  1722. adev->gfx.config.max_cu_per_sh = 8;
  1723. adev->gfx.config.max_sh_per_se = 1;
  1724. adev->gfx.config.max_backends_per_se = 2;
  1725. adev->gfx.config.max_texture_channel_caches = 8;
  1726. adev->gfx.config.max_gprs = 256;
  1727. adev->gfx.config.max_gs_threads = 32;
  1728. adev->gfx.config.max_hw_contexts = 8;
  1729. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1730. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1731. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1732. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1733. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1734. break;
  1735. case CHIP_CARRIZO:
  1736. adev->gfx.config.max_shader_engines = 1;
  1737. adev->gfx.config.max_tile_pipes = 2;
  1738. adev->gfx.config.max_sh_per_se = 1;
  1739. adev->gfx.config.max_backends_per_se = 2;
  1740. switch (adev->pdev->revision) {
  1741. case 0xc4:
  1742. case 0x84:
  1743. case 0xc8:
  1744. case 0xcc:
  1745. case 0xe1:
  1746. case 0xe3:
  1747. /* B10 */
  1748. adev->gfx.config.max_cu_per_sh = 8;
  1749. break;
  1750. case 0xc5:
  1751. case 0x81:
  1752. case 0x85:
  1753. case 0xc9:
  1754. case 0xcd:
  1755. case 0xe2:
  1756. case 0xe4:
  1757. /* B8 */
  1758. adev->gfx.config.max_cu_per_sh = 6;
  1759. break;
  1760. case 0xc6:
  1761. case 0xca:
  1762. case 0xce:
  1763. case 0x88:
  1764. case 0xe6:
  1765. /* B6 */
  1766. adev->gfx.config.max_cu_per_sh = 6;
  1767. break;
  1768. case 0xc7:
  1769. case 0x87:
  1770. case 0xcb:
  1771. case 0xe5:
  1772. case 0x89:
  1773. default:
  1774. /* B4 */
  1775. adev->gfx.config.max_cu_per_sh = 4;
  1776. break;
  1777. }
  1778. adev->gfx.config.max_texture_channel_caches = 2;
  1779. adev->gfx.config.max_gprs = 256;
  1780. adev->gfx.config.max_gs_threads = 32;
  1781. adev->gfx.config.max_hw_contexts = 8;
  1782. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1783. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1784. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1785. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1786. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1787. break;
  1788. case CHIP_STONEY:
  1789. adev->gfx.config.max_shader_engines = 1;
  1790. adev->gfx.config.max_tile_pipes = 2;
  1791. adev->gfx.config.max_sh_per_se = 1;
  1792. adev->gfx.config.max_backends_per_se = 1;
  1793. switch (adev->pdev->revision) {
  1794. case 0x80:
  1795. case 0x81:
  1796. case 0xc0:
  1797. case 0xc1:
  1798. case 0xc2:
  1799. case 0xc4:
  1800. case 0xc8:
  1801. case 0xc9:
  1802. case 0xd6:
  1803. case 0xda:
  1804. case 0xe9:
  1805. case 0xea:
  1806. adev->gfx.config.max_cu_per_sh = 3;
  1807. break;
  1808. case 0x83:
  1809. case 0xd0:
  1810. case 0xd1:
  1811. case 0xd2:
  1812. case 0xd4:
  1813. case 0xdb:
  1814. case 0xe1:
  1815. case 0xe2:
  1816. default:
  1817. adev->gfx.config.max_cu_per_sh = 2;
  1818. break;
  1819. }
  1820. adev->gfx.config.max_texture_channel_caches = 2;
  1821. adev->gfx.config.max_gprs = 256;
  1822. adev->gfx.config.max_gs_threads = 16;
  1823. adev->gfx.config.max_hw_contexts = 8;
  1824. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1825. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1826. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1827. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1828. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1829. break;
  1830. default:
  1831. adev->gfx.config.max_shader_engines = 2;
  1832. adev->gfx.config.max_tile_pipes = 4;
  1833. adev->gfx.config.max_cu_per_sh = 2;
  1834. adev->gfx.config.max_sh_per_se = 1;
  1835. adev->gfx.config.max_backends_per_se = 2;
  1836. adev->gfx.config.max_texture_channel_caches = 4;
  1837. adev->gfx.config.max_gprs = 256;
  1838. adev->gfx.config.max_gs_threads = 32;
  1839. adev->gfx.config.max_hw_contexts = 8;
  1840. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1841. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1842. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1843. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1844. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1845. break;
  1846. }
  1847. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1848. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1849. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1850. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1851. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1852. if (adev->flags & AMD_IS_APU) {
  1853. /* Get memory bank mapping mode. */
  1854. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1855. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1856. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1857. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1858. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1859. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1860. /* Validate settings in case only one DIMM installed. */
  1861. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1862. dimm00_addr_map = 0;
  1863. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1864. dimm01_addr_map = 0;
  1865. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1866. dimm10_addr_map = 0;
  1867. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1868. dimm11_addr_map = 0;
  1869. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1870. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1871. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1872. adev->gfx.config.mem_row_size_in_kb = 2;
  1873. else
  1874. adev->gfx.config.mem_row_size_in_kb = 1;
  1875. } else {
  1876. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1877. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1878. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1879. adev->gfx.config.mem_row_size_in_kb = 4;
  1880. }
  1881. adev->gfx.config.shader_engine_tile_size = 32;
  1882. adev->gfx.config.num_gpus = 1;
  1883. adev->gfx.config.multi_gpu_tile_size = 64;
  1884. /* fix up row size */
  1885. switch (adev->gfx.config.mem_row_size_in_kb) {
  1886. case 1:
  1887. default:
  1888. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1889. break;
  1890. case 2:
  1891. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1892. break;
  1893. case 4:
  1894. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1895. break;
  1896. }
  1897. adev->gfx.config.gb_addr_config = gb_addr_config;
  1898. return 0;
  1899. }
  1900. static int gfx_v8_0_sw_init(void *handle)
  1901. {
  1902. int i, r;
  1903. struct amdgpu_ring *ring;
  1904. struct amdgpu_kiq *kiq;
  1905. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1906. /* KIQ event */
  1907. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1908. if (r)
  1909. return r;
  1910. /* EOP Event */
  1911. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1912. if (r)
  1913. return r;
  1914. /* Privileged reg */
  1915. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1916. &adev->gfx.priv_reg_irq);
  1917. if (r)
  1918. return r;
  1919. /* Privileged inst */
  1920. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1921. &adev->gfx.priv_inst_irq);
  1922. if (r)
  1923. return r;
  1924. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1925. gfx_v8_0_scratch_init(adev);
  1926. r = gfx_v8_0_init_microcode(adev);
  1927. if (r) {
  1928. DRM_ERROR("Failed to load gfx firmware!\n");
  1929. return r;
  1930. }
  1931. r = gfx_v8_0_rlc_init(adev);
  1932. if (r) {
  1933. DRM_ERROR("Failed to init rlc BOs!\n");
  1934. return r;
  1935. }
  1936. r = gfx_v8_0_mec_init(adev);
  1937. if (r) {
  1938. DRM_ERROR("Failed to init MEC BOs!\n");
  1939. return r;
  1940. }
  1941. /* set up the gfx ring */
  1942. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1943. ring = &adev->gfx.gfx_ring[i];
  1944. ring->ring_obj = NULL;
  1945. sprintf(ring->name, "gfx");
  1946. /* no gfx doorbells on iceland */
  1947. if (adev->asic_type != CHIP_TOPAZ) {
  1948. ring->use_doorbell = true;
  1949. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1950. }
  1951. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1952. AMDGPU_CP_IRQ_GFX_EOP);
  1953. if (r)
  1954. return r;
  1955. }
  1956. /* set up the compute queues */
  1957. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1958. unsigned irq_type;
  1959. /* max 32 queues per MEC */
  1960. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1961. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1962. break;
  1963. }
  1964. ring = &adev->gfx.compute_ring[i];
  1965. ring->ring_obj = NULL;
  1966. ring->use_doorbell = true;
  1967. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1968. ring->me = 1; /* first MEC */
  1969. ring->pipe = i / 8;
  1970. ring->queue = i % 8;
  1971. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  1972. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1973. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1974. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1975. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1976. irq_type);
  1977. if (r)
  1978. return r;
  1979. }
  1980. r = gfx_v8_0_kiq_init(adev);
  1981. if (r) {
  1982. DRM_ERROR("Failed to init KIQ BOs!\n");
  1983. return r;
  1984. }
  1985. kiq = &adev->gfx.kiq;
  1986. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1987. if (r)
  1988. return r;
  1989. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1990. r = gfx_v8_0_compute_mqd_sw_init(adev);
  1991. if (r)
  1992. return r;
  1993. /* reserve GDS, GWS and OA resource for gfx */
  1994. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1995. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1996. &adev->gds.gds_gfx_bo, NULL, NULL);
  1997. if (r)
  1998. return r;
  1999. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  2000. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  2001. &adev->gds.gws_gfx_bo, NULL, NULL);
  2002. if (r)
  2003. return r;
  2004. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  2005. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  2006. &adev->gds.oa_gfx_bo, NULL, NULL);
  2007. if (r)
  2008. return r;
  2009. adev->gfx.ce_ram_size = 0x8000;
  2010. r = gfx_v8_0_gpu_early_init(adev);
  2011. if (r)
  2012. return r;
  2013. return 0;
  2014. }
  2015. static int gfx_v8_0_sw_fini(void *handle)
  2016. {
  2017. int i;
  2018. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2019. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2020. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2021. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2022. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2023. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2024. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2025. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2026. gfx_v8_0_compute_mqd_sw_fini(adev);
  2027. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2028. gfx_v8_0_kiq_fini(adev);
  2029. gfx_v8_0_mec_fini(adev);
  2030. gfx_v8_0_rlc_fini(adev);
  2031. gfx_v8_0_free_microcode(adev);
  2032. return 0;
  2033. }
  2034. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2035. {
  2036. uint32_t *modearray, *mod2array;
  2037. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2038. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2039. u32 reg_offset;
  2040. modearray = adev->gfx.config.tile_mode_array;
  2041. mod2array = adev->gfx.config.macrotile_mode_array;
  2042. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2043. modearray[reg_offset] = 0;
  2044. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2045. mod2array[reg_offset] = 0;
  2046. switch (adev->asic_type) {
  2047. case CHIP_TOPAZ:
  2048. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P2) |
  2050. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2051. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2052. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P2) |
  2054. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2055. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2056. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2057. PIPE_CONFIG(ADDR_SURF_P2) |
  2058. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2059. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2060. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2061. PIPE_CONFIG(ADDR_SURF_P2) |
  2062. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2063. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2064. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2065. PIPE_CONFIG(ADDR_SURF_P2) |
  2066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2067. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2068. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2069. PIPE_CONFIG(ADDR_SURF_P2) |
  2070. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2072. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2073. PIPE_CONFIG(ADDR_SURF_P2) |
  2074. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2076. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2077. PIPE_CONFIG(ADDR_SURF_P2));
  2078. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2079. PIPE_CONFIG(ADDR_SURF_P2) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2082. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2083. PIPE_CONFIG(ADDR_SURF_P2) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2086. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2087. PIPE_CONFIG(ADDR_SURF_P2) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2090. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2091. PIPE_CONFIG(ADDR_SURF_P2) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2094. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2098. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2099. PIPE_CONFIG(ADDR_SURF_P2) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2102. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2103. PIPE_CONFIG(ADDR_SURF_P2) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2106. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2107. PIPE_CONFIG(ADDR_SURF_P2) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2110. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2114. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2115. PIPE_CONFIG(ADDR_SURF_P2) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2118. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2119. PIPE_CONFIG(ADDR_SURF_P2) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2122. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2123. PIPE_CONFIG(ADDR_SURF_P2) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2126. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2127. PIPE_CONFIG(ADDR_SURF_P2) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2129. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2130. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2131. PIPE_CONFIG(ADDR_SURF_P2) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2134. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2135. PIPE_CONFIG(ADDR_SURF_P2) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2138. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P2) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2142. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2143. PIPE_CONFIG(ADDR_SURF_P2) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2146. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2147. PIPE_CONFIG(ADDR_SURF_P2) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2150. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2153. NUM_BANKS(ADDR_SURF_8_BANK));
  2154. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2157. NUM_BANKS(ADDR_SURF_8_BANK));
  2158. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2161. NUM_BANKS(ADDR_SURF_8_BANK));
  2162. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2165. NUM_BANKS(ADDR_SURF_8_BANK));
  2166. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2169. NUM_BANKS(ADDR_SURF_8_BANK));
  2170. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2173. NUM_BANKS(ADDR_SURF_8_BANK));
  2174. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2177. NUM_BANKS(ADDR_SURF_8_BANK));
  2178. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2181. NUM_BANKS(ADDR_SURF_16_BANK));
  2182. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2185. NUM_BANKS(ADDR_SURF_16_BANK));
  2186. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2189. NUM_BANKS(ADDR_SURF_16_BANK));
  2190. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2193. NUM_BANKS(ADDR_SURF_16_BANK));
  2194. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2195. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2196. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2197. NUM_BANKS(ADDR_SURF_16_BANK));
  2198. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2201. NUM_BANKS(ADDR_SURF_16_BANK));
  2202. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2205. NUM_BANKS(ADDR_SURF_8_BANK));
  2206. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2207. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2208. reg_offset != 23)
  2209. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2210. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2211. if (reg_offset != 7)
  2212. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2213. break;
  2214. case CHIP_FIJI:
  2215. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2219. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2223. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2227. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2229. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2231. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2235. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2239. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2240. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2241. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2242. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2243. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2244. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2246. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2247. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2248. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2249. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2250. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2253. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2254. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2256. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2257. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2258. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2260. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2261. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2262. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2265. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2269. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2273. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2274. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2277. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2281. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2282. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2285. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2289. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2293. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2297. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2298. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2301. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2302. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2305. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2306. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2309. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2310. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2313. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2314. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2316. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2317. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2318. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2320. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2321. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2322. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2325. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2326. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2328. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2329. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2330. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2333. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2334. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2337. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2340. NUM_BANKS(ADDR_SURF_8_BANK));
  2341. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2344. NUM_BANKS(ADDR_SURF_8_BANK));
  2345. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2348. NUM_BANKS(ADDR_SURF_8_BANK));
  2349. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2352. NUM_BANKS(ADDR_SURF_8_BANK));
  2353. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2356. NUM_BANKS(ADDR_SURF_8_BANK));
  2357. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2360. NUM_BANKS(ADDR_SURF_8_BANK));
  2361. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2362. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2363. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2364. NUM_BANKS(ADDR_SURF_8_BANK));
  2365. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2368. NUM_BANKS(ADDR_SURF_8_BANK));
  2369. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2370. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2371. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2372. NUM_BANKS(ADDR_SURF_8_BANK));
  2373. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2374. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2375. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2376. NUM_BANKS(ADDR_SURF_8_BANK));
  2377. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2380. NUM_BANKS(ADDR_SURF_8_BANK));
  2381. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2382. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2383. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2384. NUM_BANKS(ADDR_SURF_8_BANK));
  2385. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2386. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2387. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2388. NUM_BANKS(ADDR_SURF_8_BANK));
  2389. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2392. NUM_BANKS(ADDR_SURF_4_BANK));
  2393. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2394. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2395. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2396. if (reg_offset != 7)
  2397. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2398. break;
  2399. case CHIP_TONGA:
  2400. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2404. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2406. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2408. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2412. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2414. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2416. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2417. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2418. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2420. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2421. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2422. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2423. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2424. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2425. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2426. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2427. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2428. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2429. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2430. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2431. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2432. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2433. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2434. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2437. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2438. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2439. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2441. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2442. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2443. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2444. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2445. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2446. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2447. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2450. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2451. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2454. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2455. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2458. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2459. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2461. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2462. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2463. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2464. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2466. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2467. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2470. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2471. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2474. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2475. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2478. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2479. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2480. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2482. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2483. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2485. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2486. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2487. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2489. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2490. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2491. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2493. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2494. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2495. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2497. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2498. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2499. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2501. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2502. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2503. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2505. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2506. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2507. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2509. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2510. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2511. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2513. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2514. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2515. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2517. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2518. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2519. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2520. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2521. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2522. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2525. NUM_BANKS(ADDR_SURF_16_BANK));
  2526. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2527. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2528. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2529. NUM_BANKS(ADDR_SURF_16_BANK));
  2530. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2533. NUM_BANKS(ADDR_SURF_16_BANK));
  2534. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2535. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2536. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2537. NUM_BANKS(ADDR_SURF_16_BANK));
  2538. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2539. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2540. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2541. NUM_BANKS(ADDR_SURF_16_BANK));
  2542. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2543. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2544. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2545. NUM_BANKS(ADDR_SURF_16_BANK));
  2546. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2547. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2548. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2549. NUM_BANKS(ADDR_SURF_16_BANK));
  2550. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2551. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2552. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2553. NUM_BANKS(ADDR_SURF_16_BANK));
  2554. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2555. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2556. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2557. NUM_BANKS(ADDR_SURF_16_BANK));
  2558. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2559. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2560. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2561. NUM_BANKS(ADDR_SURF_16_BANK));
  2562. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2563. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2564. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2565. NUM_BANKS(ADDR_SURF_16_BANK));
  2566. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2567. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2568. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2569. NUM_BANKS(ADDR_SURF_8_BANK));
  2570. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2571. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2572. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2573. NUM_BANKS(ADDR_SURF_4_BANK));
  2574. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2575. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2576. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2577. NUM_BANKS(ADDR_SURF_4_BANK));
  2578. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2579. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2580. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2581. if (reg_offset != 7)
  2582. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2583. break;
  2584. case CHIP_POLARIS11:
  2585. case CHIP_POLARIS12:
  2586. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2590. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2594. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2598. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2602. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2604. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2606. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2608. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2609. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2610. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2611. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2612. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2613. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2614. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2615. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2616. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2617. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2618. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2619. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2620. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2621. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2623. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2624. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2625. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2627. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2628. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2629. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2631. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2632. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2633. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2635. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2636. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2637. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2639. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2640. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2641. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2643. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2644. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2645. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2646. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2647. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2648. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2649. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2650. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2652. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2653. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2654. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2655. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2656. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2657. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2658. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2659. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2660. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2661. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2662. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2663. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2664. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2665. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2666. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2667. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2668. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2669. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2670. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2671. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2672. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2673. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2674. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2675. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2676. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2677. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2678. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2679. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2680. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2681. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2682. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2683. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2684. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2685. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2686. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2687. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2688. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2689. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2690. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2691. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2692. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2693. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2694. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2695. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2696. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2697. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2698. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2699. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2700. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2701. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2702. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2703. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2704. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2708. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2709. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2710. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2711. NUM_BANKS(ADDR_SURF_16_BANK));
  2712. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2713. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2714. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2715. NUM_BANKS(ADDR_SURF_16_BANK));
  2716. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2717. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2718. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2719. NUM_BANKS(ADDR_SURF_16_BANK));
  2720. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2721. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2722. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2723. NUM_BANKS(ADDR_SURF_16_BANK));
  2724. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2725. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2726. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2727. NUM_BANKS(ADDR_SURF_16_BANK));
  2728. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2729. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2730. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2731. NUM_BANKS(ADDR_SURF_16_BANK));
  2732. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2733. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2734. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2735. NUM_BANKS(ADDR_SURF_16_BANK));
  2736. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2737. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2738. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2739. NUM_BANKS(ADDR_SURF_16_BANK));
  2740. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2741. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2742. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2743. NUM_BANKS(ADDR_SURF_16_BANK));
  2744. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2745. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2746. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2747. NUM_BANKS(ADDR_SURF_16_BANK));
  2748. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2749. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2750. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2751. NUM_BANKS(ADDR_SURF_16_BANK));
  2752. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2753. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2754. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2755. NUM_BANKS(ADDR_SURF_16_BANK));
  2756. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2757. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2758. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2759. NUM_BANKS(ADDR_SURF_8_BANK));
  2760. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2761. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2762. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2763. NUM_BANKS(ADDR_SURF_4_BANK));
  2764. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2765. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2766. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2767. if (reg_offset != 7)
  2768. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2769. break;
  2770. case CHIP_POLARIS10:
  2771. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2775. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2777. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2779. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2783. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2784. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2785. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2787. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2788. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2789. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2791. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2792. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2793. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2795. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2796. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2797. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2798. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2799. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2800. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2801. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2802. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2803. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2804. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2805. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2806. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2809. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2810. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2812. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2813. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2814. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2816. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2817. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2818. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2820. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2821. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2822. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2824. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2825. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2826. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2828. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2829. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2830. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2831. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2832. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2833. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2834. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2836. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2837. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2838. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2839. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2840. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2841. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2842. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2844. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2845. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2846. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2847. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2849. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2850. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2851. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2852. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2853. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2854. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2855. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2856. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2857. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2858. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2859. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2861. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2862. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2863. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2864. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2865. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2866. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2867. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2868. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2869. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2870. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2871. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2872. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2873. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2874. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2875. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2876. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2877. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2878. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2879. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2880. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2881. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2882. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2883. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2885. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2889. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2893. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2894. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2895. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2896. NUM_BANKS(ADDR_SURF_16_BANK));
  2897. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2900. NUM_BANKS(ADDR_SURF_16_BANK));
  2901. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2904. NUM_BANKS(ADDR_SURF_16_BANK));
  2905. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2906. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2907. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2908. NUM_BANKS(ADDR_SURF_16_BANK));
  2909. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2912. NUM_BANKS(ADDR_SURF_16_BANK));
  2913. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2914. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2915. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2916. NUM_BANKS(ADDR_SURF_16_BANK));
  2917. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2918. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2919. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2920. NUM_BANKS(ADDR_SURF_16_BANK));
  2921. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2922. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2923. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2924. NUM_BANKS(ADDR_SURF_16_BANK));
  2925. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2926. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2927. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2928. NUM_BANKS(ADDR_SURF_16_BANK));
  2929. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2930. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2931. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2932. NUM_BANKS(ADDR_SURF_16_BANK));
  2933. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2934. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2935. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2936. NUM_BANKS(ADDR_SURF_16_BANK));
  2937. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2938. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2939. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2940. NUM_BANKS(ADDR_SURF_8_BANK));
  2941. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2942. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2943. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2944. NUM_BANKS(ADDR_SURF_4_BANK));
  2945. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2946. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2947. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2948. NUM_BANKS(ADDR_SURF_4_BANK));
  2949. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2950. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2951. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2952. if (reg_offset != 7)
  2953. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2954. break;
  2955. case CHIP_STONEY:
  2956. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2960. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2961. PIPE_CONFIG(ADDR_SURF_P2) |
  2962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2964. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2965. PIPE_CONFIG(ADDR_SURF_P2) |
  2966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2967. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2968. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2969. PIPE_CONFIG(ADDR_SURF_P2) |
  2970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2972. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2973. PIPE_CONFIG(ADDR_SURF_P2) |
  2974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2976. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2977. PIPE_CONFIG(ADDR_SURF_P2) |
  2978. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2979. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2980. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2981. PIPE_CONFIG(ADDR_SURF_P2) |
  2982. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2983. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2984. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2985. PIPE_CONFIG(ADDR_SURF_P2));
  2986. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2987. PIPE_CONFIG(ADDR_SURF_P2) |
  2988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2990. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2991. PIPE_CONFIG(ADDR_SURF_P2) |
  2992. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2994. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2995. PIPE_CONFIG(ADDR_SURF_P2) |
  2996. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2998. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2999. PIPE_CONFIG(ADDR_SURF_P2) |
  3000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3002. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3003. PIPE_CONFIG(ADDR_SURF_P2) |
  3004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3006. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3007. PIPE_CONFIG(ADDR_SURF_P2) |
  3008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3010. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3011. PIPE_CONFIG(ADDR_SURF_P2) |
  3012. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3014. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3015. PIPE_CONFIG(ADDR_SURF_P2) |
  3016. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3018. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3019. PIPE_CONFIG(ADDR_SURF_P2) |
  3020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3022. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3023. PIPE_CONFIG(ADDR_SURF_P2) |
  3024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3026. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3030. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3034. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3038. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3042. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3046. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3050. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3054. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3058. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3061. NUM_BANKS(ADDR_SURF_8_BANK));
  3062. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3065. NUM_BANKS(ADDR_SURF_8_BANK));
  3066. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3069. NUM_BANKS(ADDR_SURF_8_BANK));
  3070. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3073. NUM_BANKS(ADDR_SURF_8_BANK));
  3074. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3077. NUM_BANKS(ADDR_SURF_8_BANK));
  3078. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3081. NUM_BANKS(ADDR_SURF_8_BANK));
  3082. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3085. NUM_BANKS(ADDR_SURF_8_BANK));
  3086. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3089. NUM_BANKS(ADDR_SURF_16_BANK));
  3090. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3093. NUM_BANKS(ADDR_SURF_16_BANK));
  3094. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3097. NUM_BANKS(ADDR_SURF_16_BANK));
  3098. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3101. NUM_BANKS(ADDR_SURF_16_BANK));
  3102. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3105. NUM_BANKS(ADDR_SURF_16_BANK));
  3106. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3109. NUM_BANKS(ADDR_SURF_16_BANK));
  3110. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3111. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3112. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3113. NUM_BANKS(ADDR_SURF_8_BANK));
  3114. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3115. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3116. reg_offset != 23)
  3117. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3118. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3119. if (reg_offset != 7)
  3120. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3121. break;
  3122. default:
  3123. dev_warn(adev->dev,
  3124. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3125. adev->asic_type);
  3126. case CHIP_CARRIZO:
  3127. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3128. PIPE_CONFIG(ADDR_SURF_P2) |
  3129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3131. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3132. PIPE_CONFIG(ADDR_SURF_P2) |
  3133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3135. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3136. PIPE_CONFIG(ADDR_SURF_P2) |
  3137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3139. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3140. PIPE_CONFIG(ADDR_SURF_P2) |
  3141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3143. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3144. PIPE_CONFIG(ADDR_SURF_P2) |
  3145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3147. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3148. PIPE_CONFIG(ADDR_SURF_P2) |
  3149. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3150. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3151. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3152. PIPE_CONFIG(ADDR_SURF_P2) |
  3153. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3154. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3155. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3156. PIPE_CONFIG(ADDR_SURF_P2));
  3157. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3158. PIPE_CONFIG(ADDR_SURF_P2) |
  3159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3161. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3162. PIPE_CONFIG(ADDR_SURF_P2) |
  3163. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3165. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3166. PIPE_CONFIG(ADDR_SURF_P2) |
  3167. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3169. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3170. PIPE_CONFIG(ADDR_SURF_P2) |
  3171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3173. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3174. PIPE_CONFIG(ADDR_SURF_P2) |
  3175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3177. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3178. PIPE_CONFIG(ADDR_SURF_P2) |
  3179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3181. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3182. PIPE_CONFIG(ADDR_SURF_P2) |
  3183. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3185. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3186. PIPE_CONFIG(ADDR_SURF_P2) |
  3187. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3189. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3190. PIPE_CONFIG(ADDR_SURF_P2) |
  3191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3193. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3194. PIPE_CONFIG(ADDR_SURF_P2) |
  3195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3197. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3198. PIPE_CONFIG(ADDR_SURF_P2) |
  3199. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3201. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3202. PIPE_CONFIG(ADDR_SURF_P2) |
  3203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3205. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3206. PIPE_CONFIG(ADDR_SURF_P2) |
  3207. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3209. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3210. PIPE_CONFIG(ADDR_SURF_P2) |
  3211. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3213. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3214. PIPE_CONFIG(ADDR_SURF_P2) |
  3215. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3217. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3218. PIPE_CONFIG(ADDR_SURF_P2) |
  3219. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3221. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3222. PIPE_CONFIG(ADDR_SURF_P2) |
  3223. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3225. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3226. PIPE_CONFIG(ADDR_SURF_P2) |
  3227. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3229. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3232. NUM_BANKS(ADDR_SURF_8_BANK));
  3233. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3234. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3235. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3236. NUM_BANKS(ADDR_SURF_8_BANK));
  3237. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3240. NUM_BANKS(ADDR_SURF_8_BANK));
  3241. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3244. NUM_BANKS(ADDR_SURF_8_BANK));
  3245. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3248. NUM_BANKS(ADDR_SURF_8_BANK));
  3249. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3252. NUM_BANKS(ADDR_SURF_8_BANK));
  3253. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3256. NUM_BANKS(ADDR_SURF_8_BANK));
  3257. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3260. NUM_BANKS(ADDR_SURF_16_BANK));
  3261. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3264. NUM_BANKS(ADDR_SURF_16_BANK));
  3265. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3268. NUM_BANKS(ADDR_SURF_16_BANK));
  3269. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3272. NUM_BANKS(ADDR_SURF_16_BANK));
  3273. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3276. NUM_BANKS(ADDR_SURF_16_BANK));
  3277. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3280. NUM_BANKS(ADDR_SURF_16_BANK));
  3281. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3282. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3283. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3284. NUM_BANKS(ADDR_SURF_8_BANK));
  3285. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3286. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3287. reg_offset != 23)
  3288. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3289. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3290. if (reg_offset != 7)
  3291. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3292. break;
  3293. }
  3294. }
  3295. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3296. u32 se_num, u32 sh_num, u32 instance)
  3297. {
  3298. u32 data;
  3299. if (instance == 0xffffffff)
  3300. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3301. else
  3302. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3303. if (se_num == 0xffffffff)
  3304. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3305. else
  3306. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3307. if (sh_num == 0xffffffff)
  3308. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3309. else
  3310. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3311. WREG32(mmGRBM_GFX_INDEX, data);
  3312. }
  3313. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3314. {
  3315. return (u32)((1ULL << bit_width) - 1);
  3316. }
  3317. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3318. {
  3319. u32 data, mask;
  3320. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3321. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3322. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3323. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3324. adev->gfx.config.max_sh_per_se);
  3325. return (~data) & mask;
  3326. }
  3327. static void
  3328. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3329. {
  3330. switch (adev->asic_type) {
  3331. case CHIP_FIJI:
  3332. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3333. RB_XSEL2(1) | PKR_MAP(2) |
  3334. PKR_XSEL(1) | PKR_YSEL(1) |
  3335. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3336. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3337. SE_PAIR_YSEL(2);
  3338. break;
  3339. case CHIP_TONGA:
  3340. case CHIP_POLARIS10:
  3341. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3342. SE_XSEL(1) | SE_YSEL(1);
  3343. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3344. SE_PAIR_YSEL(2);
  3345. break;
  3346. case CHIP_TOPAZ:
  3347. case CHIP_CARRIZO:
  3348. *rconf |= RB_MAP_PKR0(2);
  3349. *rconf1 |= 0x0;
  3350. break;
  3351. case CHIP_POLARIS11:
  3352. case CHIP_POLARIS12:
  3353. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3354. SE_XSEL(1) | SE_YSEL(1);
  3355. *rconf1 |= 0x0;
  3356. break;
  3357. case CHIP_STONEY:
  3358. *rconf |= 0x0;
  3359. *rconf1 |= 0x0;
  3360. break;
  3361. default:
  3362. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3363. break;
  3364. }
  3365. }
  3366. static void
  3367. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3368. u32 raster_config, u32 raster_config_1,
  3369. unsigned rb_mask, unsigned num_rb)
  3370. {
  3371. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3372. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3373. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3374. unsigned rb_per_se = num_rb / num_se;
  3375. unsigned se_mask[4];
  3376. unsigned se;
  3377. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3378. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3379. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3380. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3381. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3382. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3383. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3384. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3385. (!se_mask[2] && !se_mask[3]))) {
  3386. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3387. if (!se_mask[0] && !se_mask[1]) {
  3388. raster_config_1 |=
  3389. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3390. } else {
  3391. raster_config_1 |=
  3392. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3393. }
  3394. }
  3395. for (se = 0; se < num_se; se++) {
  3396. unsigned raster_config_se = raster_config;
  3397. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3398. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3399. int idx = (se / 2) * 2;
  3400. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3401. raster_config_se &= ~SE_MAP_MASK;
  3402. if (!se_mask[idx]) {
  3403. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3404. } else {
  3405. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3406. }
  3407. }
  3408. pkr0_mask &= rb_mask;
  3409. pkr1_mask &= rb_mask;
  3410. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3411. raster_config_se &= ~PKR_MAP_MASK;
  3412. if (!pkr0_mask) {
  3413. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3414. } else {
  3415. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3416. }
  3417. }
  3418. if (rb_per_se >= 2) {
  3419. unsigned rb0_mask = 1 << (se * rb_per_se);
  3420. unsigned rb1_mask = rb0_mask << 1;
  3421. rb0_mask &= rb_mask;
  3422. rb1_mask &= rb_mask;
  3423. if (!rb0_mask || !rb1_mask) {
  3424. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3425. if (!rb0_mask) {
  3426. raster_config_se |=
  3427. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3428. } else {
  3429. raster_config_se |=
  3430. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3431. }
  3432. }
  3433. if (rb_per_se > 2) {
  3434. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3435. rb1_mask = rb0_mask << 1;
  3436. rb0_mask &= rb_mask;
  3437. rb1_mask &= rb_mask;
  3438. if (!rb0_mask || !rb1_mask) {
  3439. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3440. if (!rb0_mask) {
  3441. raster_config_se |=
  3442. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3443. } else {
  3444. raster_config_se |=
  3445. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3446. }
  3447. }
  3448. }
  3449. }
  3450. /* GRBM_GFX_INDEX has a different offset on VI */
  3451. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3452. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3453. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3454. }
  3455. /* GRBM_GFX_INDEX has a different offset on VI */
  3456. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3457. }
  3458. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3459. {
  3460. int i, j;
  3461. u32 data;
  3462. u32 raster_config = 0, raster_config_1 = 0;
  3463. u32 active_rbs = 0;
  3464. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3465. adev->gfx.config.max_sh_per_se;
  3466. unsigned num_rb_pipes;
  3467. mutex_lock(&adev->grbm_idx_mutex);
  3468. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3469. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3470. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3471. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3472. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3473. rb_bitmap_width_per_sh);
  3474. }
  3475. }
  3476. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3477. adev->gfx.config.backend_enable_mask = active_rbs;
  3478. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3479. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3480. adev->gfx.config.max_shader_engines, 16);
  3481. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3482. if (!adev->gfx.config.backend_enable_mask ||
  3483. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3484. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3485. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3486. } else {
  3487. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3488. adev->gfx.config.backend_enable_mask,
  3489. num_rb_pipes);
  3490. }
  3491. /* cache the values for userspace */
  3492. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3493. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3494. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3495. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3496. RREG32(mmCC_RB_BACKEND_DISABLE);
  3497. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3498. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3499. adev->gfx.config.rb_config[i][j].raster_config =
  3500. RREG32(mmPA_SC_RASTER_CONFIG);
  3501. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3502. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3503. }
  3504. }
  3505. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3506. mutex_unlock(&adev->grbm_idx_mutex);
  3507. }
  3508. /**
  3509. * gfx_v8_0_init_compute_vmid - gart enable
  3510. *
  3511. * @rdev: amdgpu_device pointer
  3512. *
  3513. * Initialize compute vmid sh_mem registers
  3514. *
  3515. */
  3516. #define DEFAULT_SH_MEM_BASES (0x6000)
  3517. #define FIRST_COMPUTE_VMID (8)
  3518. #define LAST_COMPUTE_VMID (16)
  3519. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3520. {
  3521. int i;
  3522. uint32_t sh_mem_config;
  3523. uint32_t sh_mem_bases;
  3524. /*
  3525. * Configure apertures:
  3526. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3527. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3528. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3529. */
  3530. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3531. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3532. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3533. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3534. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3535. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3536. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3537. mutex_lock(&adev->srbm_mutex);
  3538. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3539. vi_srbm_select(adev, 0, 0, 0, i);
  3540. /* CP and shaders */
  3541. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3542. WREG32(mmSH_MEM_APE1_BASE, 1);
  3543. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3544. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3545. }
  3546. vi_srbm_select(adev, 0, 0, 0, 0);
  3547. mutex_unlock(&adev->srbm_mutex);
  3548. }
  3549. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3550. {
  3551. switch (adev->asic_type) {
  3552. default:
  3553. adev->gfx.config.double_offchip_lds_buf = 1;
  3554. break;
  3555. case CHIP_CARRIZO:
  3556. case CHIP_STONEY:
  3557. adev->gfx.config.double_offchip_lds_buf = 0;
  3558. break;
  3559. }
  3560. }
  3561. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3562. {
  3563. u32 tmp, sh_static_mem_cfg;
  3564. int i;
  3565. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3566. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3567. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3568. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3569. gfx_v8_0_tiling_mode_table_init(adev);
  3570. gfx_v8_0_setup_rb(adev);
  3571. gfx_v8_0_get_cu_info(adev);
  3572. gfx_v8_0_config_init(adev);
  3573. /* XXX SH_MEM regs */
  3574. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3575. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3576. SWIZZLE_ENABLE, 1);
  3577. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3578. ELEMENT_SIZE, 1);
  3579. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3580. INDEX_STRIDE, 3);
  3581. mutex_lock(&adev->srbm_mutex);
  3582. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3583. vi_srbm_select(adev, 0, 0, 0, i);
  3584. /* CP and shaders */
  3585. if (i == 0) {
  3586. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3587. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3588. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3589. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3590. WREG32(mmSH_MEM_CONFIG, tmp);
  3591. WREG32(mmSH_MEM_BASES, 0);
  3592. } else {
  3593. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3594. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3595. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3596. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3597. WREG32(mmSH_MEM_CONFIG, tmp);
  3598. tmp = adev->mc.shared_aperture_start >> 48;
  3599. WREG32(mmSH_MEM_BASES, tmp);
  3600. }
  3601. WREG32(mmSH_MEM_APE1_BASE, 1);
  3602. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3603. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3604. }
  3605. vi_srbm_select(adev, 0, 0, 0, 0);
  3606. mutex_unlock(&adev->srbm_mutex);
  3607. gfx_v8_0_init_compute_vmid(adev);
  3608. mutex_lock(&adev->grbm_idx_mutex);
  3609. /*
  3610. * making sure that the following register writes will be broadcasted
  3611. * to all the shaders
  3612. */
  3613. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3614. WREG32(mmPA_SC_FIFO_SIZE,
  3615. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3616. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3617. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3618. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3619. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3620. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3621. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3622. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3623. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3624. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3625. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3626. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3627. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3628. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3629. mutex_unlock(&adev->grbm_idx_mutex);
  3630. }
  3631. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3632. {
  3633. u32 i, j, k;
  3634. u32 mask;
  3635. mutex_lock(&adev->grbm_idx_mutex);
  3636. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3637. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3638. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3639. for (k = 0; k < adev->usec_timeout; k++) {
  3640. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3641. break;
  3642. udelay(1);
  3643. }
  3644. }
  3645. }
  3646. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3647. mutex_unlock(&adev->grbm_idx_mutex);
  3648. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3649. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3650. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3651. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3652. for (k = 0; k < adev->usec_timeout; k++) {
  3653. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3654. break;
  3655. udelay(1);
  3656. }
  3657. }
  3658. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3659. bool enable)
  3660. {
  3661. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3662. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3663. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3664. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3665. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3666. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3667. }
  3668. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3669. {
  3670. /* csib */
  3671. WREG32(mmRLC_CSIB_ADDR_HI,
  3672. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3673. WREG32(mmRLC_CSIB_ADDR_LO,
  3674. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3675. WREG32(mmRLC_CSIB_LENGTH,
  3676. adev->gfx.rlc.clear_state_size);
  3677. }
  3678. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3679. int ind_offset,
  3680. int list_size,
  3681. int *unique_indices,
  3682. int *indices_count,
  3683. int max_indices,
  3684. int *ind_start_offsets,
  3685. int *offset_count,
  3686. int max_offset)
  3687. {
  3688. int indices;
  3689. bool new_entry = true;
  3690. for (; ind_offset < list_size; ind_offset++) {
  3691. if (new_entry) {
  3692. new_entry = false;
  3693. ind_start_offsets[*offset_count] = ind_offset;
  3694. *offset_count = *offset_count + 1;
  3695. BUG_ON(*offset_count >= max_offset);
  3696. }
  3697. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3698. new_entry = true;
  3699. continue;
  3700. }
  3701. ind_offset += 2;
  3702. /* look for the matching indice */
  3703. for (indices = 0;
  3704. indices < *indices_count;
  3705. indices++) {
  3706. if (unique_indices[indices] ==
  3707. register_list_format[ind_offset])
  3708. break;
  3709. }
  3710. if (indices >= *indices_count) {
  3711. unique_indices[*indices_count] =
  3712. register_list_format[ind_offset];
  3713. indices = *indices_count;
  3714. *indices_count = *indices_count + 1;
  3715. BUG_ON(*indices_count >= max_indices);
  3716. }
  3717. register_list_format[ind_offset] = indices;
  3718. }
  3719. }
  3720. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3721. {
  3722. int i, temp, data;
  3723. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3724. int indices_count = 0;
  3725. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3726. int offset_count = 0;
  3727. int list_size;
  3728. unsigned int *register_list_format =
  3729. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3730. if (!register_list_format)
  3731. return -ENOMEM;
  3732. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3733. adev->gfx.rlc.reg_list_format_size_bytes);
  3734. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3735. RLC_FormatDirectRegListLength,
  3736. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3737. unique_indices,
  3738. &indices_count,
  3739. sizeof(unique_indices) / sizeof(int),
  3740. indirect_start_offsets,
  3741. &offset_count,
  3742. sizeof(indirect_start_offsets)/sizeof(int));
  3743. /* save and restore list */
  3744. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3745. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3746. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3747. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3748. /* indirect list */
  3749. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3750. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3751. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3752. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3753. list_size = list_size >> 1;
  3754. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3755. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3756. /* starting offsets starts */
  3757. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3758. adev->gfx.rlc.starting_offsets_start);
  3759. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3760. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3761. indirect_start_offsets[i]);
  3762. /* unique indices */
  3763. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3764. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3765. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3766. if (unique_indices[i] != 0) {
  3767. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3768. WREG32(data + i, unique_indices[i] >> 20);
  3769. }
  3770. }
  3771. kfree(register_list_format);
  3772. return 0;
  3773. }
  3774. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3775. {
  3776. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3777. }
  3778. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3779. {
  3780. uint32_t data;
  3781. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3782. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3783. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3784. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3785. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3786. WREG32(mmRLC_PG_DELAY, data);
  3787. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3788. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3789. }
  3790. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3791. bool enable)
  3792. {
  3793. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3794. }
  3795. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3796. bool enable)
  3797. {
  3798. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3799. }
  3800. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3801. {
  3802. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3803. }
  3804. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3805. {
  3806. if ((adev->asic_type == CHIP_CARRIZO) ||
  3807. (adev->asic_type == CHIP_STONEY)) {
  3808. gfx_v8_0_init_csb(adev);
  3809. gfx_v8_0_init_save_restore_list(adev);
  3810. gfx_v8_0_enable_save_restore_machine(adev);
  3811. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3812. gfx_v8_0_init_power_gating(adev);
  3813. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3814. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3815. (adev->asic_type == CHIP_POLARIS12)) {
  3816. gfx_v8_0_init_csb(adev);
  3817. gfx_v8_0_init_save_restore_list(adev);
  3818. gfx_v8_0_enable_save_restore_machine(adev);
  3819. gfx_v8_0_init_power_gating(adev);
  3820. }
  3821. }
  3822. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3823. {
  3824. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3825. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3826. gfx_v8_0_wait_for_rlc_serdes(adev);
  3827. }
  3828. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3829. {
  3830. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3831. udelay(50);
  3832. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3833. udelay(50);
  3834. }
  3835. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3836. {
  3837. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3838. /* carrizo do enable cp interrupt after cp inited */
  3839. if (!(adev->flags & AMD_IS_APU))
  3840. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3841. udelay(50);
  3842. }
  3843. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3844. {
  3845. const struct rlc_firmware_header_v2_0 *hdr;
  3846. const __le32 *fw_data;
  3847. unsigned i, fw_size;
  3848. if (!adev->gfx.rlc_fw)
  3849. return -EINVAL;
  3850. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3851. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3852. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3853. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3854. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3855. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3856. for (i = 0; i < fw_size; i++)
  3857. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3858. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3859. return 0;
  3860. }
  3861. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3862. {
  3863. int r;
  3864. u32 tmp;
  3865. gfx_v8_0_rlc_stop(adev);
  3866. /* disable CG */
  3867. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3868. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3869. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3870. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3871. if (adev->asic_type == CHIP_POLARIS11 ||
  3872. adev->asic_type == CHIP_POLARIS10 ||
  3873. adev->asic_type == CHIP_POLARIS12) {
  3874. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3875. tmp &= ~0x3;
  3876. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3877. }
  3878. /* disable PG */
  3879. WREG32(mmRLC_PG_CNTL, 0);
  3880. gfx_v8_0_rlc_reset(adev);
  3881. gfx_v8_0_init_pg(adev);
  3882. if (!adev->pp_enabled) {
  3883. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3884. /* legacy rlc firmware loading */
  3885. r = gfx_v8_0_rlc_load_microcode(adev);
  3886. if (r)
  3887. return r;
  3888. } else {
  3889. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3890. AMDGPU_UCODE_ID_RLC_G);
  3891. if (r)
  3892. return -EINVAL;
  3893. }
  3894. }
  3895. gfx_v8_0_rlc_start(adev);
  3896. return 0;
  3897. }
  3898. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3899. {
  3900. int i;
  3901. u32 tmp = RREG32(mmCP_ME_CNTL);
  3902. if (enable) {
  3903. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3904. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3905. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3906. } else {
  3907. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3908. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3909. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3910. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3911. adev->gfx.gfx_ring[i].ready = false;
  3912. }
  3913. WREG32(mmCP_ME_CNTL, tmp);
  3914. udelay(50);
  3915. }
  3916. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3917. {
  3918. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3919. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3920. const struct gfx_firmware_header_v1_0 *me_hdr;
  3921. const __le32 *fw_data;
  3922. unsigned i, fw_size;
  3923. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3924. return -EINVAL;
  3925. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3926. adev->gfx.pfp_fw->data;
  3927. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3928. adev->gfx.ce_fw->data;
  3929. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3930. adev->gfx.me_fw->data;
  3931. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3932. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3933. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3934. gfx_v8_0_cp_gfx_enable(adev, false);
  3935. /* PFP */
  3936. fw_data = (const __le32 *)
  3937. (adev->gfx.pfp_fw->data +
  3938. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3939. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3940. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3941. for (i = 0; i < fw_size; i++)
  3942. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3943. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3944. /* CE */
  3945. fw_data = (const __le32 *)
  3946. (adev->gfx.ce_fw->data +
  3947. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3948. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3949. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3950. for (i = 0; i < fw_size; i++)
  3951. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3952. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3953. /* ME */
  3954. fw_data = (const __le32 *)
  3955. (adev->gfx.me_fw->data +
  3956. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3957. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3958. WREG32(mmCP_ME_RAM_WADDR, 0);
  3959. for (i = 0; i < fw_size; i++)
  3960. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3961. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3962. return 0;
  3963. }
  3964. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3965. {
  3966. u32 count = 0;
  3967. const struct cs_section_def *sect = NULL;
  3968. const struct cs_extent_def *ext = NULL;
  3969. /* begin clear state */
  3970. count += 2;
  3971. /* context control state */
  3972. count += 3;
  3973. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3974. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3975. if (sect->id == SECT_CONTEXT)
  3976. count += 2 + ext->reg_count;
  3977. else
  3978. return 0;
  3979. }
  3980. }
  3981. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3982. count += 4;
  3983. /* end clear state */
  3984. count += 2;
  3985. /* clear state */
  3986. count += 2;
  3987. return count;
  3988. }
  3989. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3990. {
  3991. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3992. const struct cs_section_def *sect = NULL;
  3993. const struct cs_extent_def *ext = NULL;
  3994. int r, i;
  3995. /* init the CP */
  3996. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3997. WREG32(mmCP_ENDIAN_SWAP, 0);
  3998. WREG32(mmCP_DEVICE_ID, 1);
  3999. gfx_v8_0_cp_gfx_enable(adev, true);
  4000. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  4001. if (r) {
  4002. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  4003. return r;
  4004. }
  4005. /* clear state buffer */
  4006. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4007. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4008. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4009. amdgpu_ring_write(ring, 0x80000000);
  4010. amdgpu_ring_write(ring, 0x80000000);
  4011. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4012. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4013. if (sect->id == SECT_CONTEXT) {
  4014. amdgpu_ring_write(ring,
  4015. PACKET3(PACKET3_SET_CONTEXT_REG,
  4016. ext->reg_count));
  4017. amdgpu_ring_write(ring,
  4018. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4019. for (i = 0; i < ext->reg_count; i++)
  4020. amdgpu_ring_write(ring, ext->extent[i]);
  4021. }
  4022. }
  4023. }
  4024. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4025. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4026. switch (adev->asic_type) {
  4027. case CHIP_TONGA:
  4028. case CHIP_POLARIS10:
  4029. amdgpu_ring_write(ring, 0x16000012);
  4030. amdgpu_ring_write(ring, 0x0000002A);
  4031. break;
  4032. case CHIP_POLARIS11:
  4033. case CHIP_POLARIS12:
  4034. amdgpu_ring_write(ring, 0x16000012);
  4035. amdgpu_ring_write(ring, 0x00000000);
  4036. break;
  4037. case CHIP_FIJI:
  4038. amdgpu_ring_write(ring, 0x3a00161a);
  4039. amdgpu_ring_write(ring, 0x0000002e);
  4040. break;
  4041. case CHIP_CARRIZO:
  4042. amdgpu_ring_write(ring, 0x00000002);
  4043. amdgpu_ring_write(ring, 0x00000000);
  4044. break;
  4045. case CHIP_TOPAZ:
  4046. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4047. 0x00000000 : 0x00000002);
  4048. amdgpu_ring_write(ring, 0x00000000);
  4049. break;
  4050. case CHIP_STONEY:
  4051. amdgpu_ring_write(ring, 0x00000000);
  4052. amdgpu_ring_write(ring, 0x00000000);
  4053. break;
  4054. default:
  4055. BUG();
  4056. }
  4057. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4058. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4059. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4060. amdgpu_ring_write(ring, 0);
  4061. /* init the CE partitions */
  4062. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4063. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4064. amdgpu_ring_write(ring, 0x8000);
  4065. amdgpu_ring_write(ring, 0x8000);
  4066. amdgpu_ring_commit(ring);
  4067. return 0;
  4068. }
  4069. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  4070. {
  4071. u32 tmp;
  4072. /* no gfx doorbells on iceland */
  4073. if (adev->asic_type == CHIP_TOPAZ)
  4074. return;
  4075. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4076. if (ring->use_doorbell) {
  4077. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4078. DOORBELL_OFFSET, ring->doorbell_index);
  4079. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4080. DOORBELL_HIT, 0);
  4081. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4082. DOORBELL_EN, 1);
  4083. } else {
  4084. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4085. }
  4086. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4087. if (adev->flags & AMD_IS_APU)
  4088. return;
  4089. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4090. DOORBELL_RANGE_LOWER,
  4091. AMDGPU_DOORBELL_GFX_RING0);
  4092. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4093. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4094. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4095. }
  4096. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4097. {
  4098. struct amdgpu_ring *ring;
  4099. u32 tmp;
  4100. u32 rb_bufsz;
  4101. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4102. int r;
  4103. /* Set the write pointer delay */
  4104. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4105. /* set the RB to use vmid 0 */
  4106. WREG32(mmCP_RB_VMID, 0);
  4107. /* Set ring buffer size */
  4108. ring = &adev->gfx.gfx_ring[0];
  4109. rb_bufsz = order_base_2(ring->ring_size / 8);
  4110. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4111. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4112. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4113. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4114. #ifdef __BIG_ENDIAN
  4115. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4116. #endif
  4117. WREG32(mmCP_RB0_CNTL, tmp);
  4118. /* Initialize the ring buffer's read and write pointers */
  4119. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4120. ring->wptr = 0;
  4121. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4122. /* set the wb address wether it's enabled or not */
  4123. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4124. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4125. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4126. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4127. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4128. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4129. mdelay(1);
  4130. WREG32(mmCP_RB0_CNTL, tmp);
  4131. rb_addr = ring->gpu_addr >> 8;
  4132. WREG32(mmCP_RB0_BASE, rb_addr);
  4133. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4134. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4135. /* start the ring */
  4136. amdgpu_ring_clear_ring(ring);
  4137. gfx_v8_0_cp_gfx_start(adev);
  4138. ring->ready = true;
  4139. r = amdgpu_ring_test_ring(ring);
  4140. if (r)
  4141. ring->ready = false;
  4142. return r;
  4143. }
  4144. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4145. {
  4146. int i;
  4147. if (enable) {
  4148. WREG32(mmCP_MEC_CNTL, 0);
  4149. } else {
  4150. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4151. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4152. adev->gfx.compute_ring[i].ready = false;
  4153. adev->gfx.kiq.ring.ready = false;
  4154. }
  4155. udelay(50);
  4156. }
  4157. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4158. {
  4159. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4160. const __le32 *fw_data;
  4161. unsigned i, fw_size;
  4162. if (!adev->gfx.mec_fw)
  4163. return -EINVAL;
  4164. gfx_v8_0_cp_compute_enable(adev, false);
  4165. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4166. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4167. fw_data = (const __le32 *)
  4168. (adev->gfx.mec_fw->data +
  4169. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4170. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4171. /* MEC1 */
  4172. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4173. for (i = 0; i < fw_size; i++)
  4174. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4175. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4176. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4177. if (adev->gfx.mec2_fw) {
  4178. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4179. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4180. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4181. fw_data = (const __le32 *)
  4182. (adev->gfx.mec2_fw->data +
  4183. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4184. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4185. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4186. for (i = 0; i < fw_size; i++)
  4187. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4188. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4189. }
  4190. return 0;
  4191. }
  4192. /* KIQ functions */
  4193. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4194. {
  4195. uint32_t tmp;
  4196. struct amdgpu_device *adev = ring->adev;
  4197. /* tell RLC which is KIQ queue */
  4198. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4199. tmp &= 0xffffff00;
  4200. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4201. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4202. tmp |= 0x80;
  4203. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4204. }
  4205. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4206. {
  4207. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4208. uint32_t scratch, tmp = 0;
  4209. int r, i;
  4210. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4211. if (r) {
  4212. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4213. return r;
  4214. }
  4215. WREG32(scratch, 0xCAFEDEAD);
  4216. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4217. if (r) {
  4218. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4219. amdgpu_gfx_scratch_free(adev, scratch);
  4220. return r;
  4221. }
  4222. /* set resources */
  4223. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4224. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4225. amdgpu_ring_write(kiq_ring, 0x000000FF); /* queue mask lo */
  4226. amdgpu_ring_write(kiq_ring, 0); /* queue mask hi */
  4227. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4228. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4229. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4230. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4231. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4232. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4233. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4234. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4235. /* map queues */
  4236. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4237. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4238. amdgpu_ring_write(kiq_ring,
  4239. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4240. amdgpu_ring_write(kiq_ring,
  4241. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4242. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4243. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4244. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4245. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4246. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4247. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4248. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4249. }
  4250. /* write to scratch for completion */
  4251. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4252. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4253. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4254. amdgpu_ring_commit(kiq_ring);
  4255. for (i = 0; i < adev->usec_timeout; i++) {
  4256. tmp = RREG32(scratch);
  4257. if (tmp == 0xDEADBEEF)
  4258. break;
  4259. DRM_UDELAY(1);
  4260. }
  4261. if (i >= adev->usec_timeout) {
  4262. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4263. scratch, tmp);
  4264. r = -EINVAL;
  4265. }
  4266. amdgpu_gfx_scratch_free(adev, scratch);
  4267. return r;
  4268. }
  4269. static int gfx_v8_0_kiq_kcq_disable(struct amdgpu_device *adev)
  4270. {
  4271. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4272. uint32_t scratch, tmp = 0;
  4273. int r, i;
  4274. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4275. if (r) {
  4276. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4277. return r;
  4278. }
  4279. WREG32(scratch, 0xCAFEDEAD);
  4280. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  4281. if (r) {
  4282. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4283. amdgpu_gfx_scratch_free(adev, scratch);
  4284. return r;
  4285. }
  4286. /* unmap queues */
  4287. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4288. amdgpu_ring_write(kiq_ring,
  4289. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  4290. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  4291. amdgpu_ring_write(kiq_ring, 0);
  4292. amdgpu_ring_write(kiq_ring, 0);
  4293. amdgpu_ring_write(kiq_ring, 0);
  4294. amdgpu_ring_write(kiq_ring, 0);
  4295. /* write to scratch for completion */
  4296. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4297. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4298. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4299. amdgpu_ring_commit(kiq_ring);
  4300. for (i = 0; i < adev->usec_timeout; i++) {
  4301. tmp = RREG32(scratch);
  4302. if (tmp == 0xDEADBEEF)
  4303. break;
  4304. DRM_UDELAY(1);
  4305. }
  4306. if (i >= adev->usec_timeout) {
  4307. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4308. scratch, tmp);
  4309. r = -EINVAL;
  4310. }
  4311. amdgpu_gfx_scratch_free(adev, scratch);
  4312. return r;
  4313. }
  4314. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4315. {
  4316. struct amdgpu_device *adev = ring->adev;
  4317. struct vi_mqd *mqd = ring->mqd_ptr;
  4318. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4319. uint32_t tmp;
  4320. mqd->header = 0xC0310800;
  4321. mqd->compute_pipelinestat_enable = 0x00000001;
  4322. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4323. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4324. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4325. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4326. mqd->compute_misc_reserved = 0x00000003;
  4327. eop_base_addr = ring->eop_gpu_addr >> 8;
  4328. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4329. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4330. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4331. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4332. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4333. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4334. mqd->cp_hqd_eop_control = tmp;
  4335. /* enable doorbell? */
  4336. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4337. CP_HQD_PQ_DOORBELL_CONTROL,
  4338. DOORBELL_EN,
  4339. ring->use_doorbell ? 1 : 0);
  4340. mqd->cp_hqd_pq_doorbell_control = tmp;
  4341. /* disable the queue if it's active */
  4342. mqd->cp_hqd_dequeue_request = 0;
  4343. mqd->cp_hqd_pq_rptr = 0;
  4344. mqd->cp_hqd_pq_wptr = 0;
  4345. /* set the pointer to the MQD */
  4346. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4347. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4348. /* set MQD vmid to 0 */
  4349. tmp = RREG32(mmCP_MQD_CONTROL);
  4350. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4351. mqd->cp_mqd_control = tmp;
  4352. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4353. hqd_gpu_addr = ring->gpu_addr >> 8;
  4354. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4355. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4356. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4357. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4358. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4359. (order_base_2(ring->ring_size / 4) - 1));
  4360. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4361. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4362. #ifdef __BIG_ENDIAN
  4363. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4364. #endif
  4365. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4366. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4367. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4368. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4369. mqd->cp_hqd_pq_control = tmp;
  4370. /* set the wb address whether it's enabled or not */
  4371. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4372. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4373. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4374. upper_32_bits(wb_gpu_addr) & 0xffff;
  4375. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4376. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4377. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4378. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4379. tmp = 0;
  4380. /* enable the doorbell if requested */
  4381. if (ring->use_doorbell) {
  4382. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4383. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4384. DOORBELL_OFFSET, ring->doorbell_index);
  4385. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4386. DOORBELL_EN, 1);
  4387. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4388. DOORBELL_SOURCE, 0);
  4389. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4390. DOORBELL_HIT, 0);
  4391. }
  4392. mqd->cp_hqd_pq_doorbell_control = tmp;
  4393. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4394. ring->wptr = 0;
  4395. mqd->cp_hqd_pq_wptr = ring->wptr;
  4396. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4397. /* set the vmid for the queue */
  4398. mqd->cp_hqd_vmid = 0;
  4399. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4400. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4401. mqd->cp_hqd_persistent_state = tmp;
  4402. /* set MTYPE */
  4403. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4404. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4405. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4406. mqd->cp_hqd_ib_control = tmp;
  4407. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4408. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4409. mqd->cp_hqd_iq_timer = tmp;
  4410. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4411. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4412. mqd->cp_hqd_ctx_save_control = tmp;
  4413. /* activate the queue */
  4414. mqd->cp_hqd_active = 1;
  4415. return 0;
  4416. }
  4417. static int gfx_v8_0_kiq_init_register(struct amdgpu_ring *ring)
  4418. {
  4419. struct amdgpu_device *adev = ring->adev;
  4420. struct vi_mqd *mqd = ring->mqd_ptr;
  4421. int j;
  4422. /* disable wptr polling */
  4423. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4424. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4425. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4426. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4427. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4428. /* enable doorbell? */
  4429. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4430. /* disable the queue if it's active */
  4431. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4432. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4433. for (j = 0; j < adev->usec_timeout; j++) {
  4434. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4435. break;
  4436. udelay(1);
  4437. }
  4438. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4439. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4440. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4441. }
  4442. /* set the pointer to the MQD */
  4443. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4444. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4445. /* set MQD vmid to 0 */
  4446. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4447. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4448. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4449. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4450. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4451. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4452. /* set the wb address whether it's enabled or not */
  4453. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4454. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4455. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4456. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4457. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4458. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4459. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4460. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4461. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4462. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4463. /* set the vmid for the queue */
  4464. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4465. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4466. /* activate the queue */
  4467. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4468. if (ring->use_doorbell)
  4469. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4470. return 0;
  4471. }
  4472. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4473. {
  4474. struct amdgpu_device *adev = ring->adev;
  4475. struct vi_mqd *mqd = ring->mqd_ptr;
  4476. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4477. gfx_v8_0_kiq_setting(ring);
  4478. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4479. /* reset MQD to a clean status */
  4480. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4481. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4482. /* reset ring buffer */
  4483. ring->wptr = 0;
  4484. amdgpu_ring_clear_ring(ring);
  4485. mutex_lock(&adev->srbm_mutex);
  4486. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4487. gfx_v8_0_kiq_init_register(ring);
  4488. vi_srbm_select(adev, 0, 0, 0, 0);
  4489. mutex_unlock(&adev->srbm_mutex);
  4490. } else {
  4491. memset((void *)mqd, 0, sizeof(*mqd));
  4492. mutex_lock(&adev->srbm_mutex);
  4493. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4494. gfx_v8_0_mqd_init(ring);
  4495. gfx_v8_0_kiq_init_register(ring);
  4496. vi_srbm_select(adev, 0, 0, 0, 0);
  4497. mutex_unlock(&adev->srbm_mutex);
  4498. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4499. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4500. }
  4501. return 0;
  4502. }
  4503. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4504. {
  4505. struct amdgpu_device *adev = ring->adev;
  4506. struct vi_mqd *mqd = ring->mqd_ptr;
  4507. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4508. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4509. memset((void *)mqd, 0, sizeof(*mqd));
  4510. mutex_lock(&adev->srbm_mutex);
  4511. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4512. gfx_v8_0_mqd_init(ring);
  4513. vi_srbm_select(adev, 0, 0, 0, 0);
  4514. mutex_unlock(&adev->srbm_mutex);
  4515. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4516. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4517. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4518. /* reset MQD to a clean status */
  4519. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4520. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4521. /* reset ring buffer */
  4522. ring->wptr = 0;
  4523. amdgpu_ring_clear_ring(ring);
  4524. }
  4525. return 0;
  4526. }
  4527. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4528. {
  4529. if (adev->asic_type > CHIP_TONGA) {
  4530. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4531. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4532. }
  4533. }
  4534. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4535. {
  4536. struct amdgpu_ring *ring = NULL;
  4537. int r = 0, i;
  4538. gfx_v8_0_cp_compute_enable(adev, true);
  4539. ring = &adev->gfx.kiq.ring;
  4540. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4541. if (unlikely(r != 0))
  4542. goto done;
  4543. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4544. if (!r) {
  4545. r = gfx_v8_0_kiq_init_queue(ring);
  4546. amdgpu_bo_kunmap(ring->mqd_obj);
  4547. ring->mqd_ptr = NULL;
  4548. }
  4549. amdgpu_bo_unreserve(ring->mqd_obj);
  4550. if (r)
  4551. goto done;
  4552. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4553. ring = &adev->gfx.compute_ring[i];
  4554. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4555. if (unlikely(r != 0))
  4556. goto done;
  4557. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4558. if (!r) {
  4559. r = gfx_v8_0_kcq_init_queue(ring);
  4560. amdgpu_bo_kunmap(ring->mqd_obj);
  4561. ring->mqd_ptr = NULL;
  4562. }
  4563. amdgpu_bo_unreserve(ring->mqd_obj);
  4564. if (r)
  4565. goto done;
  4566. }
  4567. gfx_v8_0_set_mec_doorbell_range(adev);
  4568. r = gfx_v8_0_kiq_kcq_enable(adev);
  4569. if (r)
  4570. goto done;
  4571. /* Test KIQ */
  4572. ring = &adev->gfx.kiq.ring;
  4573. ring->ready = true;
  4574. r = amdgpu_ring_test_ring(ring);
  4575. if (r) {
  4576. ring->ready = false;
  4577. goto done;
  4578. }
  4579. /* Test KCQs */
  4580. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4581. ring = &adev->gfx.compute_ring[i];
  4582. ring->ready = true;
  4583. r = amdgpu_ring_test_ring(ring);
  4584. if (r)
  4585. ring->ready = false;
  4586. }
  4587. done:
  4588. return r;
  4589. }
  4590. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4591. {
  4592. int r;
  4593. if (!(adev->flags & AMD_IS_APU))
  4594. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4595. if (!adev->pp_enabled) {
  4596. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4597. /* legacy firmware loading */
  4598. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4599. if (r)
  4600. return r;
  4601. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4602. if (r)
  4603. return r;
  4604. } else {
  4605. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4606. AMDGPU_UCODE_ID_CP_CE);
  4607. if (r)
  4608. return -EINVAL;
  4609. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4610. AMDGPU_UCODE_ID_CP_PFP);
  4611. if (r)
  4612. return -EINVAL;
  4613. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4614. AMDGPU_UCODE_ID_CP_ME);
  4615. if (r)
  4616. return -EINVAL;
  4617. if (adev->asic_type == CHIP_TOPAZ) {
  4618. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4619. if (r)
  4620. return r;
  4621. } else {
  4622. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4623. AMDGPU_UCODE_ID_CP_MEC1);
  4624. if (r)
  4625. return -EINVAL;
  4626. }
  4627. }
  4628. }
  4629. r = gfx_v8_0_cp_gfx_resume(adev);
  4630. if (r)
  4631. return r;
  4632. r = gfx_v8_0_kiq_resume(adev);
  4633. if (r)
  4634. return r;
  4635. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4636. return 0;
  4637. }
  4638. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4639. {
  4640. gfx_v8_0_cp_gfx_enable(adev, enable);
  4641. gfx_v8_0_cp_compute_enable(adev, enable);
  4642. }
  4643. static int gfx_v8_0_hw_init(void *handle)
  4644. {
  4645. int r;
  4646. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4647. gfx_v8_0_init_golden_registers(adev);
  4648. gfx_v8_0_gpu_init(adev);
  4649. r = gfx_v8_0_rlc_resume(adev);
  4650. if (r)
  4651. return r;
  4652. r = gfx_v8_0_cp_resume(adev);
  4653. return r;
  4654. }
  4655. static int gfx_v8_0_hw_fini(void *handle)
  4656. {
  4657. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4658. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4659. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4660. if (amdgpu_sriov_vf(adev)) {
  4661. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4662. return 0;
  4663. }
  4664. gfx_v8_0_kiq_kcq_disable(adev);
  4665. gfx_v8_0_cp_enable(adev, false);
  4666. gfx_v8_0_rlc_stop(adev);
  4667. amdgpu_set_powergating_state(adev,
  4668. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4669. return 0;
  4670. }
  4671. static int gfx_v8_0_suspend(void *handle)
  4672. {
  4673. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4674. adev->gfx.in_suspend = true;
  4675. return gfx_v8_0_hw_fini(adev);
  4676. }
  4677. static int gfx_v8_0_resume(void *handle)
  4678. {
  4679. int r;
  4680. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4681. r = gfx_v8_0_hw_init(adev);
  4682. adev->gfx.in_suspend = false;
  4683. return r;
  4684. }
  4685. static bool gfx_v8_0_is_idle(void *handle)
  4686. {
  4687. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4688. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4689. return false;
  4690. else
  4691. return true;
  4692. }
  4693. static int gfx_v8_0_wait_for_idle(void *handle)
  4694. {
  4695. unsigned i;
  4696. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4697. for (i = 0; i < adev->usec_timeout; i++) {
  4698. if (gfx_v8_0_is_idle(handle))
  4699. return 0;
  4700. udelay(1);
  4701. }
  4702. return -ETIMEDOUT;
  4703. }
  4704. static bool gfx_v8_0_check_soft_reset(void *handle)
  4705. {
  4706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4707. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4708. u32 tmp;
  4709. /* GRBM_STATUS */
  4710. tmp = RREG32(mmGRBM_STATUS);
  4711. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4712. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4713. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4714. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4715. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4716. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4717. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4718. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4719. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4720. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4721. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4722. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4723. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4724. }
  4725. /* GRBM_STATUS2 */
  4726. tmp = RREG32(mmGRBM_STATUS2);
  4727. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4728. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4729. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4730. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4731. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4732. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4733. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4734. SOFT_RESET_CPF, 1);
  4735. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4736. SOFT_RESET_CPC, 1);
  4737. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4738. SOFT_RESET_CPG, 1);
  4739. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4740. SOFT_RESET_GRBM, 1);
  4741. }
  4742. /* SRBM_STATUS */
  4743. tmp = RREG32(mmSRBM_STATUS);
  4744. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4745. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4746. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4747. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4748. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4749. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4750. if (grbm_soft_reset || srbm_soft_reset) {
  4751. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4752. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4753. return true;
  4754. } else {
  4755. adev->gfx.grbm_soft_reset = 0;
  4756. adev->gfx.srbm_soft_reset = 0;
  4757. return false;
  4758. }
  4759. }
  4760. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4761. {
  4762. int i, r = 0;
  4763. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4764. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4765. for (i = 0; i < adev->usec_timeout; i++) {
  4766. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4767. break;
  4768. udelay(1);
  4769. }
  4770. if (i == adev->usec_timeout)
  4771. r = -ETIMEDOUT;
  4772. }
  4773. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4774. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4775. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4776. return r;
  4777. }
  4778. static int gfx_v8_0_pre_soft_reset(void *handle)
  4779. {
  4780. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4781. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4782. if ((!adev->gfx.grbm_soft_reset) &&
  4783. (!adev->gfx.srbm_soft_reset))
  4784. return 0;
  4785. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4786. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4787. /* stop the rlc */
  4788. gfx_v8_0_rlc_stop(adev);
  4789. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4790. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4791. /* Disable GFX parsing/prefetching */
  4792. gfx_v8_0_cp_gfx_enable(adev, false);
  4793. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4794. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4795. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4796. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4797. int i;
  4798. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4799. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4800. mutex_lock(&adev->srbm_mutex);
  4801. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4802. gfx_v8_0_deactivate_hqd(adev, 2);
  4803. vi_srbm_select(adev, 0, 0, 0, 0);
  4804. mutex_unlock(&adev->srbm_mutex);
  4805. }
  4806. /* Disable MEC parsing/prefetching */
  4807. gfx_v8_0_cp_compute_enable(adev, false);
  4808. }
  4809. return 0;
  4810. }
  4811. static int gfx_v8_0_soft_reset(void *handle)
  4812. {
  4813. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4814. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4815. u32 tmp;
  4816. if ((!adev->gfx.grbm_soft_reset) &&
  4817. (!adev->gfx.srbm_soft_reset))
  4818. return 0;
  4819. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4820. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4821. if (grbm_soft_reset || srbm_soft_reset) {
  4822. tmp = RREG32(mmGMCON_DEBUG);
  4823. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4824. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4825. WREG32(mmGMCON_DEBUG, tmp);
  4826. udelay(50);
  4827. }
  4828. if (grbm_soft_reset) {
  4829. tmp = RREG32(mmGRBM_SOFT_RESET);
  4830. tmp |= grbm_soft_reset;
  4831. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4832. WREG32(mmGRBM_SOFT_RESET, tmp);
  4833. tmp = RREG32(mmGRBM_SOFT_RESET);
  4834. udelay(50);
  4835. tmp &= ~grbm_soft_reset;
  4836. WREG32(mmGRBM_SOFT_RESET, tmp);
  4837. tmp = RREG32(mmGRBM_SOFT_RESET);
  4838. }
  4839. if (srbm_soft_reset) {
  4840. tmp = RREG32(mmSRBM_SOFT_RESET);
  4841. tmp |= srbm_soft_reset;
  4842. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4843. WREG32(mmSRBM_SOFT_RESET, tmp);
  4844. tmp = RREG32(mmSRBM_SOFT_RESET);
  4845. udelay(50);
  4846. tmp &= ~srbm_soft_reset;
  4847. WREG32(mmSRBM_SOFT_RESET, tmp);
  4848. tmp = RREG32(mmSRBM_SOFT_RESET);
  4849. }
  4850. if (grbm_soft_reset || srbm_soft_reset) {
  4851. tmp = RREG32(mmGMCON_DEBUG);
  4852. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4853. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4854. WREG32(mmGMCON_DEBUG, tmp);
  4855. }
  4856. /* Wait a little for things to settle down */
  4857. udelay(50);
  4858. return 0;
  4859. }
  4860. static int gfx_v8_0_post_soft_reset(void *handle)
  4861. {
  4862. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4863. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4864. if ((!adev->gfx.grbm_soft_reset) &&
  4865. (!adev->gfx.srbm_soft_reset))
  4866. return 0;
  4867. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4868. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4869. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4870. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4871. gfx_v8_0_cp_gfx_resume(adev);
  4872. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4873. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4874. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4875. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4876. int i;
  4877. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4878. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4879. mutex_lock(&adev->srbm_mutex);
  4880. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4881. gfx_v8_0_deactivate_hqd(adev, 2);
  4882. vi_srbm_select(adev, 0, 0, 0, 0);
  4883. mutex_unlock(&adev->srbm_mutex);
  4884. }
  4885. gfx_v8_0_kiq_resume(adev);
  4886. }
  4887. gfx_v8_0_rlc_start(adev);
  4888. return 0;
  4889. }
  4890. /**
  4891. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4892. *
  4893. * @adev: amdgpu_device pointer
  4894. *
  4895. * Fetches a GPU clock counter snapshot.
  4896. * Returns the 64 bit clock counter snapshot.
  4897. */
  4898. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4899. {
  4900. uint64_t clock;
  4901. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4902. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4903. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4904. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4905. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4906. return clock;
  4907. }
  4908. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4909. uint32_t vmid,
  4910. uint32_t gds_base, uint32_t gds_size,
  4911. uint32_t gws_base, uint32_t gws_size,
  4912. uint32_t oa_base, uint32_t oa_size)
  4913. {
  4914. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4915. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4916. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4917. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4918. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4919. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4920. /* GDS Base */
  4921. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4922. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4923. WRITE_DATA_DST_SEL(0)));
  4924. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4925. amdgpu_ring_write(ring, 0);
  4926. amdgpu_ring_write(ring, gds_base);
  4927. /* GDS Size */
  4928. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4929. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4930. WRITE_DATA_DST_SEL(0)));
  4931. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4932. amdgpu_ring_write(ring, 0);
  4933. amdgpu_ring_write(ring, gds_size);
  4934. /* GWS */
  4935. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4936. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4937. WRITE_DATA_DST_SEL(0)));
  4938. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4939. amdgpu_ring_write(ring, 0);
  4940. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4941. /* OA */
  4942. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4943. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4944. WRITE_DATA_DST_SEL(0)));
  4945. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4946. amdgpu_ring_write(ring, 0);
  4947. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4948. }
  4949. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4950. {
  4951. WREG32(mmSQ_IND_INDEX,
  4952. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4953. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4954. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4955. (SQ_IND_INDEX__FORCE_READ_MASK));
  4956. return RREG32(mmSQ_IND_DATA);
  4957. }
  4958. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4959. uint32_t wave, uint32_t thread,
  4960. uint32_t regno, uint32_t num, uint32_t *out)
  4961. {
  4962. WREG32(mmSQ_IND_INDEX,
  4963. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4964. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4965. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4966. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4967. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4968. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4969. while (num--)
  4970. *(out++) = RREG32(mmSQ_IND_DATA);
  4971. }
  4972. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4973. {
  4974. /* type 0 wave data */
  4975. dst[(*no_fields)++] = 0;
  4976. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4977. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4978. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4979. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4980. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4981. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4982. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4983. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4984. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4985. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4986. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4987. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4988. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4989. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4990. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4991. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4992. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4993. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4994. }
  4995. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4996. uint32_t wave, uint32_t start,
  4997. uint32_t size, uint32_t *dst)
  4998. {
  4999. wave_read_regs(
  5000. adev, simd, wave, 0,
  5001. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5002. }
  5003. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5004. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5005. .select_se_sh = &gfx_v8_0_select_se_sh,
  5006. .read_wave_data = &gfx_v8_0_read_wave_data,
  5007. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5008. };
  5009. static int gfx_v8_0_early_init(void *handle)
  5010. {
  5011. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5012. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5013. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  5014. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5015. gfx_v8_0_set_ring_funcs(adev);
  5016. gfx_v8_0_set_irq_funcs(adev);
  5017. gfx_v8_0_set_gds_init(adev);
  5018. gfx_v8_0_set_rlc_funcs(adev);
  5019. return 0;
  5020. }
  5021. static int gfx_v8_0_late_init(void *handle)
  5022. {
  5023. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5024. int r;
  5025. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5026. if (r)
  5027. return r;
  5028. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5029. if (r)
  5030. return r;
  5031. /* requires IBs so do in late init after IB pool is initialized */
  5032. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5033. if (r)
  5034. return r;
  5035. amdgpu_set_powergating_state(adev,
  5036. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5037. return 0;
  5038. }
  5039. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5040. bool enable)
  5041. {
  5042. if ((adev->asic_type == CHIP_POLARIS11) ||
  5043. (adev->asic_type == CHIP_POLARIS12))
  5044. /* Send msg to SMU via Powerplay */
  5045. amdgpu_set_powergating_state(adev,
  5046. AMD_IP_BLOCK_TYPE_SMC,
  5047. enable ?
  5048. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5049. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5050. }
  5051. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5052. bool enable)
  5053. {
  5054. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5055. }
  5056. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5057. bool enable)
  5058. {
  5059. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5060. }
  5061. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5062. bool enable)
  5063. {
  5064. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5065. }
  5066. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5067. bool enable)
  5068. {
  5069. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5070. /* Read any GFX register to wake up GFX. */
  5071. if (!enable)
  5072. RREG32(mmDB_RENDER_CONTROL);
  5073. }
  5074. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5075. bool enable)
  5076. {
  5077. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5078. cz_enable_gfx_cg_power_gating(adev, true);
  5079. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5080. cz_enable_gfx_pipeline_power_gating(adev, true);
  5081. } else {
  5082. cz_enable_gfx_cg_power_gating(adev, false);
  5083. cz_enable_gfx_pipeline_power_gating(adev, false);
  5084. }
  5085. }
  5086. static int gfx_v8_0_set_powergating_state(void *handle,
  5087. enum amd_powergating_state state)
  5088. {
  5089. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5090. bool enable = (state == AMD_PG_STATE_GATE);
  5091. if (amdgpu_sriov_vf(adev))
  5092. return 0;
  5093. switch (adev->asic_type) {
  5094. case CHIP_CARRIZO:
  5095. case CHIP_STONEY:
  5096. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5097. cz_enable_sck_slow_down_on_power_up(adev, true);
  5098. cz_enable_sck_slow_down_on_power_down(adev, true);
  5099. } else {
  5100. cz_enable_sck_slow_down_on_power_up(adev, false);
  5101. cz_enable_sck_slow_down_on_power_down(adev, false);
  5102. }
  5103. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5104. cz_enable_cp_power_gating(adev, true);
  5105. else
  5106. cz_enable_cp_power_gating(adev, false);
  5107. cz_update_gfx_cg_power_gating(adev, enable);
  5108. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5109. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5110. else
  5111. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5112. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5113. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5114. else
  5115. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5116. break;
  5117. case CHIP_POLARIS11:
  5118. case CHIP_POLARIS12:
  5119. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5120. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5121. else
  5122. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5123. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5124. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5125. else
  5126. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5127. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5128. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5129. else
  5130. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5131. break;
  5132. default:
  5133. break;
  5134. }
  5135. return 0;
  5136. }
  5137. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5138. {
  5139. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5140. int data;
  5141. if (amdgpu_sriov_vf(adev))
  5142. *flags = 0;
  5143. /* AMD_CG_SUPPORT_GFX_MGCG */
  5144. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5145. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5146. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5147. /* AMD_CG_SUPPORT_GFX_CGLG */
  5148. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5149. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5150. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5151. /* AMD_CG_SUPPORT_GFX_CGLS */
  5152. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5153. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5154. /* AMD_CG_SUPPORT_GFX_CGTS */
  5155. data = RREG32(mmCGTS_SM_CTRL_REG);
  5156. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5157. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5158. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5159. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5160. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5161. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5162. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5163. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5164. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5165. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5166. data = RREG32(mmCP_MEM_SLP_CNTL);
  5167. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5168. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5169. }
  5170. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5171. uint32_t reg_addr, uint32_t cmd)
  5172. {
  5173. uint32_t data;
  5174. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5175. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5176. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5177. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5178. if (adev->asic_type == CHIP_STONEY)
  5179. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5180. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5181. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5182. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5183. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5184. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5185. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5186. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5187. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5188. else
  5189. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5190. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5191. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5192. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5193. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5194. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5195. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5196. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5197. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5198. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5199. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5200. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5201. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5202. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5203. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5204. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5205. }
  5206. #define MSG_ENTER_RLC_SAFE_MODE 1
  5207. #define MSG_EXIT_RLC_SAFE_MODE 0
  5208. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5209. #define RLC_GPR_REG2__REQ__SHIFT 0
  5210. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5211. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5212. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5213. {
  5214. u32 data;
  5215. unsigned i;
  5216. data = RREG32(mmRLC_CNTL);
  5217. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5218. return;
  5219. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5220. data |= RLC_SAFE_MODE__CMD_MASK;
  5221. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5222. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5223. WREG32(mmRLC_SAFE_MODE, data);
  5224. for (i = 0; i < adev->usec_timeout; i++) {
  5225. if ((RREG32(mmRLC_GPM_STAT) &
  5226. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5227. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5228. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5229. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5230. break;
  5231. udelay(1);
  5232. }
  5233. for (i = 0; i < adev->usec_timeout; i++) {
  5234. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5235. break;
  5236. udelay(1);
  5237. }
  5238. adev->gfx.rlc.in_safe_mode = true;
  5239. }
  5240. }
  5241. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5242. {
  5243. u32 data = 0;
  5244. unsigned i;
  5245. data = RREG32(mmRLC_CNTL);
  5246. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5247. return;
  5248. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5249. if (adev->gfx.rlc.in_safe_mode) {
  5250. data |= RLC_SAFE_MODE__CMD_MASK;
  5251. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5252. WREG32(mmRLC_SAFE_MODE, data);
  5253. adev->gfx.rlc.in_safe_mode = false;
  5254. }
  5255. }
  5256. for (i = 0; i < adev->usec_timeout; i++) {
  5257. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5258. break;
  5259. udelay(1);
  5260. }
  5261. }
  5262. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5263. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5264. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5265. };
  5266. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5267. bool enable)
  5268. {
  5269. uint32_t temp, data;
  5270. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5271. /* It is disabled by HW by default */
  5272. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5273. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5274. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5275. /* 1 - RLC memory Light sleep */
  5276. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5277. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5278. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5279. }
  5280. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5281. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5282. if (adev->flags & AMD_IS_APU)
  5283. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5284. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5285. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5286. else
  5287. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5288. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5289. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5290. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5291. if (temp != data)
  5292. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5293. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5294. gfx_v8_0_wait_for_rlc_serdes(adev);
  5295. /* 5 - clear mgcg override */
  5296. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5297. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5298. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5299. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5300. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5301. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5302. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5303. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5304. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5305. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5306. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5307. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5308. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5309. if (temp != data)
  5310. WREG32(mmCGTS_SM_CTRL_REG, data);
  5311. }
  5312. udelay(50);
  5313. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5314. gfx_v8_0_wait_for_rlc_serdes(adev);
  5315. } else {
  5316. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5317. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5318. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5319. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5320. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5321. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5322. if (temp != data)
  5323. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5324. /* 2 - disable MGLS in RLC */
  5325. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5326. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5327. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5328. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5329. }
  5330. /* 3 - disable MGLS in CP */
  5331. data = RREG32(mmCP_MEM_SLP_CNTL);
  5332. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5333. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5334. WREG32(mmCP_MEM_SLP_CNTL, data);
  5335. }
  5336. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5337. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5338. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5339. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5340. if (temp != data)
  5341. WREG32(mmCGTS_SM_CTRL_REG, data);
  5342. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5343. gfx_v8_0_wait_for_rlc_serdes(adev);
  5344. /* 6 - set mgcg override */
  5345. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5346. udelay(50);
  5347. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5348. gfx_v8_0_wait_for_rlc_serdes(adev);
  5349. }
  5350. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5351. }
  5352. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5353. bool enable)
  5354. {
  5355. uint32_t temp, temp1, data, data1;
  5356. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5357. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5358. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5359. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5360. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5361. if (temp1 != data1)
  5362. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5363. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5364. gfx_v8_0_wait_for_rlc_serdes(adev);
  5365. /* 2 - clear cgcg override */
  5366. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5367. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5368. gfx_v8_0_wait_for_rlc_serdes(adev);
  5369. /* 3 - write cmd to set CGLS */
  5370. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5371. /* 4 - enable cgcg */
  5372. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5373. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5374. /* enable cgls*/
  5375. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5376. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5377. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5378. if (temp1 != data1)
  5379. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5380. } else {
  5381. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5382. }
  5383. if (temp != data)
  5384. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5385. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5386. * Cmp_busy/GFX_Idle interrupts
  5387. */
  5388. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5389. } else {
  5390. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5391. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5392. /* TEST CGCG */
  5393. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5394. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5395. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5396. if (temp1 != data1)
  5397. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5398. /* read gfx register to wake up cgcg */
  5399. RREG32(mmCB_CGTT_SCLK_CTRL);
  5400. RREG32(mmCB_CGTT_SCLK_CTRL);
  5401. RREG32(mmCB_CGTT_SCLK_CTRL);
  5402. RREG32(mmCB_CGTT_SCLK_CTRL);
  5403. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5404. gfx_v8_0_wait_for_rlc_serdes(adev);
  5405. /* write cmd to Set CGCG Overrride */
  5406. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5407. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5408. gfx_v8_0_wait_for_rlc_serdes(adev);
  5409. /* write cmd to Clear CGLS */
  5410. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5411. /* disable cgcg, cgls should be disabled too. */
  5412. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5413. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5414. if (temp != data)
  5415. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5416. /* enable interrupts again for PG */
  5417. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5418. }
  5419. gfx_v8_0_wait_for_rlc_serdes(adev);
  5420. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5421. }
  5422. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5423. bool enable)
  5424. {
  5425. if (enable) {
  5426. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5427. * === MGCG + MGLS + TS(CG/LS) ===
  5428. */
  5429. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5430. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5431. } else {
  5432. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5433. * === CGCG + CGLS ===
  5434. */
  5435. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5436. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5437. }
  5438. return 0;
  5439. }
  5440. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5441. enum amd_clockgating_state state)
  5442. {
  5443. uint32_t msg_id, pp_state = 0;
  5444. uint32_t pp_support_state = 0;
  5445. void *pp_handle = adev->powerplay.pp_handle;
  5446. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5447. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5448. pp_support_state = PP_STATE_SUPPORT_LS;
  5449. pp_state = PP_STATE_LS;
  5450. }
  5451. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5452. pp_support_state |= PP_STATE_SUPPORT_CG;
  5453. pp_state |= PP_STATE_CG;
  5454. }
  5455. if (state == AMD_CG_STATE_UNGATE)
  5456. pp_state = 0;
  5457. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5458. PP_BLOCK_GFX_CG,
  5459. pp_support_state,
  5460. pp_state);
  5461. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5462. }
  5463. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5464. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5465. pp_support_state = PP_STATE_SUPPORT_LS;
  5466. pp_state = PP_STATE_LS;
  5467. }
  5468. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5469. pp_support_state |= PP_STATE_SUPPORT_CG;
  5470. pp_state |= PP_STATE_CG;
  5471. }
  5472. if (state == AMD_CG_STATE_UNGATE)
  5473. pp_state = 0;
  5474. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5475. PP_BLOCK_GFX_MG,
  5476. pp_support_state,
  5477. pp_state);
  5478. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5479. }
  5480. return 0;
  5481. }
  5482. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5483. enum amd_clockgating_state state)
  5484. {
  5485. uint32_t msg_id, pp_state = 0;
  5486. uint32_t pp_support_state = 0;
  5487. void *pp_handle = adev->powerplay.pp_handle;
  5488. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5489. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5490. pp_support_state = PP_STATE_SUPPORT_LS;
  5491. pp_state = PP_STATE_LS;
  5492. }
  5493. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5494. pp_support_state |= PP_STATE_SUPPORT_CG;
  5495. pp_state |= PP_STATE_CG;
  5496. }
  5497. if (state == AMD_CG_STATE_UNGATE)
  5498. pp_state = 0;
  5499. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5500. PP_BLOCK_GFX_CG,
  5501. pp_support_state,
  5502. pp_state);
  5503. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5504. }
  5505. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5506. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5507. pp_support_state = PP_STATE_SUPPORT_LS;
  5508. pp_state = PP_STATE_LS;
  5509. }
  5510. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5511. pp_support_state |= PP_STATE_SUPPORT_CG;
  5512. pp_state |= PP_STATE_CG;
  5513. }
  5514. if (state == AMD_CG_STATE_UNGATE)
  5515. pp_state = 0;
  5516. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5517. PP_BLOCK_GFX_3D,
  5518. pp_support_state,
  5519. pp_state);
  5520. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5521. }
  5522. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5523. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5524. pp_support_state = PP_STATE_SUPPORT_LS;
  5525. pp_state = PP_STATE_LS;
  5526. }
  5527. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5528. pp_support_state |= PP_STATE_SUPPORT_CG;
  5529. pp_state |= PP_STATE_CG;
  5530. }
  5531. if (state == AMD_CG_STATE_UNGATE)
  5532. pp_state = 0;
  5533. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5534. PP_BLOCK_GFX_MG,
  5535. pp_support_state,
  5536. pp_state);
  5537. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5538. }
  5539. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5540. pp_support_state = PP_STATE_SUPPORT_LS;
  5541. if (state == AMD_CG_STATE_UNGATE)
  5542. pp_state = 0;
  5543. else
  5544. pp_state = PP_STATE_LS;
  5545. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5546. PP_BLOCK_GFX_RLC,
  5547. pp_support_state,
  5548. pp_state);
  5549. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5550. }
  5551. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5552. pp_support_state = PP_STATE_SUPPORT_LS;
  5553. if (state == AMD_CG_STATE_UNGATE)
  5554. pp_state = 0;
  5555. else
  5556. pp_state = PP_STATE_LS;
  5557. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5558. PP_BLOCK_GFX_CP,
  5559. pp_support_state,
  5560. pp_state);
  5561. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5562. }
  5563. return 0;
  5564. }
  5565. static int gfx_v8_0_set_clockgating_state(void *handle,
  5566. enum amd_clockgating_state state)
  5567. {
  5568. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5569. if (amdgpu_sriov_vf(adev))
  5570. return 0;
  5571. switch (adev->asic_type) {
  5572. case CHIP_FIJI:
  5573. case CHIP_CARRIZO:
  5574. case CHIP_STONEY:
  5575. gfx_v8_0_update_gfx_clock_gating(adev,
  5576. state == AMD_CG_STATE_GATE);
  5577. break;
  5578. case CHIP_TONGA:
  5579. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5580. break;
  5581. case CHIP_POLARIS10:
  5582. case CHIP_POLARIS11:
  5583. case CHIP_POLARIS12:
  5584. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5585. break;
  5586. default:
  5587. break;
  5588. }
  5589. return 0;
  5590. }
  5591. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5592. {
  5593. return ring->adev->wb.wb[ring->rptr_offs];
  5594. }
  5595. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5596. {
  5597. struct amdgpu_device *adev = ring->adev;
  5598. if (ring->use_doorbell)
  5599. /* XXX check if swapping is necessary on BE */
  5600. return ring->adev->wb.wb[ring->wptr_offs];
  5601. else
  5602. return RREG32(mmCP_RB0_WPTR);
  5603. }
  5604. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5605. {
  5606. struct amdgpu_device *adev = ring->adev;
  5607. if (ring->use_doorbell) {
  5608. /* XXX check if swapping is necessary on BE */
  5609. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5610. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5611. } else {
  5612. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5613. (void)RREG32(mmCP_RB0_WPTR);
  5614. }
  5615. }
  5616. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5617. {
  5618. u32 ref_and_mask, reg_mem_engine;
  5619. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5620. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5621. switch (ring->me) {
  5622. case 1:
  5623. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5624. break;
  5625. case 2:
  5626. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5627. break;
  5628. default:
  5629. return;
  5630. }
  5631. reg_mem_engine = 0;
  5632. } else {
  5633. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5634. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5635. }
  5636. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5637. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5638. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5639. reg_mem_engine));
  5640. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5641. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5642. amdgpu_ring_write(ring, ref_and_mask);
  5643. amdgpu_ring_write(ring, ref_and_mask);
  5644. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5645. }
  5646. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5647. {
  5648. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5649. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5650. EVENT_INDEX(4));
  5651. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5652. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5653. EVENT_INDEX(0));
  5654. }
  5655. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5656. {
  5657. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5658. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5659. WRITE_DATA_DST_SEL(0) |
  5660. WR_CONFIRM));
  5661. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5662. amdgpu_ring_write(ring, 0);
  5663. amdgpu_ring_write(ring, 1);
  5664. }
  5665. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5666. struct amdgpu_ib *ib,
  5667. unsigned vm_id, bool ctx_switch)
  5668. {
  5669. u32 header, control = 0;
  5670. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5671. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5672. else
  5673. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5674. control |= ib->length_dw | (vm_id << 24);
  5675. if (amdgpu_sriov_vf(ring->adev) && ib->flags & AMDGPU_IB_FLAG_PREEMPT)
  5676. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5677. amdgpu_ring_write(ring, header);
  5678. amdgpu_ring_write(ring,
  5679. #ifdef __BIG_ENDIAN
  5680. (2 << 0) |
  5681. #endif
  5682. (ib->gpu_addr & 0xFFFFFFFC));
  5683. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5684. amdgpu_ring_write(ring, control);
  5685. }
  5686. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5687. struct amdgpu_ib *ib,
  5688. unsigned vm_id, bool ctx_switch)
  5689. {
  5690. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5691. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5692. amdgpu_ring_write(ring,
  5693. #ifdef __BIG_ENDIAN
  5694. (2 << 0) |
  5695. #endif
  5696. (ib->gpu_addr & 0xFFFFFFFC));
  5697. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5698. amdgpu_ring_write(ring, control);
  5699. }
  5700. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5701. u64 seq, unsigned flags)
  5702. {
  5703. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5704. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5705. /* EVENT_WRITE_EOP - flush caches, send int */
  5706. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5707. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5708. EOP_TC_ACTION_EN |
  5709. EOP_TC_WB_ACTION_EN |
  5710. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5711. EVENT_INDEX(5)));
  5712. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5713. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5714. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5715. amdgpu_ring_write(ring, lower_32_bits(seq));
  5716. amdgpu_ring_write(ring, upper_32_bits(seq));
  5717. }
  5718. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5719. {
  5720. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5721. uint32_t seq = ring->fence_drv.sync_seq;
  5722. uint64_t addr = ring->fence_drv.gpu_addr;
  5723. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5724. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5725. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5726. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5727. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5728. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5729. amdgpu_ring_write(ring, seq);
  5730. amdgpu_ring_write(ring, 0xffffffff);
  5731. amdgpu_ring_write(ring, 4); /* poll interval */
  5732. }
  5733. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5734. unsigned vm_id, uint64_t pd_addr)
  5735. {
  5736. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5737. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5738. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5739. WRITE_DATA_DST_SEL(0)) |
  5740. WR_CONFIRM);
  5741. if (vm_id < 8) {
  5742. amdgpu_ring_write(ring,
  5743. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5744. } else {
  5745. amdgpu_ring_write(ring,
  5746. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5747. }
  5748. amdgpu_ring_write(ring, 0);
  5749. amdgpu_ring_write(ring, pd_addr >> 12);
  5750. /* bits 0-15 are the VM contexts0-15 */
  5751. /* invalidate the cache */
  5752. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5753. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5754. WRITE_DATA_DST_SEL(0)));
  5755. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5756. amdgpu_ring_write(ring, 0);
  5757. amdgpu_ring_write(ring, 1 << vm_id);
  5758. /* wait for the invalidate to complete */
  5759. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5760. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5761. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5762. WAIT_REG_MEM_ENGINE(0))); /* me */
  5763. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5764. amdgpu_ring_write(ring, 0);
  5765. amdgpu_ring_write(ring, 0); /* ref */
  5766. amdgpu_ring_write(ring, 0); /* mask */
  5767. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5768. /* compute doesn't have PFP */
  5769. if (usepfp) {
  5770. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5771. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5772. amdgpu_ring_write(ring, 0x0);
  5773. }
  5774. }
  5775. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5776. {
  5777. return ring->adev->wb.wb[ring->wptr_offs];
  5778. }
  5779. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5780. {
  5781. struct amdgpu_device *adev = ring->adev;
  5782. /* XXX check if swapping is necessary on BE */
  5783. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5784. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5785. }
  5786. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5787. u64 addr, u64 seq,
  5788. unsigned flags)
  5789. {
  5790. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5791. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5792. /* RELEASE_MEM - flush caches, send int */
  5793. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5794. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5795. EOP_TC_ACTION_EN |
  5796. EOP_TC_WB_ACTION_EN |
  5797. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5798. EVENT_INDEX(5)));
  5799. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5800. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5801. amdgpu_ring_write(ring, upper_32_bits(addr));
  5802. amdgpu_ring_write(ring, lower_32_bits(seq));
  5803. amdgpu_ring_write(ring, upper_32_bits(seq));
  5804. }
  5805. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5806. u64 seq, unsigned int flags)
  5807. {
  5808. /* we only allocate 32bit for each seq wb address */
  5809. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5810. /* write fence seq to the "addr" */
  5811. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5812. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5813. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5814. amdgpu_ring_write(ring, lower_32_bits(addr));
  5815. amdgpu_ring_write(ring, upper_32_bits(addr));
  5816. amdgpu_ring_write(ring, lower_32_bits(seq));
  5817. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5818. /* set register to trigger INT */
  5819. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5820. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5821. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5822. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5823. amdgpu_ring_write(ring, 0);
  5824. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5825. }
  5826. }
  5827. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5828. {
  5829. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5830. amdgpu_ring_write(ring, 0);
  5831. }
  5832. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5833. {
  5834. uint32_t dw2 = 0;
  5835. if (amdgpu_sriov_vf(ring->adev))
  5836. gfx_v8_0_ring_emit_ce_meta_init(ring,
  5837. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5838. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5839. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5840. gfx_v8_0_ring_emit_vgt_flush(ring);
  5841. /* set load_global_config & load_global_uconfig */
  5842. dw2 |= 0x8001;
  5843. /* set load_cs_sh_regs */
  5844. dw2 |= 0x01000000;
  5845. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5846. dw2 |= 0x10002;
  5847. /* set load_ce_ram if preamble presented */
  5848. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5849. dw2 |= 0x10000000;
  5850. } else {
  5851. /* still load_ce_ram if this is the first time preamble presented
  5852. * although there is no context switch happens.
  5853. */
  5854. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5855. dw2 |= 0x10000000;
  5856. }
  5857. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5858. amdgpu_ring_write(ring, dw2);
  5859. amdgpu_ring_write(ring, 0);
  5860. if (amdgpu_sriov_vf(ring->adev))
  5861. gfx_v8_0_ring_emit_de_meta_init(ring,
  5862. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5863. }
  5864. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5865. {
  5866. unsigned ret;
  5867. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5868. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5869. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5870. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5871. ret = ring->wptr & ring->buf_mask;
  5872. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5873. return ret;
  5874. }
  5875. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5876. {
  5877. unsigned cur;
  5878. BUG_ON(offset > ring->buf_mask);
  5879. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5880. cur = (ring->wptr & ring->buf_mask) - 1;
  5881. if (likely(cur > offset))
  5882. ring->ring[offset] = cur - offset;
  5883. else
  5884. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5885. }
  5886. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5887. {
  5888. struct amdgpu_device *adev = ring->adev;
  5889. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5890. amdgpu_ring_write(ring, 0 | /* src: register*/
  5891. (5 << 8) | /* dst: memory */
  5892. (1 << 20)); /* write confirm */
  5893. amdgpu_ring_write(ring, reg);
  5894. amdgpu_ring_write(ring, 0);
  5895. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5896. adev->virt.reg_val_offs * 4));
  5897. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5898. adev->virt.reg_val_offs * 4));
  5899. }
  5900. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5901. uint32_t val)
  5902. {
  5903. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5904. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5905. amdgpu_ring_write(ring, reg);
  5906. amdgpu_ring_write(ring, 0);
  5907. amdgpu_ring_write(ring, val);
  5908. }
  5909. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5910. enum amdgpu_interrupt_state state)
  5911. {
  5912. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5913. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5914. }
  5915. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5916. int me, int pipe,
  5917. enum amdgpu_interrupt_state state)
  5918. {
  5919. /*
  5920. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5921. * handles the setting of interrupts for this specific pipe. All other
  5922. * pipes' interrupts are set by amdkfd.
  5923. */
  5924. if (me == 1) {
  5925. switch (pipe) {
  5926. case 0:
  5927. break;
  5928. default:
  5929. DRM_DEBUG("invalid pipe %d\n", pipe);
  5930. return;
  5931. }
  5932. } else {
  5933. DRM_DEBUG("invalid me %d\n", me);
  5934. return;
  5935. }
  5936. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5937. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5938. }
  5939. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5940. struct amdgpu_irq_src *source,
  5941. unsigned type,
  5942. enum amdgpu_interrupt_state state)
  5943. {
  5944. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5945. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5946. return 0;
  5947. }
  5948. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5949. struct amdgpu_irq_src *source,
  5950. unsigned type,
  5951. enum amdgpu_interrupt_state state)
  5952. {
  5953. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5954. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5955. return 0;
  5956. }
  5957. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5958. struct amdgpu_irq_src *src,
  5959. unsigned type,
  5960. enum amdgpu_interrupt_state state)
  5961. {
  5962. switch (type) {
  5963. case AMDGPU_CP_IRQ_GFX_EOP:
  5964. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5965. break;
  5966. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5967. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5968. break;
  5969. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5970. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5971. break;
  5972. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5973. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5974. break;
  5975. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5976. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5977. break;
  5978. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5979. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5980. break;
  5981. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5982. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5983. break;
  5984. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5985. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5986. break;
  5987. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5988. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5989. break;
  5990. default:
  5991. break;
  5992. }
  5993. return 0;
  5994. }
  5995. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5996. struct amdgpu_irq_src *source,
  5997. struct amdgpu_iv_entry *entry)
  5998. {
  5999. int i;
  6000. u8 me_id, pipe_id, queue_id;
  6001. struct amdgpu_ring *ring;
  6002. DRM_DEBUG("IH: CP EOP\n");
  6003. me_id = (entry->ring_id & 0x0c) >> 2;
  6004. pipe_id = (entry->ring_id & 0x03) >> 0;
  6005. queue_id = (entry->ring_id & 0x70) >> 4;
  6006. switch (me_id) {
  6007. case 0:
  6008. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6009. break;
  6010. case 1:
  6011. case 2:
  6012. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6013. ring = &adev->gfx.compute_ring[i];
  6014. /* Per-queue interrupt is supported for MEC starting from VI.
  6015. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6016. */
  6017. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6018. amdgpu_fence_process(ring);
  6019. }
  6020. break;
  6021. }
  6022. return 0;
  6023. }
  6024. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6025. struct amdgpu_irq_src *source,
  6026. struct amdgpu_iv_entry *entry)
  6027. {
  6028. DRM_ERROR("Illegal register access in command stream\n");
  6029. schedule_work(&adev->reset_work);
  6030. return 0;
  6031. }
  6032. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6033. struct amdgpu_irq_src *source,
  6034. struct amdgpu_iv_entry *entry)
  6035. {
  6036. DRM_ERROR("Illegal instruction in command stream\n");
  6037. schedule_work(&adev->reset_work);
  6038. return 0;
  6039. }
  6040. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6041. struct amdgpu_irq_src *src,
  6042. unsigned int type,
  6043. enum amdgpu_interrupt_state state)
  6044. {
  6045. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6046. BUG_ON(ring->funcs->type != AMDGPU_RING_TYPE_KIQ);
  6047. switch (type) {
  6048. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6049. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6050. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6051. if (ring->me == 1)
  6052. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6053. ring->pipe,
  6054. GENERIC2_INT_ENABLE,
  6055. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6056. else
  6057. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6058. ring->pipe,
  6059. GENERIC2_INT_ENABLE,
  6060. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6061. break;
  6062. default:
  6063. BUG(); /* kiq only support GENERIC2_INT now */
  6064. break;
  6065. }
  6066. return 0;
  6067. }
  6068. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6069. struct amdgpu_irq_src *source,
  6070. struct amdgpu_iv_entry *entry)
  6071. {
  6072. u8 me_id, pipe_id, queue_id;
  6073. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6074. BUG_ON(ring->funcs->type != AMDGPU_RING_TYPE_KIQ);
  6075. me_id = (entry->ring_id & 0x0c) >> 2;
  6076. pipe_id = (entry->ring_id & 0x03) >> 0;
  6077. queue_id = (entry->ring_id & 0x70) >> 4;
  6078. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6079. me_id, pipe_id, queue_id);
  6080. amdgpu_fence_process(ring);
  6081. return 0;
  6082. }
  6083. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6084. .name = "gfx_v8_0",
  6085. .early_init = gfx_v8_0_early_init,
  6086. .late_init = gfx_v8_0_late_init,
  6087. .sw_init = gfx_v8_0_sw_init,
  6088. .sw_fini = gfx_v8_0_sw_fini,
  6089. .hw_init = gfx_v8_0_hw_init,
  6090. .hw_fini = gfx_v8_0_hw_fini,
  6091. .suspend = gfx_v8_0_suspend,
  6092. .resume = gfx_v8_0_resume,
  6093. .is_idle = gfx_v8_0_is_idle,
  6094. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6095. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6096. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6097. .soft_reset = gfx_v8_0_soft_reset,
  6098. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6099. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6100. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6101. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6102. };
  6103. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6104. .type = AMDGPU_RING_TYPE_GFX,
  6105. .align_mask = 0xff,
  6106. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6107. .support_64bit_ptrs = false,
  6108. .get_rptr = gfx_v8_0_ring_get_rptr,
  6109. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6110. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6111. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6112. 5 + /* COND_EXEC */
  6113. 7 + /* PIPELINE_SYNC */
  6114. 19 + /* VM_FLUSH */
  6115. 8 + /* FENCE for VM_FLUSH */
  6116. 20 + /* GDS switch */
  6117. 4 + /* double SWITCH_BUFFER,
  6118. the first COND_EXEC jump to the place just
  6119. prior to this double SWITCH_BUFFER */
  6120. 5 + /* COND_EXEC */
  6121. 7 + /* HDP_flush */
  6122. 4 + /* VGT_flush */
  6123. 14 + /* CE_META */
  6124. 31 + /* DE_META */
  6125. 3 + /* CNTX_CTRL */
  6126. 5 + /* HDP_INVL */
  6127. 8 + 8 + /* FENCE x2 */
  6128. 2, /* SWITCH_BUFFER */
  6129. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6130. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6131. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6132. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6133. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6134. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6135. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6136. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6137. .test_ring = gfx_v8_0_ring_test_ring,
  6138. .test_ib = gfx_v8_0_ring_test_ib,
  6139. .insert_nop = amdgpu_ring_insert_nop,
  6140. .pad_ib = amdgpu_ring_generic_pad_ib,
  6141. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6142. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6143. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6144. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6145. };
  6146. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6147. .type = AMDGPU_RING_TYPE_COMPUTE,
  6148. .align_mask = 0xff,
  6149. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6150. .support_64bit_ptrs = false,
  6151. .get_rptr = gfx_v8_0_ring_get_rptr,
  6152. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6153. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6154. .emit_frame_size =
  6155. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6156. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6157. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6158. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6159. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6160. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6161. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6162. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6163. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6164. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6165. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6166. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6167. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6168. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6169. .test_ring = gfx_v8_0_ring_test_ring,
  6170. .test_ib = gfx_v8_0_ring_test_ib,
  6171. .insert_nop = amdgpu_ring_insert_nop,
  6172. .pad_ib = amdgpu_ring_generic_pad_ib,
  6173. };
  6174. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6175. .type = AMDGPU_RING_TYPE_KIQ,
  6176. .align_mask = 0xff,
  6177. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6178. .support_64bit_ptrs = false,
  6179. .get_rptr = gfx_v8_0_ring_get_rptr,
  6180. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6181. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6182. .emit_frame_size =
  6183. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6184. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6185. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6186. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6187. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6188. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6189. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6190. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6191. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6192. .test_ring = gfx_v8_0_ring_test_ring,
  6193. .test_ib = gfx_v8_0_ring_test_ib,
  6194. .insert_nop = amdgpu_ring_insert_nop,
  6195. .pad_ib = amdgpu_ring_generic_pad_ib,
  6196. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6197. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6198. };
  6199. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6200. {
  6201. int i;
  6202. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6203. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6204. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6205. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6206. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6207. }
  6208. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6209. .set = gfx_v8_0_set_eop_interrupt_state,
  6210. .process = gfx_v8_0_eop_irq,
  6211. };
  6212. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6213. .set = gfx_v8_0_set_priv_reg_fault_state,
  6214. .process = gfx_v8_0_priv_reg_irq,
  6215. };
  6216. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6217. .set = gfx_v8_0_set_priv_inst_fault_state,
  6218. .process = gfx_v8_0_priv_inst_irq,
  6219. };
  6220. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6221. .set = gfx_v8_0_kiq_set_interrupt_state,
  6222. .process = gfx_v8_0_kiq_irq,
  6223. };
  6224. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6225. {
  6226. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6227. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6228. adev->gfx.priv_reg_irq.num_types = 1;
  6229. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6230. adev->gfx.priv_inst_irq.num_types = 1;
  6231. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6232. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6233. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6234. }
  6235. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6236. {
  6237. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6238. }
  6239. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6240. {
  6241. /* init asci gds info */
  6242. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6243. adev->gds.gws.total_size = 64;
  6244. adev->gds.oa.total_size = 16;
  6245. if (adev->gds.mem.total_size == 64 * 1024) {
  6246. adev->gds.mem.gfx_partition_size = 4096;
  6247. adev->gds.mem.cs_partition_size = 4096;
  6248. adev->gds.gws.gfx_partition_size = 4;
  6249. adev->gds.gws.cs_partition_size = 4;
  6250. adev->gds.oa.gfx_partition_size = 4;
  6251. adev->gds.oa.cs_partition_size = 1;
  6252. } else {
  6253. adev->gds.mem.gfx_partition_size = 1024;
  6254. adev->gds.mem.cs_partition_size = 1024;
  6255. adev->gds.gws.gfx_partition_size = 16;
  6256. adev->gds.gws.cs_partition_size = 16;
  6257. adev->gds.oa.gfx_partition_size = 4;
  6258. adev->gds.oa.cs_partition_size = 4;
  6259. }
  6260. }
  6261. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6262. u32 bitmap)
  6263. {
  6264. u32 data;
  6265. if (!bitmap)
  6266. return;
  6267. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6268. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6269. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6270. }
  6271. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6272. {
  6273. u32 data, mask;
  6274. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6275. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6276. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6277. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6278. }
  6279. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6280. {
  6281. int i, j, k, counter, active_cu_number = 0;
  6282. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6283. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6284. unsigned disable_masks[4 * 2];
  6285. memset(cu_info, 0, sizeof(*cu_info));
  6286. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6287. mutex_lock(&adev->grbm_idx_mutex);
  6288. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6289. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6290. mask = 1;
  6291. ao_bitmap = 0;
  6292. counter = 0;
  6293. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6294. if (i < 4 && j < 2)
  6295. gfx_v8_0_set_user_cu_inactive_bitmap(
  6296. adev, disable_masks[i * 2 + j]);
  6297. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6298. cu_info->bitmap[i][j] = bitmap;
  6299. for (k = 0; k < 16; k ++) {
  6300. if (bitmap & mask) {
  6301. if (counter < 2)
  6302. ao_bitmap |= mask;
  6303. counter ++;
  6304. }
  6305. mask <<= 1;
  6306. }
  6307. active_cu_number += counter;
  6308. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6309. }
  6310. }
  6311. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6312. mutex_unlock(&adev->grbm_idx_mutex);
  6313. cu_info->number = active_cu_number;
  6314. cu_info->ao_cu_mask = ao_cu_mask;
  6315. }
  6316. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6317. {
  6318. .type = AMD_IP_BLOCK_TYPE_GFX,
  6319. .major = 8,
  6320. .minor = 0,
  6321. .rev = 0,
  6322. .funcs = &gfx_v8_0_ip_funcs,
  6323. };
  6324. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6325. {
  6326. .type = AMD_IP_BLOCK_TYPE_GFX,
  6327. .major = 8,
  6328. .minor = 1,
  6329. .rev = 0,
  6330. .funcs = &gfx_v8_0_ip_funcs,
  6331. };
  6332. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6333. {
  6334. uint64_t ce_payload_addr;
  6335. int cnt_ce;
  6336. static union {
  6337. struct vi_ce_ib_state regular;
  6338. struct vi_ce_ib_state_chained_ib chained;
  6339. } ce_payload = {};
  6340. if (ring->adev->virt.chained_ib_support) {
  6341. ce_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6342. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6343. } else {
  6344. ce_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, ce_payload);
  6345. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6346. }
  6347. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6348. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6349. WRITE_DATA_DST_SEL(8) |
  6350. WR_CONFIRM) |
  6351. WRITE_DATA_CACHE_POLICY(0));
  6352. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6353. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6354. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6355. }
  6356. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6357. {
  6358. uint64_t de_payload_addr, gds_addr;
  6359. int cnt_de;
  6360. static union {
  6361. struct vi_de_ib_state regular;
  6362. struct vi_de_ib_state_chained_ib chained;
  6363. } de_payload = {};
  6364. gds_addr = csa_addr + 4096;
  6365. if (ring->adev->virt.chained_ib_support) {
  6366. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6367. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6368. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6369. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6370. } else {
  6371. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6372. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6373. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6374. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6375. }
  6376. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6377. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6378. WRITE_DATA_DST_SEL(8) |
  6379. WR_CONFIRM) |
  6380. WRITE_DATA_CACHE_POLICY(0));
  6381. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6382. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6383. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6384. }
  6385. /* create MQD for each compute queue */
  6386. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  6387. {
  6388. struct amdgpu_ring *ring = NULL;
  6389. int r, i;
  6390. /* create MQD for KIQ */
  6391. ring = &adev->gfx.kiq.ring;
  6392. if (!ring->mqd_obj) {
  6393. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6394. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6395. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6396. if (r) {
  6397. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6398. return r;
  6399. }
  6400. /* prepare MQD backup */
  6401. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6402. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6403. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6404. }
  6405. /* create MQD for each KCQ */
  6406. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6407. ring = &adev->gfx.compute_ring[i];
  6408. if (!ring->mqd_obj) {
  6409. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6410. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6411. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6412. if (r) {
  6413. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6414. return r;
  6415. }
  6416. /* prepare MQD backup */
  6417. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6418. if (!adev->gfx.mec.mqd_backup[i])
  6419. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6420. }
  6421. }
  6422. return 0;
  6423. }
  6424. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  6425. {
  6426. struct amdgpu_ring *ring = NULL;
  6427. int i;
  6428. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6429. ring = &adev->gfx.compute_ring[i];
  6430. kfree(adev->gfx.mec.mqd_backup[i]);
  6431. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6432. &ring->mqd_gpu_addr,
  6433. &ring->mqd_ptr);
  6434. }
  6435. ring = &adev->gfx.kiq.ring;
  6436. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6437. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6438. &ring->mqd_gpu_addr,
  6439. &ring->mqd_ptr);
  6440. }