cpu-info.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 Waldorf GMBH
  7. * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
  8. * Copyright (C) 1996 Paul M. Antoine
  9. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  10. * Copyright (C) 2004 Maciej W. Rozycki
  11. */
  12. #ifndef __ASM_CPU_INFO_H
  13. #define __ASM_CPU_INFO_H
  14. #include <linux/types.h>
  15. #include <asm/cache.h>
  16. /*
  17. * Descriptor for a cache
  18. */
  19. struct cache_desc {
  20. unsigned int waysize; /* Bytes per way */
  21. unsigned short sets; /* Number of lines per set */
  22. unsigned char ways; /* Number of ways */
  23. unsigned char linesz; /* Size of line in bytes */
  24. unsigned char waybit; /* Bits to select in a cache set */
  25. unsigned char flags; /* Flags describing cache properties */
  26. };
  27. /*
  28. * Flag definitions
  29. */
  30. #define MIPS_CACHE_NOT_PRESENT 0x00000001
  31. #define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
  32. #define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
  33. #define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
  34. #define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
  35. #define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
  36. struct cpuinfo_mips {
  37. unsigned long asid_cache;
  38. /*
  39. * Capability and feature descriptor structure for MIPS CPU
  40. */
  41. unsigned long ases;
  42. unsigned long long options;
  43. unsigned int udelay_val;
  44. unsigned int processor_id;
  45. unsigned int fpu_id;
  46. unsigned int fpu_csr31;
  47. unsigned int fpu_msk31;
  48. unsigned int msa_id;
  49. unsigned int cputype;
  50. int isa_level;
  51. int tlbsize;
  52. int tlbsizevtlb;
  53. int tlbsizeftlbsets;
  54. int tlbsizeftlbways;
  55. struct cache_desc icache; /* Primary I-cache */
  56. struct cache_desc dcache; /* Primary D or combined I/D cache */
  57. struct cache_desc vcache; /* Victim cache, between pcache and scache */
  58. struct cache_desc scache; /* Secondary cache */
  59. struct cache_desc tcache; /* Tertiary/split secondary cache */
  60. int srsets; /* Shadow register sets */
  61. int package;/* physical package number */
  62. int core; /* physical core number */
  63. #ifdef CONFIG_64BIT
  64. int vmbits; /* Virtual memory size in bits */
  65. #endif
  66. #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_CPU_MIPSR6)
  67. /*
  68. * There is not necessarily a 1:1 mapping of VPE num to CPU number
  69. * in particular on multi-core systems.
  70. */
  71. int vpe_id; /* Virtual Processor number */
  72. #endif
  73. void *data; /* Additional data */
  74. unsigned int watch_reg_count; /* Number that exist */
  75. unsigned int watch_reg_use_cnt; /* Usable by ptrace */
  76. #define NUM_WATCH_REGS 4
  77. u16 watch_reg_masks[NUM_WATCH_REGS];
  78. unsigned int kscratch_mask; /* Usable KScratch mask. */
  79. /*
  80. * Cache Coherency attribute for write-combine memory writes.
  81. * (shifted by _CACHE_SHIFT)
  82. */
  83. unsigned int writecombine;
  84. /*
  85. * Simple counter to prevent enabling HTW in nested
  86. * htw_start/htw_stop calls
  87. */
  88. unsigned int htw_seq;
  89. } __attribute__((aligned(SMP_CACHE_BYTES)));
  90. extern struct cpuinfo_mips cpu_data[];
  91. #define current_cpu_data cpu_data[smp_processor_id()]
  92. #define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
  93. #define boot_cpu_data cpu_data[0]
  94. extern void cpu_probe(void);
  95. extern void cpu_report(void);
  96. extern const char *__cpu_name[];
  97. #define cpu_name_string() __cpu_name[raw_smp_processor_id()]
  98. struct seq_file;
  99. struct notifier_block;
  100. extern int register_proc_cpuinfo_notifier(struct notifier_block *nb);
  101. extern int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v);
  102. #define proc_cpuinfo_notifier(fn, pri) \
  103. ({ \
  104. static struct notifier_block fn##_nb = { \
  105. .notifier_call = fn, \
  106. .priority = pri \
  107. }; \
  108. \
  109. register_proc_cpuinfo_notifier(&fn##_nb); \
  110. })
  111. struct proc_cpuinfo_notifier_args {
  112. struct seq_file *m;
  113. unsigned long n;
  114. };
  115. #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_CPU_MIPSR6)
  116. # define cpu_vpe_id(cpuinfo) ((cpuinfo)->vpe_id)
  117. #else
  118. # define cpu_vpe_id(cpuinfo) ({ (void)cpuinfo; 0; })
  119. #endif
  120. static inline unsigned long cpu_asid_inc(void)
  121. {
  122. return 1 << CONFIG_MIPS_ASID_SHIFT;
  123. }
  124. static inline unsigned long cpu_asid_mask(struct cpuinfo_mips *cpuinfo)
  125. {
  126. return ((1 << CONFIG_MIPS_ASID_BITS) - 1) << CONFIG_MIPS_ASID_SHIFT;
  127. }
  128. #endif /* __ASM_CPU_INFO_H */