msm_drv.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <drm/drm_of.h>
  18. #include "msm_drv.h"
  19. #include "msm_debugfs.h"
  20. #include "msm_fence.h"
  21. #include "msm_gpu.h"
  22. #include "msm_kms.h"
  23. /*
  24. * MSM driver version:
  25. * - 1.0.0 - initial interface
  26. * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
  27. * - 1.2.0 - adds explicit fence support for submit ioctl
  28. * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
  29. * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
  30. * MSM_GEM_INFO ioctl.
  31. */
  32. #define MSM_VERSION_MAJOR 1
  33. #define MSM_VERSION_MINOR 3
  34. #define MSM_VERSION_PATCHLEVEL 0
  35. static void msm_fb_output_poll_changed(struct drm_device *dev)
  36. {
  37. struct msm_drm_private *priv = dev->dev_private;
  38. if (priv->fbdev)
  39. drm_fb_helper_hotplug_event(priv->fbdev);
  40. }
  41. static const struct drm_mode_config_funcs mode_config_funcs = {
  42. .fb_create = msm_framebuffer_create,
  43. .output_poll_changed = msm_fb_output_poll_changed,
  44. .atomic_check = drm_atomic_helper_check,
  45. .atomic_commit = msm_atomic_commit,
  46. .atomic_state_alloc = msm_atomic_state_alloc,
  47. .atomic_state_clear = msm_atomic_state_clear,
  48. .atomic_state_free = msm_atomic_state_free,
  49. };
  50. #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  51. static bool reglog = false;
  52. MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  53. module_param(reglog, bool, 0600);
  54. #else
  55. #define reglog 0
  56. #endif
  57. #ifdef CONFIG_DRM_FBDEV_EMULATION
  58. static bool fbdev = true;
  59. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  60. module_param(fbdev, bool, 0600);
  61. #endif
  62. static char *vram = "16m";
  63. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  64. module_param(vram, charp, 0);
  65. bool dumpstate = false;
  66. MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
  67. module_param(dumpstate, bool, 0600);
  68. static bool modeset = true;
  69. MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
  70. module_param(modeset, bool, 0600);
  71. /*
  72. * Util/helpers:
  73. */
  74. struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
  75. {
  76. struct clk *clk;
  77. char name2[32];
  78. clk = devm_clk_get(&pdev->dev, name);
  79. if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
  80. return clk;
  81. snprintf(name2, sizeof(name2), "%s_clk", name);
  82. clk = devm_clk_get(&pdev->dev, name2);
  83. if (!IS_ERR(clk))
  84. dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
  85. "\"%s\" instead of \"%s\"\n", name, name2);
  86. return clk;
  87. }
  88. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  89. const char *dbgname)
  90. {
  91. struct resource *res;
  92. unsigned long size;
  93. void __iomem *ptr;
  94. if (name)
  95. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  96. else
  97. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  98. if (!res) {
  99. dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  100. return ERR_PTR(-EINVAL);
  101. }
  102. size = resource_size(res);
  103. ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  104. if (!ptr) {
  105. dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  106. return ERR_PTR(-ENOMEM);
  107. }
  108. if (reglog)
  109. printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
  110. return ptr;
  111. }
  112. void msm_writel(u32 data, void __iomem *addr)
  113. {
  114. if (reglog)
  115. printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
  116. writel(data, addr);
  117. }
  118. u32 msm_readl(const void __iomem *addr)
  119. {
  120. u32 val = readl(addr);
  121. if (reglog)
  122. pr_err("IO:R %p %08x\n", addr, val);
  123. return val;
  124. }
  125. struct vblank_event {
  126. struct list_head node;
  127. int crtc_id;
  128. bool enable;
  129. };
  130. static void vblank_ctrl_worker(struct work_struct *work)
  131. {
  132. struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
  133. struct msm_vblank_ctrl, work);
  134. struct msm_drm_private *priv = container_of(vbl_ctrl,
  135. struct msm_drm_private, vblank_ctrl);
  136. struct msm_kms *kms = priv->kms;
  137. struct vblank_event *vbl_ev, *tmp;
  138. unsigned long flags;
  139. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  140. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  141. list_del(&vbl_ev->node);
  142. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  143. if (vbl_ev->enable)
  144. kms->funcs->enable_vblank(kms,
  145. priv->crtcs[vbl_ev->crtc_id]);
  146. else
  147. kms->funcs->disable_vblank(kms,
  148. priv->crtcs[vbl_ev->crtc_id]);
  149. kfree(vbl_ev);
  150. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  151. }
  152. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  153. }
  154. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  155. int crtc_id, bool enable)
  156. {
  157. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  158. struct vblank_event *vbl_ev;
  159. unsigned long flags;
  160. vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
  161. if (!vbl_ev)
  162. return -ENOMEM;
  163. vbl_ev->crtc_id = crtc_id;
  164. vbl_ev->enable = enable;
  165. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  166. list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
  167. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  168. queue_work(priv->wq, &vbl_ctrl->work);
  169. return 0;
  170. }
  171. static int msm_drm_uninit(struct device *dev)
  172. {
  173. struct platform_device *pdev = to_platform_device(dev);
  174. struct drm_device *ddev = platform_get_drvdata(pdev);
  175. struct msm_drm_private *priv = ddev->dev_private;
  176. struct msm_kms *kms = priv->kms;
  177. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  178. struct vblank_event *vbl_ev, *tmp;
  179. /* We must cancel and cleanup any pending vblank enable/disable
  180. * work before drm_irq_uninstall() to avoid work re-enabling an
  181. * irq after uninstall has disabled it.
  182. */
  183. cancel_work_sync(&vbl_ctrl->work);
  184. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  185. list_del(&vbl_ev->node);
  186. kfree(vbl_ev);
  187. }
  188. msm_gem_shrinker_cleanup(ddev);
  189. drm_kms_helper_poll_fini(ddev);
  190. drm_dev_unregister(ddev);
  191. msm_perf_debugfs_cleanup(priv);
  192. msm_rd_debugfs_cleanup(priv);
  193. #ifdef CONFIG_DRM_FBDEV_EMULATION
  194. if (fbdev && priv->fbdev)
  195. msm_fbdev_free(ddev);
  196. #endif
  197. drm_mode_config_cleanup(ddev);
  198. pm_runtime_get_sync(dev);
  199. drm_irq_uninstall(ddev);
  200. pm_runtime_put_sync(dev);
  201. flush_workqueue(priv->wq);
  202. destroy_workqueue(priv->wq);
  203. flush_workqueue(priv->atomic_wq);
  204. destroy_workqueue(priv->atomic_wq);
  205. if (kms && kms->funcs)
  206. kms->funcs->destroy(kms);
  207. if (priv->vram.paddr) {
  208. unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
  209. drm_mm_takedown(&priv->vram.mm);
  210. dma_free_attrs(dev, priv->vram.size, NULL,
  211. priv->vram.paddr, attrs);
  212. }
  213. component_unbind_all(dev, ddev);
  214. msm_mdss_destroy(ddev);
  215. ddev->dev_private = NULL;
  216. drm_dev_unref(ddev);
  217. kfree(priv);
  218. return 0;
  219. }
  220. static int get_mdp_ver(struct platform_device *pdev)
  221. {
  222. struct device *dev = &pdev->dev;
  223. return (int) (unsigned long) of_device_get_match_data(dev);
  224. }
  225. #include <linux/of_address.h>
  226. static int msm_init_vram(struct drm_device *dev)
  227. {
  228. struct msm_drm_private *priv = dev->dev_private;
  229. struct device_node *node;
  230. unsigned long size = 0;
  231. int ret = 0;
  232. /* In the device-tree world, we could have a 'memory-region'
  233. * phandle, which gives us a link to our "vram". Allocating
  234. * is all nicely abstracted behind the dma api, but we need
  235. * to know the entire size to allocate it all in one go. There
  236. * are two cases:
  237. * 1) device with no IOMMU, in which case we need exclusive
  238. * access to a VRAM carveout big enough for all gpu
  239. * buffers
  240. * 2) device with IOMMU, but where the bootloader puts up
  241. * a splash screen. In this case, the VRAM carveout
  242. * need only be large enough for fbdev fb. But we need
  243. * exclusive access to the buffer to avoid the kernel
  244. * using those pages for other purposes (which appears
  245. * as corruption on screen before we have a chance to
  246. * load and do initial modeset)
  247. */
  248. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  249. if (node) {
  250. struct resource r;
  251. ret = of_address_to_resource(node, 0, &r);
  252. of_node_put(node);
  253. if (ret)
  254. return ret;
  255. size = r.end - r.start;
  256. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  257. /* if we have no IOMMU, then we need to use carveout allocator.
  258. * Grab the entire CMA chunk carved out in early startup in
  259. * mach-msm:
  260. */
  261. } else if (!iommu_present(&platform_bus_type)) {
  262. DRM_INFO("using %s VRAM carveout\n", vram);
  263. size = memparse(vram, NULL);
  264. }
  265. if (size) {
  266. unsigned long attrs = 0;
  267. void *p;
  268. priv->vram.size = size;
  269. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  270. spin_lock_init(&priv->vram.lock);
  271. attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
  272. attrs |= DMA_ATTR_WRITE_COMBINE;
  273. /* note that for no-kernel-mapping, the vaddr returned
  274. * is bogus, but non-null if allocation succeeded:
  275. */
  276. p = dma_alloc_attrs(dev->dev, size,
  277. &priv->vram.paddr, GFP_KERNEL, attrs);
  278. if (!p) {
  279. dev_err(dev->dev, "failed to allocate VRAM\n");
  280. priv->vram.paddr = 0;
  281. return -ENOMEM;
  282. }
  283. dev_info(dev->dev, "VRAM: %08x->%08x\n",
  284. (uint32_t)priv->vram.paddr,
  285. (uint32_t)(priv->vram.paddr + size));
  286. }
  287. return ret;
  288. }
  289. static int msm_drm_init(struct device *dev, struct drm_driver *drv)
  290. {
  291. struct platform_device *pdev = to_platform_device(dev);
  292. struct drm_device *ddev;
  293. struct msm_drm_private *priv;
  294. struct msm_kms *kms;
  295. int ret;
  296. ddev = drm_dev_alloc(drv, dev);
  297. if (IS_ERR(ddev)) {
  298. dev_err(dev, "failed to allocate drm_device\n");
  299. return PTR_ERR(ddev);
  300. }
  301. platform_set_drvdata(pdev, ddev);
  302. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  303. if (!priv) {
  304. drm_dev_unref(ddev);
  305. return -ENOMEM;
  306. }
  307. ddev->dev_private = priv;
  308. priv->dev = ddev;
  309. ret = msm_mdss_init(ddev);
  310. if (ret) {
  311. kfree(priv);
  312. drm_dev_unref(ddev);
  313. return ret;
  314. }
  315. priv->wq = alloc_ordered_workqueue("msm", 0);
  316. priv->atomic_wq = alloc_ordered_workqueue("msm:atomic", 0);
  317. init_waitqueue_head(&priv->pending_crtcs_event);
  318. INIT_LIST_HEAD(&priv->inactive_list);
  319. INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
  320. INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
  321. spin_lock_init(&priv->vblank_ctrl.lock);
  322. drm_mode_config_init(ddev);
  323. /* Bind all our sub-components: */
  324. ret = component_bind_all(dev, ddev);
  325. if (ret) {
  326. msm_mdss_destroy(ddev);
  327. kfree(priv);
  328. drm_dev_unref(ddev);
  329. return ret;
  330. }
  331. ret = msm_init_vram(ddev);
  332. if (ret)
  333. goto fail;
  334. msm_gem_shrinker_init(ddev);
  335. switch (get_mdp_ver(pdev)) {
  336. case 4:
  337. kms = mdp4_kms_init(ddev);
  338. priv->kms = kms;
  339. break;
  340. case 5:
  341. kms = mdp5_kms_init(ddev);
  342. break;
  343. default:
  344. kms = ERR_PTR(-ENODEV);
  345. break;
  346. }
  347. if (IS_ERR(kms)) {
  348. /*
  349. * NOTE: once we have GPU support, having no kms should not
  350. * be considered fatal.. ideally we would still support gpu
  351. * and (for example) use dmabuf/prime to share buffers with
  352. * imx drm driver on iMX5
  353. */
  354. dev_err(dev, "failed to load kms\n");
  355. ret = PTR_ERR(kms);
  356. goto fail;
  357. }
  358. if (kms) {
  359. ret = kms->funcs->hw_init(kms);
  360. if (ret) {
  361. dev_err(dev, "kms hw init failed: %d\n", ret);
  362. goto fail;
  363. }
  364. }
  365. ddev->mode_config.funcs = &mode_config_funcs;
  366. ret = drm_vblank_init(ddev, priv->num_crtcs);
  367. if (ret < 0) {
  368. dev_err(dev, "failed to initialize vblank\n");
  369. goto fail;
  370. }
  371. if (kms) {
  372. pm_runtime_get_sync(dev);
  373. ret = drm_irq_install(ddev, kms->irq);
  374. pm_runtime_put_sync(dev);
  375. if (ret < 0) {
  376. dev_err(dev, "failed to install IRQ handler\n");
  377. goto fail;
  378. }
  379. }
  380. ret = drm_dev_register(ddev, 0);
  381. if (ret)
  382. goto fail;
  383. drm_mode_config_reset(ddev);
  384. #ifdef CONFIG_DRM_FBDEV_EMULATION
  385. if (fbdev)
  386. priv->fbdev = msm_fbdev_init(ddev);
  387. #endif
  388. ret = msm_debugfs_late_init(ddev);
  389. if (ret)
  390. goto fail;
  391. drm_kms_helper_poll_init(ddev);
  392. return 0;
  393. fail:
  394. msm_drm_uninit(dev);
  395. return ret;
  396. }
  397. /*
  398. * DRM operations:
  399. */
  400. static void load_gpu(struct drm_device *dev)
  401. {
  402. static DEFINE_MUTEX(init_lock);
  403. struct msm_drm_private *priv = dev->dev_private;
  404. mutex_lock(&init_lock);
  405. if (!priv->gpu)
  406. priv->gpu = adreno_load_gpu(dev);
  407. mutex_unlock(&init_lock);
  408. }
  409. static int context_init(struct drm_device *dev, struct drm_file *file)
  410. {
  411. struct msm_file_private *ctx;
  412. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  413. if (!ctx)
  414. return -ENOMEM;
  415. msm_submitqueue_init(dev, ctx);
  416. file->driver_priv = ctx;
  417. return 0;
  418. }
  419. static int msm_open(struct drm_device *dev, struct drm_file *file)
  420. {
  421. /* For now, load gpu on open.. to avoid the requirement of having
  422. * firmware in the initrd.
  423. */
  424. load_gpu(dev);
  425. return context_init(dev, file);
  426. }
  427. static void context_close(struct msm_file_private *ctx)
  428. {
  429. msm_submitqueue_close(ctx);
  430. kfree(ctx);
  431. }
  432. static void msm_postclose(struct drm_device *dev, struct drm_file *file)
  433. {
  434. struct msm_drm_private *priv = dev->dev_private;
  435. struct msm_file_private *ctx = file->driver_priv;
  436. mutex_lock(&dev->struct_mutex);
  437. if (ctx == priv->lastctx)
  438. priv->lastctx = NULL;
  439. mutex_unlock(&dev->struct_mutex);
  440. context_close(ctx);
  441. }
  442. static void msm_lastclose(struct drm_device *dev)
  443. {
  444. struct msm_drm_private *priv = dev->dev_private;
  445. if (priv->fbdev)
  446. drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
  447. }
  448. static irqreturn_t msm_irq(int irq, void *arg)
  449. {
  450. struct drm_device *dev = arg;
  451. struct msm_drm_private *priv = dev->dev_private;
  452. struct msm_kms *kms = priv->kms;
  453. BUG_ON(!kms);
  454. return kms->funcs->irq(kms);
  455. }
  456. static void msm_irq_preinstall(struct drm_device *dev)
  457. {
  458. struct msm_drm_private *priv = dev->dev_private;
  459. struct msm_kms *kms = priv->kms;
  460. BUG_ON(!kms);
  461. kms->funcs->irq_preinstall(kms);
  462. }
  463. static int msm_irq_postinstall(struct drm_device *dev)
  464. {
  465. struct msm_drm_private *priv = dev->dev_private;
  466. struct msm_kms *kms = priv->kms;
  467. BUG_ON(!kms);
  468. return kms->funcs->irq_postinstall(kms);
  469. }
  470. static void msm_irq_uninstall(struct drm_device *dev)
  471. {
  472. struct msm_drm_private *priv = dev->dev_private;
  473. struct msm_kms *kms = priv->kms;
  474. BUG_ON(!kms);
  475. kms->funcs->irq_uninstall(kms);
  476. }
  477. static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  478. {
  479. struct msm_drm_private *priv = dev->dev_private;
  480. struct msm_kms *kms = priv->kms;
  481. if (!kms)
  482. return -ENXIO;
  483. DBG("dev=%p, crtc=%u", dev, pipe);
  484. return vblank_ctrl_queue_work(priv, pipe, true);
  485. }
  486. static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
  487. {
  488. struct msm_drm_private *priv = dev->dev_private;
  489. struct msm_kms *kms = priv->kms;
  490. if (!kms)
  491. return;
  492. DBG("dev=%p, crtc=%u", dev, pipe);
  493. vblank_ctrl_queue_work(priv, pipe, false);
  494. }
  495. /*
  496. * DRM ioctls:
  497. */
  498. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  499. struct drm_file *file)
  500. {
  501. struct msm_drm_private *priv = dev->dev_private;
  502. struct drm_msm_param *args = data;
  503. struct msm_gpu *gpu;
  504. /* for now, we just have 3d pipe.. eventually this would need to
  505. * be more clever to dispatch to appropriate gpu module:
  506. */
  507. if (args->pipe != MSM_PIPE_3D0)
  508. return -EINVAL;
  509. gpu = priv->gpu;
  510. if (!gpu)
  511. return -ENXIO;
  512. return gpu->funcs->get_param(gpu, args->param, &args->value);
  513. }
  514. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  515. struct drm_file *file)
  516. {
  517. struct drm_msm_gem_new *args = data;
  518. if (args->flags & ~MSM_BO_FLAGS) {
  519. DRM_ERROR("invalid flags: %08x\n", args->flags);
  520. return -EINVAL;
  521. }
  522. return msm_gem_new_handle(dev, file, args->size,
  523. args->flags, &args->handle);
  524. }
  525. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  526. {
  527. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  528. }
  529. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  530. struct drm_file *file)
  531. {
  532. struct drm_msm_gem_cpu_prep *args = data;
  533. struct drm_gem_object *obj;
  534. ktime_t timeout = to_ktime(args->timeout);
  535. int ret;
  536. if (args->op & ~MSM_PREP_FLAGS) {
  537. DRM_ERROR("invalid op: %08x\n", args->op);
  538. return -EINVAL;
  539. }
  540. obj = drm_gem_object_lookup(file, args->handle);
  541. if (!obj)
  542. return -ENOENT;
  543. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  544. drm_gem_object_unreference_unlocked(obj);
  545. return ret;
  546. }
  547. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  548. struct drm_file *file)
  549. {
  550. struct drm_msm_gem_cpu_fini *args = data;
  551. struct drm_gem_object *obj;
  552. int ret;
  553. obj = drm_gem_object_lookup(file, args->handle);
  554. if (!obj)
  555. return -ENOENT;
  556. ret = msm_gem_cpu_fini(obj);
  557. drm_gem_object_unreference_unlocked(obj);
  558. return ret;
  559. }
  560. static int msm_ioctl_gem_info_iova(struct drm_device *dev,
  561. struct drm_gem_object *obj, uint64_t *iova)
  562. {
  563. struct msm_drm_private *priv = dev->dev_private;
  564. if (!priv->gpu)
  565. return -EINVAL;
  566. return msm_gem_get_iova(obj, priv->gpu->aspace, iova);
  567. }
  568. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  569. struct drm_file *file)
  570. {
  571. struct drm_msm_gem_info *args = data;
  572. struct drm_gem_object *obj;
  573. int ret = 0;
  574. if (args->flags & ~MSM_INFO_FLAGS)
  575. return -EINVAL;
  576. obj = drm_gem_object_lookup(file, args->handle);
  577. if (!obj)
  578. return -ENOENT;
  579. if (args->flags & MSM_INFO_IOVA) {
  580. uint64_t iova;
  581. ret = msm_ioctl_gem_info_iova(dev, obj, &iova);
  582. if (!ret)
  583. args->offset = iova;
  584. } else {
  585. args->offset = msm_gem_mmap_offset(obj);
  586. }
  587. drm_gem_object_unreference_unlocked(obj);
  588. return ret;
  589. }
  590. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  591. struct drm_file *file)
  592. {
  593. struct msm_drm_private *priv = dev->dev_private;
  594. struct drm_msm_wait_fence *args = data;
  595. ktime_t timeout = to_ktime(args->timeout);
  596. struct msm_gpu_submitqueue *queue;
  597. struct msm_gpu *gpu = priv->gpu;
  598. int ret;
  599. if (args->pad) {
  600. DRM_ERROR("invalid pad: %08x\n", args->pad);
  601. return -EINVAL;
  602. }
  603. if (!gpu)
  604. return 0;
  605. queue = msm_submitqueue_get(file->driver_priv, args->queueid);
  606. if (!queue)
  607. return -ENOENT;
  608. ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
  609. true);
  610. msm_submitqueue_put(queue);
  611. return ret;
  612. }
  613. static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
  614. struct drm_file *file)
  615. {
  616. struct drm_msm_gem_madvise *args = data;
  617. struct drm_gem_object *obj;
  618. int ret;
  619. switch (args->madv) {
  620. case MSM_MADV_DONTNEED:
  621. case MSM_MADV_WILLNEED:
  622. break;
  623. default:
  624. return -EINVAL;
  625. }
  626. ret = mutex_lock_interruptible(&dev->struct_mutex);
  627. if (ret)
  628. return ret;
  629. obj = drm_gem_object_lookup(file, args->handle);
  630. if (!obj) {
  631. ret = -ENOENT;
  632. goto unlock;
  633. }
  634. ret = msm_gem_madvise(obj, args->madv);
  635. if (ret >= 0) {
  636. args->retained = ret;
  637. ret = 0;
  638. }
  639. drm_gem_object_unreference(obj);
  640. unlock:
  641. mutex_unlock(&dev->struct_mutex);
  642. return ret;
  643. }
  644. static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
  645. struct drm_file *file)
  646. {
  647. struct drm_msm_submitqueue *args = data;
  648. if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
  649. return -EINVAL;
  650. return msm_submitqueue_create(dev, file->driver_priv, args->prio,
  651. args->flags, &args->id);
  652. }
  653. static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
  654. struct drm_file *file)
  655. {
  656. u32 id = *(u32 *) data;
  657. return msm_submitqueue_remove(file->driver_priv, id);
  658. }
  659. static const struct drm_ioctl_desc msm_ioctls[] = {
  660. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
  661. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
  662. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
  663. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
  664. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
  665. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
  666. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
  667. DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
  668. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_AUTH|DRM_RENDER_ALLOW),
  669. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_AUTH|DRM_RENDER_ALLOW),
  670. };
  671. static const struct vm_operations_struct vm_ops = {
  672. .fault = msm_gem_fault,
  673. .open = drm_gem_vm_open,
  674. .close = drm_gem_vm_close,
  675. };
  676. static const struct file_operations fops = {
  677. .owner = THIS_MODULE,
  678. .open = drm_open,
  679. .release = drm_release,
  680. .unlocked_ioctl = drm_ioctl,
  681. .compat_ioctl = drm_compat_ioctl,
  682. .poll = drm_poll,
  683. .read = drm_read,
  684. .llseek = no_llseek,
  685. .mmap = msm_gem_mmap,
  686. };
  687. static struct drm_driver msm_driver = {
  688. .driver_features = DRIVER_HAVE_IRQ |
  689. DRIVER_GEM |
  690. DRIVER_PRIME |
  691. DRIVER_RENDER |
  692. DRIVER_ATOMIC |
  693. DRIVER_MODESET,
  694. .open = msm_open,
  695. .postclose = msm_postclose,
  696. .lastclose = msm_lastclose,
  697. .irq_handler = msm_irq,
  698. .irq_preinstall = msm_irq_preinstall,
  699. .irq_postinstall = msm_irq_postinstall,
  700. .irq_uninstall = msm_irq_uninstall,
  701. .enable_vblank = msm_enable_vblank,
  702. .disable_vblank = msm_disable_vblank,
  703. .gem_free_object = msm_gem_free_object,
  704. .gem_vm_ops = &vm_ops,
  705. .dumb_create = msm_gem_dumb_create,
  706. .dumb_map_offset = msm_gem_dumb_map_offset,
  707. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  708. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  709. .gem_prime_export = drm_gem_prime_export,
  710. .gem_prime_import = drm_gem_prime_import,
  711. .gem_prime_res_obj = msm_gem_prime_res_obj,
  712. .gem_prime_pin = msm_gem_prime_pin,
  713. .gem_prime_unpin = msm_gem_prime_unpin,
  714. .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
  715. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  716. .gem_prime_vmap = msm_gem_prime_vmap,
  717. .gem_prime_vunmap = msm_gem_prime_vunmap,
  718. .gem_prime_mmap = msm_gem_prime_mmap,
  719. #ifdef CONFIG_DEBUG_FS
  720. .debugfs_init = msm_debugfs_init,
  721. #endif
  722. .ioctls = msm_ioctls,
  723. .num_ioctls = ARRAY_SIZE(msm_ioctls),
  724. .fops = &fops,
  725. .name = "msm",
  726. .desc = "MSM Snapdragon DRM",
  727. .date = "20130625",
  728. .major = MSM_VERSION_MAJOR,
  729. .minor = MSM_VERSION_MINOR,
  730. .patchlevel = MSM_VERSION_PATCHLEVEL,
  731. };
  732. #ifdef CONFIG_PM_SLEEP
  733. static int msm_pm_suspend(struct device *dev)
  734. {
  735. struct drm_device *ddev = dev_get_drvdata(dev);
  736. drm_kms_helper_poll_disable(ddev);
  737. return 0;
  738. }
  739. static int msm_pm_resume(struct device *dev)
  740. {
  741. struct drm_device *ddev = dev_get_drvdata(dev);
  742. drm_kms_helper_poll_enable(ddev);
  743. return 0;
  744. }
  745. #endif
  746. #ifdef CONFIG_PM
  747. static int msm_runtime_suspend(struct device *dev)
  748. {
  749. struct drm_device *ddev = dev_get_drvdata(dev);
  750. struct msm_drm_private *priv = ddev->dev_private;
  751. DBG("");
  752. if (priv->mdss)
  753. return msm_mdss_disable(priv->mdss);
  754. return 0;
  755. }
  756. static int msm_runtime_resume(struct device *dev)
  757. {
  758. struct drm_device *ddev = dev_get_drvdata(dev);
  759. struct msm_drm_private *priv = ddev->dev_private;
  760. DBG("");
  761. if (priv->mdss)
  762. return msm_mdss_enable(priv->mdss);
  763. return 0;
  764. }
  765. #endif
  766. static const struct dev_pm_ops msm_pm_ops = {
  767. SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
  768. SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
  769. };
  770. /*
  771. * Componentized driver support:
  772. */
  773. /*
  774. * NOTE: duplication of the same code as exynos or imx (or probably any other).
  775. * so probably some room for some helpers
  776. */
  777. static int compare_of(struct device *dev, void *data)
  778. {
  779. return dev->of_node == data;
  780. }
  781. /*
  782. * Identify what components need to be added by parsing what remote-endpoints
  783. * our MDP output ports are connected to. In the case of LVDS on MDP4, there
  784. * is no external component that we need to add since LVDS is within MDP4
  785. * itself.
  786. */
  787. static int add_components_mdp(struct device *mdp_dev,
  788. struct component_match **matchptr)
  789. {
  790. struct device_node *np = mdp_dev->of_node;
  791. struct device_node *ep_node;
  792. struct device *master_dev;
  793. /*
  794. * on MDP4 based platforms, the MDP platform device is the component
  795. * master that adds other display interface components to itself.
  796. *
  797. * on MDP5 based platforms, the MDSS platform device is the component
  798. * master that adds MDP5 and other display interface components to
  799. * itself.
  800. */
  801. if (of_device_is_compatible(np, "qcom,mdp4"))
  802. master_dev = mdp_dev;
  803. else
  804. master_dev = mdp_dev->parent;
  805. for_each_endpoint_of_node(np, ep_node) {
  806. struct device_node *intf;
  807. struct of_endpoint ep;
  808. int ret;
  809. ret = of_graph_parse_endpoint(ep_node, &ep);
  810. if (ret) {
  811. dev_err(mdp_dev, "unable to parse port endpoint\n");
  812. of_node_put(ep_node);
  813. return ret;
  814. }
  815. /*
  816. * The LCDC/LVDS port on MDP4 is a speacial case where the
  817. * remote-endpoint isn't a component that we need to add
  818. */
  819. if (of_device_is_compatible(np, "qcom,mdp4") &&
  820. ep.port == 0)
  821. continue;
  822. /*
  823. * It's okay if some of the ports don't have a remote endpoint
  824. * specified. It just means that the port isn't connected to
  825. * any external interface.
  826. */
  827. intf = of_graph_get_remote_port_parent(ep_node);
  828. if (!intf)
  829. continue;
  830. drm_of_component_match_add(master_dev, matchptr, compare_of,
  831. intf);
  832. of_node_put(intf);
  833. }
  834. return 0;
  835. }
  836. static int compare_name_mdp(struct device *dev, void *data)
  837. {
  838. return (strstr(dev_name(dev), "mdp") != NULL);
  839. }
  840. static int add_display_components(struct device *dev,
  841. struct component_match **matchptr)
  842. {
  843. struct device *mdp_dev;
  844. int ret;
  845. /*
  846. * MDP5 based devices don't have a flat hierarchy. There is a top level
  847. * parent: MDSS, and children: MDP5, DSI, HDMI, eDP etc. Populate the
  848. * children devices, find the MDP5 node, and then add the interfaces
  849. * to our components list.
  850. */
  851. if (of_device_is_compatible(dev->of_node, "qcom,mdss")) {
  852. ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
  853. if (ret) {
  854. dev_err(dev, "failed to populate children devices\n");
  855. return ret;
  856. }
  857. mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
  858. if (!mdp_dev) {
  859. dev_err(dev, "failed to find MDSS MDP node\n");
  860. of_platform_depopulate(dev);
  861. return -ENODEV;
  862. }
  863. put_device(mdp_dev);
  864. /* add the MDP component itself */
  865. drm_of_component_match_add(dev, matchptr, compare_of,
  866. mdp_dev->of_node);
  867. } else {
  868. /* MDP4 */
  869. mdp_dev = dev;
  870. }
  871. ret = add_components_mdp(mdp_dev, matchptr);
  872. if (ret)
  873. of_platform_depopulate(dev);
  874. return ret;
  875. }
  876. /*
  877. * We don't know what's the best binding to link the gpu with the drm device.
  878. * Fow now, we just hunt for all the possible gpus that we support, and add them
  879. * as components.
  880. */
  881. static const struct of_device_id msm_gpu_match[] = {
  882. { .compatible = "qcom,adreno" },
  883. { .compatible = "qcom,adreno-3xx" },
  884. { .compatible = "qcom,kgsl-3d0" },
  885. { },
  886. };
  887. static int add_gpu_components(struct device *dev,
  888. struct component_match **matchptr)
  889. {
  890. struct device_node *np;
  891. np = of_find_matching_node(NULL, msm_gpu_match);
  892. if (!np)
  893. return 0;
  894. drm_of_component_match_add(dev, matchptr, compare_of, np);
  895. of_node_put(np);
  896. return 0;
  897. }
  898. static int msm_drm_bind(struct device *dev)
  899. {
  900. return msm_drm_init(dev, &msm_driver);
  901. }
  902. static void msm_drm_unbind(struct device *dev)
  903. {
  904. msm_drm_uninit(dev);
  905. }
  906. static const struct component_master_ops msm_drm_ops = {
  907. .bind = msm_drm_bind,
  908. .unbind = msm_drm_unbind,
  909. };
  910. /*
  911. * Platform driver:
  912. */
  913. static int msm_pdev_probe(struct platform_device *pdev)
  914. {
  915. struct component_match *match = NULL;
  916. int ret;
  917. ret = add_display_components(&pdev->dev, &match);
  918. if (ret)
  919. return ret;
  920. ret = add_gpu_components(&pdev->dev, &match);
  921. if (ret)
  922. return ret;
  923. /* on all devices that I am aware of, iommu's which can map
  924. * any address the cpu can see are used:
  925. */
  926. ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
  927. if (ret)
  928. return ret;
  929. return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
  930. }
  931. static int msm_pdev_remove(struct platform_device *pdev)
  932. {
  933. component_master_del(&pdev->dev, &msm_drm_ops);
  934. of_platform_depopulate(&pdev->dev);
  935. return 0;
  936. }
  937. static const struct of_device_id dt_match[] = {
  938. { .compatible = "qcom,mdp4", .data = (void *)4 }, /* MDP4 */
  939. { .compatible = "qcom,mdss", .data = (void *)5 }, /* MDP5 MDSS */
  940. {}
  941. };
  942. MODULE_DEVICE_TABLE(of, dt_match);
  943. static struct platform_driver msm_platform_driver = {
  944. .probe = msm_pdev_probe,
  945. .remove = msm_pdev_remove,
  946. .driver = {
  947. .name = "msm",
  948. .of_match_table = dt_match,
  949. .pm = &msm_pm_ops,
  950. },
  951. };
  952. static int __init msm_drm_register(void)
  953. {
  954. if (!modeset)
  955. return -EINVAL;
  956. DBG("init");
  957. msm_mdp_register();
  958. msm_dsi_register();
  959. msm_edp_register();
  960. msm_hdmi_register();
  961. adreno_register();
  962. return platform_driver_register(&msm_platform_driver);
  963. }
  964. static void __exit msm_drm_unregister(void)
  965. {
  966. DBG("fini");
  967. platform_driver_unregister(&msm_platform_driver);
  968. msm_hdmi_unregister();
  969. adreno_unregister();
  970. msm_edp_unregister();
  971. msm_dsi_unregister();
  972. msm_mdp_unregister();
  973. }
  974. module_init(msm_drm_register);
  975. module_exit(msm_drm_unregister);
  976. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  977. MODULE_DESCRIPTION("MSM DRM Driver");
  978. MODULE_LICENSE("GPL");