intel_uc.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "intel_uc.h"
  25. #include "intel_guc_submission.h"
  26. #include "i915_drv.h"
  27. /* Reset GuC providing us with fresh state for both GuC and HuC.
  28. */
  29. static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
  30. {
  31. int ret;
  32. u32 guc_status;
  33. ret = intel_reset_guc(dev_priv);
  34. if (ret) {
  35. DRM_ERROR("Failed to reset GuC, ret = %d\n", ret);
  36. return ret;
  37. }
  38. guc_status = I915_READ(GUC_STATUS);
  39. WARN(!(guc_status & GS_MIA_IN_RESET),
  40. "GuC status: 0x%x, MIA core expected to be in reset\n",
  41. guc_status);
  42. return ret;
  43. }
  44. void intel_uc_sanitize_options(struct drm_i915_private *dev_priv)
  45. {
  46. if (!HAS_GUC(dev_priv)) {
  47. if (i915_modparams.enable_guc_loading > 0 ||
  48. i915_modparams.enable_guc_submission > 0)
  49. DRM_INFO("Ignoring GuC options, no hardware\n");
  50. i915_modparams.enable_guc_loading = 0;
  51. i915_modparams.enable_guc_submission = 0;
  52. return;
  53. }
  54. /* A negative value means "use platform default" */
  55. if (i915_modparams.enable_guc_loading < 0)
  56. i915_modparams.enable_guc_loading = HAS_GUC_UCODE(dev_priv);
  57. /* Verify firmware version */
  58. if (i915_modparams.enable_guc_loading) {
  59. if (HAS_HUC_UCODE(dev_priv))
  60. intel_huc_select_fw(&dev_priv->huc);
  61. if (intel_guc_fw_select(&dev_priv->guc))
  62. i915_modparams.enable_guc_loading = 0;
  63. }
  64. /* Can't enable guc submission without guc loaded */
  65. if (!i915_modparams.enable_guc_loading)
  66. i915_modparams.enable_guc_submission = 0;
  67. /* A negative value means "use platform default" */
  68. if (i915_modparams.enable_guc_submission < 0)
  69. i915_modparams.enable_guc_submission = HAS_GUC_SCHED(dev_priv);
  70. }
  71. void intel_uc_init_early(struct drm_i915_private *dev_priv)
  72. {
  73. intel_guc_init_early(&dev_priv->guc);
  74. }
  75. void intel_uc_init_fw(struct drm_i915_private *dev_priv)
  76. {
  77. intel_uc_fw_fetch(dev_priv, &dev_priv->huc.fw);
  78. intel_uc_fw_fetch(dev_priv, &dev_priv->guc.fw);
  79. }
  80. void intel_uc_fini_fw(struct drm_i915_private *dev_priv)
  81. {
  82. intel_uc_fw_fini(&dev_priv->guc.fw);
  83. intel_uc_fw_fini(&dev_priv->huc.fw);
  84. }
  85. /**
  86. * intel_uc_init_mmio - setup uC MMIO access
  87. *
  88. * @dev_priv: device private
  89. *
  90. * Setup minimal state necessary for MMIO accesses later in the
  91. * initialization sequence.
  92. */
  93. void intel_uc_init_mmio(struct drm_i915_private *dev_priv)
  94. {
  95. intel_guc_init_send_regs(&dev_priv->guc);
  96. }
  97. static void guc_capture_load_err_log(struct intel_guc *guc)
  98. {
  99. if (!guc->log.vma || i915_modparams.guc_log_level < 0)
  100. return;
  101. if (!guc->load_err_log)
  102. guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);
  103. return;
  104. }
  105. static void guc_free_load_err_log(struct intel_guc *guc)
  106. {
  107. if (guc->load_err_log)
  108. i915_gem_object_put(guc->load_err_log);
  109. }
  110. static int guc_enable_communication(struct intel_guc *guc)
  111. {
  112. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  113. if (HAS_GUC_CT(dev_priv))
  114. return intel_guc_enable_ct(guc);
  115. guc->send = intel_guc_send_mmio;
  116. return 0;
  117. }
  118. static void guc_disable_communication(struct intel_guc *guc)
  119. {
  120. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  121. if (HAS_GUC_CT(dev_priv))
  122. intel_guc_disable_ct(guc);
  123. guc->send = intel_guc_send_nop;
  124. }
  125. int intel_uc_init_hw(struct drm_i915_private *dev_priv)
  126. {
  127. struct intel_guc *guc = &dev_priv->guc;
  128. int ret, attempts;
  129. if (!i915_modparams.enable_guc_loading)
  130. return 0;
  131. guc_disable_communication(guc);
  132. gen9_reset_guc_interrupts(dev_priv);
  133. /* We need to notify the guc whenever we change the GGTT */
  134. i915_ggtt_enable_guc(dev_priv);
  135. if (i915_modparams.enable_guc_submission) {
  136. /*
  137. * This is stuff we need to have available at fw load time
  138. * if we are planning to enable submission later
  139. */
  140. ret = intel_guc_submission_init(guc);
  141. if (ret)
  142. goto err_guc;
  143. }
  144. /* init WOPCM */
  145. I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
  146. I915_WRITE(DMA_GUC_WOPCM_OFFSET,
  147. GUC_WOPCM_OFFSET_VALUE | HUC_LOADING_AGENT_GUC);
  148. /* WaEnableuKernelHeaderValidFix:skl */
  149. /* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
  150. if (IS_GEN9(dev_priv))
  151. attempts = 3;
  152. else
  153. attempts = 1;
  154. while (attempts--) {
  155. /*
  156. * Always reset the GuC just before (re)loading, so
  157. * that the state and timing are fairly predictable
  158. */
  159. ret = __intel_uc_reset_hw(dev_priv);
  160. if (ret)
  161. goto err_submission;
  162. intel_huc_init_hw(&dev_priv->huc);
  163. intel_guc_init_params(guc);
  164. ret = intel_guc_fw_upload(guc);
  165. if (ret == 0 || ret != -EAGAIN)
  166. break;
  167. DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
  168. "retry %d more time(s)\n", ret, attempts);
  169. }
  170. /* Did we succeded or run out of retries? */
  171. if (ret)
  172. goto err_log_capture;
  173. ret = guc_enable_communication(guc);
  174. if (ret)
  175. goto err_log_capture;
  176. intel_huc_auth(&dev_priv->huc);
  177. if (i915_modparams.enable_guc_submission) {
  178. if (i915_modparams.guc_log_level >= 0)
  179. gen9_enable_guc_interrupts(dev_priv);
  180. ret = intel_guc_submission_enable(guc);
  181. if (ret)
  182. goto err_interrupts;
  183. }
  184. dev_info(dev_priv->drm.dev, "GuC %s (firmware %s [version %u.%u])\n",
  185. i915_modparams.enable_guc_submission ? "submission enabled" :
  186. "loaded",
  187. guc->fw.path,
  188. guc->fw.major_ver_found, guc->fw.minor_ver_found);
  189. return 0;
  190. /*
  191. * We've failed to load the firmware :(
  192. *
  193. * Decide whether to disable GuC submission and fall back to
  194. * execlist mode, and whether to hide the error by returning
  195. * zero or to return -EIO, which the caller will treat as a
  196. * nonfatal error (i.e. it doesn't prevent driver load, but
  197. * marks the GPU as wedged until reset).
  198. */
  199. err_interrupts:
  200. guc_disable_communication(guc);
  201. gen9_disable_guc_interrupts(dev_priv);
  202. err_log_capture:
  203. guc_capture_load_err_log(guc);
  204. err_submission:
  205. if (i915_modparams.enable_guc_submission)
  206. intel_guc_submission_fini(guc);
  207. err_guc:
  208. i915_ggtt_disable_guc(dev_priv);
  209. if (i915_modparams.enable_guc_loading > 1 ||
  210. i915_modparams.enable_guc_submission > 1) {
  211. DRM_ERROR("GuC init failed. Firmware loading disabled.\n");
  212. ret = -EIO;
  213. } else {
  214. DRM_NOTE("GuC init failed. Firmware loading disabled.\n");
  215. ret = 0;
  216. }
  217. if (i915_modparams.enable_guc_submission) {
  218. i915_modparams.enable_guc_submission = 0;
  219. DRM_NOTE("Falling back from GuC submission to execlist mode\n");
  220. }
  221. i915_modparams.enable_guc_loading = 0;
  222. return ret;
  223. }
  224. void intel_uc_fini_hw(struct drm_i915_private *dev_priv)
  225. {
  226. struct intel_guc *guc = &dev_priv->guc;
  227. guc_free_load_err_log(guc);
  228. if (!i915_modparams.enable_guc_loading)
  229. return;
  230. if (i915_modparams.enable_guc_submission)
  231. intel_guc_submission_disable(guc);
  232. guc_disable_communication(guc);
  233. if (i915_modparams.enable_guc_submission) {
  234. gen9_disable_guc_interrupts(dev_priv);
  235. intel_guc_submission_fini(guc);
  236. }
  237. i915_ggtt_disable_guc(dev_priv);
  238. }