intel_guc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * Copyright © 2014-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "intel_guc.h"
  25. #include "intel_guc_submission.h"
  26. #include "i915_drv.h"
  27. static void gen8_guc_raise_irq(struct intel_guc *guc)
  28. {
  29. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  30. I915_WRITE(GUC_SEND_INTERRUPT, GUC_SEND_TRIGGER);
  31. }
  32. static inline i915_reg_t guc_send_reg(struct intel_guc *guc, u32 i)
  33. {
  34. GEM_BUG_ON(!guc->send_regs.base);
  35. GEM_BUG_ON(!guc->send_regs.count);
  36. GEM_BUG_ON(i >= guc->send_regs.count);
  37. return _MMIO(guc->send_regs.base + 4 * i);
  38. }
  39. void intel_guc_init_send_regs(struct intel_guc *guc)
  40. {
  41. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  42. enum forcewake_domains fw_domains = 0;
  43. unsigned int i;
  44. guc->send_regs.base = i915_mmio_reg_offset(SOFT_SCRATCH(0));
  45. guc->send_regs.count = SOFT_SCRATCH_COUNT - 1;
  46. for (i = 0; i < guc->send_regs.count; i++) {
  47. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  48. guc_send_reg(guc, i),
  49. FW_REG_READ | FW_REG_WRITE);
  50. }
  51. guc->send_regs.fw_domains = fw_domains;
  52. }
  53. void intel_guc_init_early(struct intel_guc *guc)
  54. {
  55. intel_guc_ct_init_early(&guc->ct);
  56. mutex_init(&guc->send_mutex);
  57. guc->send = intel_guc_send_nop;
  58. guc->notify = gen8_guc_raise_irq;
  59. }
  60. static u32 get_gt_type(struct drm_i915_private *dev_priv)
  61. {
  62. /* XXX: GT type based on PCI device ID? field seems unused by fw */
  63. return 0;
  64. }
  65. static u32 get_core_family(struct drm_i915_private *dev_priv)
  66. {
  67. u32 gen = INTEL_GEN(dev_priv);
  68. switch (gen) {
  69. case 9:
  70. return GUC_CORE_FAMILY_GEN9;
  71. default:
  72. MISSING_CASE(gen);
  73. return GUC_CORE_FAMILY_UNKNOWN;
  74. }
  75. }
  76. /*
  77. * Initialise the GuC parameter block before starting the firmware
  78. * transfer. These parameters are read by the firmware on startup
  79. * and cannot be changed thereafter.
  80. */
  81. void intel_guc_init_params(struct intel_guc *guc)
  82. {
  83. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  84. u32 params[GUC_CTL_MAX_DWORDS];
  85. int i;
  86. memset(params, 0, sizeof(params));
  87. params[GUC_CTL_DEVICE_INFO] |=
  88. (get_gt_type(dev_priv) << GUC_CTL_GT_TYPE_SHIFT) |
  89. (get_core_family(dev_priv) << GUC_CTL_CORE_FAMILY_SHIFT);
  90. /*
  91. * GuC ARAT increment is 10 ns. GuC default scheduler quantum is one
  92. * second. This ARAR is calculated by:
  93. * Scheduler-Quantum-in-ns / ARAT-increment-in-ns = 1000000000 / 10
  94. */
  95. params[GUC_CTL_ARAT_HIGH] = 0;
  96. params[GUC_CTL_ARAT_LOW] = 100000000;
  97. params[GUC_CTL_WA] |= GUC_CTL_WA_UK_BY_DRIVER;
  98. params[GUC_CTL_FEATURE] |= GUC_CTL_DISABLE_SCHEDULER |
  99. GUC_CTL_VCS2_ENABLED;
  100. params[GUC_CTL_LOG_PARAMS] = guc->log.flags;
  101. if (i915_modparams.guc_log_level >= 0) {
  102. params[GUC_CTL_DEBUG] =
  103. i915_modparams.guc_log_level << GUC_LOG_VERBOSITY_SHIFT;
  104. } else {
  105. params[GUC_CTL_DEBUG] = GUC_LOG_DISABLED;
  106. }
  107. /* If GuC submission is enabled, set up additional parameters here */
  108. if (i915_modparams.enable_guc_submission) {
  109. u32 ads = guc_ggtt_offset(guc->ads_vma) >> PAGE_SHIFT;
  110. u32 pgs = guc_ggtt_offset(dev_priv->guc.stage_desc_pool);
  111. u32 ctx_in_16 = GUC_MAX_STAGE_DESCRIPTORS / 16;
  112. params[GUC_CTL_DEBUG] |= ads << GUC_ADS_ADDR_SHIFT;
  113. params[GUC_CTL_DEBUG] |= GUC_ADS_ENABLED;
  114. pgs >>= PAGE_SHIFT;
  115. params[GUC_CTL_CTXINFO] = (pgs << GUC_CTL_BASE_ADDR_SHIFT) |
  116. (ctx_in_16 << GUC_CTL_CTXNUM_IN16_SHIFT);
  117. params[GUC_CTL_FEATURE] |= GUC_CTL_KERNEL_SUBMISSIONS;
  118. /* Unmask this bit to enable the GuC's internal scheduler */
  119. params[GUC_CTL_FEATURE] &= ~GUC_CTL_DISABLE_SCHEDULER;
  120. }
  121. /*
  122. * All SOFT_SCRATCH registers are in FORCEWAKE_BLITTER domain and
  123. * they are power context saved so it's ok to release forcewake
  124. * when we are done here and take it again at xfer time.
  125. */
  126. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_BLITTER);
  127. I915_WRITE(SOFT_SCRATCH(0), 0);
  128. for (i = 0; i < GUC_CTL_MAX_DWORDS; i++)
  129. I915_WRITE(SOFT_SCRATCH(1 + i), params[i]);
  130. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_BLITTER);
  131. }
  132. int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len)
  133. {
  134. WARN(1, "Unexpected send: action=%#x\n", *action);
  135. return -ENODEV;
  136. }
  137. /*
  138. * This function implements the MMIO based host to GuC interface.
  139. */
  140. int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len)
  141. {
  142. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  143. u32 status;
  144. int i;
  145. int ret;
  146. GEM_BUG_ON(!len);
  147. GEM_BUG_ON(len > guc->send_regs.count);
  148. /* If CT is available, we expect to use MMIO only during init/fini */
  149. GEM_BUG_ON(HAS_GUC_CT(dev_priv) &&
  150. *action != INTEL_GUC_ACTION_REGISTER_COMMAND_TRANSPORT_BUFFER &&
  151. *action != INTEL_GUC_ACTION_DEREGISTER_COMMAND_TRANSPORT_BUFFER);
  152. mutex_lock(&guc->send_mutex);
  153. intel_uncore_forcewake_get(dev_priv, guc->send_regs.fw_domains);
  154. for (i = 0; i < len; i++)
  155. I915_WRITE(guc_send_reg(guc, i), action[i]);
  156. POSTING_READ(guc_send_reg(guc, i - 1));
  157. intel_guc_notify(guc);
  158. /*
  159. * No GuC command should ever take longer than 10ms.
  160. * Fast commands should still complete in 10us.
  161. */
  162. ret = __intel_wait_for_register_fw(dev_priv,
  163. guc_send_reg(guc, 0),
  164. INTEL_GUC_RECV_MASK,
  165. INTEL_GUC_RECV_MASK,
  166. 10, 10, &status);
  167. if (status != INTEL_GUC_STATUS_SUCCESS) {
  168. /*
  169. * Either the GuC explicitly returned an error (which
  170. * we convert to -EIO here) or no response at all was
  171. * received within the timeout limit (-ETIMEDOUT)
  172. */
  173. if (ret != -ETIMEDOUT)
  174. ret = -EIO;
  175. DRM_WARN("INTEL_GUC_SEND: Action 0x%X failed;"
  176. " ret=%d status=0x%08X response=0x%08X\n",
  177. action[0], ret, status, I915_READ(SOFT_SCRATCH(15)));
  178. }
  179. intel_uncore_forcewake_put(dev_priv, guc->send_regs.fw_domains);
  180. mutex_unlock(&guc->send_mutex);
  181. return ret;
  182. }
  183. int intel_guc_sample_forcewake(struct intel_guc *guc)
  184. {
  185. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  186. u32 action[2];
  187. action[0] = INTEL_GUC_ACTION_SAMPLE_FORCEWAKE;
  188. /* WaRsDisableCoarsePowerGating:skl,bxt */
  189. if (!intel_rc6_enabled() ||
  190. NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
  191. action[1] = 0;
  192. else
  193. /* bit 0 and 1 are for Render and Media domain separately */
  194. action[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
  195. return intel_guc_send(guc, action, ARRAY_SIZE(action));
  196. }
  197. /**
  198. * intel_guc_auth_huc() - Send action to GuC to authenticate HuC ucode
  199. * @guc: intel_guc structure
  200. * @rsa_offset: rsa offset w.r.t ggtt base of huc vma
  201. *
  202. * Triggers a HuC firmware authentication request to the GuC via intel_guc_send
  203. * INTEL_GUC_ACTION_AUTHENTICATE_HUC interface. This function is invoked by
  204. * intel_huc_auth().
  205. *
  206. * Return: non-zero code on error
  207. */
  208. int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset)
  209. {
  210. u32 action[] = {
  211. INTEL_GUC_ACTION_AUTHENTICATE_HUC,
  212. rsa_offset
  213. };
  214. return intel_guc_send(guc, action, ARRAY_SIZE(action));
  215. }
  216. /**
  217. * intel_guc_suspend() - notify GuC entering suspend state
  218. * @dev_priv: i915 device private
  219. */
  220. int intel_guc_suspend(struct drm_i915_private *dev_priv)
  221. {
  222. struct intel_guc *guc = &dev_priv->guc;
  223. u32 data[3];
  224. if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
  225. return 0;
  226. gen9_disable_guc_interrupts(dev_priv);
  227. data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
  228. /* any value greater than GUC_POWER_D0 */
  229. data[1] = GUC_POWER_D1;
  230. data[2] = guc_ggtt_offset(guc->shared_data);
  231. return intel_guc_send(guc, data, ARRAY_SIZE(data));
  232. }
  233. /**
  234. * intel_guc_reset_engine() - ask GuC to reset an engine
  235. * @guc: intel_guc structure
  236. * @engine: engine to be reset
  237. */
  238. int intel_guc_reset_engine(struct intel_guc *guc,
  239. struct intel_engine_cs *engine)
  240. {
  241. u32 data[7];
  242. GEM_BUG_ON(!guc->execbuf_client);
  243. data[0] = INTEL_GUC_ACTION_REQUEST_ENGINE_RESET;
  244. data[1] = engine->guc_id;
  245. data[2] = 0;
  246. data[3] = 0;
  247. data[4] = 0;
  248. data[5] = guc->execbuf_client->stage_id;
  249. data[6] = guc_ggtt_offset(guc->shared_data);
  250. return intel_guc_send(guc, data, ARRAY_SIZE(data));
  251. }
  252. /**
  253. * intel_guc_resume() - notify GuC resuming from suspend state
  254. * @dev_priv: i915 device private
  255. */
  256. int intel_guc_resume(struct drm_i915_private *dev_priv)
  257. {
  258. struct intel_guc *guc = &dev_priv->guc;
  259. u32 data[3];
  260. if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
  261. return 0;
  262. if (i915_modparams.guc_log_level >= 0)
  263. gen9_enable_guc_interrupts(dev_priv);
  264. data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
  265. data[1] = GUC_POWER_D0;
  266. data[2] = guc_ggtt_offset(guc->shared_data);
  267. return intel_guc_send(guc, data, ARRAY_SIZE(data));
  268. }
  269. /**
  270. * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
  271. * @guc: the guc
  272. * @size: size of area to allocate (both virtual space and memory)
  273. *
  274. * This is a wrapper to create an object for use with the GuC. In order to
  275. * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
  276. * both some backing storage and a range inside the Global GTT. We must pin
  277. * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
  278. * range is reserved inside GuC.
  279. *
  280. * Return: A i915_vma if successful, otherwise an ERR_PTR.
  281. */
  282. struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
  283. {
  284. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  285. struct drm_i915_gem_object *obj;
  286. struct i915_vma *vma;
  287. int ret;
  288. obj = i915_gem_object_create(dev_priv, size);
  289. if (IS_ERR(obj))
  290. return ERR_CAST(obj);
  291. vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
  292. if (IS_ERR(vma))
  293. goto err;
  294. ret = i915_vma_pin(vma, 0, PAGE_SIZE,
  295. PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
  296. if (ret) {
  297. vma = ERR_PTR(ret);
  298. goto err;
  299. }
  300. return vma;
  301. err:
  302. i915_gem_object_put(obj);
  303. return vma;
  304. }
  305. u32 intel_guc_wopcm_size(struct drm_i915_private *dev_priv)
  306. {
  307. u32 wopcm_size = GUC_WOPCM_TOP;
  308. /* On BXT, the top of WOPCM is reserved for RC6 context */
  309. if (IS_GEN9_LP(dev_priv))
  310. wopcm_size -= BXT_GUC_WOPCM_RC6_RESERVED;
  311. return wopcm_size;
  312. }