intel_engine_cs.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drm_print.h>
  25. #include "i915_drv.h"
  26. #include "i915_vgpu.h"
  27. #include "intel_ringbuffer.h"
  28. #include "intel_lrc.h"
  29. /* Haswell does have the CXT_SIZE register however it does not appear to be
  30. * valid. Now, docs explain in dwords what is in the context object. The full
  31. * size is 70720 bytes, however, the power context and execlist context will
  32. * never be saved (power context is stored elsewhere, and execlists don't work
  33. * on HSW) - so the final size, including the extra state required for the
  34. * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
  35. */
  36. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  37. /* Same as Haswell, but 72064 bytes now. */
  38. #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
  39. #define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
  40. #define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
  41. #define GEN10_LR_CONTEXT_RENDER_SIZE (18 * PAGE_SIZE)
  42. #define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
  43. struct engine_class_info {
  44. const char *name;
  45. int (*init_legacy)(struct intel_engine_cs *engine);
  46. int (*init_execlists)(struct intel_engine_cs *engine);
  47. u8 uabi_class;
  48. };
  49. static const struct engine_class_info intel_engine_classes[] = {
  50. [RENDER_CLASS] = {
  51. .name = "rcs",
  52. .init_execlists = logical_render_ring_init,
  53. .init_legacy = intel_init_render_ring_buffer,
  54. .uabi_class = I915_ENGINE_CLASS_RENDER,
  55. },
  56. [COPY_ENGINE_CLASS] = {
  57. .name = "bcs",
  58. .init_execlists = logical_xcs_ring_init,
  59. .init_legacy = intel_init_blt_ring_buffer,
  60. .uabi_class = I915_ENGINE_CLASS_COPY,
  61. },
  62. [VIDEO_DECODE_CLASS] = {
  63. .name = "vcs",
  64. .init_execlists = logical_xcs_ring_init,
  65. .init_legacy = intel_init_bsd_ring_buffer,
  66. .uabi_class = I915_ENGINE_CLASS_VIDEO,
  67. },
  68. [VIDEO_ENHANCEMENT_CLASS] = {
  69. .name = "vecs",
  70. .init_execlists = logical_xcs_ring_init,
  71. .init_legacy = intel_init_vebox_ring_buffer,
  72. .uabi_class = I915_ENGINE_CLASS_VIDEO_ENHANCE,
  73. },
  74. };
  75. struct engine_info {
  76. unsigned int hw_id;
  77. unsigned int uabi_id;
  78. u8 class;
  79. u8 instance;
  80. u32 mmio_base;
  81. unsigned irq_shift;
  82. };
  83. static const struct engine_info intel_engines[] = {
  84. [RCS] = {
  85. .hw_id = RCS_HW,
  86. .uabi_id = I915_EXEC_RENDER,
  87. .class = RENDER_CLASS,
  88. .instance = 0,
  89. .mmio_base = RENDER_RING_BASE,
  90. .irq_shift = GEN8_RCS_IRQ_SHIFT,
  91. },
  92. [BCS] = {
  93. .hw_id = BCS_HW,
  94. .uabi_id = I915_EXEC_BLT,
  95. .class = COPY_ENGINE_CLASS,
  96. .instance = 0,
  97. .mmio_base = BLT_RING_BASE,
  98. .irq_shift = GEN8_BCS_IRQ_SHIFT,
  99. },
  100. [VCS] = {
  101. .hw_id = VCS_HW,
  102. .uabi_id = I915_EXEC_BSD,
  103. .class = VIDEO_DECODE_CLASS,
  104. .instance = 0,
  105. .mmio_base = GEN6_BSD_RING_BASE,
  106. .irq_shift = GEN8_VCS1_IRQ_SHIFT,
  107. },
  108. [VCS2] = {
  109. .hw_id = VCS2_HW,
  110. .uabi_id = I915_EXEC_BSD,
  111. .class = VIDEO_DECODE_CLASS,
  112. .instance = 1,
  113. .mmio_base = GEN8_BSD2_RING_BASE,
  114. .irq_shift = GEN8_VCS2_IRQ_SHIFT,
  115. },
  116. [VECS] = {
  117. .hw_id = VECS_HW,
  118. .uabi_id = I915_EXEC_VEBOX,
  119. .class = VIDEO_ENHANCEMENT_CLASS,
  120. .instance = 0,
  121. .mmio_base = VEBOX_RING_BASE,
  122. .irq_shift = GEN8_VECS_IRQ_SHIFT,
  123. },
  124. };
  125. /**
  126. * ___intel_engine_context_size() - return the size of the context for an engine
  127. * @dev_priv: i915 device private
  128. * @class: engine class
  129. *
  130. * Each engine class may require a different amount of space for a context
  131. * image.
  132. *
  133. * Return: size (in bytes) of an engine class specific context image
  134. *
  135. * Note: this size includes the HWSP, which is part of the context image
  136. * in LRC mode, but does not include the "shared data page" used with
  137. * GuC submission. The caller should account for this if using the GuC.
  138. */
  139. static u32
  140. __intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
  141. {
  142. u32 cxt_size;
  143. BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
  144. switch (class) {
  145. case RENDER_CLASS:
  146. switch (INTEL_GEN(dev_priv)) {
  147. default:
  148. MISSING_CASE(INTEL_GEN(dev_priv));
  149. case 10:
  150. return GEN10_LR_CONTEXT_RENDER_SIZE;
  151. case 9:
  152. return GEN9_LR_CONTEXT_RENDER_SIZE;
  153. case 8:
  154. return i915_modparams.enable_execlists ?
  155. GEN8_LR_CONTEXT_RENDER_SIZE :
  156. GEN8_CXT_TOTAL_SIZE;
  157. case 7:
  158. if (IS_HASWELL(dev_priv))
  159. return HSW_CXT_TOTAL_SIZE;
  160. cxt_size = I915_READ(GEN7_CXT_SIZE);
  161. return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
  162. PAGE_SIZE);
  163. case 6:
  164. cxt_size = I915_READ(CXT_SIZE);
  165. return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
  166. PAGE_SIZE);
  167. case 5:
  168. case 4:
  169. case 3:
  170. case 2:
  171. /* For the special day when i810 gets merged. */
  172. case 1:
  173. return 0;
  174. }
  175. break;
  176. default:
  177. MISSING_CASE(class);
  178. case VIDEO_DECODE_CLASS:
  179. case VIDEO_ENHANCEMENT_CLASS:
  180. case COPY_ENGINE_CLASS:
  181. if (INTEL_GEN(dev_priv) < 8)
  182. return 0;
  183. return GEN8_LR_CONTEXT_OTHER_SIZE;
  184. }
  185. }
  186. static int
  187. intel_engine_setup(struct drm_i915_private *dev_priv,
  188. enum intel_engine_id id)
  189. {
  190. const struct engine_info *info = &intel_engines[id];
  191. const struct engine_class_info *class_info;
  192. struct intel_engine_cs *engine;
  193. GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
  194. class_info = &intel_engine_classes[info->class];
  195. GEM_BUG_ON(dev_priv->engine[id]);
  196. engine = kzalloc(sizeof(*engine), GFP_KERNEL);
  197. if (!engine)
  198. return -ENOMEM;
  199. engine->id = id;
  200. engine->i915 = dev_priv;
  201. WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
  202. class_info->name, info->instance) >=
  203. sizeof(engine->name));
  204. engine->hw_id = engine->guc_id = info->hw_id;
  205. engine->mmio_base = info->mmio_base;
  206. engine->irq_shift = info->irq_shift;
  207. engine->class = info->class;
  208. engine->instance = info->instance;
  209. engine->uabi_id = info->uabi_id;
  210. engine->uabi_class = class_info->uabi_class;
  211. engine->context_size = __intel_engine_context_size(dev_priv,
  212. engine->class);
  213. if (WARN_ON(engine->context_size > BIT(20)))
  214. engine->context_size = 0;
  215. /* Nothing to do here, execute in order of dependencies */
  216. engine->schedule = NULL;
  217. ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
  218. dev_priv->engine[id] = engine;
  219. return 0;
  220. }
  221. /**
  222. * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
  223. * @dev_priv: i915 device private
  224. *
  225. * Return: non-zero if the initialization failed.
  226. */
  227. int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
  228. {
  229. struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
  230. const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
  231. struct intel_engine_cs *engine;
  232. enum intel_engine_id id;
  233. unsigned int mask = 0;
  234. unsigned int i;
  235. int err;
  236. WARN_ON(ring_mask == 0);
  237. WARN_ON(ring_mask &
  238. GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
  239. for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
  240. if (!HAS_ENGINE(dev_priv, i))
  241. continue;
  242. err = intel_engine_setup(dev_priv, i);
  243. if (err)
  244. goto cleanup;
  245. mask |= ENGINE_MASK(i);
  246. }
  247. /*
  248. * Catch failures to update intel_engines table when the new engines
  249. * are added to the driver by a warning and disabling the forgotten
  250. * engines.
  251. */
  252. if (WARN_ON(mask != ring_mask))
  253. device_info->ring_mask = mask;
  254. /* We always presume we have at least RCS available for later probing */
  255. if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
  256. err = -ENODEV;
  257. goto cleanup;
  258. }
  259. device_info->num_rings = hweight32(mask);
  260. i915_check_and_clear_faults(dev_priv);
  261. return 0;
  262. cleanup:
  263. for_each_engine(engine, dev_priv, id)
  264. kfree(engine);
  265. return err;
  266. }
  267. /**
  268. * intel_engines_init() - init the Engine Command Streamers
  269. * @dev_priv: i915 device private
  270. *
  271. * Return: non-zero if the initialization failed.
  272. */
  273. int intel_engines_init(struct drm_i915_private *dev_priv)
  274. {
  275. struct intel_engine_cs *engine;
  276. enum intel_engine_id id, err_id;
  277. int err;
  278. for_each_engine(engine, dev_priv, id) {
  279. const struct engine_class_info *class_info =
  280. &intel_engine_classes[engine->class];
  281. int (*init)(struct intel_engine_cs *engine);
  282. if (i915_modparams.enable_execlists)
  283. init = class_info->init_execlists;
  284. else
  285. init = class_info->init_legacy;
  286. err = -EINVAL;
  287. err_id = id;
  288. if (GEM_WARN_ON(!init))
  289. goto cleanup;
  290. err = init(engine);
  291. if (err)
  292. goto cleanup;
  293. GEM_BUG_ON(!engine->submit_request);
  294. }
  295. return 0;
  296. cleanup:
  297. for_each_engine(engine, dev_priv, id) {
  298. if (id >= err_id) {
  299. kfree(engine);
  300. dev_priv->engine[id] = NULL;
  301. } else {
  302. dev_priv->gt.cleanup_engine(engine);
  303. }
  304. }
  305. return err;
  306. }
  307. void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
  308. {
  309. struct drm_i915_private *dev_priv = engine->i915;
  310. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  311. * so long as the semaphore value in the register/page is greater
  312. * than the sync value), so whenever we reset the seqno,
  313. * so long as we reset the tracking semaphore value to 0, it will
  314. * always be before the next request's seqno. If we don't reset
  315. * the semaphore value, then when the seqno moves backwards all
  316. * future waits will complete instantly (causing rendering corruption).
  317. */
  318. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  319. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  320. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  321. if (HAS_VEBOX(dev_priv))
  322. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  323. }
  324. if (dev_priv->semaphore) {
  325. struct page *page = i915_vma_first_page(dev_priv->semaphore);
  326. void *semaphores;
  327. /* Semaphores are in noncoherent memory, flush to be safe */
  328. semaphores = kmap_atomic(page);
  329. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  330. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  331. drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  332. I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  333. kunmap_atomic(semaphores);
  334. }
  335. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  336. clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  337. /* After manually advancing the seqno, fake the interrupt in case
  338. * there are any waiters for that seqno.
  339. */
  340. intel_engine_wakeup(engine);
  341. GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
  342. }
  343. static void intel_engine_init_timeline(struct intel_engine_cs *engine)
  344. {
  345. engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
  346. }
  347. static bool csb_force_mmio(struct drm_i915_private *i915)
  348. {
  349. /*
  350. * IOMMU adds unpredictable latency causing the CSB write (from the
  351. * GPU into the HWSP) to only be visible some time after the interrupt
  352. * (missed breadcrumb syndrome).
  353. */
  354. if (intel_vtd_active())
  355. return true;
  356. /* Older GVT emulation depends upon intercepting CSB mmio */
  357. if (intel_vgpu_active(i915) && !intel_vgpu_has_hwsp_emulation(i915))
  358. return true;
  359. return false;
  360. }
  361. static void intel_engine_init_execlist(struct intel_engine_cs *engine)
  362. {
  363. struct intel_engine_execlists * const execlists = &engine->execlists;
  364. execlists->csb_use_mmio = csb_force_mmio(engine->i915);
  365. execlists->port_mask = 1;
  366. BUILD_BUG_ON_NOT_POWER_OF_2(execlists_num_ports(execlists));
  367. GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);
  368. execlists->queue = RB_ROOT;
  369. execlists->first = NULL;
  370. }
  371. /**
  372. * intel_engines_setup_common - setup engine state not requiring hw access
  373. * @engine: Engine to setup.
  374. *
  375. * Initializes @engine@ structure members shared between legacy and execlists
  376. * submission modes which do not require hardware access.
  377. *
  378. * Typically done early in the submission mode specific engine setup stage.
  379. */
  380. void intel_engine_setup_common(struct intel_engine_cs *engine)
  381. {
  382. intel_engine_init_execlist(engine);
  383. intel_engine_init_timeline(engine);
  384. intel_engine_init_hangcheck(engine);
  385. i915_gem_batch_pool_init(engine, &engine->batch_pool);
  386. intel_engine_init_cmd_parser(engine);
  387. }
  388. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
  389. {
  390. struct drm_i915_gem_object *obj;
  391. struct i915_vma *vma;
  392. int ret;
  393. WARN_ON(engine->scratch);
  394. obj = i915_gem_object_create_stolen(engine->i915, size);
  395. if (!obj)
  396. obj = i915_gem_object_create_internal(engine->i915, size);
  397. if (IS_ERR(obj)) {
  398. DRM_ERROR("Failed to allocate scratch page\n");
  399. return PTR_ERR(obj);
  400. }
  401. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  402. if (IS_ERR(vma)) {
  403. ret = PTR_ERR(vma);
  404. goto err_unref;
  405. }
  406. ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
  407. if (ret)
  408. goto err_unref;
  409. engine->scratch = vma;
  410. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  411. engine->name, i915_ggtt_offset(vma));
  412. return 0;
  413. err_unref:
  414. i915_gem_object_put(obj);
  415. return ret;
  416. }
  417. static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
  418. {
  419. i915_vma_unpin_and_release(&engine->scratch);
  420. }
  421. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  422. {
  423. struct drm_i915_private *dev_priv = engine->i915;
  424. if (!dev_priv->status_page_dmah)
  425. return;
  426. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  427. engine->status_page.page_addr = NULL;
  428. }
  429. static void cleanup_status_page(struct intel_engine_cs *engine)
  430. {
  431. struct i915_vma *vma;
  432. struct drm_i915_gem_object *obj;
  433. vma = fetch_and_zero(&engine->status_page.vma);
  434. if (!vma)
  435. return;
  436. obj = vma->obj;
  437. i915_vma_unpin(vma);
  438. i915_vma_close(vma);
  439. i915_gem_object_unpin_map(obj);
  440. __i915_gem_object_release_unless_active(obj);
  441. }
  442. static int init_status_page(struct intel_engine_cs *engine)
  443. {
  444. struct drm_i915_gem_object *obj;
  445. struct i915_vma *vma;
  446. unsigned int flags;
  447. void *vaddr;
  448. int ret;
  449. obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
  450. if (IS_ERR(obj)) {
  451. DRM_ERROR("Failed to allocate status page\n");
  452. return PTR_ERR(obj);
  453. }
  454. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  455. if (ret)
  456. goto err;
  457. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  458. if (IS_ERR(vma)) {
  459. ret = PTR_ERR(vma);
  460. goto err;
  461. }
  462. flags = PIN_GLOBAL;
  463. if (!HAS_LLC(engine->i915))
  464. /* On g33, we cannot place HWS above 256MiB, so
  465. * restrict its pinning to the low mappable arena.
  466. * Though this restriction is not documented for
  467. * gen4, gen5, or byt, they also behave similarly
  468. * and hang if the HWS is placed at the top of the
  469. * GTT. To generalise, it appears that all !llc
  470. * platforms have issues with us placing the HWS
  471. * above the mappable region (even though we never
  472. * actually map it).
  473. */
  474. flags |= PIN_MAPPABLE;
  475. else
  476. flags |= PIN_HIGH;
  477. ret = i915_vma_pin(vma, 0, 4096, flags);
  478. if (ret)
  479. goto err;
  480. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  481. if (IS_ERR(vaddr)) {
  482. ret = PTR_ERR(vaddr);
  483. goto err_unpin;
  484. }
  485. engine->status_page.vma = vma;
  486. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  487. engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
  488. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  489. engine->name, i915_ggtt_offset(vma));
  490. return 0;
  491. err_unpin:
  492. i915_vma_unpin(vma);
  493. err:
  494. i915_gem_object_put(obj);
  495. return ret;
  496. }
  497. static int init_phys_status_page(struct intel_engine_cs *engine)
  498. {
  499. struct drm_i915_private *dev_priv = engine->i915;
  500. GEM_BUG_ON(engine->id != RCS);
  501. dev_priv->status_page_dmah =
  502. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  503. if (!dev_priv->status_page_dmah)
  504. return -ENOMEM;
  505. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  506. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  507. return 0;
  508. }
  509. /**
  510. * intel_engines_init_common - initialize cengine state which might require hw access
  511. * @engine: Engine to initialize.
  512. *
  513. * Initializes @engine@ structure members shared between legacy and execlists
  514. * submission modes which do require hardware access.
  515. *
  516. * Typcally done at later stages of submission mode specific engine setup.
  517. *
  518. * Returns zero on success or an error code on failure.
  519. */
  520. int intel_engine_init_common(struct intel_engine_cs *engine)
  521. {
  522. struct intel_ring *ring;
  523. int ret;
  524. engine->set_default_submission(engine);
  525. /* We may need to do things with the shrinker which
  526. * require us to immediately switch back to the default
  527. * context. This can cause a problem as pinning the
  528. * default context also requires GTT space which may not
  529. * be available. To avoid this we always pin the default
  530. * context.
  531. */
  532. ring = engine->context_pin(engine, engine->i915->kernel_context);
  533. if (IS_ERR(ring))
  534. return PTR_ERR(ring);
  535. /*
  536. * Similarly the preempt context must always be available so that
  537. * we can interrupt the engine at any time.
  538. */
  539. if (HAS_LOGICAL_RING_PREEMPTION(engine->i915)) {
  540. ring = engine->context_pin(engine,
  541. engine->i915->preempt_context);
  542. if (IS_ERR(ring)) {
  543. ret = PTR_ERR(ring);
  544. goto err_unpin_kernel;
  545. }
  546. }
  547. ret = intel_engine_init_breadcrumbs(engine);
  548. if (ret)
  549. goto err_unpin_preempt;
  550. if (HWS_NEEDS_PHYSICAL(engine->i915))
  551. ret = init_phys_status_page(engine);
  552. else
  553. ret = init_status_page(engine);
  554. if (ret)
  555. goto err_breadcrumbs;
  556. return 0;
  557. err_breadcrumbs:
  558. intel_engine_fini_breadcrumbs(engine);
  559. err_unpin_preempt:
  560. if (HAS_LOGICAL_RING_PREEMPTION(engine->i915))
  561. engine->context_unpin(engine, engine->i915->preempt_context);
  562. err_unpin_kernel:
  563. engine->context_unpin(engine, engine->i915->kernel_context);
  564. return ret;
  565. }
  566. /**
  567. * intel_engines_cleanup_common - cleans up the engine state created by
  568. * the common initiailizers.
  569. * @engine: Engine to cleanup.
  570. *
  571. * This cleans up everything created by the common helpers.
  572. */
  573. void intel_engine_cleanup_common(struct intel_engine_cs *engine)
  574. {
  575. intel_engine_cleanup_scratch(engine);
  576. if (HWS_NEEDS_PHYSICAL(engine->i915))
  577. cleanup_phys_status_page(engine);
  578. else
  579. cleanup_status_page(engine);
  580. intel_engine_fini_breadcrumbs(engine);
  581. intel_engine_cleanup_cmd_parser(engine);
  582. i915_gem_batch_pool_fini(&engine->batch_pool);
  583. if (engine->default_state)
  584. i915_gem_object_put(engine->default_state);
  585. if (HAS_LOGICAL_RING_PREEMPTION(engine->i915))
  586. engine->context_unpin(engine, engine->i915->preempt_context);
  587. engine->context_unpin(engine, engine->i915->kernel_context);
  588. }
  589. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  590. {
  591. struct drm_i915_private *dev_priv = engine->i915;
  592. u64 acthd;
  593. if (INTEL_GEN(dev_priv) >= 8)
  594. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  595. RING_ACTHD_UDW(engine->mmio_base));
  596. else if (INTEL_GEN(dev_priv) >= 4)
  597. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  598. else
  599. acthd = I915_READ(ACTHD);
  600. return acthd;
  601. }
  602. u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
  603. {
  604. struct drm_i915_private *dev_priv = engine->i915;
  605. u64 bbaddr;
  606. if (INTEL_GEN(dev_priv) >= 8)
  607. bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
  608. RING_BBADDR_UDW(engine->mmio_base));
  609. else
  610. bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  611. return bbaddr;
  612. }
  613. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  614. {
  615. switch (type) {
  616. case I915_CACHE_NONE: return " uncached";
  617. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  618. case I915_CACHE_L3_LLC: return " L3+LLC";
  619. case I915_CACHE_WT: return " WT";
  620. default: return "";
  621. }
  622. }
  623. static inline uint32_t
  624. read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
  625. int subslice, i915_reg_t reg)
  626. {
  627. uint32_t mcr;
  628. uint32_t ret;
  629. enum forcewake_domains fw_domains;
  630. fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
  631. FW_REG_READ);
  632. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  633. GEN8_MCR_SELECTOR,
  634. FW_REG_READ | FW_REG_WRITE);
  635. spin_lock_irq(&dev_priv->uncore.lock);
  636. intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
  637. mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
  638. /*
  639. * The HW expects the slice and sublice selectors to be reset to 0
  640. * after reading out the registers.
  641. */
  642. WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
  643. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  644. mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
  645. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  646. ret = I915_READ_FW(reg);
  647. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  648. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  649. intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
  650. spin_unlock_irq(&dev_priv->uncore.lock);
  651. return ret;
  652. }
  653. /* NB: please notice the memset */
  654. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  655. struct intel_instdone *instdone)
  656. {
  657. struct drm_i915_private *dev_priv = engine->i915;
  658. u32 mmio_base = engine->mmio_base;
  659. int slice;
  660. int subslice;
  661. memset(instdone, 0, sizeof(*instdone));
  662. switch (INTEL_GEN(dev_priv)) {
  663. default:
  664. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  665. if (engine->id != RCS)
  666. break;
  667. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  668. for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
  669. instdone->sampler[slice][subslice] =
  670. read_subslice_reg(dev_priv, slice, subslice,
  671. GEN7_SAMPLER_INSTDONE);
  672. instdone->row[slice][subslice] =
  673. read_subslice_reg(dev_priv, slice, subslice,
  674. GEN7_ROW_INSTDONE);
  675. }
  676. break;
  677. case 7:
  678. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  679. if (engine->id != RCS)
  680. break;
  681. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  682. instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
  683. instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
  684. break;
  685. case 6:
  686. case 5:
  687. case 4:
  688. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  689. if (engine->id == RCS)
  690. /* HACK: Using the wrong struct member */
  691. instdone->slice_common = I915_READ(GEN4_INSTDONE1);
  692. break;
  693. case 3:
  694. case 2:
  695. instdone->instdone = I915_READ(GEN2_INSTDONE);
  696. break;
  697. }
  698. }
  699. static int wa_add(struct drm_i915_private *dev_priv,
  700. i915_reg_t addr,
  701. const u32 mask, const u32 val)
  702. {
  703. const u32 idx = dev_priv->workarounds.count;
  704. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  705. return -ENOSPC;
  706. dev_priv->workarounds.reg[idx].addr = addr;
  707. dev_priv->workarounds.reg[idx].value = val;
  708. dev_priv->workarounds.reg[idx].mask = mask;
  709. dev_priv->workarounds.count++;
  710. return 0;
  711. }
  712. #define WA_REG(addr, mask, val) do { \
  713. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  714. if (r) \
  715. return r; \
  716. } while (0)
  717. #define WA_SET_BIT_MASKED(addr, mask) \
  718. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  719. #define WA_CLR_BIT_MASKED(addr, mask) \
  720. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  721. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  722. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  723. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  724. i915_reg_t reg)
  725. {
  726. struct drm_i915_private *dev_priv = engine->i915;
  727. struct i915_workarounds *wa = &dev_priv->workarounds;
  728. const uint32_t index = wa->hw_whitelist_count[engine->id];
  729. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  730. return -EINVAL;
  731. I915_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  732. i915_mmio_reg_offset(reg));
  733. wa->hw_whitelist_count[engine->id]++;
  734. return 0;
  735. }
  736. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  737. {
  738. struct drm_i915_private *dev_priv = engine->i915;
  739. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  740. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  741. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  742. /* WaDisablePartialInstShootdown:bdw,chv */
  743. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  744. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  745. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  746. * workaround for for a possible hang in the unlikely event a TLB
  747. * invalidation occurs during a PSD flush.
  748. */
  749. /* WaForceEnableNonCoherent:bdw,chv */
  750. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  751. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  752. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  753. HDC_FORCE_NON_COHERENT);
  754. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  755. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  756. * polygons in the same 8x4 pixel/sample area to be processed without
  757. * stalling waiting for the earlier ones to write to Hierarchical Z
  758. * buffer."
  759. *
  760. * This optimization is off by default for BDW and CHV; turn it on.
  761. */
  762. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  763. /* Wa4x4STCOptimizationDisable:bdw,chv */
  764. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  765. /*
  766. * BSpec recommends 8x4 when MSAA is used,
  767. * however in practice 16x4 seems fastest.
  768. *
  769. * Note that PS/WM thread counts depend on the WIZ hashing
  770. * disable bit, which we don't touch here, but it's good
  771. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  772. */
  773. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  774. GEN6_WIZ_HASHING_MASK,
  775. GEN6_WIZ_HASHING_16x4);
  776. return 0;
  777. }
  778. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  779. {
  780. struct drm_i915_private *dev_priv = engine->i915;
  781. int ret;
  782. ret = gen8_init_workarounds(engine);
  783. if (ret)
  784. return ret;
  785. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  786. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  787. /* WaDisableDopClockGating:bdw
  788. *
  789. * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
  790. * to disable EUTC clock gating.
  791. */
  792. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  793. DOP_CLOCK_GATING_DISABLE);
  794. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  795. GEN8_SAMPLER_POWER_BYPASS_DIS);
  796. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  797. /* WaForceContextSaveRestoreNonCoherent:bdw */
  798. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  799. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  800. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  801. return 0;
  802. }
  803. static int chv_init_workarounds(struct intel_engine_cs *engine)
  804. {
  805. struct drm_i915_private *dev_priv = engine->i915;
  806. int ret;
  807. ret = gen8_init_workarounds(engine);
  808. if (ret)
  809. return ret;
  810. /* WaDisableThreadStallDopClockGating:chv */
  811. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  812. /* Improve HiZ throughput on CHV. */
  813. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  814. return 0;
  815. }
  816. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  817. {
  818. struct drm_i915_private *dev_priv = engine->i915;
  819. int ret;
  820. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
  821. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  822. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
  823. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  824. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  825. /* WaDisableKillLogic:bxt,skl,kbl */
  826. if (!IS_COFFEELAKE(dev_priv))
  827. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  828. ECOCHK_DIS_TLB);
  829. if (HAS_LLC(dev_priv)) {
  830. /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
  831. *
  832. * Must match Display Engine. See
  833. * WaCompressedResourceDisplayNewHashMode.
  834. */
  835. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  836. GEN9_PBE_COMPRESSED_HASH_SELECTION);
  837. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  838. GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
  839. I915_WRITE(MMCD_MISC_CTRL,
  840. I915_READ(MMCD_MISC_CTRL) |
  841. MMCD_PCLA |
  842. MMCD_HOTSPOT_EN);
  843. }
  844. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
  845. /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
  846. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  847. FLOW_CONTROL_ENABLE |
  848. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  849. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  850. if (!IS_COFFEELAKE(dev_priv))
  851. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  852. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  853. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
  854. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
  855. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  856. GEN9_ENABLE_YV12_BUGFIX |
  857. GEN9_ENABLE_GPGPU_PREEMPTION);
  858. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
  859. /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
  860. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  861. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  862. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
  863. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  864. GEN9_CCS_TLB_PREFETCH_ENABLE);
  865. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
  866. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  867. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  868. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  869. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  870. * both tied to WaForceContextSaveRestoreNonCoherent
  871. * in some hsds for skl. We keep the tie for all gen9. The
  872. * documentation is a bit hazy and so we want to get common behaviour,
  873. * even though there is no clear evidence we would need both on kbl/bxt.
  874. * This area has been source of system hangs so we play it safe
  875. * and mimic the skl regardless of what bspec says.
  876. *
  877. * Use Force Non-Coherent whenever executing a 3D context. This
  878. * is a workaround for a possible hang in the unlikely event
  879. * a TLB invalidation occurs during a PSD flush.
  880. */
  881. /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
  882. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  883. HDC_FORCE_NON_COHERENT);
  884. /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
  885. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  886. BDW_DISABLE_HDC_INVALIDATION);
  887. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
  888. if (IS_SKYLAKE(dev_priv) ||
  889. IS_KABYLAKE(dev_priv) ||
  890. IS_COFFEELAKE(dev_priv))
  891. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  892. GEN8_SAMPLER_POWER_BYPASS_DIS);
  893. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
  894. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  895. /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
  896. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  897. GEN8_LQSC_FLUSH_COHERENT_LINES));
  898. /*
  899. * Supporting preemption with fine-granularity requires changes in the
  900. * batch buffer programming. Since we can't break old userspace, we
  901. * need to set our default preemption level to safe value. Userspace is
  902. * still able to use more fine-grained preemption levels, since in
  903. * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
  904. * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
  905. * not real HW workarounds, but merely a way to start using preemption
  906. * while maintaining old contract with userspace.
  907. */
  908. /* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
  909. WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
  910. /* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
  911. WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
  912. GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
  913. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
  914. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  915. if (ret)
  916. return ret;
  917. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
  918. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  919. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  920. ret = wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  921. if (ret)
  922. return ret;
  923. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
  924. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  925. if (ret)
  926. return ret;
  927. return 0;
  928. }
  929. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  930. {
  931. struct drm_i915_private *dev_priv = engine->i915;
  932. u8 vals[3] = { 0, 0, 0 };
  933. unsigned int i;
  934. for (i = 0; i < 3; i++) {
  935. u8 ss;
  936. /*
  937. * Only consider slices where one, and only one, subslice has 7
  938. * EUs
  939. */
  940. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  941. continue;
  942. /*
  943. * subslice_7eu[i] != 0 (because of the check above) and
  944. * ss_max == 4 (maximum number of subslices possible per slice)
  945. *
  946. * -> 0 <= ss <= 3;
  947. */
  948. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  949. vals[i] = 3 - ss;
  950. }
  951. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  952. return 0;
  953. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  954. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  955. GEN9_IZ_HASHING_MASK(2) |
  956. GEN9_IZ_HASHING_MASK(1) |
  957. GEN9_IZ_HASHING_MASK(0),
  958. GEN9_IZ_HASHING(2, vals[2]) |
  959. GEN9_IZ_HASHING(1, vals[1]) |
  960. GEN9_IZ_HASHING(0, vals[0]));
  961. return 0;
  962. }
  963. static int skl_init_workarounds(struct intel_engine_cs *engine)
  964. {
  965. struct drm_i915_private *dev_priv = engine->i915;
  966. int ret;
  967. ret = gen9_init_workarounds(engine);
  968. if (ret)
  969. return ret;
  970. /* WaEnableGapsTsvCreditFix:skl */
  971. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  972. GEN9_GAPS_TSV_CREDIT_DISABLE));
  973. /* WaDisableGafsUnitClkGating:skl */
  974. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  975. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  976. /* WaInPlaceDecompressionHang:skl */
  977. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  978. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  979. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  980. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  981. /* WaDisableLSQCROPERFforOCL:skl */
  982. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  983. if (ret)
  984. return ret;
  985. return skl_tune_iz_hashing(engine);
  986. }
  987. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  988. {
  989. struct drm_i915_private *dev_priv = engine->i915;
  990. u32 val;
  991. int ret;
  992. ret = gen9_init_workarounds(engine);
  993. if (ret)
  994. return ret;
  995. /* WaDisableThreadStallDopClockGating:bxt */
  996. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  997. STALL_DOP_GATING_DISABLE);
  998. /* WaDisablePooledEuLoadBalancingFix:bxt */
  999. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  1000. _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
  1001. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  1002. val = I915_READ(GEN8_L3SQCREG1);
  1003. val &= ~L3_PRIO_CREDITS_MASK;
  1004. val |= L3_GENERAL_PRIO_CREDITS(62) | L3_HIGH_PRIO_CREDITS(2);
  1005. I915_WRITE(GEN8_L3SQCREG1, val);
  1006. /* WaToEnableHwFixForPushConstHWBug:bxt */
  1007. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1008. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1009. /* WaInPlaceDecompressionHang:bxt */
  1010. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1011. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1012. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1013. return 0;
  1014. }
  1015. static int cnl_init_workarounds(struct intel_engine_cs *engine)
  1016. {
  1017. struct drm_i915_private *dev_priv = engine->i915;
  1018. int ret;
  1019. /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
  1020. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1021. I915_WRITE(GAMT_CHKN_BIT_REG,
  1022. (I915_READ(GAMT_CHKN_BIT_REG) |
  1023. GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
  1024. /* WaForceContextSaveRestoreNonCoherent:cnl */
  1025. WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
  1026. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
  1027. /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
  1028. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1029. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
  1030. /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
  1031. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1032. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1033. /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
  1034. if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
  1035. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1036. GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
  1037. /* WaInPlaceDecompressionHang:cnl */
  1038. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1039. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1040. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1041. /* WaPushConstantDereferenceHoldDisable:cnl */
  1042. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
  1043. /* FtrEnableFastAnisoL1BankingFix: cnl */
  1044. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
  1045. /* WaDisable3DMidCmdPreemption:cnl */
  1046. WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
  1047. /* WaDisableGPGPUMidCmdPreemption:cnl */
  1048. WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
  1049. GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
  1050. /* WaEnablePreemptionGranularityControlByUMD:cnl */
  1051. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  1052. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  1053. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  1054. if (ret)
  1055. return ret;
  1056. return 0;
  1057. }
  1058. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  1059. {
  1060. struct drm_i915_private *dev_priv = engine->i915;
  1061. int ret;
  1062. ret = gen9_init_workarounds(engine);
  1063. if (ret)
  1064. return ret;
  1065. /* WaEnableGapsTsvCreditFix:kbl */
  1066. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1067. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1068. /* WaDisableDynamicCreditSharing:kbl */
  1069. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  1070. I915_WRITE(GAMT_CHKN_BIT_REG,
  1071. (I915_READ(GAMT_CHKN_BIT_REG) |
  1072. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
  1073. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  1074. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  1075. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  1076. HDC_FENCE_DEST_SLM_DISABLE);
  1077. /* WaToEnableHwFixForPushConstHWBug:kbl */
  1078. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  1079. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1080. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1081. /* WaDisableGafsUnitClkGating:kbl */
  1082. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1083. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1084. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  1085. WA_SET_BIT_MASKED(
  1086. GEN7_HALF_SLICE_CHICKEN1,
  1087. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1088. /* WaInPlaceDecompressionHang:kbl */
  1089. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1090. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1091. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1092. /* WaDisableLSQCROPERFforOCL:kbl */
  1093. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1094. if (ret)
  1095. return ret;
  1096. return 0;
  1097. }
  1098. static int glk_init_workarounds(struct intel_engine_cs *engine)
  1099. {
  1100. struct drm_i915_private *dev_priv = engine->i915;
  1101. int ret;
  1102. ret = gen9_init_workarounds(engine);
  1103. if (ret)
  1104. return ret;
  1105. /* WaToEnableHwFixForPushConstHWBug:glk */
  1106. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1107. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1108. return 0;
  1109. }
  1110. static int cfl_init_workarounds(struct intel_engine_cs *engine)
  1111. {
  1112. struct drm_i915_private *dev_priv = engine->i915;
  1113. int ret;
  1114. ret = gen9_init_workarounds(engine);
  1115. if (ret)
  1116. return ret;
  1117. /* WaEnableGapsTsvCreditFix:cfl */
  1118. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1119. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1120. /* WaToEnableHwFixForPushConstHWBug:cfl */
  1121. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1122. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1123. /* WaDisableGafsUnitClkGating:cfl */
  1124. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1125. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1126. /* WaDisableSbeCacheDispatchPortSharing:cfl */
  1127. WA_SET_BIT_MASKED(
  1128. GEN7_HALF_SLICE_CHICKEN1,
  1129. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1130. /* WaInPlaceDecompressionHang:cfl */
  1131. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1132. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1133. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1134. return 0;
  1135. }
  1136. int init_workarounds_ring(struct intel_engine_cs *engine)
  1137. {
  1138. struct drm_i915_private *dev_priv = engine->i915;
  1139. int err;
  1140. WARN_ON(engine->id != RCS);
  1141. dev_priv->workarounds.count = 0;
  1142. dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
  1143. if (IS_BROADWELL(dev_priv))
  1144. err = bdw_init_workarounds(engine);
  1145. else if (IS_CHERRYVIEW(dev_priv))
  1146. err = chv_init_workarounds(engine);
  1147. else if (IS_SKYLAKE(dev_priv))
  1148. err = skl_init_workarounds(engine);
  1149. else if (IS_BROXTON(dev_priv))
  1150. err = bxt_init_workarounds(engine);
  1151. else if (IS_KABYLAKE(dev_priv))
  1152. err = kbl_init_workarounds(engine);
  1153. else if (IS_GEMINILAKE(dev_priv))
  1154. err = glk_init_workarounds(engine);
  1155. else if (IS_COFFEELAKE(dev_priv))
  1156. err = cfl_init_workarounds(engine);
  1157. else if (IS_CANNONLAKE(dev_priv))
  1158. err = cnl_init_workarounds(engine);
  1159. else
  1160. err = 0;
  1161. if (err)
  1162. return err;
  1163. DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
  1164. engine->name, dev_priv->workarounds.count);
  1165. return 0;
  1166. }
  1167. int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  1168. {
  1169. struct i915_workarounds *w = &req->i915->workarounds;
  1170. u32 *cs;
  1171. int ret, i;
  1172. if (w->count == 0)
  1173. return 0;
  1174. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1175. if (ret)
  1176. return ret;
  1177. cs = intel_ring_begin(req, (w->count * 2 + 2));
  1178. if (IS_ERR(cs))
  1179. return PTR_ERR(cs);
  1180. *cs++ = MI_LOAD_REGISTER_IMM(w->count);
  1181. for (i = 0; i < w->count; i++) {
  1182. *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
  1183. *cs++ = w->reg[i].value;
  1184. }
  1185. *cs++ = MI_NOOP;
  1186. intel_ring_advance(req, cs);
  1187. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1188. if (ret)
  1189. return ret;
  1190. return 0;
  1191. }
  1192. static bool ring_is_idle(struct intel_engine_cs *engine)
  1193. {
  1194. struct drm_i915_private *dev_priv = engine->i915;
  1195. bool idle = true;
  1196. intel_runtime_pm_get(dev_priv);
  1197. /* First check that no commands are left in the ring */
  1198. if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
  1199. (I915_READ_TAIL(engine) & TAIL_ADDR))
  1200. idle = false;
  1201. /* No bit for gen2, so assume the CS parser is idle */
  1202. if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
  1203. idle = false;
  1204. intel_runtime_pm_put(dev_priv);
  1205. return idle;
  1206. }
  1207. /**
  1208. * intel_engine_is_idle() - Report if the engine has finished process all work
  1209. * @engine: the intel_engine_cs
  1210. *
  1211. * Return true if there are no requests pending, nothing left to be submitted
  1212. * to hardware, and that the engine is idle.
  1213. */
  1214. bool intel_engine_is_idle(struct intel_engine_cs *engine)
  1215. {
  1216. struct drm_i915_private *dev_priv = engine->i915;
  1217. /* More white lies, if wedged, hw state is inconsistent */
  1218. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1219. return true;
  1220. /* Any inflight/incomplete requests? */
  1221. if (!i915_seqno_passed(intel_engine_get_seqno(engine),
  1222. intel_engine_last_submit(engine)))
  1223. return false;
  1224. if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
  1225. return true;
  1226. /* Interrupt/tasklet pending? */
  1227. if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
  1228. return false;
  1229. /* Waiting to drain ELSP? */
  1230. if (READ_ONCE(engine->execlists.active))
  1231. return false;
  1232. /* ELSP is empty, but there are ready requests? */
  1233. if (READ_ONCE(engine->execlists.first))
  1234. return false;
  1235. /* Ring stopped? */
  1236. if (!ring_is_idle(engine))
  1237. return false;
  1238. return true;
  1239. }
  1240. bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
  1241. {
  1242. struct intel_engine_cs *engine;
  1243. enum intel_engine_id id;
  1244. if (READ_ONCE(dev_priv->gt.active_requests))
  1245. return false;
  1246. /* If the driver is wedged, HW state may be very inconsistent and
  1247. * report that it is still busy, even though we have stopped using it.
  1248. */
  1249. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1250. return true;
  1251. for_each_engine(engine, dev_priv, id) {
  1252. if (!intel_engine_is_idle(engine))
  1253. return false;
  1254. }
  1255. return true;
  1256. }
  1257. /**
  1258. * intel_engine_has_kernel_context:
  1259. * @engine: the engine
  1260. *
  1261. * Returns true if the last context to be executed on this engine, or has been
  1262. * executed if the engine is already idle, is the kernel context
  1263. * (#i915.kernel_context).
  1264. */
  1265. bool intel_engine_has_kernel_context(const struct intel_engine_cs *engine)
  1266. {
  1267. const struct i915_gem_context * const kernel_context =
  1268. engine->i915->kernel_context;
  1269. struct drm_i915_gem_request *rq;
  1270. lockdep_assert_held(&engine->i915->drm.struct_mutex);
  1271. /*
  1272. * Check the last context seen by the engine. If active, it will be
  1273. * the last request that remains in the timeline. When idle, it is
  1274. * the last executed context as tracked by retirement.
  1275. */
  1276. rq = __i915_gem_active_peek(&engine->timeline->last_request);
  1277. if (rq)
  1278. return rq->ctx == kernel_context;
  1279. else
  1280. return engine->last_retired_context == kernel_context;
  1281. }
  1282. void intel_engines_reset_default_submission(struct drm_i915_private *i915)
  1283. {
  1284. struct intel_engine_cs *engine;
  1285. enum intel_engine_id id;
  1286. for_each_engine(engine, i915, id)
  1287. engine->set_default_submission(engine);
  1288. }
  1289. /**
  1290. * intel_engines_park: called when the GT is transitioning from busy->idle
  1291. * @i915: the i915 device
  1292. *
  1293. * The GT is now idle and about to go to sleep (maybe never to wake again?).
  1294. * Time for us to tidy and put away our toys (release resources back to the
  1295. * system).
  1296. */
  1297. void intel_engines_park(struct drm_i915_private *i915)
  1298. {
  1299. struct intel_engine_cs *engine;
  1300. enum intel_engine_id id;
  1301. for_each_engine(engine, i915, id) {
  1302. /* Flush the residual irq tasklets first. */
  1303. intel_engine_disarm_breadcrumbs(engine);
  1304. tasklet_kill(&engine->execlists.tasklet);
  1305. /*
  1306. * We are committed now to parking the engines, make sure there
  1307. * will be no more interrupts arriving later and the engines
  1308. * are truly idle.
  1309. */
  1310. if (wait_for(intel_engine_is_idle(engine), 10)) {
  1311. struct drm_printer p = drm_debug_printer(__func__);
  1312. dev_err(i915->drm.dev,
  1313. "%s is not idle before parking\n",
  1314. engine->name);
  1315. intel_engine_dump(engine, &p);
  1316. }
  1317. if (engine->park)
  1318. engine->park(engine);
  1319. i915_gem_batch_pool_fini(&engine->batch_pool);
  1320. engine->execlists.no_priolist = false;
  1321. }
  1322. }
  1323. /**
  1324. * intel_engines_unpark: called when the GT is transitioning from idle->busy
  1325. * @i915: the i915 device
  1326. *
  1327. * The GT was idle and now about to fire up with some new user requests.
  1328. */
  1329. void intel_engines_unpark(struct drm_i915_private *i915)
  1330. {
  1331. struct intel_engine_cs *engine;
  1332. enum intel_engine_id id;
  1333. for_each_engine(engine, i915, id) {
  1334. if (engine->unpark)
  1335. engine->unpark(engine);
  1336. }
  1337. }
  1338. bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
  1339. {
  1340. switch (INTEL_GEN(engine->i915)) {
  1341. case 2:
  1342. return false; /* uses physical not virtual addresses */
  1343. case 3:
  1344. /* maybe only uses physical not virtual addresses */
  1345. return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
  1346. case 6:
  1347. return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
  1348. default:
  1349. return true;
  1350. }
  1351. }
  1352. unsigned int intel_engines_has_context_isolation(struct drm_i915_private *i915)
  1353. {
  1354. struct intel_engine_cs *engine;
  1355. enum intel_engine_id id;
  1356. unsigned int which;
  1357. which = 0;
  1358. for_each_engine(engine, i915, id)
  1359. if (engine->default_state)
  1360. which |= BIT(engine->uabi_class);
  1361. return which;
  1362. }
  1363. static void print_request(struct drm_printer *m,
  1364. struct drm_i915_gem_request *rq,
  1365. const char *prefix)
  1366. {
  1367. drm_printf(m, "%s%x%s [%x:%x] prio=%d @ %dms: %s\n", prefix,
  1368. rq->global_seqno,
  1369. i915_gem_request_completed(rq) ? "!" : "",
  1370. rq->ctx->hw_id, rq->fence.seqno,
  1371. rq->priotree.priority,
  1372. jiffies_to_msecs(jiffies - rq->emitted_jiffies),
  1373. rq->timeline->common->name);
  1374. }
  1375. void intel_engine_dump(struct intel_engine_cs *engine, struct drm_printer *m)
  1376. {
  1377. struct intel_breadcrumbs * const b = &engine->breadcrumbs;
  1378. const struct intel_engine_execlists * const execlists = &engine->execlists;
  1379. struct i915_gpu_error * const error = &engine->i915->gpu_error;
  1380. struct drm_i915_private *dev_priv = engine->i915;
  1381. struct drm_i915_gem_request *rq;
  1382. struct rb_node *rb;
  1383. u64 addr;
  1384. drm_printf(m, "%s\n", engine->name);
  1385. drm_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
  1386. intel_engine_get_seqno(engine),
  1387. intel_engine_last_submit(engine),
  1388. engine->hangcheck.seqno,
  1389. jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
  1390. engine->timeline->inflight_seqnos);
  1391. drm_printf(m, "\tReset count: %d\n",
  1392. i915_reset_engine_count(error, engine));
  1393. rcu_read_lock();
  1394. drm_printf(m, "\tRequests:\n");
  1395. rq = list_first_entry(&engine->timeline->requests,
  1396. struct drm_i915_gem_request, link);
  1397. if (&rq->link != &engine->timeline->requests)
  1398. print_request(m, rq, "\t\tfirst ");
  1399. rq = list_last_entry(&engine->timeline->requests,
  1400. struct drm_i915_gem_request, link);
  1401. if (&rq->link != &engine->timeline->requests)
  1402. print_request(m, rq, "\t\tlast ");
  1403. rq = i915_gem_find_active_request(engine);
  1404. if (rq) {
  1405. print_request(m, rq, "\t\tactive ");
  1406. drm_printf(m,
  1407. "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
  1408. rq->head, rq->postfix, rq->tail,
  1409. rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
  1410. rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
  1411. }
  1412. drm_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
  1413. I915_READ(RING_START(engine->mmio_base)),
  1414. rq ? i915_ggtt_offset(rq->ring->vma) : 0);
  1415. drm_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
  1416. I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
  1417. rq ? rq->ring->head : 0);
  1418. drm_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
  1419. I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
  1420. rq ? rq->ring->tail : 0);
  1421. drm_printf(m, "\tRING_CTL: 0x%08x%s\n",
  1422. I915_READ(RING_CTL(engine->mmio_base)),
  1423. I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
  1424. if (INTEL_GEN(engine->i915) > 2) {
  1425. drm_printf(m, "\tRING_MODE: 0x%08x%s\n",
  1426. I915_READ(RING_MI_MODE(engine->mmio_base)),
  1427. I915_READ(RING_MI_MODE(engine->mmio_base)) & (MODE_IDLE) ? " [idle]" : "");
  1428. }
  1429. rcu_read_unlock();
  1430. addr = intel_engine_get_active_head(engine);
  1431. drm_printf(m, "\tACTHD: 0x%08x_%08x\n",
  1432. upper_32_bits(addr), lower_32_bits(addr));
  1433. addr = intel_engine_get_last_batch_head(engine);
  1434. drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
  1435. upper_32_bits(addr), lower_32_bits(addr));
  1436. if (i915_modparams.enable_execlists) {
  1437. const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
  1438. u32 ptr, read, write;
  1439. unsigned int idx;
  1440. drm_printf(m, "\tExeclist status: 0x%08x %08x\n",
  1441. I915_READ(RING_EXECLIST_STATUS_LO(engine)),
  1442. I915_READ(RING_EXECLIST_STATUS_HI(engine)));
  1443. ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
  1444. read = GEN8_CSB_READ_PTR(ptr);
  1445. write = GEN8_CSB_WRITE_PTR(ptr);
  1446. drm_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
  1447. read, execlists->csb_head,
  1448. write,
  1449. intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
  1450. yesno(test_bit(ENGINE_IRQ_EXECLIST,
  1451. &engine->irq_posted)));
  1452. if (read >= GEN8_CSB_ENTRIES)
  1453. read = 0;
  1454. if (write >= GEN8_CSB_ENTRIES)
  1455. write = 0;
  1456. if (read > write)
  1457. write += GEN8_CSB_ENTRIES;
  1458. while (read < write) {
  1459. idx = ++read % GEN8_CSB_ENTRIES;
  1460. drm_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
  1461. idx,
  1462. I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
  1463. hws[idx * 2],
  1464. I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
  1465. hws[idx * 2 + 1]);
  1466. }
  1467. rcu_read_lock();
  1468. for (idx = 0; idx < execlists_num_ports(execlists); idx++) {
  1469. unsigned int count;
  1470. rq = port_unpack(&execlists->port[idx], &count);
  1471. if (rq) {
  1472. drm_printf(m, "\t\tELSP[%d] count=%d, ",
  1473. idx, count);
  1474. print_request(m, rq, "rq: ");
  1475. } else {
  1476. drm_printf(m, "\t\tELSP[%d] idle\n",
  1477. idx);
  1478. }
  1479. }
  1480. drm_printf(m, "\t\tHW active? 0x%x\n", execlists->active);
  1481. rcu_read_unlock();
  1482. } else if (INTEL_GEN(dev_priv) > 6) {
  1483. drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
  1484. I915_READ(RING_PP_DIR_BASE(engine)));
  1485. drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
  1486. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1487. drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
  1488. I915_READ(RING_PP_DIR_DCLV(engine)));
  1489. }
  1490. spin_lock_irq(&engine->timeline->lock);
  1491. list_for_each_entry(rq, &engine->timeline->requests, link)
  1492. print_request(m, rq, "\t\tE ");
  1493. for (rb = execlists->first; rb; rb = rb_next(rb)) {
  1494. struct i915_priolist *p =
  1495. rb_entry(rb, typeof(*p), node);
  1496. list_for_each_entry(rq, &p->requests, priotree.link)
  1497. print_request(m, rq, "\t\tQ ");
  1498. }
  1499. spin_unlock_irq(&engine->timeline->lock);
  1500. spin_lock_irq(&b->rb_lock);
  1501. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  1502. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  1503. drm_printf(m, "\t%s [%d] waiting for %x\n",
  1504. w->tsk->comm, w->tsk->pid, w->seqno);
  1505. }
  1506. spin_unlock_irq(&b->rb_lock);
  1507. drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
  1508. drm_printf(m, "\n");
  1509. }
  1510. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1511. #include "selftests/mock_engine.c"
  1512. #endif