intel_cdclk.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462
  1. /*
  2. * Copyright © 2006-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. /**
  25. * DOC: CDCLK / RAWCLK
  26. *
  27. * The display engine uses several different clocks to do its work. There
  28. * are two main clocks involved that aren't directly related to the actual
  29. * pixel clock or any symbol/bit clock of the actual output port. These
  30. * are the core display clock (CDCLK) and RAWCLK.
  31. *
  32. * CDCLK clocks most of the display pipe logic, and thus its frequency
  33. * must be high enough to support the rate at which pixels are flowing
  34. * through the pipes. Downscaling must also be accounted as that increases
  35. * the effective pixel rate.
  36. *
  37. * On several platforms the CDCLK frequency can be changed dynamically
  38. * to minimize power consumption for a given display configuration.
  39. * Typically changes to the CDCLK frequency require all the display pipes
  40. * to be shut down while the frequency is being changed.
  41. *
  42. * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
  43. * DMC will not change the active CDCLK frequency however, so that part
  44. * will still be performed by the driver directly.
  45. *
  46. * RAWCLK is a fixed frequency clock, often used by various auxiliary
  47. * blocks such as AUX CH or backlight PWM. Hence the only thing we
  48. * really need to know about RAWCLK is its frequency so that various
  49. * dividers can be programmed correctly.
  50. */
  51. static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
  52. struct intel_cdclk_state *cdclk_state)
  53. {
  54. cdclk_state->cdclk = 133333;
  55. }
  56. static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
  57. struct intel_cdclk_state *cdclk_state)
  58. {
  59. cdclk_state->cdclk = 200000;
  60. }
  61. static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
  62. struct intel_cdclk_state *cdclk_state)
  63. {
  64. cdclk_state->cdclk = 266667;
  65. }
  66. static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
  67. struct intel_cdclk_state *cdclk_state)
  68. {
  69. cdclk_state->cdclk = 333333;
  70. }
  71. static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
  72. struct intel_cdclk_state *cdclk_state)
  73. {
  74. cdclk_state->cdclk = 400000;
  75. }
  76. static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
  77. struct intel_cdclk_state *cdclk_state)
  78. {
  79. cdclk_state->cdclk = 450000;
  80. }
  81. static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
  82. struct intel_cdclk_state *cdclk_state)
  83. {
  84. struct pci_dev *pdev = dev_priv->drm.pdev;
  85. u16 hpllcc = 0;
  86. /*
  87. * 852GM/852GMV only supports 133 MHz and the HPLLCC
  88. * encoding is different :(
  89. * FIXME is this the right way to detect 852GM/852GMV?
  90. */
  91. if (pdev->revision == 0x1) {
  92. cdclk_state->cdclk = 133333;
  93. return;
  94. }
  95. pci_bus_read_config_word(pdev->bus,
  96. PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
  97. /* Assume that the hardware is in the high speed state. This
  98. * should be the default.
  99. */
  100. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  101. case GC_CLOCK_133_200:
  102. case GC_CLOCK_133_200_2:
  103. case GC_CLOCK_100_200:
  104. cdclk_state->cdclk = 200000;
  105. break;
  106. case GC_CLOCK_166_250:
  107. cdclk_state->cdclk = 250000;
  108. break;
  109. case GC_CLOCK_100_133:
  110. cdclk_state->cdclk = 133333;
  111. break;
  112. case GC_CLOCK_133_266:
  113. case GC_CLOCK_133_266_2:
  114. case GC_CLOCK_166_266:
  115. cdclk_state->cdclk = 266667;
  116. break;
  117. }
  118. }
  119. static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
  120. struct intel_cdclk_state *cdclk_state)
  121. {
  122. struct pci_dev *pdev = dev_priv->drm.pdev;
  123. u16 gcfgc = 0;
  124. pci_read_config_word(pdev, GCFGC, &gcfgc);
  125. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  126. cdclk_state->cdclk = 133333;
  127. return;
  128. }
  129. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  130. case GC_DISPLAY_CLOCK_333_320_MHZ:
  131. cdclk_state->cdclk = 333333;
  132. break;
  133. default:
  134. case GC_DISPLAY_CLOCK_190_200_MHZ:
  135. cdclk_state->cdclk = 190000;
  136. break;
  137. }
  138. }
  139. static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
  140. struct intel_cdclk_state *cdclk_state)
  141. {
  142. struct pci_dev *pdev = dev_priv->drm.pdev;
  143. u16 gcfgc = 0;
  144. pci_read_config_word(pdev, GCFGC, &gcfgc);
  145. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  146. cdclk_state->cdclk = 133333;
  147. return;
  148. }
  149. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  150. case GC_DISPLAY_CLOCK_333_320_MHZ:
  151. cdclk_state->cdclk = 320000;
  152. break;
  153. default:
  154. case GC_DISPLAY_CLOCK_190_200_MHZ:
  155. cdclk_state->cdclk = 200000;
  156. break;
  157. }
  158. }
  159. static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
  160. {
  161. static const unsigned int blb_vco[8] = {
  162. [0] = 3200000,
  163. [1] = 4000000,
  164. [2] = 5333333,
  165. [3] = 4800000,
  166. [4] = 6400000,
  167. };
  168. static const unsigned int pnv_vco[8] = {
  169. [0] = 3200000,
  170. [1] = 4000000,
  171. [2] = 5333333,
  172. [3] = 4800000,
  173. [4] = 2666667,
  174. };
  175. static const unsigned int cl_vco[8] = {
  176. [0] = 3200000,
  177. [1] = 4000000,
  178. [2] = 5333333,
  179. [3] = 6400000,
  180. [4] = 3333333,
  181. [5] = 3566667,
  182. [6] = 4266667,
  183. };
  184. static const unsigned int elk_vco[8] = {
  185. [0] = 3200000,
  186. [1] = 4000000,
  187. [2] = 5333333,
  188. [3] = 4800000,
  189. };
  190. static const unsigned int ctg_vco[8] = {
  191. [0] = 3200000,
  192. [1] = 4000000,
  193. [2] = 5333333,
  194. [3] = 6400000,
  195. [4] = 2666667,
  196. [5] = 4266667,
  197. };
  198. const unsigned int *vco_table;
  199. unsigned int vco;
  200. uint8_t tmp = 0;
  201. /* FIXME other chipsets? */
  202. if (IS_GM45(dev_priv))
  203. vco_table = ctg_vco;
  204. else if (IS_G45(dev_priv))
  205. vco_table = elk_vco;
  206. else if (IS_I965GM(dev_priv))
  207. vco_table = cl_vco;
  208. else if (IS_PINEVIEW(dev_priv))
  209. vco_table = pnv_vco;
  210. else if (IS_G33(dev_priv))
  211. vco_table = blb_vco;
  212. else
  213. return 0;
  214. tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
  215. vco = vco_table[tmp & 0x7];
  216. if (vco == 0)
  217. DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
  218. else
  219. DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
  220. return vco;
  221. }
  222. static void g33_get_cdclk(struct drm_i915_private *dev_priv,
  223. struct intel_cdclk_state *cdclk_state)
  224. {
  225. struct pci_dev *pdev = dev_priv->drm.pdev;
  226. static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
  227. static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
  228. static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
  229. static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
  230. const uint8_t *div_table;
  231. unsigned int cdclk_sel;
  232. uint16_t tmp = 0;
  233. cdclk_state->vco = intel_hpll_vco(dev_priv);
  234. pci_read_config_word(pdev, GCFGC, &tmp);
  235. cdclk_sel = (tmp >> 4) & 0x7;
  236. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  237. goto fail;
  238. switch (cdclk_state->vco) {
  239. case 3200000:
  240. div_table = div_3200;
  241. break;
  242. case 4000000:
  243. div_table = div_4000;
  244. break;
  245. case 4800000:
  246. div_table = div_4800;
  247. break;
  248. case 5333333:
  249. div_table = div_5333;
  250. break;
  251. default:
  252. goto fail;
  253. }
  254. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  255. div_table[cdclk_sel]);
  256. return;
  257. fail:
  258. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
  259. cdclk_state->vco, tmp);
  260. cdclk_state->cdclk = 190476;
  261. }
  262. static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
  263. struct intel_cdclk_state *cdclk_state)
  264. {
  265. struct pci_dev *pdev = dev_priv->drm.pdev;
  266. u16 gcfgc = 0;
  267. pci_read_config_word(pdev, GCFGC, &gcfgc);
  268. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  269. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  270. cdclk_state->cdclk = 266667;
  271. break;
  272. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  273. cdclk_state->cdclk = 333333;
  274. break;
  275. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  276. cdclk_state->cdclk = 444444;
  277. break;
  278. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  279. cdclk_state->cdclk = 200000;
  280. break;
  281. default:
  282. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  283. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  284. cdclk_state->cdclk = 133333;
  285. break;
  286. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  287. cdclk_state->cdclk = 166667;
  288. break;
  289. }
  290. }
  291. static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
  292. struct intel_cdclk_state *cdclk_state)
  293. {
  294. struct pci_dev *pdev = dev_priv->drm.pdev;
  295. static const uint8_t div_3200[] = { 16, 10, 8 };
  296. static const uint8_t div_4000[] = { 20, 12, 10 };
  297. static const uint8_t div_5333[] = { 24, 16, 14 };
  298. const uint8_t *div_table;
  299. unsigned int cdclk_sel;
  300. uint16_t tmp = 0;
  301. cdclk_state->vco = intel_hpll_vco(dev_priv);
  302. pci_read_config_word(pdev, GCFGC, &tmp);
  303. cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
  304. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  305. goto fail;
  306. switch (cdclk_state->vco) {
  307. case 3200000:
  308. div_table = div_3200;
  309. break;
  310. case 4000000:
  311. div_table = div_4000;
  312. break;
  313. case 5333333:
  314. div_table = div_5333;
  315. break;
  316. default:
  317. goto fail;
  318. }
  319. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  320. div_table[cdclk_sel]);
  321. return;
  322. fail:
  323. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
  324. cdclk_state->vco, tmp);
  325. cdclk_state->cdclk = 200000;
  326. }
  327. static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
  328. struct intel_cdclk_state *cdclk_state)
  329. {
  330. struct pci_dev *pdev = dev_priv->drm.pdev;
  331. unsigned int cdclk_sel;
  332. uint16_t tmp = 0;
  333. cdclk_state->vco = intel_hpll_vco(dev_priv);
  334. pci_read_config_word(pdev, GCFGC, &tmp);
  335. cdclk_sel = (tmp >> 12) & 0x1;
  336. switch (cdclk_state->vco) {
  337. case 2666667:
  338. case 4000000:
  339. case 5333333:
  340. cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
  341. break;
  342. case 3200000:
  343. cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
  344. break;
  345. default:
  346. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
  347. cdclk_state->vco, tmp);
  348. cdclk_state->cdclk = 222222;
  349. break;
  350. }
  351. }
  352. static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
  353. struct intel_cdclk_state *cdclk_state)
  354. {
  355. uint32_t lcpll = I915_READ(LCPLL_CTL);
  356. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  357. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  358. cdclk_state->cdclk = 800000;
  359. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  360. cdclk_state->cdclk = 450000;
  361. else if (freq == LCPLL_CLK_FREQ_450)
  362. cdclk_state->cdclk = 450000;
  363. else if (IS_HSW_ULT(dev_priv))
  364. cdclk_state->cdclk = 337500;
  365. else
  366. cdclk_state->cdclk = 540000;
  367. }
  368. static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
  369. {
  370. int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
  371. 333333 : 320000;
  372. /*
  373. * We seem to get an unstable or solid color picture at 200MHz.
  374. * Not sure what's wrong. For now use 200MHz only when all pipes
  375. * are off.
  376. */
  377. if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
  378. return 400000;
  379. else if (min_cdclk > 266667)
  380. return freq_320;
  381. else if (min_cdclk > 0)
  382. return 266667;
  383. else
  384. return 200000;
  385. }
  386. static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
  387. {
  388. if (IS_VALLEYVIEW(dev_priv)) {
  389. if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
  390. return 2;
  391. else if (cdclk >= 266667)
  392. return 1;
  393. else
  394. return 0;
  395. } else {
  396. /*
  397. * Specs are full of misinformation, but testing on actual
  398. * hardware has shown that we just need to write the desired
  399. * CCK divider into the Punit register.
  400. */
  401. return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
  402. }
  403. }
  404. static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
  405. struct intel_cdclk_state *cdclk_state)
  406. {
  407. u32 val;
  408. cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
  409. cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
  410. CCK_DISPLAY_CLOCK_CONTROL,
  411. cdclk_state->vco);
  412. mutex_lock(&dev_priv->pcu_lock);
  413. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  414. mutex_unlock(&dev_priv->pcu_lock);
  415. if (IS_VALLEYVIEW(dev_priv))
  416. cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK) >>
  417. DSPFREQGUAR_SHIFT;
  418. else
  419. cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
  420. DSPFREQGUAR_SHIFT_CHV;
  421. }
  422. static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
  423. {
  424. unsigned int credits, default_credits;
  425. if (IS_CHERRYVIEW(dev_priv))
  426. default_credits = PFI_CREDIT(12);
  427. else
  428. default_credits = PFI_CREDIT(8);
  429. if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
  430. /* CHV suggested value is 31 or 63 */
  431. if (IS_CHERRYVIEW(dev_priv))
  432. credits = PFI_CREDIT_63;
  433. else
  434. credits = PFI_CREDIT(15);
  435. } else {
  436. credits = default_credits;
  437. }
  438. /*
  439. * WA - write default credits before re-programming
  440. * FIXME: should we also set the resend bit here?
  441. */
  442. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  443. default_credits);
  444. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  445. credits | PFI_CREDIT_RESEND);
  446. /*
  447. * FIXME is this guaranteed to clear
  448. * immediately or should we poll for it?
  449. */
  450. WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
  451. }
  452. static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
  453. const struct intel_cdclk_state *cdclk_state)
  454. {
  455. int cdclk = cdclk_state->cdclk;
  456. u32 val, cmd = cdclk_state->voltage_level;
  457. switch (cdclk) {
  458. case 400000:
  459. case 333333:
  460. case 320000:
  461. case 266667:
  462. case 200000:
  463. break;
  464. default:
  465. MISSING_CASE(cdclk);
  466. return;
  467. }
  468. /* There are cases where we can end up here with power domains
  469. * off and a CDCLK frequency other than the minimum, like when
  470. * issuing a modeset without actually changing any display after
  471. * a system suspend. So grab the PIPE-A domain, which covers
  472. * the HW blocks needed for the following programming.
  473. */
  474. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  475. mutex_lock(&dev_priv->pcu_lock);
  476. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  477. val &= ~DSPFREQGUAR_MASK;
  478. val |= (cmd << DSPFREQGUAR_SHIFT);
  479. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  480. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  481. DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
  482. 50)) {
  483. DRM_ERROR("timed out waiting for CDclk change\n");
  484. }
  485. mutex_unlock(&dev_priv->pcu_lock);
  486. mutex_lock(&dev_priv->sb_lock);
  487. if (cdclk == 400000) {
  488. u32 divider;
  489. divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
  490. cdclk) - 1;
  491. /* adjust cdclk divider */
  492. val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
  493. val &= ~CCK_FREQUENCY_VALUES;
  494. val |= divider;
  495. vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
  496. if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
  497. CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
  498. 50))
  499. DRM_ERROR("timed out waiting for CDclk change\n");
  500. }
  501. /* adjust self-refresh exit latency value */
  502. val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
  503. val &= ~0x7f;
  504. /*
  505. * For high bandwidth configs, we set a higher latency in the bunit
  506. * so that the core display fetch happens in time to avoid underruns.
  507. */
  508. if (cdclk == 400000)
  509. val |= 4500 / 250; /* 4.5 usec */
  510. else
  511. val |= 3000 / 250; /* 3.0 usec */
  512. vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
  513. mutex_unlock(&dev_priv->sb_lock);
  514. intel_update_cdclk(dev_priv);
  515. vlv_program_pfi_credits(dev_priv);
  516. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  517. }
  518. static void chv_set_cdclk(struct drm_i915_private *dev_priv,
  519. const struct intel_cdclk_state *cdclk_state)
  520. {
  521. int cdclk = cdclk_state->cdclk;
  522. u32 val, cmd = cdclk_state->voltage_level;
  523. switch (cdclk) {
  524. case 333333:
  525. case 320000:
  526. case 266667:
  527. case 200000:
  528. break;
  529. default:
  530. MISSING_CASE(cdclk);
  531. return;
  532. }
  533. /* There are cases where we can end up here with power domains
  534. * off and a CDCLK frequency other than the minimum, like when
  535. * issuing a modeset without actually changing any display after
  536. * a system suspend. So grab the PIPE-A domain, which covers
  537. * the HW blocks needed for the following programming.
  538. */
  539. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  540. mutex_lock(&dev_priv->pcu_lock);
  541. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  542. val &= ~DSPFREQGUAR_MASK_CHV;
  543. val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
  544. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  545. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  546. DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
  547. 50)) {
  548. DRM_ERROR("timed out waiting for CDclk change\n");
  549. }
  550. mutex_unlock(&dev_priv->pcu_lock);
  551. intel_update_cdclk(dev_priv);
  552. vlv_program_pfi_credits(dev_priv);
  553. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  554. }
  555. static int bdw_calc_cdclk(int min_cdclk)
  556. {
  557. if (min_cdclk > 540000)
  558. return 675000;
  559. else if (min_cdclk > 450000)
  560. return 540000;
  561. else if (min_cdclk > 337500)
  562. return 450000;
  563. else
  564. return 337500;
  565. }
  566. static u8 bdw_calc_voltage_level(int cdclk)
  567. {
  568. switch (cdclk) {
  569. default:
  570. case 337500:
  571. return 2;
  572. case 450000:
  573. return 0;
  574. case 540000:
  575. return 1;
  576. case 675000:
  577. return 3;
  578. }
  579. }
  580. static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
  581. struct intel_cdclk_state *cdclk_state)
  582. {
  583. uint32_t lcpll = I915_READ(LCPLL_CTL);
  584. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  585. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  586. cdclk_state->cdclk = 800000;
  587. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  588. cdclk_state->cdclk = 450000;
  589. else if (freq == LCPLL_CLK_FREQ_450)
  590. cdclk_state->cdclk = 450000;
  591. else if (freq == LCPLL_CLK_FREQ_54O_BDW)
  592. cdclk_state->cdclk = 540000;
  593. else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
  594. cdclk_state->cdclk = 337500;
  595. else
  596. cdclk_state->cdclk = 675000;
  597. /*
  598. * Can't read this out :( Let's assume it's
  599. * at least what the CDCLK frequency requires.
  600. */
  601. cdclk_state->voltage_level =
  602. bdw_calc_voltage_level(cdclk_state->cdclk);
  603. }
  604. static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
  605. const struct intel_cdclk_state *cdclk_state)
  606. {
  607. int cdclk = cdclk_state->cdclk;
  608. uint32_t val;
  609. int ret;
  610. if (WARN((I915_READ(LCPLL_CTL) &
  611. (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
  612. LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
  613. LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
  614. LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
  615. "trying to change cdclk frequency with cdclk not enabled\n"))
  616. return;
  617. mutex_lock(&dev_priv->pcu_lock);
  618. ret = sandybridge_pcode_write(dev_priv,
  619. BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
  620. mutex_unlock(&dev_priv->pcu_lock);
  621. if (ret) {
  622. DRM_ERROR("failed to inform pcode about cdclk change\n");
  623. return;
  624. }
  625. val = I915_READ(LCPLL_CTL);
  626. val |= LCPLL_CD_SOURCE_FCLK;
  627. I915_WRITE(LCPLL_CTL, val);
  628. /*
  629. * According to the spec, it should be enough to poll for this 1 us.
  630. * However, extensive testing shows that this can take longer.
  631. */
  632. if (wait_for_us(I915_READ(LCPLL_CTL) &
  633. LCPLL_CD_SOURCE_FCLK_DONE, 100))
  634. DRM_ERROR("Switching to FCLK failed\n");
  635. val = I915_READ(LCPLL_CTL);
  636. val &= ~LCPLL_CLK_FREQ_MASK;
  637. switch (cdclk) {
  638. default:
  639. MISSING_CASE(cdclk);
  640. /* fall through */
  641. case 337500:
  642. val |= LCPLL_CLK_FREQ_337_5_BDW;
  643. break;
  644. case 450000:
  645. val |= LCPLL_CLK_FREQ_450;
  646. break;
  647. case 540000:
  648. val |= LCPLL_CLK_FREQ_54O_BDW;
  649. break;
  650. case 675000:
  651. val |= LCPLL_CLK_FREQ_675_BDW;
  652. break;
  653. }
  654. I915_WRITE(LCPLL_CTL, val);
  655. val = I915_READ(LCPLL_CTL);
  656. val &= ~LCPLL_CD_SOURCE_FCLK;
  657. I915_WRITE(LCPLL_CTL, val);
  658. if (wait_for_us((I915_READ(LCPLL_CTL) &
  659. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  660. DRM_ERROR("Switching back to LCPLL failed\n");
  661. mutex_lock(&dev_priv->pcu_lock);
  662. sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  663. cdclk_state->voltage_level);
  664. mutex_unlock(&dev_priv->pcu_lock);
  665. I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
  666. intel_update_cdclk(dev_priv);
  667. }
  668. static int skl_calc_cdclk(int min_cdclk, int vco)
  669. {
  670. if (vco == 8640000) {
  671. if (min_cdclk > 540000)
  672. return 617143;
  673. else if (min_cdclk > 432000)
  674. return 540000;
  675. else if (min_cdclk > 308571)
  676. return 432000;
  677. else
  678. return 308571;
  679. } else {
  680. if (min_cdclk > 540000)
  681. return 675000;
  682. else if (min_cdclk > 450000)
  683. return 540000;
  684. else if (min_cdclk > 337500)
  685. return 450000;
  686. else
  687. return 337500;
  688. }
  689. }
  690. static u8 skl_calc_voltage_level(int cdclk)
  691. {
  692. switch (cdclk) {
  693. default:
  694. case 308571:
  695. case 337500:
  696. return 0;
  697. case 450000:
  698. case 432000:
  699. return 1;
  700. case 540000:
  701. return 2;
  702. case 617143:
  703. case 675000:
  704. return 3;
  705. }
  706. }
  707. static void skl_dpll0_update(struct drm_i915_private *dev_priv,
  708. struct intel_cdclk_state *cdclk_state)
  709. {
  710. u32 val;
  711. cdclk_state->ref = 24000;
  712. cdclk_state->vco = 0;
  713. val = I915_READ(LCPLL1_CTL);
  714. if ((val & LCPLL_PLL_ENABLE) == 0)
  715. return;
  716. if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
  717. return;
  718. val = I915_READ(DPLL_CTRL1);
  719. if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
  720. DPLL_CTRL1_SSC(SKL_DPLL0) |
  721. DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
  722. DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
  723. return;
  724. switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
  725. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
  726. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
  727. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
  728. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
  729. cdclk_state->vco = 8100000;
  730. break;
  731. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
  732. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
  733. cdclk_state->vco = 8640000;
  734. break;
  735. default:
  736. MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  737. break;
  738. }
  739. }
  740. static void skl_get_cdclk(struct drm_i915_private *dev_priv,
  741. struct intel_cdclk_state *cdclk_state)
  742. {
  743. u32 cdctl;
  744. skl_dpll0_update(dev_priv, cdclk_state);
  745. cdclk_state->cdclk = cdclk_state->ref;
  746. if (cdclk_state->vco == 0)
  747. goto out;
  748. cdctl = I915_READ(CDCLK_CTL);
  749. if (cdclk_state->vco == 8640000) {
  750. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  751. case CDCLK_FREQ_450_432:
  752. cdclk_state->cdclk = 432000;
  753. break;
  754. case CDCLK_FREQ_337_308:
  755. cdclk_state->cdclk = 308571;
  756. break;
  757. case CDCLK_FREQ_540:
  758. cdclk_state->cdclk = 540000;
  759. break;
  760. case CDCLK_FREQ_675_617:
  761. cdclk_state->cdclk = 617143;
  762. break;
  763. default:
  764. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  765. break;
  766. }
  767. } else {
  768. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  769. case CDCLK_FREQ_450_432:
  770. cdclk_state->cdclk = 450000;
  771. break;
  772. case CDCLK_FREQ_337_308:
  773. cdclk_state->cdclk = 337500;
  774. break;
  775. case CDCLK_FREQ_540:
  776. cdclk_state->cdclk = 540000;
  777. break;
  778. case CDCLK_FREQ_675_617:
  779. cdclk_state->cdclk = 675000;
  780. break;
  781. default:
  782. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  783. break;
  784. }
  785. }
  786. out:
  787. /*
  788. * Can't read this out :( Let's assume it's
  789. * at least what the CDCLK frequency requires.
  790. */
  791. cdclk_state->voltage_level =
  792. skl_calc_voltage_level(cdclk_state->cdclk);
  793. }
  794. /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
  795. static int skl_cdclk_decimal(int cdclk)
  796. {
  797. return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
  798. }
  799. static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
  800. int vco)
  801. {
  802. bool changed = dev_priv->skl_preferred_vco_freq != vco;
  803. dev_priv->skl_preferred_vco_freq = vco;
  804. if (changed)
  805. intel_update_max_cdclk(dev_priv);
  806. }
  807. static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
  808. {
  809. int min_cdclk = skl_calc_cdclk(0, vco);
  810. u32 val;
  811. WARN_ON(vco != 8100000 && vco != 8640000);
  812. /* select the minimum CDCLK before enabling DPLL 0 */
  813. val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
  814. I915_WRITE(CDCLK_CTL, val);
  815. POSTING_READ(CDCLK_CTL);
  816. /*
  817. * We always enable DPLL0 with the lowest link rate possible, but still
  818. * taking into account the VCO required to operate the eDP panel at the
  819. * desired frequency. The usual DP link rates operate with a VCO of
  820. * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
  821. * The modeset code is responsible for the selection of the exact link
  822. * rate later on, with the constraint of choosing a frequency that
  823. * works with vco.
  824. */
  825. val = I915_READ(DPLL_CTRL1);
  826. val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
  827. DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  828. val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
  829. if (vco == 8640000)
  830. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
  831. SKL_DPLL0);
  832. else
  833. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
  834. SKL_DPLL0);
  835. I915_WRITE(DPLL_CTRL1, val);
  836. POSTING_READ(DPLL_CTRL1);
  837. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
  838. if (intel_wait_for_register(dev_priv,
  839. LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
  840. 5))
  841. DRM_ERROR("DPLL0 not locked\n");
  842. dev_priv->cdclk.hw.vco = vco;
  843. /* We'll want to keep using the current vco from now on. */
  844. skl_set_preferred_cdclk_vco(dev_priv, vco);
  845. }
  846. static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
  847. {
  848. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
  849. if (intel_wait_for_register(dev_priv,
  850. LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
  851. 1))
  852. DRM_ERROR("Couldn't disable DPLL0\n");
  853. dev_priv->cdclk.hw.vco = 0;
  854. }
  855. static void skl_set_cdclk(struct drm_i915_private *dev_priv,
  856. const struct intel_cdclk_state *cdclk_state)
  857. {
  858. int cdclk = cdclk_state->cdclk;
  859. int vco = cdclk_state->vco;
  860. u32 freq_select;
  861. int ret;
  862. mutex_lock(&dev_priv->pcu_lock);
  863. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  864. SKL_CDCLK_PREPARE_FOR_CHANGE,
  865. SKL_CDCLK_READY_FOR_CHANGE,
  866. SKL_CDCLK_READY_FOR_CHANGE, 3);
  867. mutex_unlock(&dev_priv->pcu_lock);
  868. if (ret) {
  869. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  870. ret);
  871. return;
  872. }
  873. /* set CDCLK_CTL */
  874. switch (cdclk) {
  875. default:
  876. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  877. WARN_ON(vco != 0);
  878. /* fall through */
  879. case 308571:
  880. case 337500:
  881. freq_select = CDCLK_FREQ_337_308;
  882. break;
  883. case 450000:
  884. case 432000:
  885. freq_select = CDCLK_FREQ_450_432;
  886. break;
  887. case 540000:
  888. freq_select = CDCLK_FREQ_540;
  889. break;
  890. case 617143:
  891. case 675000:
  892. freq_select = CDCLK_FREQ_675_617;
  893. break;
  894. }
  895. if (dev_priv->cdclk.hw.vco != 0 &&
  896. dev_priv->cdclk.hw.vco != vco)
  897. skl_dpll0_disable(dev_priv);
  898. if (dev_priv->cdclk.hw.vco != vco)
  899. skl_dpll0_enable(dev_priv, vco);
  900. I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
  901. POSTING_READ(CDCLK_CTL);
  902. /* inform PCU of the change */
  903. mutex_lock(&dev_priv->pcu_lock);
  904. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  905. cdclk_state->voltage_level);
  906. mutex_unlock(&dev_priv->pcu_lock);
  907. intel_update_cdclk(dev_priv);
  908. }
  909. static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  910. {
  911. uint32_t cdctl, expected;
  912. /*
  913. * check if the pre-os initialized the display
  914. * There is SWF18 scratchpad register defined which is set by the
  915. * pre-os which can be used by the OS drivers to check the status
  916. */
  917. if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
  918. goto sanitize;
  919. intel_update_cdclk(dev_priv);
  920. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  921. /* Is PLL enabled and locked ? */
  922. if (dev_priv->cdclk.hw.vco == 0 ||
  923. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  924. goto sanitize;
  925. /* DPLL okay; verify the cdclock
  926. *
  927. * Noticed in some instances that the freq selection is correct but
  928. * decimal part is programmed wrong from BIOS where pre-os does not
  929. * enable display. Verify the same as well.
  930. */
  931. cdctl = I915_READ(CDCLK_CTL);
  932. expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
  933. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  934. if (cdctl == expected)
  935. /* All well; nothing to sanitize */
  936. return;
  937. sanitize:
  938. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  939. /* force cdclk programming */
  940. dev_priv->cdclk.hw.cdclk = 0;
  941. /* force full PLL disable + enable */
  942. dev_priv->cdclk.hw.vco = -1;
  943. }
  944. /**
  945. * skl_init_cdclk - Initialize CDCLK on SKL
  946. * @dev_priv: i915 device
  947. *
  948. * Initialize CDCLK for SKL and derivatives. This is generally
  949. * done only during the display core initialization sequence,
  950. * after which the DMC will take care of turning CDCLK off/on
  951. * as needed.
  952. */
  953. void skl_init_cdclk(struct drm_i915_private *dev_priv)
  954. {
  955. struct intel_cdclk_state cdclk_state;
  956. skl_sanitize_cdclk(dev_priv);
  957. if (dev_priv->cdclk.hw.cdclk != 0 &&
  958. dev_priv->cdclk.hw.vco != 0) {
  959. /*
  960. * Use the current vco as our initial
  961. * guess as to what the preferred vco is.
  962. */
  963. if (dev_priv->skl_preferred_vco_freq == 0)
  964. skl_set_preferred_cdclk_vco(dev_priv,
  965. dev_priv->cdclk.hw.vco);
  966. return;
  967. }
  968. cdclk_state = dev_priv->cdclk.hw;
  969. cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
  970. if (cdclk_state.vco == 0)
  971. cdclk_state.vco = 8100000;
  972. cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
  973. cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
  974. skl_set_cdclk(dev_priv, &cdclk_state);
  975. }
  976. /**
  977. * skl_uninit_cdclk - Uninitialize CDCLK on SKL
  978. * @dev_priv: i915 device
  979. *
  980. * Uninitialize CDCLK for SKL and derivatives. This is done only
  981. * during the display core uninitialization sequence.
  982. */
  983. void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
  984. {
  985. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  986. cdclk_state.cdclk = cdclk_state.ref;
  987. cdclk_state.vco = 0;
  988. cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
  989. skl_set_cdclk(dev_priv, &cdclk_state);
  990. }
  991. static int bxt_calc_cdclk(int min_cdclk)
  992. {
  993. if (min_cdclk > 576000)
  994. return 624000;
  995. else if (min_cdclk > 384000)
  996. return 576000;
  997. else if (min_cdclk > 288000)
  998. return 384000;
  999. else if (min_cdclk > 144000)
  1000. return 288000;
  1001. else
  1002. return 144000;
  1003. }
  1004. static int glk_calc_cdclk(int min_cdclk)
  1005. {
  1006. if (min_cdclk > 158400)
  1007. return 316800;
  1008. else if (min_cdclk > 79200)
  1009. return 158400;
  1010. else
  1011. return 79200;
  1012. }
  1013. static u8 bxt_calc_voltage_level(int cdclk)
  1014. {
  1015. return DIV_ROUND_UP(cdclk, 25000);
  1016. }
  1017. static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1018. {
  1019. int ratio;
  1020. if (cdclk == dev_priv->cdclk.hw.ref)
  1021. return 0;
  1022. switch (cdclk) {
  1023. default:
  1024. MISSING_CASE(cdclk);
  1025. /* fall through */
  1026. case 144000:
  1027. case 288000:
  1028. case 384000:
  1029. case 576000:
  1030. ratio = 60;
  1031. break;
  1032. case 624000:
  1033. ratio = 65;
  1034. break;
  1035. }
  1036. return dev_priv->cdclk.hw.ref * ratio;
  1037. }
  1038. static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1039. {
  1040. int ratio;
  1041. if (cdclk == dev_priv->cdclk.hw.ref)
  1042. return 0;
  1043. switch (cdclk) {
  1044. default:
  1045. MISSING_CASE(cdclk);
  1046. /* fall through */
  1047. case 79200:
  1048. case 158400:
  1049. case 316800:
  1050. ratio = 33;
  1051. break;
  1052. }
  1053. return dev_priv->cdclk.hw.ref * ratio;
  1054. }
  1055. static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
  1056. struct intel_cdclk_state *cdclk_state)
  1057. {
  1058. u32 val;
  1059. cdclk_state->ref = 19200;
  1060. cdclk_state->vco = 0;
  1061. val = I915_READ(BXT_DE_PLL_ENABLE);
  1062. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  1063. return;
  1064. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  1065. return;
  1066. val = I915_READ(BXT_DE_PLL_CTL);
  1067. cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
  1068. }
  1069. static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
  1070. struct intel_cdclk_state *cdclk_state)
  1071. {
  1072. u32 divider;
  1073. int div;
  1074. bxt_de_pll_update(dev_priv, cdclk_state);
  1075. cdclk_state->cdclk = cdclk_state->ref;
  1076. if (cdclk_state->vco == 0)
  1077. goto out;
  1078. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1079. switch (divider) {
  1080. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1081. div = 2;
  1082. break;
  1083. case BXT_CDCLK_CD2X_DIV_SEL_1_5:
  1084. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1085. div = 3;
  1086. break;
  1087. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1088. div = 4;
  1089. break;
  1090. case BXT_CDCLK_CD2X_DIV_SEL_4:
  1091. div = 8;
  1092. break;
  1093. default:
  1094. MISSING_CASE(divider);
  1095. return;
  1096. }
  1097. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1098. out:
  1099. /*
  1100. * Can't read this out :( Let's assume it's
  1101. * at least what the CDCLK frequency requires.
  1102. */
  1103. cdclk_state->voltage_level =
  1104. bxt_calc_voltage_level(cdclk_state->cdclk);
  1105. }
  1106. static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
  1107. {
  1108. I915_WRITE(BXT_DE_PLL_ENABLE, 0);
  1109. /* Timeout 200us */
  1110. if (intel_wait_for_register(dev_priv,
  1111. BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
  1112. 1))
  1113. DRM_ERROR("timeout waiting for DE PLL unlock\n");
  1114. dev_priv->cdclk.hw.vco = 0;
  1115. }
  1116. static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1117. {
  1118. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1119. u32 val;
  1120. val = I915_READ(BXT_DE_PLL_CTL);
  1121. val &= ~BXT_DE_PLL_RATIO_MASK;
  1122. val |= BXT_DE_PLL_RATIO(ratio);
  1123. I915_WRITE(BXT_DE_PLL_CTL, val);
  1124. I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
  1125. /* Timeout 200us */
  1126. if (intel_wait_for_register(dev_priv,
  1127. BXT_DE_PLL_ENABLE,
  1128. BXT_DE_PLL_LOCK,
  1129. BXT_DE_PLL_LOCK,
  1130. 1))
  1131. DRM_ERROR("timeout waiting for DE PLL lock\n");
  1132. dev_priv->cdclk.hw.vco = vco;
  1133. }
  1134. static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
  1135. const struct intel_cdclk_state *cdclk_state)
  1136. {
  1137. int cdclk = cdclk_state->cdclk;
  1138. int vco = cdclk_state->vco;
  1139. u32 val, divider;
  1140. int ret;
  1141. /* cdclk = vco / 2 / div{1,1.5,2,4} */
  1142. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1143. default:
  1144. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  1145. WARN_ON(vco != 0);
  1146. /* fall through */
  1147. case 2:
  1148. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1149. break;
  1150. case 3:
  1151. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1152. divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
  1153. break;
  1154. case 4:
  1155. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1156. break;
  1157. case 8:
  1158. divider = BXT_CDCLK_CD2X_DIV_SEL_4;
  1159. break;
  1160. }
  1161. /* Inform power controller of upcoming frequency change */
  1162. mutex_lock(&dev_priv->pcu_lock);
  1163. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  1164. 0x80000000);
  1165. mutex_unlock(&dev_priv->pcu_lock);
  1166. if (ret) {
  1167. DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
  1168. ret, cdclk);
  1169. return;
  1170. }
  1171. if (dev_priv->cdclk.hw.vco != 0 &&
  1172. dev_priv->cdclk.hw.vco != vco)
  1173. bxt_de_pll_disable(dev_priv);
  1174. if (dev_priv->cdclk.hw.vco != vco)
  1175. bxt_de_pll_enable(dev_priv, vco);
  1176. val = divider | skl_cdclk_decimal(cdclk);
  1177. /*
  1178. * FIXME if only the cd2x divider needs changing, it could be done
  1179. * without shutting off the pipe (if only one pipe is active).
  1180. */
  1181. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1182. /*
  1183. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1184. * enable otherwise.
  1185. */
  1186. if (cdclk >= 500000)
  1187. val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1188. I915_WRITE(CDCLK_CTL, val);
  1189. mutex_lock(&dev_priv->pcu_lock);
  1190. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  1191. cdclk_state->voltage_level);
  1192. mutex_unlock(&dev_priv->pcu_lock);
  1193. if (ret) {
  1194. DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
  1195. ret, cdclk);
  1196. return;
  1197. }
  1198. intel_update_cdclk(dev_priv);
  1199. }
  1200. static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1201. {
  1202. u32 cdctl, expected;
  1203. intel_update_cdclk(dev_priv);
  1204. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  1205. if (dev_priv->cdclk.hw.vco == 0 ||
  1206. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  1207. goto sanitize;
  1208. /* DPLL okay; verify the cdclock
  1209. *
  1210. * Some BIOS versions leave an incorrect decimal frequency value and
  1211. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1212. * so sanitize this register.
  1213. */
  1214. cdctl = I915_READ(CDCLK_CTL);
  1215. /*
  1216. * Let's ignore the pipe field, since BIOS could have configured the
  1217. * dividers both synching to an active pipe, or asynchronously
  1218. * (PIPE_NONE).
  1219. */
  1220. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1221. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1222. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1223. /*
  1224. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1225. * enable otherwise.
  1226. */
  1227. if (dev_priv->cdclk.hw.cdclk >= 500000)
  1228. expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1229. if (cdctl == expected)
  1230. /* All well; nothing to sanitize */
  1231. return;
  1232. sanitize:
  1233. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1234. /* force cdclk programming */
  1235. dev_priv->cdclk.hw.cdclk = 0;
  1236. /* force full PLL disable + enable */
  1237. dev_priv->cdclk.hw.vco = -1;
  1238. }
  1239. /**
  1240. * bxt_init_cdclk - Initialize CDCLK on BXT
  1241. * @dev_priv: i915 device
  1242. *
  1243. * Initialize CDCLK for BXT and derivatives. This is generally
  1244. * done only during the display core initialization sequence,
  1245. * after which the DMC will take care of turning CDCLK off/on
  1246. * as needed.
  1247. */
  1248. void bxt_init_cdclk(struct drm_i915_private *dev_priv)
  1249. {
  1250. struct intel_cdclk_state cdclk_state;
  1251. bxt_sanitize_cdclk(dev_priv);
  1252. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1253. dev_priv->cdclk.hw.vco != 0)
  1254. return;
  1255. cdclk_state = dev_priv->cdclk.hw;
  1256. /*
  1257. * FIXME:
  1258. * - The initial CDCLK needs to be read from VBT.
  1259. * Need to make this change after VBT has changes for BXT.
  1260. */
  1261. if (IS_GEMINILAKE(dev_priv)) {
  1262. cdclk_state.cdclk = glk_calc_cdclk(0);
  1263. cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1264. } else {
  1265. cdclk_state.cdclk = bxt_calc_cdclk(0);
  1266. cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1267. }
  1268. cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
  1269. bxt_set_cdclk(dev_priv, &cdclk_state);
  1270. }
  1271. /**
  1272. * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
  1273. * @dev_priv: i915 device
  1274. *
  1275. * Uninitialize CDCLK for BXT and derivatives. This is done only
  1276. * during the display core uninitialization sequence.
  1277. */
  1278. void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
  1279. {
  1280. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1281. cdclk_state.cdclk = cdclk_state.ref;
  1282. cdclk_state.vco = 0;
  1283. cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
  1284. bxt_set_cdclk(dev_priv, &cdclk_state);
  1285. }
  1286. static int cnl_calc_cdclk(int min_cdclk)
  1287. {
  1288. if (min_cdclk > 336000)
  1289. return 528000;
  1290. else if (min_cdclk > 168000)
  1291. return 336000;
  1292. else
  1293. return 168000;
  1294. }
  1295. static u8 cnl_calc_voltage_level(int cdclk)
  1296. {
  1297. switch (cdclk) {
  1298. default:
  1299. case 168000:
  1300. return 0;
  1301. case 336000:
  1302. return 1;
  1303. case 528000:
  1304. return 2;
  1305. }
  1306. }
  1307. static void cnl_cdclk_pll_update(struct drm_i915_private *dev_priv,
  1308. struct intel_cdclk_state *cdclk_state)
  1309. {
  1310. u32 val;
  1311. if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
  1312. cdclk_state->ref = 24000;
  1313. else
  1314. cdclk_state->ref = 19200;
  1315. cdclk_state->vco = 0;
  1316. val = I915_READ(BXT_DE_PLL_ENABLE);
  1317. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  1318. return;
  1319. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  1320. return;
  1321. cdclk_state->vco = (val & CNL_CDCLK_PLL_RATIO_MASK) * cdclk_state->ref;
  1322. }
  1323. static void cnl_get_cdclk(struct drm_i915_private *dev_priv,
  1324. struct intel_cdclk_state *cdclk_state)
  1325. {
  1326. u32 divider;
  1327. int div;
  1328. cnl_cdclk_pll_update(dev_priv, cdclk_state);
  1329. cdclk_state->cdclk = cdclk_state->ref;
  1330. if (cdclk_state->vco == 0)
  1331. goto out;
  1332. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1333. switch (divider) {
  1334. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1335. div = 2;
  1336. break;
  1337. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1338. div = 4;
  1339. break;
  1340. default:
  1341. MISSING_CASE(divider);
  1342. return;
  1343. }
  1344. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1345. out:
  1346. /*
  1347. * Can't read this out :( Let's assume it's
  1348. * at least what the CDCLK frequency requires.
  1349. */
  1350. cdclk_state->voltage_level =
  1351. cnl_calc_voltage_level(cdclk_state->cdclk);
  1352. }
  1353. static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
  1354. {
  1355. u32 val;
  1356. val = I915_READ(BXT_DE_PLL_ENABLE);
  1357. val &= ~BXT_DE_PLL_PLL_ENABLE;
  1358. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1359. /* Timeout 200us */
  1360. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
  1361. DRM_ERROR("timout waiting for CDCLK PLL unlock\n");
  1362. dev_priv->cdclk.hw.vco = 0;
  1363. }
  1364. static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1365. {
  1366. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1367. u32 val;
  1368. val = CNL_CDCLK_PLL_RATIO(ratio);
  1369. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1370. val |= BXT_DE_PLL_PLL_ENABLE;
  1371. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1372. /* Timeout 200us */
  1373. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
  1374. DRM_ERROR("timout waiting for CDCLK PLL lock\n");
  1375. dev_priv->cdclk.hw.vco = vco;
  1376. }
  1377. static void cnl_set_cdclk(struct drm_i915_private *dev_priv,
  1378. const struct intel_cdclk_state *cdclk_state)
  1379. {
  1380. int cdclk = cdclk_state->cdclk;
  1381. int vco = cdclk_state->vco;
  1382. u32 val, divider;
  1383. int ret;
  1384. mutex_lock(&dev_priv->pcu_lock);
  1385. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1386. SKL_CDCLK_PREPARE_FOR_CHANGE,
  1387. SKL_CDCLK_READY_FOR_CHANGE,
  1388. SKL_CDCLK_READY_FOR_CHANGE, 3);
  1389. mutex_unlock(&dev_priv->pcu_lock);
  1390. if (ret) {
  1391. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  1392. ret);
  1393. return;
  1394. }
  1395. /* cdclk = vco / 2 / div{1,2} */
  1396. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1397. default:
  1398. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  1399. WARN_ON(vco != 0);
  1400. /* fall through */
  1401. case 2:
  1402. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1403. break;
  1404. case 4:
  1405. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1406. break;
  1407. }
  1408. if (dev_priv->cdclk.hw.vco != 0 &&
  1409. dev_priv->cdclk.hw.vco != vco)
  1410. cnl_cdclk_pll_disable(dev_priv);
  1411. if (dev_priv->cdclk.hw.vco != vco)
  1412. cnl_cdclk_pll_enable(dev_priv, vco);
  1413. val = divider | skl_cdclk_decimal(cdclk);
  1414. /*
  1415. * FIXME if only the cd2x divider needs changing, it could be done
  1416. * without shutting off the pipe (if only one pipe is active).
  1417. */
  1418. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1419. I915_WRITE(CDCLK_CTL, val);
  1420. /* inform PCU of the change */
  1421. mutex_lock(&dev_priv->pcu_lock);
  1422. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1423. cdclk_state->voltage_level);
  1424. mutex_unlock(&dev_priv->pcu_lock);
  1425. intel_update_cdclk(dev_priv);
  1426. /*
  1427. * Can't read out the voltage level :(
  1428. * Let's just assume everything is as expected.
  1429. */
  1430. dev_priv->cdclk.hw.voltage_level = cdclk_state->voltage_level;
  1431. }
  1432. static int cnl_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1433. {
  1434. int ratio;
  1435. if (cdclk == dev_priv->cdclk.hw.ref)
  1436. return 0;
  1437. switch (cdclk) {
  1438. default:
  1439. MISSING_CASE(cdclk);
  1440. /* fall through */
  1441. case 168000:
  1442. case 336000:
  1443. ratio = dev_priv->cdclk.hw.ref == 19200 ? 35 : 28;
  1444. break;
  1445. case 528000:
  1446. ratio = dev_priv->cdclk.hw.ref == 19200 ? 55 : 44;
  1447. break;
  1448. }
  1449. return dev_priv->cdclk.hw.ref * ratio;
  1450. }
  1451. static void cnl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1452. {
  1453. u32 cdctl, expected;
  1454. intel_update_cdclk(dev_priv);
  1455. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  1456. if (dev_priv->cdclk.hw.vco == 0 ||
  1457. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  1458. goto sanitize;
  1459. /* DPLL okay; verify the cdclock
  1460. *
  1461. * Some BIOS versions leave an incorrect decimal frequency value and
  1462. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1463. * so sanitize this register.
  1464. */
  1465. cdctl = I915_READ(CDCLK_CTL);
  1466. /*
  1467. * Let's ignore the pipe field, since BIOS could have configured the
  1468. * dividers both synching to an active pipe, or asynchronously
  1469. * (PIPE_NONE).
  1470. */
  1471. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1472. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1473. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1474. if (cdctl == expected)
  1475. /* All well; nothing to sanitize */
  1476. return;
  1477. sanitize:
  1478. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1479. /* force cdclk programming */
  1480. dev_priv->cdclk.hw.cdclk = 0;
  1481. /* force full PLL disable + enable */
  1482. dev_priv->cdclk.hw.vco = -1;
  1483. }
  1484. /**
  1485. * cnl_init_cdclk - Initialize CDCLK on CNL
  1486. * @dev_priv: i915 device
  1487. *
  1488. * Initialize CDCLK for CNL. This is generally
  1489. * done only during the display core initialization sequence,
  1490. * after which the DMC will take care of turning CDCLK off/on
  1491. * as needed.
  1492. */
  1493. void cnl_init_cdclk(struct drm_i915_private *dev_priv)
  1494. {
  1495. struct intel_cdclk_state cdclk_state;
  1496. cnl_sanitize_cdclk(dev_priv);
  1497. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1498. dev_priv->cdclk.hw.vco != 0)
  1499. return;
  1500. cdclk_state = dev_priv->cdclk.hw;
  1501. cdclk_state.cdclk = cnl_calc_cdclk(0);
  1502. cdclk_state.vco = cnl_cdclk_pll_vco(dev_priv, cdclk_state.cdclk);
  1503. cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
  1504. cnl_set_cdclk(dev_priv, &cdclk_state);
  1505. }
  1506. /**
  1507. * cnl_uninit_cdclk - Uninitialize CDCLK on CNL
  1508. * @dev_priv: i915 device
  1509. *
  1510. * Uninitialize CDCLK for CNL. This is done only
  1511. * during the display core uninitialization sequence.
  1512. */
  1513. void cnl_uninit_cdclk(struct drm_i915_private *dev_priv)
  1514. {
  1515. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1516. cdclk_state.cdclk = cdclk_state.ref;
  1517. cdclk_state.vco = 0;
  1518. cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
  1519. cnl_set_cdclk(dev_priv, &cdclk_state);
  1520. }
  1521. /**
  1522. * intel_cdclk_needs_modeset - Determine if two CDCLK states require a modeset on all pipes
  1523. * @a: first CDCLK state
  1524. * @b: second CDCLK state
  1525. *
  1526. * Returns:
  1527. * True if the CDCLK states require pipes to be off during reprogramming, false if not.
  1528. */
  1529. bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
  1530. const struct intel_cdclk_state *b)
  1531. {
  1532. return a->cdclk != b->cdclk ||
  1533. a->vco != b->vco ||
  1534. a->ref != b->ref;
  1535. }
  1536. /**
  1537. * intel_cdclk_changed - Determine if two CDCLK states are different
  1538. * @a: first CDCLK state
  1539. * @b: second CDCLK state
  1540. *
  1541. * Returns:
  1542. * True if the CDCLK states don't match, false if they do.
  1543. */
  1544. bool intel_cdclk_changed(const struct intel_cdclk_state *a,
  1545. const struct intel_cdclk_state *b)
  1546. {
  1547. return intel_cdclk_needs_modeset(a, b) ||
  1548. a->voltage_level != b->voltage_level;
  1549. }
  1550. void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
  1551. const char *context)
  1552. {
  1553. DRM_DEBUG_DRIVER("%s %d kHz, VCO %d kHz, ref %d kHz, voltage level %d\n",
  1554. context, cdclk_state->cdclk, cdclk_state->vco,
  1555. cdclk_state->ref, cdclk_state->voltage_level);
  1556. }
  1557. /**
  1558. * intel_set_cdclk - Push the CDCLK state to the hardware
  1559. * @dev_priv: i915 device
  1560. * @cdclk_state: new CDCLK state
  1561. *
  1562. * Program the hardware based on the passed in CDCLK state,
  1563. * if necessary.
  1564. */
  1565. void intel_set_cdclk(struct drm_i915_private *dev_priv,
  1566. const struct intel_cdclk_state *cdclk_state)
  1567. {
  1568. if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state))
  1569. return;
  1570. if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
  1571. return;
  1572. intel_dump_cdclk_state(cdclk_state, "Changing CDCLK to");
  1573. dev_priv->display.set_cdclk(dev_priv, cdclk_state);
  1574. if (WARN(intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state),
  1575. "cdclk state doesn't match!\n")) {
  1576. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "[hw state]");
  1577. intel_dump_cdclk_state(cdclk_state, "[sw state]");
  1578. }
  1579. }
  1580. static int intel_pixel_rate_to_cdclk(struct drm_i915_private *dev_priv,
  1581. int pixel_rate)
  1582. {
  1583. if (INTEL_GEN(dev_priv) >= 10)
  1584. return DIV_ROUND_UP(pixel_rate, 2);
  1585. else if (IS_GEMINILAKE(dev_priv))
  1586. /*
  1587. * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
  1588. * as a temporary workaround. Use a higher cdclk instead. (Note that
  1589. * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
  1590. * cdclk.)
  1591. */
  1592. return DIV_ROUND_UP(pixel_rate * 100, 2 * 99);
  1593. else if (IS_GEN9(dev_priv) ||
  1594. IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
  1595. return pixel_rate;
  1596. else if (IS_CHERRYVIEW(dev_priv))
  1597. return DIV_ROUND_UP(pixel_rate * 100, 95);
  1598. else
  1599. return DIV_ROUND_UP(pixel_rate * 100, 90);
  1600. }
  1601. int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
  1602. {
  1603. struct drm_i915_private *dev_priv =
  1604. to_i915(crtc_state->base.crtc->dev);
  1605. int min_cdclk;
  1606. if (!crtc_state->base.enable)
  1607. return 0;
  1608. min_cdclk = intel_pixel_rate_to_cdclk(dev_priv, crtc_state->pixel_rate);
  1609. /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
  1610. if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
  1611. min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
  1612. /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
  1613. * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
  1614. * there may be audio corruption or screen corruption." This cdclk
  1615. * restriction for GLK is 316.8 MHz.
  1616. */
  1617. if (intel_crtc_has_dp_encoder(crtc_state) &&
  1618. crtc_state->has_audio &&
  1619. crtc_state->port_clock >= 540000 &&
  1620. crtc_state->lane_count == 4) {
  1621. if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv)) {
  1622. /* Display WA #1145: glk,cnl */
  1623. min_cdclk = max(316800, min_cdclk);
  1624. } else if (IS_GEN9(dev_priv) || IS_BROADWELL(dev_priv)) {
  1625. /* Display WA #1144: skl,bxt */
  1626. min_cdclk = max(432000, min_cdclk);
  1627. }
  1628. }
  1629. /* According to BSpec, "The CD clock frequency must be at least twice
  1630. * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
  1631. */
  1632. if (crtc_state->has_audio && INTEL_GEN(dev_priv) >= 9)
  1633. min_cdclk = max(2 * 96000, min_cdclk);
  1634. if (min_cdclk > dev_priv->max_cdclk_freq) {
  1635. DRM_DEBUG_KMS("required cdclk (%d kHz) exceeds max (%d kHz)\n",
  1636. min_cdclk, dev_priv->max_cdclk_freq);
  1637. return -EINVAL;
  1638. }
  1639. return min_cdclk;
  1640. }
  1641. static int intel_compute_min_cdclk(struct drm_atomic_state *state)
  1642. {
  1643. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1644. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1645. struct intel_crtc *crtc;
  1646. struct intel_crtc_state *crtc_state;
  1647. int min_cdclk, i;
  1648. enum pipe pipe;
  1649. memcpy(intel_state->min_cdclk, dev_priv->min_cdclk,
  1650. sizeof(intel_state->min_cdclk));
  1651. for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
  1652. min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
  1653. if (min_cdclk < 0)
  1654. return min_cdclk;
  1655. intel_state->min_cdclk[i] = min_cdclk;
  1656. }
  1657. min_cdclk = 0;
  1658. for_each_pipe(dev_priv, pipe)
  1659. min_cdclk = max(intel_state->min_cdclk[pipe], min_cdclk);
  1660. return min_cdclk;
  1661. }
  1662. /*
  1663. * Note that this functions assumes that 0 is
  1664. * the lowest voltage value, and higher values
  1665. * correspond to increasingly higher voltages.
  1666. *
  1667. * Should that relationship no longer hold on
  1668. * future platforms this code will need to be
  1669. * adjusted.
  1670. */
  1671. static u8 cnl_compute_min_voltage_level(struct intel_atomic_state *state)
  1672. {
  1673. struct drm_i915_private *dev_priv = to_i915(state->base.dev);
  1674. struct intel_crtc *crtc;
  1675. struct intel_crtc_state *crtc_state;
  1676. u8 min_voltage_level;
  1677. int i;
  1678. enum pipe pipe;
  1679. memcpy(state->min_voltage_level, dev_priv->min_voltage_level,
  1680. sizeof(state->min_voltage_level));
  1681. for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
  1682. if (crtc_state->base.enable)
  1683. state->min_voltage_level[i] =
  1684. crtc_state->min_voltage_level;
  1685. else
  1686. state->min_voltage_level[i] = 0;
  1687. }
  1688. min_voltage_level = 0;
  1689. for_each_pipe(dev_priv, pipe)
  1690. min_voltage_level = max(state->min_voltage_level[pipe],
  1691. min_voltage_level);
  1692. return min_voltage_level;
  1693. }
  1694. static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
  1695. {
  1696. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1697. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1698. int min_cdclk, cdclk;
  1699. min_cdclk = intel_compute_min_cdclk(state);
  1700. if (min_cdclk < 0)
  1701. return min_cdclk;
  1702. cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
  1703. intel_state->cdclk.logical.cdclk = cdclk;
  1704. intel_state->cdclk.logical.voltage_level =
  1705. vlv_calc_voltage_level(dev_priv, cdclk);
  1706. if (!intel_state->active_crtcs) {
  1707. cdclk = vlv_calc_cdclk(dev_priv, 0);
  1708. intel_state->cdclk.actual.cdclk = cdclk;
  1709. intel_state->cdclk.actual.voltage_level =
  1710. vlv_calc_voltage_level(dev_priv, cdclk);
  1711. } else {
  1712. intel_state->cdclk.actual =
  1713. intel_state->cdclk.logical;
  1714. }
  1715. return 0;
  1716. }
  1717. static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
  1718. {
  1719. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1720. int min_cdclk, cdclk;
  1721. min_cdclk = intel_compute_min_cdclk(state);
  1722. if (min_cdclk < 0)
  1723. return min_cdclk;
  1724. /*
  1725. * FIXME should also account for plane ratio
  1726. * once 64bpp pixel formats are supported.
  1727. */
  1728. cdclk = bdw_calc_cdclk(min_cdclk);
  1729. intel_state->cdclk.logical.cdclk = cdclk;
  1730. intel_state->cdclk.logical.voltage_level =
  1731. bdw_calc_voltage_level(cdclk);
  1732. if (!intel_state->active_crtcs) {
  1733. cdclk = bdw_calc_cdclk(0);
  1734. intel_state->cdclk.actual.cdclk = cdclk;
  1735. intel_state->cdclk.actual.voltage_level =
  1736. bdw_calc_voltage_level(cdclk);
  1737. } else {
  1738. intel_state->cdclk.actual =
  1739. intel_state->cdclk.logical;
  1740. }
  1741. return 0;
  1742. }
  1743. static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
  1744. {
  1745. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1746. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1747. int min_cdclk, cdclk, vco;
  1748. min_cdclk = intel_compute_min_cdclk(state);
  1749. if (min_cdclk < 0)
  1750. return min_cdclk;
  1751. vco = intel_state->cdclk.logical.vco;
  1752. if (!vco)
  1753. vco = dev_priv->skl_preferred_vco_freq;
  1754. /*
  1755. * FIXME should also account for plane ratio
  1756. * once 64bpp pixel formats are supported.
  1757. */
  1758. cdclk = skl_calc_cdclk(min_cdclk, vco);
  1759. intel_state->cdclk.logical.vco = vco;
  1760. intel_state->cdclk.logical.cdclk = cdclk;
  1761. intel_state->cdclk.logical.voltage_level =
  1762. skl_calc_voltage_level(cdclk);
  1763. if (!intel_state->active_crtcs) {
  1764. cdclk = skl_calc_cdclk(0, vco);
  1765. intel_state->cdclk.actual.vco = vco;
  1766. intel_state->cdclk.actual.cdclk = cdclk;
  1767. intel_state->cdclk.actual.voltage_level =
  1768. skl_calc_voltage_level(cdclk);
  1769. } else {
  1770. intel_state->cdclk.actual =
  1771. intel_state->cdclk.logical;
  1772. }
  1773. return 0;
  1774. }
  1775. static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
  1776. {
  1777. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1778. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1779. int min_cdclk, cdclk, vco;
  1780. min_cdclk = intel_compute_min_cdclk(state);
  1781. if (min_cdclk < 0)
  1782. return min_cdclk;
  1783. if (IS_GEMINILAKE(dev_priv)) {
  1784. cdclk = glk_calc_cdclk(min_cdclk);
  1785. vco = glk_de_pll_vco(dev_priv, cdclk);
  1786. } else {
  1787. cdclk = bxt_calc_cdclk(min_cdclk);
  1788. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1789. }
  1790. intel_state->cdclk.logical.vco = vco;
  1791. intel_state->cdclk.logical.cdclk = cdclk;
  1792. intel_state->cdclk.logical.voltage_level =
  1793. bxt_calc_voltage_level(cdclk);
  1794. if (!intel_state->active_crtcs) {
  1795. if (IS_GEMINILAKE(dev_priv)) {
  1796. cdclk = glk_calc_cdclk(0);
  1797. vco = glk_de_pll_vco(dev_priv, cdclk);
  1798. } else {
  1799. cdclk = bxt_calc_cdclk(0);
  1800. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1801. }
  1802. intel_state->cdclk.actual.vco = vco;
  1803. intel_state->cdclk.actual.cdclk = cdclk;
  1804. intel_state->cdclk.actual.voltage_level =
  1805. bxt_calc_voltage_level(cdclk);
  1806. } else {
  1807. intel_state->cdclk.actual =
  1808. intel_state->cdclk.logical;
  1809. }
  1810. return 0;
  1811. }
  1812. static int cnl_modeset_calc_cdclk(struct drm_atomic_state *state)
  1813. {
  1814. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1815. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1816. int min_cdclk, cdclk, vco;
  1817. min_cdclk = intel_compute_min_cdclk(state);
  1818. if (min_cdclk < 0)
  1819. return min_cdclk;
  1820. cdclk = cnl_calc_cdclk(min_cdclk);
  1821. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  1822. intel_state->cdclk.logical.vco = vco;
  1823. intel_state->cdclk.logical.cdclk = cdclk;
  1824. intel_state->cdclk.logical.voltage_level =
  1825. max(cnl_calc_voltage_level(cdclk),
  1826. cnl_compute_min_voltage_level(intel_state));
  1827. if (!intel_state->active_crtcs) {
  1828. cdclk = cnl_calc_cdclk(0);
  1829. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  1830. intel_state->cdclk.actual.vco = vco;
  1831. intel_state->cdclk.actual.cdclk = cdclk;
  1832. intel_state->cdclk.actual.voltage_level =
  1833. cnl_calc_voltage_level(cdclk);
  1834. } else {
  1835. intel_state->cdclk.actual =
  1836. intel_state->cdclk.logical;
  1837. }
  1838. return 0;
  1839. }
  1840. static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
  1841. {
  1842. int max_cdclk_freq = dev_priv->max_cdclk_freq;
  1843. if (INTEL_GEN(dev_priv) >= 10)
  1844. return 2 * max_cdclk_freq;
  1845. else if (IS_GEMINILAKE(dev_priv))
  1846. /*
  1847. * FIXME: Limiting to 99% as a temporary workaround. See
  1848. * intel_min_cdclk() for details.
  1849. */
  1850. return 2 * max_cdclk_freq * 99 / 100;
  1851. else if (IS_GEN9(dev_priv) ||
  1852. IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
  1853. return max_cdclk_freq;
  1854. else if (IS_CHERRYVIEW(dev_priv))
  1855. return max_cdclk_freq*95/100;
  1856. else if (INTEL_INFO(dev_priv)->gen < 4)
  1857. return 2*max_cdclk_freq*90/100;
  1858. else
  1859. return max_cdclk_freq*90/100;
  1860. }
  1861. /**
  1862. * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
  1863. * @dev_priv: i915 device
  1864. *
  1865. * Determine the maximum CDCLK frequency the platform supports, and also
  1866. * derive the maximum dot clock frequency the maximum CDCLK frequency
  1867. * allows.
  1868. */
  1869. void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
  1870. {
  1871. if (IS_CANNONLAKE(dev_priv)) {
  1872. dev_priv->max_cdclk_freq = 528000;
  1873. } else if (IS_GEN9_BC(dev_priv)) {
  1874. u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
  1875. int max_cdclk, vco;
  1876. vco = dev_priv->skl_preferred_vco_freq;
  1877. WARN_ON(vco != 8100000 && vco != 8640000);
  1878. /*
  1879. * Use the lower (vco 8640) cdclk values as a
  1880. * first guess. skl_calc_cdclk() will correct it
  1881. * if the preferred vco is 8100 instead.
  1882. */
  1883. if (limit == SKL_DFSM_CDCLK_LIMIT_675)
  1884. max_cdclk = 617143;
  1885. else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
  1886. max_cdclk = 540000;
  1887. else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
  1888. max_cdclk = 432000;
  1889. else
  1890. max_cdclk = 308571;
  1891. dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
  1892. } else if (IS_GEMINILAKE(dev_priv)) {
  1893. dev_priv->max_cdclk_freq = 316800;
  1894. } else if (IS_BROXTON(dev_priv)) {
  1895. dev_priv->max_cdclk_freq = 624000;
  1896. } else if (IS_BROADWELL(dev_priv)) {
  1897. /*
  1898. * FIXME with extra cooling we can allow
  1899. * 540 MHz for ULX and 675 Mhz for ULT.
  1900. * How can we know if extra cooling is
  1901. * available? PCI ID, VTB, something else?
  1902. */
  1903. if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1904. dev_priv->max_cdclk_freq = 450000;
  1905. else if (IS_BDW_ULX(dev_priv))
  1906. dev_priv->max_cdclk_freq = 450000;
  1907. else if (IS_BDW_ULT(dev_priv))
  1908. dev_priv->max_cdclk_freq = 540000;
  1909. else
  1910. dev_priv->max_cdclk_freq = 675000;
  1911. } else if (IS_CHERRYVIEW(dev_priv)) {
  1912. dev_priv->max_cdclk_freq = 320000;
  1913. } else if (IS_VALLEYVIEW(dev_priv)) {
  1914. dev_priv->max_cdclk_freq = 400000;
  1915. } else {
  1916. /* otherwise assume cdclk is fixed */
  1917. dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
  1918. }
  1919. dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
  1920. DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
  1921. dev_priv->max_cdclk_freq);
  1922. DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
  1923. dev_priv->max_dotclk_freq);
  1924. }
  1925. /**
  1926. * intel_update_cdclk - Determine the current CDCLK frequency
  1927. * @dev_priv: i915 device
  1928. *
  1929. * Determine the current CDCLK frequency.
  1930. */
  1931. void intel_update_cdclk(struct drm_i915_private *dev_priv)
  1932. {
  1933. dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
  1934. /*
  1935. * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
  1936. * Programmng [sic] note: bit[9:2] should be programmed to the number
  1937. * of cdclk that generates 4MHz reference clock freq which is used to
  1938. * generate GMBus clock. This will vary with the cdclk freq.
  1939. */
  1940. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1941. I915_WRITE(GMBUSFREQ_VLV,
  1942. DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
  1943. }
  1944. static int cnp_rawclk(struct drm_i915_private *dev_priv)
  1945. {
  1946. u32 rawclk;
  1947. int divider, fraction;
  1948. if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
  1949. /* 24 MHz */
  1950. divider = 24000;
  1951. fraction = 0;
  1952. } else {
  1953. /* 19.2 MHz */
  1954. divider = 19000;
  1955. fraction = 200;
  1956. }
  1957. rawclk = CNP_RAWCLK_DIV((divider / 1000) - 1);
  1958. if (fraction)
  1959. rawclk |= CNP_RAWCLK_FRAC(DIV_ROUND_CLOSEST(1000,
  1960. fraction) - 1);
  1961. I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
  1962. return divider + fraction;
  1963. }
  1964. static int pch_rawclk(struct drm_i915_private *dev_priv)
  1965. {
  1966. return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
  1967. }
  1968. static int vlv_hrawclk(struct drm_i915_private *dev_priv)
  1969. {
  1970. /* RAWCLK_FREQ_VLV register updated from power well code */
  1971. return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
  1972. CCK_DISPLAY_REF_CLOCK_CONTROL);
  1973. }
  1974. static int g4x_hrawclk(struct drm_i915_private *dev_priv)
  1975. {
  1976. uint32_t clkcfg;
  1977. /* hrawclock is 1/4 the FSB frequency */
  1978. clkcfg = I915_READ(CLKCFG);
  1979. switch (clkcfg & CLKCFG_FSB_MASK) {
  1980. case CLKCFG_FSB_400:
  1981. return 100000;
  1982. case CLKCFG_FSB_533:
  1983. return 133333;
  1984. case CLKCFG_FSB_667:
  1985. return 166667;
  1986. case CLKCFG_FSB_800:
  1987. return 200000;
  1988. case CLKCFG_FSB_1067:
  1989. case CLKCFG_FSB_1067_ALT:
  1990. return 266667;
  1991. case CLKCFG_FSB_1333:
  1992. case CLKCFG_FSB_1333_ALT:
  1993. return 333333;
  1994. default:
  1995. return 133333;
  1996. }
  1997. }
  1998. /**
  1999. * intel_update_rawclk - Determine the current RAWCLK frequency
  2000. * @dev_priv: i915 device
  2001. *
  2002. * Determine the current RAWCLK frequency. RAWCLK is a fixed
  2003. * frequency clock so this needs to done only once.
  2004. */
  2005. void intel_update_rawclk(struct drm_i915_private *dev_priv)
  2006. {
  2007. if (HAS_PCH_CNP(dev_priv))
  2008. dev_priv->rawclk_freq = cnp_rawclk(dev_priv);
  2009. else if (HAS_PCH_SPLIT(dev_priv))
  2010. dev_priv->rawclk_freq = pch_rawclk(dev_priv);
  2011. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  2012. dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
  2013. else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
  2014. dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
  2015. else
  2016. /* no rawclk on other platforms, or no need to know it */
  2017. return;
  2018. DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
  2019. }
  2020. /**
  2021. * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
  2022. * @dev_priv: i915 device
  2023. */
  2024. void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
  2025. {
  2026. if (IS_CHERRYVIEW(dev_priv)) {
  2027. dev_priv->display.set_cdclk = chv_set_cdclk;
  2028. dev_priv->display.modeset_calc_cdclk =
  2029. vlv_modeset_calc_cdclk;
  2030. } else if (IS_VALLEYVIEW(dev_priv)) {
  2031. dev_priv->display.set_cdclk = vlv_set_cdclk;
  2032. dev_priv->display.modeset_calc_cdclk =
  2033. vlv_modeset_calc_cdclk;
  2034. } else if (IS_BROADWELL(dev_priv)) {
  2035. dev_priv->display.set_cdclk = bdw_set_cdclk;
  2036. dev_priv->display.modeset_calc_cdclk =
  2037. bdw_modeset_calc_cdclk;
  2038. } else if (IS_GEN9_LP(dev_priv)) {
  2039. dev_priv->display.set_cdclk = bxt_set_cdclk;
  2040. dev_priv->display.modeset_calc_cdclk =
  2041. bxt_modeset_calc_cdclk;
  2042. } else if (IS_GEN9_BC(dev_priv)) {
  2043. dev_priv->display.set_cdclk = skl_set_cdclk;
  2044. dev_priv->display.modeset_calc_cdclk =
  2045. skl_modeset_calc_cdclk;
  2046. } else if (IS_CANNONLAKE(dev_priv)) {
  2047. dev_priv->display.set_cdclk = cnl_set_cdclk;
  2048. dev_priv->display.modeset_calc_cdclk =
  2049. cnl_modeset_calc_cdclk;
  2050. }
  2051. if (IS_CANNONLAKE(dev_priv))
  2052. dev_priv->display.get_cdclk = cnl_get_cdclk;
  2053. else if (IS_GEN9_BC(dev_priv))
  2054. dev_priv->display.get_cdclk = skl_get_cdclk;
  2055. else if (IS_GEN9_LP(dev_priv))
  2056. dev_priv->display.get_cdclk = bxt_get_cdclk;
  2057. else if (IS_BROADWELL(dev_priv))
  2058. dev_priv->display.get_cdclk = bdw_get_cdclk;
  2059. else if (IS_HASWELL(dev_priv))
  2060. dev_priv->display.get_cdclk = hsw_get_cdclk;
  2061. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  2062. dev_priv->display.get_cdclk = vlv_get_cdclk;
  2063. else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
  2064. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2065. else if (IS_GEN5(dev_priv))
  2066. dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
  2067. else if (IS_GM45(dev_priv))
  2068. dev_priv->display.get_cdclk = gm45_get_cdclk;
  2069. else if (IS_G45(dev_priv))
  2070. dev_priv->display.get_cdclk = g33_get_cdclk;
  2071. else if (IS_I965GM(dev_priv))
  2072. dev_priv->display.get_cdclk = i965gm_get_cdclk;
  2073. else if (IS_I965G(dev_priv))
  2074. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2075. else if (IS_PINEVIEW(dev_priv))
  2076. dev_priv->display.get_cdclk = pnv_get_cdclk;
  2077. else if (IS_G33(dev_priv))
  2078. dev_priv->display.get_cdclk = g33_get_cdclk;
  2079. else if (IS_I945GM(dev_priv))
  2080. dev_priv->display.get_cdclk = i945gm_get_cdclk;
  2081. else if (IS_I945G(dev_priv))
  2082. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2083. else if (IS_I915GM(dev_priv))
  2084. dev_priv->display.get_cdclk = i915gm_get_cdclk;
  2085. else if (IS_I915G(dev_priv))
  2086. dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
  2087. else if (IS_I865G(dev_priv))
  2088. dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
  2089. else if (IS_I85X(dev_priv))
  2090. dev_priv->display.get_cdclk = i85x_get_cdclk;
  2091. else if (IS_I845G(dev_priv))
  2092. dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
  2093. else { /* 830 */
  2094. WARN(!IS_I830(dev_priv),
  2095. "Unknown platform. Assuming 133 MHz CDCLK\n");
  2096. dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
  2097. }
  2098. }