exynos_mixer.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Seung-Woo Kim <sw0312.kim@samsung.com>
  5. * Inki Dae <inki.dae@samsung.com>
  6. * Joonyoung Shim <jy0922.shim@samsung.com>
  7. *
  8. * Based on drivers/media/video/s5p-tv/mixer_reg.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #include <drm/drmP.h>
  17. #include "regs-mixer.h"
  18. #include "regs-vp.h"
  19. #include <linux/kernel.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/wait.h>
  22. #include <linux/i2c.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/irq.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/clk.h>
  29. #include <linux/regulator/consumer.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/component.h>
  33. #include <drm/exynos_drm.h>
  34. #include "exynos_drm_drv.h"
  35. #include "exynos_drm_crtc.h"
  36. #include "exynos_drm_fb.h"
  37. #include "exynos_drm_plane.h"
  38. #include "exynos_drm_iommu.h"
  39. #define MIXER_WIN_NR 3
  40. #define VP_DEFAULT_WIN 2
  41. /*
  42. * Mixer color space conversion coefficient triplet.
  43. * Used for CSC from RGB to YCbCr.
  44. * Each coefficient is a 10-bit fixed point number with
  45. * sign and no integer part, i.e.
  46. * [0:8] = fractional part (representing a value y = x / 2^9)
  47. * [9] = sign
  48. * Negative values are encoded with two's complement.
  49. */
  50. #define MXR_CSC_C(x) ((int)((x) * 512.0) & 0x3ff)
  51. #define MXR_CSC_CT(a0, a1, a2) \
  52. ((MXR_CSC_C(a0) << 20) | (MXR_CSC_C(a1) << 10) | (MXR_CSC_C(a2) << 0))
  53. /* YCbCr value, used for mixer background color configuration. */
  54. #define MXR_YCBCR_VAL(y, cb, cr) (((y) << 16) | ((cb) << 8) | ((cr) << 0))
  55. /* The pixelformats that are natively supported by the mixer. */
  56. #define MXR_FORMAT_RGB565 4
  57. #define MXR_FORMAT_ARGB1555 5
  58. #define MXR_FORMAT_ARGB4444 6
  59. #define MXR_FORMAT_ARGB8888 7
  60. enum mixer_version_id {
  61. MXR_VER_0_0_0_16,
  62. MXR_VER_16_0_33_0,
  63. MXR_VER_128_0_0_184,
  64. };
  65. enum mixer_flag_bits {
  66. MXR_BIT_POWERED,
  67. MXR_BIT_VSYNC,
  68. MXR_BIT_INTERLACE,
  69. MXR_BIT_VP_ENABLED,
  70. MXR_BIT_HAS_SCLK,
  71. };
  72. static const uint32_t mixer_formats[] = {
  73. DRM_FORMAT_XRGB4444,
  74. DRM_FORMAT_ARGB4444,
  75. DRM_FORMAT_XRGB1555,
  76. DRM_FORMAT_ARGB1555,
  77. DRM_FORMAT_RGB565,
  78. DRM_FORMAT_XRGB8888,
  79. DRM_FORMAT_ARGB8888,
  80. };
  81. static const uint32_t vp_formats[] = {
  82. DRM_FORMAT_NV12,
  83. DRM_FORMAT_NV21,
  84. };
  85. struct mixer_context {
  86. struct platform_device *pdev;
  87. struct device *dev;
  88. struct drm_device *drm_dev;
  89. struct exynos_drm_crtc *crtc;
  90. struct exynos_drm_plane planes[MIXER_WIN_NR];
  91. unsigned long flags;
  92. int irq;
  93. void __iomem *mixer_regs;
  94. void __iomem *vp_regs;
  95. spinlock_t reg_slock;
  96. struct clk *mixer;
  97. struct clk *vp;
  98. struct clk *hdmi;
  99. struct clk *sclk_mixer;
  100. struct clk *sclk_hdmi;
  101. struct clk *mout_mixer;
  102. enum mixer_version_id mxr_ver;
  103. int scan_value;
  104. };
  105. struct mixer_drv_data {
  106. enum mixer_version_id version;
  107. bool is_vp_enabled;
  108. bool has_sclk;
  109. };
  110. static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
  111. {
  112. .zpos = 0,
  113. .type = DRM_PLANE_TYPE_PRIMARY,
  114. .pixel_formats = mixer_formats,
  115. .num_pixel_formats = ARRAY_SIZE(mixer_formats),
  116. .capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
  117. EXYNOS_DRM_PLANE_CAP_ZPOS,
  118. }, {
  119. .zpos = 1,
  120. .type = DRM_PLANE_TYPE_CURSOR,
  121. .pixel_formats = mixer_formats,
  122. .num_pixel_formats = ARRAY_SIZE(mixer_formats),
  123. .capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
  124. EXYNOS_DRM_PLANE_CAP_ZPOS,
  125. }, {
  126. .zpos = 2,
  127. .type = DRM_PLANE_TYPE_OVERLAY,
  128. .pixel_formats = vp_formats,
  129. .num_pixel_formats = ARRAY_SIZE(vp_formats),
  130. .capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
  131. EXYNOS_DRM_PLANE_CAP_ZPOS |
  132. EXYNOS_DRM_PLANE_CAP_TILE,
  133. },
  134. };
  135. static const u8 filter_y_horiz_tap8[] = {
  136. 0, -1, -1, -1, -1, -1, -1, -1,
  137. -1, -1, -1, -1, -1, 0, 0, 0,
  138. 0, 2, 4, 5, 6, 6, 6, 6,
  139. 6, 5, 5, 4, 3, 2, 1, 1,
  140. 0, -6, -12, -16, -18, -20, -21, -20,
  141. -20, -18, -16, -13, -10, -8, -5, -2,
  142. 127, 126, 125, 121, 114, 107, 99, 89,
  143. 79, 68, 57, 46, 35, 25, 16, 8,
  144. };
  145. static const u8 filter_y_vert_tap4[] = {
  146. 0, -3, -6, -8, -8, -8, -8, -7,
  147. -6, -5, -4, -3, -2, -1, -1, 0,
  148. 127, 126, 124, 118, 111, 102, 92, 81,
  149. 70, 59, 48, 37, 27, 19, 11, 5,
  150. 0, 5, 11, 19, 27, 37, 48, 59,
  151. 70, 81, 92, 102, 111, 118, 124, 126,
  152. 0, 0, -1, -1, -2, -3, -4, -5,
  153. -6, -7, -8, -8, -8, -8, -6, -3,
  154. };
  155. static const u8 filter_cr_horiz_tap4[] = {
  156. 0, -3, -6, -8, -8, -8, -8, -7,
  157. -6, -5, -4, -3, -2, -1, -1, 0,
  158. 127, 126, 124, 118, 111, 102, 92, 81,
  159. 70, 59, 48, 37, 27, 19, 11, 5,
  160. };
  161. static inline bool is_alpha_format(unsigned int pixel_format)
  162. {
  163. switch (pixel_format) {
  164. case DRM_FORMAT_ARGB8888:
  165. case DRM_FORMAT_ARGB1555:
  166. case DRM_FORMAT_ARGB4444:
  167. return true;
  168. default:
  169. return false;
  170. }
  171. }
  172. static inline u32 vp_reg_read(struct mixer_context *ctx, u32 reg_id)
  173. {
  174. return readl(ctx->vp_regs + reg_id);
  175. }
  176. static inline void vp_reg_write(struct mixer_context *ctx, u32 reg_id,
  177. u32 val)
  178. {
  179. writel(val, ctx->vp_regs + reg_id);
  180. }
  181. static inline void vp_reg_writemask(struct mixer_context *ctx, u32 reg_id,
  182. u32 val, u32 mask)
  183. {
  184. u32 old = vp_reg_read(ctx, reg_id);
  185. val = (val & mask) | (old & ~mask);
  186. writel(val, ctx->vp_regs + reg_id);
  187. }
  188. static inline u32 mixer_reg_read(struct mixer_context *ctx, u32 reg_id)
  189. {
  190. return readl(ctx->mixer_regs + reg_id);
  191. }
  192. static inline void mixer_reg_write(struct mixer_context *ctx, u32 reg_id,
  193. u32 val)
  194. {
  195. writel(val, ctx->mixer_regs + reg_id);
  196. }
  197. static inline void mixer_reg_writemask(struct mixer_context *ctx,
  198. u32 reg_id, u32 val, u32 mask)
  199. {
  200. u32 old = mixer_reg_read(ctx, reg_id);
  201. val = (val & mask) | (old & ~mask);
  202. writel(val, ctx->mixer_regs + reg_id);
  203. }
  204. static void mixer_regs_dump(struct mixer_context *ctx)
  205. {
  206. #define DUMPREG(reg_id) \
  207. do { \
  208. DRM_DEBUG_KMS(#reg_id " = %08x\n", \
  209. (u32)readl(ctx->mixer_regs + reg_id)); \
  210. } while (0)
  211. DUMPREG(MXR_STATUS);
  212. DUMPREG(MXR_CFG);
  213. DUMPREG(MXR_INT_EN);
  214. DUMPREG(MXR_INT_STATUS);
  215. DUMPREG(MXR_LAYER_CFG);
  216. DUMPREG(MXR_VIDEO_CFG);
  217. DUMPREG(MXR_GRAPHIC0_CFG);
  218. DUMPREG(MXR_GRAPHIC0_BASE);
  219. DUMPREG(MXR_GRAPHIC0_SPAN);
  220. DUMPREG(MXR_GRAPHIC0_WH);
  221. DUMPREG(MXR_GRAPHIC0_SXY);
  222. DUMPREG(MXR_GRAPHIC0_DXY);
  223. DUMPREG(MXR_GRAPHIC1_CFG);
  224. DUMPREG(MXR_GRAPHIC1_BASE);
  225. DUMPREG(MXR_GRAPHIC1_SPAN);
  226. DUMPREG(MXR_GRAPHIC1_WH);
  227. DUMPREG(MXR_GRAPHIC1_SXY);
  228. DUMPREG(MXR_GRAPHIC1_DXY);
  229. #undef DUMPREG
  230. }
  231. static void vp_regs_dump(struct mixer_context *ctx)
  232. {
  233. #define DUMPREG(reg_id) \
  234. do { \
  235. DRM_DEBUG_KMS(#reg_id " = %08x\n", \
  236. (u32) readl(ctx->vp_regs + reg_id)); \
  237. } while (0)
  238. DUMPREG(VP_ENABLE);
  239. DUMPREG(VP_SRESET);
  240. DUMPREG(VP_SHADOW_UPDATE);
  241. DUMPREG(VP_FIELD_ID);
  242. DUMPREG(VP_MODE);
  243. DUMPREG(VP_IMG_SIZE_Y);
  244. DUMPREG(VP_IMG_SIZE_C);
  245. DUMPREG(VP_PER_RATE_CTRL);
  246. DUMPREG(VP_TOP_Y_PTR);
  247. DUMPREG(VP_BOT_Y_PTR);
  248. DUMPREG(VP_TOP_C_PTR);
  249. DUMPREG(VP_BOT_C_PTR);
  250. DUMPREG(VP_ENDIAN_MODE);
  251. DUMPREG(VP_SRC_H_POSITION);
  252. DUMPREG(VP_SRC_V_POSITION);
  253. DUMPREG(VP_SRC_WIDTH);
  254. DUMPREG(VP_SRC_HEIGHT);
  255. DUMPREG(VP_DST_H_POSITION);
  256. DUMPREG(VP_DST_V_POSITION);
  257. DUMPREG(VP_DST_WIDTH);
  258. DUMPREG(VP_DST_HEIGHT);
  259. DUMPREG(VP_H_RATIO);
  260. DUMPREG(VP_V_RATIO);
  261. #undef DUMPREG
  262. }
  263. static inline void vp_filter_set(struct mixer_context *ctx,
  264. int reg_id, const u8 *data, unsigned int size)
  265. {
  266. /* assure 4-byte align */
  267. BUG_ON(size & 3);
  268. for (; size; size -= 4, reg_id += 4, data += 4) {
  269. u32 val = (data[0] << 24) | (data[1] << 16) |
  270. (data[2] << 8) | data[3];
  271. vp_reg_write(ctx, reg_id, val);
  272. }
  273. }
  274. static void vp_default_filter(struct mixer_context *ctx)
  275. {
  276. vp_filter_set(ctx, VP_POLY8_Y0_LL,
  277. filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
  278. vp_filter_set(ctx, VP_POLY4_Y0_LL,
  279. filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
  280. vp_filter_set(ctx, VP_POLY4_C0_LL,
  281. filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
  282. }
  283. static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win,
  284. bool alpha)
  285. {
  286. u32 val;
  287. val = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
  288. if (alpha) {
  289. /* blending based on pixel alpha */
  290. val |= MXR_GRP_CFG_BLEND_PRE_MUL;
  291. val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
  292. }
  293. mixer_reg_writemask(ctx, MXR_GRAPHIC_CFG(win),
  294. val, MXR_GRP_CFG_MISC_MASK);
  295. }
  296. static void mixer_cfg_vp_blend(struct mixer_context *ctx)
  297. {
  298. u32 val;
  299. /*
  300. * No blending at the moment since the NV12/NV21 pixelformats don't
  301. * have an alpha channel. However the mixer supports a global alpha
  302. * value for a layer. Once this functionality is exposed, we can
  303. * support blending of the video layer through this.
  304. */
  305. val = 0;
  306. mixer_reg_write(ctx, MXR_VIDEO_CFG, val);
  307. }
  308. static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
  309. {
  310. /* block update on vsync */
  311. mixer_reg_writemask(ctx, MXR_STATUS, enable ?
  312. MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);
  313. if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
  314. vp_reg_write(ctx, VP_SHADOW_UPDATE, enable ?
  315. VP_SHADOW_UPDATE_ENABLE : 0);
  316. }
  317. static void mixer_cfg_scan(struct mixer_context *ctx, int width, int height)
  318. {
  319. u32 val;
  320. /* choosing between interlace and progressive mode */
  321. val = test_bit(MXR_BIT_INTERLACE, &ctx->flags) ?
  322. MXR_CFG_SCAN_INTERLACE : MXR_CFG_SCAN_PROGRESSIVE;
  323. if (ctx->mxr_ver == MXR_VER_128_0_0_184)
  324. mixer_reg_write(ctx, MXR_RESOLUTION,
  325. MXR_MXR_RES_HEIGHT(height) | MXR_MXR_RES_WIDTH(width));
  326. else
  327. val |= ctx->scan_value;
  328. mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_SCAN_MASK);
  329. }
  330. static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
  331. {
  332. u32 val;
  333. switch (height) {
  334. case 480:
  335. case 576:
  336. val = MXR_CFG_RGB601_0_255;
  337. break;
  338. case 720:
  339. case 1080:
  340. default:
  341. val = MXR_CFG_RGB709_16_235;
  342. /* Configure the BT.709 CSC matrix for full range RGB. */
  343. mixer_reg_write(ctx, MXR_CM_COEFF_Y,
  344. MXR_CSC_CT( 0.184, 0.614, 0.063) |
  345. MXR_CM_COEFF_RGB_FULL);
  346. mixer_reg_write(ctx, MXR_CM_COEFF_CB,
  347. MXR_CSC_CT(-0.102, -0.338, 0.440));
  348. mixer_reg_write(ctx, MXR_CM_COEFF_CR,
  349. MXR_CSC_CT( 0.440, -0.399, -0.040));
  350. break;
  351. }
  352. mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
  353. }
  354. static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
  355. unsigned int priority, bool enable)
  356. {
  357. u32 val = enable ? ~0 : 0;
  358. switch (win) {
  359. case 0:
  360. mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
  361. mixer_reg_writemask(ctx, MXR_LAYER_CFG,
  362. MXR_LAYER_CFG_GRP0_VAL(priority),
  363. MXR_LAYER_CFG_GRP0_MASK);
  364. break;
  365. case 1:
  366. mixer_reg_writemask(ctx, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
  367. mixer_reg_writemask(ctx, MXR_LAYER_CFG,
  368. MXR_LAYER_CFG_GRP1_VAL(priority),
  369. MXR_LAYER_CFG_GRP1_MASK);
  370. break;
  371. case VP_DEFAULT_WIN:
  372. if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
  373. vp_reg_writemask(ctx, VP_ENABLE, val, VP_ENABLE_ON);
  374. mixer_reg_writemask(ctx, MXR_CFG, val,
  375. MXR_CFG_VP_ENABLE);
  376. mixer_reg_writemask(ctx, MXR_LAYER_CFG,
  377. MXR_LAYER_CFG_VP_VAL(priority),
  378. MXR_LAYER_CFG_VP_MASK);
  379. }
  380. break;
  381. }
  382. }
  383. static void mixer_run(struct mixer_context *ctx)
  384. {
  385. mixer_reg_writemask(ctx, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
  386. }
  387. static void mixer_stop(struct mixer_context *ctx)
  388. {
  389. int timeout = 20;
  390. mixer_reg_writemask(ctx, MXR_STATUS, 0, MXR_STATUS_REG_RUN);
  391. while (!(mixer_reg_read(ctx, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
  392. --timeout)
  393. usleep_range(10000, 12000);
  394. }
  395. static void mixer_commit(struct mixer_context *ctx)
  396. {
  397. struct drm_display_mode *mode = &ctx->crtc->base.state->adjusted_mode;
  398. mixer_cfg_scan(ctx, mode->hdisplay, mode->vdisplay);
  399. mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
  400. mixer_run(ctx);
  401. }
  402. static void vp_video_buffer(struct mixer_context *ctx,
  403. struct exynos_drm_plane *plane)
  404. {
  405. struct exynos_drm_plane_state *state =
  406. to_exynos_plane_state(plane->base.state);
  407. struct drm_framebuffer *fb = state->base.fb;
  408. unsigned int priority = state->base.normalized_zpos + 1;
  409. unsigned long flags;
  410. dma_addr_t luma_addr[2], chroma_addr[2];
  411. bool is_tiled, is_nv21;
  412. u32 val;
  413. is_nv21 = (fb->format->format == DRM_FORMAT_NV21);
  414. is_tiled = (fb->modifier == DRM_FORMAT_MOD_SAMSUNG_64_32_TILE);
  415. luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
  416. chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
  417. if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
  418. if (is_tiled) {
  419. luma_addr[1] = luma_addr[0] + 0x40;
  420. chroma_addr[1] = chroma_addr[0] + 0x40;
  421. } else {
  422. luma_addr[1] = luma_addr[0] + fb->pitches[0];
  423. chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
  424. }
  425. } else {
  426. luma_addr[1] = 0;
  427. chroma_addr[1] = 0;
  428. }
  429. spin_lock_irqsave(&ctx->reg_slock, flags);
  430. /* interlace or progressive scan mode */
  431. val = (test_bit(MXR_BIT_INTERLACE, &ctx->flags) ? ~0 : 0);
  432. vp_reg_writemask(ctx, VP_MODE, val, VP_MODE_LINE_SKIP);
  433. /* setup format */
  434. val = (is_nv21 ? VP_MODE_NV21 : VP_MODE_NV12);
  435. val |= (is_tiled ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
  436. vp_reg_writemask(ctx, VP_MODE, val, VP_MODE_FMT_MASK);
  437. /* setting size of input image */
  438. vp_reg_write(ctx, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
  439. VP_IMG_VSIZE(fb->height));
  440. /* chroma plane for NV12/NV21 is half the height of the luma plane */
  441. vp_reg_write(ctx, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
  442. VP_IMG_VSIZE(fb->height / 2));
  443. vp_reg_write(ctx, VP_SRC_WIDTH, state->src.w);
  444. vp_reg_write(ctx, VP_SRC_HEIGHT, state->src.h);
  445. vp_reg_write(ctx, VP_SRC_H_POSITION,
  446. VP_SRC_H_POSITION_VAL(state->src.x));
  447. vp_reg_write(ctx, VP_SRC_V_POSITION, state->src.y);
  448. vp_reg_write(ctx, VP_DST_WIDTH, state->crtc.w);
  449. vp_reg_write(ctx, VP_DST_H_POSITION, state->crtc.x);
  450. if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
  451. vp_reg_write(ctx, VP_DST_HEIGHT, state->crtc.h / 2);
  452. vp_reg_write(ctx, VP_DST_V_POSITION, state->crtc.y / 2);
  453. } else {
  454. vp_reg_write(ctx, VP_DST_HEIGHT, state->crtc.h);
  455. vp_reg_write(ctx, VP_DST_V_POSITION, state->crtc.y);
  456. }
  457. vp_reg_write(ctx, VP_H_RATIO, state->h_ratio);
  458. vp_reg_write(ctx, VP_V_RATIO, state->v_ratio);
  459. vp_reg_write(ctx, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);
  460. /* set buffer address to vp */
  461. vp_reg_write(ctx, VP_TOP_Y_PTR, luma_addr[0]);
  462. vp_reg_write(ctx, VP_BOT_Y_PTR, luma_addr[1]);
  463. vp_reg_write(ctx, VP_TOP_C_PTR, chroma_addr[0]);
  464. vp_reg_write(ctx, VP_BOT_C_PTR, chroma_addr[1]);
  465. mixer_cfg_layer(ctx, plane->index, priority, true);
  466. mixer_cfg_vp_blend(ctx);
  467. spin_unlock_irqrestore(&ctx->reg_slock, flags);
  468. mixer_regs_dump(ctx);
  469. vp_regs_dump(ctx);
  470. }
  471. static void mixer_layer_update(struct mixer_context *ctx)
  472. {
  473. mixer_reg_writemask(ctx, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
  474. }
  475. static void mixer_graph_buffer(struct mixer_context *ctx,
  476. struct exynos_drm_plane *plane)
  477. {
  478. struct exynos_drm_plane_state *state =
  479. to_exynos_plane_state(plane->base.state);
  480. struct drm_framebuffer *fb = state->base.fb;
  481. unsigned int priority = state->base.normalized_zpos + 1;
  482. unsigned long flags;
  483. unsigned int win = plane->index;
  484. unsigned int x_ratio = 0, y_ratio = 0;
  485. unsigned int dst_x_offset, dst_y_offset;
  486. dma_addr_t dma_addr;
  487. unsigned int fmt;
  488. u32 val;
  489. switch (fb->format->format) {
  490. case DRM_FORMAT_XRGB4444:
  491. case DRM_FORMAT_ARGB4444:
  492. fmt = MXR_FORMAT_ARGB4444;
  493. break;
  494. case DRM_FORMAT_XRGB1555:
  495. case DRM_FORMAT_ARGB1555:
  496. fmt = MXR_FORMAT_ARGB1555;
  497. break;
  498. case DRM_FORMAT_RGB565:
  499. fmt = MXR_FORMAT_RGB565;
  500. break;
  501. case DRM_FORMAT_XRGB8888:
  502. case DRM_FORMAT_ARGB8888:
  503. default:
  504. fmt = MXR_FORMAT_ARGB8888;
  505. break;
  506. }
  507. /* ratio is already checked by common plane code */
  508. x_ratio = state->h_ratio == (1 << 15);
  509. y_ratio = state->v_ratio == (1 << 15);
  510. dst_x_offset = state->crtc.x;
  511. dst_y_offset = state->crtc.y;
  512. /* translate dma address base s.t. the source image offset is zero */
  513. dma_addr = exynos_drm_fb_dma_addr(fb, 0)
  514. + (state->src.x * fb->format->cpp[0])
  515. + (state->src.y * fb->pitches[0]);
  516. spin_lock_irqsave(&ctx->reg_slock, flags);
  517. /* setup format */
  518. mixer_reg_writemask(ctx, MXR_GRAPHIC_CFG(win),
  519. MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);
  520. /* setup geometry */
  521. mixer_reg_write(ctx, MXR_GRAPHIC_SPAN(win),
  522. fb->pitches[0] / fb->format->cpp[0]);
  523. val = MXR_GRP_WH_WIDTH(state->src.w);
  524. val |= MXR_GRP_WH_HEIGHT(state->src.h);
  525. val |= MXR_GRP_WH_H_SCALE(x_ratio);
  526. val |= MXR_GRP_WH_V_SCALE(y_ratio);
  527. mixer_reg_write(ctx, MXR_GRAPHIC_WH(win), val);
  528. /* setup offsets in display image */
  529. val = MXR_GRP_DXY_DX(dst_x_offset);
  530. val |= MXR_GRP_DXY_DY(dst_y_offset);
  531. mixer_reg_write(ctx, MXR_GRAPHIC_DXY(win), val);
  532. /* set buffer address to mixer */
  533. mixer_reg_write(ctx, MXR_GRAPHIC_BASE(win), dma_addr);
  534. mixer_cfg_layer(ctx, win, priority, true);
  535. mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->format->format));
  536. /* layer update mandatory for mixer 16.0.33.0 */
  537. if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
  538. ctx->mxr_ver == MXR_VER_128_0_0_184)
  539. mixer_layer_update(ctx);
  540. spin_unlock_irqrestore(&ctx->reg_slock, flags);
  541. mixer_regs_dump(ctx);
  542. }
  543. static void vp_win_reset(struct mixer_context *ctx)
  544. {
  545. unsigned int tries = 100;
  546. vp_reg_write(ctx, VP_SRESET, VP_SRESET_PROCESSING);
  547. while (--tries) {
  548. /* waiting until VP_SRESET_PROCESSING is 0 */
  549. if (~vp_reg_read(ctx, VP_SRESET) & VP_SRESET_PROCESSING)
  550. break;
  551. mdelay(10);
  552. }
  553. WARN(tries == 0, "failed to reset Video Processor\n");
  554. }
  555. static void mixer_win_reset(struct mixer_context *ctx)
  556. {
  557. unsigned long flags;
  558. spin_lock_irqsave(&ctx->reg_slock, flags);
  559. mixer_reg_writemask(ctx, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);
  560. /* set output in RGB888 mode */
  561. mixer_reg_writemask(ctx, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);
  562. /* 16 beat burst in DMA */
  563. mixer_reg_writemask(ctx, MXR_STATUS, MXR_STATUS_16_BURST,
  564. MXR_STATUS_BURST_MASK);
  565. /* reset default layer priority */
  566. mixer_reg_write(ctx, MXR_LAYER_CFG, 0);
  567. /* set all background colors to RGB (0,0,0) */
  568. mixer_reg_write(ctx, MXR_BG_COLOR0, MXR_YCBCR_VAL(0, 128, 128));
  569. mixer_reg_write(ctx, MXR_BG_COLOR1, MXR_YCBCR_VAL(0, 128, 128));
  570. mixer_reg_write(ctx, MXR_BG_COLOR2, MXR_YCBCR_VAL(0, 128, 128));
  571. if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
  572. /* configuration of Video Processor Registers */
  573. vp_win_reset(ctx);
  574. vp_default_filter(ctx);
  575. }
  576. /* disable all layers */
  577. mixer_reg_writemask(ctx, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
  578. mixer_reg_writemask(ctx, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
  579. if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
  580. mixer_reg_writemask(ctx, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
  581. /* set all source image offsets to zero */
  582. mixer_reg_write(ctx, MXR_GRAPHIC_SXY(0), 0);
  583. mixer_reg_write(ctx, MXR_GRAPHIC_SXY(1), 0);
  584. spin_unlock_irqrestore(&ctx->reg_slock, flags);
  585. }
  586. static irqreturn_t mixer_irq_handler(int irq, void *arg)
  587. {
  588. struct mixer_context *ctx = arg;
  589. u32 val, base, shadow;
  590. spin_lock(&ctx->reg_slock);
  591. /* read interrupt status for handling and clearing flags for VSYNC */
  592. val = mixer_reg_read(ctx, MXR_INT_STATUS);
  593. /* handling VSYNC */
  594. if (val & MXR_INT_STATUS_VSYNC) {
  595. /* vsync interrupt use different bit for read and clear */
  596. val |= MXR_INT_CLEAR_VSYNC;
  597. val &= ~MXR_INT_STATUS_VSYNC;
  598. /* interlace scan need to check shadow register */
  599. if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
  600. base = mixer_reg_read(ctx, MXR_GRAPHIC_BASE(0));
  601. shadow = mixer_reg_read(ctx, MXR_GRAPHIC_BASE_S(0));
  602. if (base != shadow)
  603. goto out;
  604. base = mixer_reg_read(ctx, MXR_GRAPHIC_BASE(1));
  605. shadow = mixer_reg_read(ctx, MXR_GRAPHIC_BASE_S(1));
  606. if (base != shadow)
  607. goto out;
  608. }
  609. drm_crtc_handle_vblank(&ctx->crtc->base);
  610. }
  611. out:
  612. /* clear interrupts */
  613. mixer_reg_write(ctx, MXR_INT_STATUS, val);
  614. spin_unlock(&ctx->reg_slock);
  615. return IRQ_HANDLED;
  616. }
  617. static int mixer_resources_init(struct mixer_context *mixer_ctx)
  618. {
  619. struct device *dev = &mixer_ctx->pdev->dev;
  620. struct resource *res;
  621. int ret;
  622. spin_lock_init(&mixer_ctx->reg_slock);
  623. mixer_ctx->mixer = devm_clk_get(dev, "mixer");
  624. if (IS_ERR(mixer_ctx->mixer)) {
  625. dev_err(dev, "failed to get clock 'mixer'\n");
  626. return -ENODEV;
  627. }
  628. mixer_ctx->hdmi = devm_clk_get(dev, "hdmi");
  629. if (IS_ERR(mixer_ctx->hdmi)) {
  630. dev_err(dev, "failed to get clock 'hdmi'\n");
  631. return PTR_ERR(mixer_ctx->hdmi);
  632. }
  633. mixer_ctx->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
  634. if (IS_ERR(mixer_ctx->sclk_hdmi)) {
  635. dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
  636. return -ENODEV;
  637. }
  638. res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
  639. if (res == NULL) {
  640. dev_err(dev, "get memory resource failed.\n");
  641. return -ENXIO;
  642. }
  643. mixer_ctx->mixer_regs = devm_ioremap(dev, res->start,
  644. resource_size(res));
  645. if (mixer_ctx->mixer_regs == NULL) {
  646. dev_err(dev, "register mapping failed.\n");
  647. return -ENXIO;
  648. }
  649. res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
  650. if (res == NULL) {
  651. dev_err(dev, "get interrupt resource failed.\n");
  652. return -ENXIO;
  653. }
  654. ret = devm_request_irq(dev, res->start, mixer_irq_handler,
  655. 0, "drm_mixer", mixer_ctx);
  656. if (ret) {
  657. dev_err(dev, "request interrupt failed.\n");
  658. return ret;
  659. }
  660. mixer_ctx->irq = res->start;
  661. return 0;
  662. }
  663. static int vp_resources_init(struct mixer_context *mixer_ctx)
  664. {
  665. struct device *dev = &mixer_ctx->pdev->dev;
  666. struct resource *res;
  667. mixer_ctx->vp = devm_clk_get(dev, "vp");
  668. if (IS_ERR(mixer_ctx->vp)) {
  669. dev_err(dev, "failed to get clock 'vp'\n");
  670. return -ENODEV;
  671. }
  672. if (test_bit(MXR_BIT_HAS_SCLK, &mixer_ctx->flags)) {
  673. mixer_ctx->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
  674. if (IS_ERR(mixer_ctx->sclk_mixer)) {
  675. dev_err(dev, "failed to get clock 'sclk_mixer'\n");
  676. return -ENODEV;
  677. }
  678. mixer_ctx->mout_mixer = devm_clk_get(dev, "mout_mixer");
  679. if (IS_ERR(mixer_ctx->mout_mixer)) {
  680. dev_err(dev, "failed to get clock 'mout_mixer'\n");
  681. return -ENODEV;
  682. }
  683. if (mixer_ctx->sclk_hdmi && mixer_ctx->mout_mixer)
  684. clk_set_parent(mixer_ctx->mout_mixer,
  685. mixer_ctx->sclk_hdmi);
  686. }
  687. res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
  688. if (res == NULL) {
  689. dev_err(dev, "get memory resource failed.\n");
  690. return -ENXIO;
  691. }
  692. mixer_ctx->vp_regs = devm_ioremap(dev, res->start,
  693. resource_size(res));
  694. if (mixer_ctx->vp_regs == NULL) {
  695. dev_err(dev, "register mapping failed.\n");
  696. return -ENXIO;
  697. }
  698. return 0;
  699. }
  700. static int mixer_initialize(struct mixer_context *mixer_ctx,
  701. struct drm_device *drm_dev)
  702. {
  703. int ret;
  704. struct exynos_drm_private *priv;
  705. priv = drm_dev->dev_private;
  706. mixer_ctx->drm_dev = drm_dev;
  707. /* acquire resources: regs, irqs, clocks */
  708. ret = mixer_resources_init(mixer_ctx);
  709. if (ret) {
  710. DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
  711. return ret;
  712. }
  713. if (test_bit(MXR_BIT_VP_ENABLED, &mixer_ctx->flags)) {
  714. /* acquire vp resources: regs, irqs, clocks */
  715. ret = vp_resources_init(mixer_ctx);
  716. if (ret) {
  717. DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
  718. return ret;
  719. }
  720. }
  721. return drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
  722. }
  723. static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
  724. {
  725. drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
  726. }
  727. static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
  728. {
  729. struct mixer_context *mixer_ctx = crtc->ctx;
  730. __set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
  731. if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
  732. return 0;
  733. /* enable vsync interrupt */
  734. mixer_reg_writemask(mixer_ctx, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
  735. mixer_reg_writemask(mixer_ctx, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
  736. return 0;
  737. }
  738. static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
  739. {
  740. struct mixer_context *mixer_ctx = crtc->ctx;
  741. __clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
  742. if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
  743. return;
  744. /* disable vsync interrupt */
  745. mixer_reg_writemask(mixer_ctx, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
  746. mixer_reg_writemask(mixer_ctx, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
  747. }
  748. static void mixer_atomic_begin(struct exynos_drm_crtc *crtc)
  749. {
  750. struct mixer_context *mixer_ctx = crtc->ctx;
  751. if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
  752. return;
  753. mixer_vsync_set_update(mixer_ctx, false);
  754. }
  755. static void mixer_update_plane(struct exynos_drm_crtc *crtc,
  756. struct exynos_drm_plane *plane)
  757. {
  758. struct mixer_context *mixer_ctx = crtc->ctx;
  759. DRM_DEBUG_KMS("win: %d\n", plane->index);
  760. if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
  761. return;
  762. if (plane->index == VP_DEFAULT_WIN)
  763. vp_video_buffer(mixer_ctx, plane);
  764. else
  765. mixer_graph_buffer(mixer_ctx, plane);
  766. }
  767. static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
  768. struct exynos_drm_plane *plane)
  769. {
  770. struct mixer_context *mixer_ctx = crtc->ctx;
  771. unsigned long flags;
  772. DRM_DEBUG_KMS("win: %d\n", plane->index);
  773. if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
  774. return;
  775. spin_lock_irqsave(&mixer_ctx->reg_slock, flags);
  776. mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
  777. spin_unlock_irqrestore(&mixer_ctx->reg_slock, flags);
  778. }
  779. static void mixer_atomic_flush(struct exynos_drm_crtc *crtc)
  780. {
  781. struct mixer_context *mixer_ctx = crtc->ctx;
  782. if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
  783. return;
  784. mixer_vsync_set_update(mixer_ctx, true);
  785. exynos_crtc_handle_event(crtc);
  786. }
  787. static void mixer_enable(struct exynos_drm_crtc *crtc)
  788. {
  789. struct mixer_context *ctx = crtc->ctx;
  790. if (test_bit(MXR_BIT_POWERED, &ctx->flags))
  791. return;
  792. pm_runtime_get_sync(ctx->dev);
  793. exynos_drm_pipe_clk_enable(crtc, true);
  794. mixer_vsync_set_update(ctx, false);
  795. mixer_reg_writemask(ctx, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);
  796. if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
  797. mixer_reg_writemask(ctx, MXR_INT_STATUS, ~0,
  798. MXR_INT_CLEAR_VSYNC);
  799. mixer_reg_writemask(ctx, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
  800. }
  801. mixer_win_reset(ctx);
  802. mixer_commit(ctx);
  803. mixer_vsync_set_update(ctx, true);
  804. set_bit(MXR_BIT_POWERED, &ctx->flags);
  805. }
  806. static void mixer_disable(struct exynos_drm_crtc *crtc)
  807. {
  808. struct mixer_context *ctx = crtc->ctx;
  809. int i;
  810. if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
  811. return;
  812. mixer_stop(ctx);
  813. mixer_regs_dump(ctx);
  814. for (i = 0; i < MIXER_WIN_NR; i++)
  815. mixer_disable_plane(crtc, &ctx->planes[i]);
  816. exynos_drm_pipe_clk_enable(crtc, false);
  817. pm_runtime_put(ctx->dev);
  818. clear_bit(MXR_BIT_POWERED, &ctx->flags);
  819. }
  820. static int mixer_mode_valid(struct exynos_drm_crtc *crtc,
  821. const struct drm_display_mode *mode)
  822. {
  823. struct mixer_context *ctx = crtc->ctx;
  824. u32 w = mode->hdisplay, h = mode->vdisplay;
  825. DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n", w, h,
  826. mode->vrefresh, !!(mode->flags & DRM_MODE_FLAG_INTERLACE));
  827. if (ctx->mxr_ver == MXR_VER_128_0_0_184)
  828. return MODE_OK;
  829. if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
  830. (w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
  831. (w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
  832. return MODE_OK;
  833. if ((w == 1024 && h == 768) ||
  834. (w == 1366 && h == 768) ||
  835. (w == 1280 && h == 1024))
  836. return MODE_OK;
  837. return MODE_BAD;
  838. }
  839. static bool mixer_mode_fixup(struct exynos_drm_crtc *crtc,
  840. const struct drm_display_mode *mode,
  841. struct drm_display_mode *adjusted_mode)
  842. {
  843. struct mixer_context *ctx = crtc->ctx;
  844. int width = mode->hdisplay, height = mode->vdisplay, i;
  845. struct {
  846. int hdisplay, vdisplay, htotal, vtotal, scan_val;
  847. } static const modes[] = {
  848. { 720, 480, 858, 525, MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD },
  849. { 720, 576, 864, 625, MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD },
  850. { 1280, 720, 1650, 750, MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD },
  851. { 1920, 1080, 2200, 1125, MXR_CFG_SCAN_HD_1080 |
  852. MXR_CFG_SCAN_HD }
  853. };
  854. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  855. __set_bit(MXR_BIT_INTERLACE, &ctx->flags);
  856. else
  857. __clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
  858. if (ctx->mxr_ver == MXR_VER_128_0_0_184)
  859. return true;
  860. for (i = 0; i < ARRAY_SIZE(modes); ++i)
  861. if (width <= modes[i].hdisplay && height <= modes[i].vdisplay) {
  862. ctx->scan_value = modes[i].scan_val;
  863. if (width < modes[i].hdisplay ||
  864. height < modes[i].vdisplay) {
  865. adjusted_mode->hdisplay = modes[i].hdisplay;
  866. adjusted_mode->hsync_start = modes[i].hdisplay;
  867. adjusted_mode->hsync_end = modes[i].htotal;
  868. adjusted_mode->htotal = modes[i].htotal;
  869. adjusted_mode->vdisplay = modes[i].vdisplay;
  870. adjusted_mode->vsync_start = modes[i].vdisplay;
  871. adjusted_mode->vsync_end = modes[i].vtotal;
  872. adjusted_mode->vtotal = modes[i].vtotal;
  873. }
  874. return true;
  875. }
  876. return false;
  877. }
  878. static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
  879. .enable = mixer_enable,
  880. .disable = mixer_disable,
  881. .enable_vblank = mixer_enable_vblank,
  882. .disable_vblank = mixer_disable_vblank,
  883. .atomic_begin = mixer_atomic_begin,
  884. .update_plane = mixer_update_plane,
  885. .disable_plane = mixer_disable_plane,
  886. .atomic_flush = mixer_atomic_flush,
  887. .mode_valid = mixer_mode_valid,
  888. .mode_fixup = mixer_mode_fixup,
  889. };
  890. static const struct mixer_drv_data exynos5420_mxr_drv_data = {
  891. .version = MXR_VER_128_0_0_184,
  892. .is_vp_enabled = 0,
  893. };
  894. static const struct mixer_drv_data exynos5250_mxr_drv_data = {
  895. .version = MXR_VER_16_0_33_0,
  896. .is_vp_enabled = 0,
  897. };
  898. static const struct mixer_drv_data exynos4212_mxr_drv_data = {
  899. .version = MXR_VER_0_0_0_16,
  900. .is_vp_enabled = 1,
  901. };
  902. static const struct mixer_drv_data exynos4210_mxr_drv_data = {
  903. .version = MXR_VER_0_0_0_16,
  904. .is_vp_enabled = 1,
  905. .has_sclk = 1,
  906. };
  907. static const struct of_device_id mixer_match_types[] = {
  908. {
  909. .compatible = "samsung,exynos4210-mixer",
  910. .data = &exynos4210_mxr_drv_data,
  911. }, {
  912. .compatible = "samsung,exynos4212-mixer",
  913. .data = &exynos4212_mxr_drv_data,
  914. }, {
  915. .compatible = "samsung,exynos5-mixer",
  916. .data = &exynos5250_mxr_drv_data,
  917. }, {
  918. .compatible = "samsung,exynos5250-mixer",
  919. .data = &exynos5250_mxr_drv_data,
  920. }, {
  921. .compatible = "samsung,exynos5420-mixer",
  922. .data = &exynos5420_mxr_drv_data,
  923. }, {
  924. /* end node */
  925. }
  926. };
  927. MODULE_DEVICE_TABLE(of, mixer_match_types);
  928. static int mixer_bind(struct device *dev, struct device *manager, void *data)
  929. {
  930. struct mixer_context *ctx = dev_get_drvdata(dev);
  931. struct drm_device *drm_dev = data;
  932. struct exynos_drm_plane *exynos_plane;
  933. unsigned int i;
  934. int ret;
  935. ret = mixer_initialize(ctx, drm_dev);
  936. if (ret)
  937. return ret;
  938. for (i = 0; i < MIXER_WIN_NR; i++) {
  939. if (i == VP_DEFAULT_WIN && !test_bit(MXR_BIT_VP_ENABLED,
  940. &ctx->flags))
  941. continue;
  942. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  943. &plane_configs[i]);
  944. if (ret)
  945. return ret;
  946. }
  947. exynos_plane = &ctx->planes[DEFAULT_WIN];
  948. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  949. EXYNOS_DISPLAY_TYPE_HDMI, &mixer_crtc_ops, ctx);
  950. if (IS_ERR(ctx->crtc)) {
  951. mixer_ctx_remove(ctx);
  952. ret = PTR_ERR(ctx->crtc);
  953. goto free_ctx;
  954. }
  955. return 0;
  956. free_ctx:
  957. devm_kfree(dev, ctx);
  958. return ret;
  959. }
  960. static void mixer_unbind(struct device *dev, struct device *master, void *data)
  961. {
  962. struct mixer_context *ctx = dev_get_drvdata(dev);
  963. mixer_ctx_remove(ctx);
  964. }
  965. static const struct component_ops mixer_component_ops = {
  966. .bind = mixer_bind,
  967. .unbind = mixer_unbind,
  968. };
  969. static int mixer_probe(struct platform_device *pdev)
  970. {
  971. struct device *dev = &pdev->dev;
  972. const struct mixer_drv_data *drv;
  973. struct mixer_context *ctx;
  974. int ret;
  975. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  976. if (!ctx) {
  977. DRM_ERROR("failed to alloc mixer context.\n");
  978. return -ENOMEM;
  979. }
  980. drv = of_device_get_match_data(dev);
  981. ctx->pdev = pdev;
  982. ctx->dev = dev;
  983. ctx->mxr_ver = drv->version;
  984. if (drv->is_vp_enabled)
  985. __set_bit(MXR_BIT_VP_ENABLED, &ctx->flags);
  986. if (drv->has_sclk)
  987. __set_bit(MXR_BIT_HAS_SCLK, &ctx->flags);
  988. platform_set_drvdata(pdev, ctx);
  989. ret = component_add(&pdev->dev, &mixer_component_ops);
  990. if (!ret)
  991. pm_runtime_enable(dev);
  992. return ret;
  993. }
  994. static int mixer_remove(struct platform_device *pdev)
  995. {
  996. pm_runtime_disable(&pdev->dev);
  997. component_del(&pdev->dev, &mixer_component_ops);
  998. return 0;
  999. }
  1000. static int __maybe_unused exynos_mixer_suspend(struct device *dev)
  1001. {
  1002. struct mixer_context *ctx = dev_get_drvdata(dev);
  1003. clk_disable_unprepare(ctx->hdmi);
  1004. clk_disable_unprepare(ctx->mixer);
  1005. if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
  1006. clk_disable_unprepare(ctx->vp);
  1007. if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags))
  1008. clk_disable_unprepare(ctx->sclk_mixer);
  1009. }
  1010. return 0;
  1011. }
  1012. static int __maybe_unused exynos_mixer_resume(struct device *dev)
  1013. {
  1014. struct mixer_context *ctx = dev_get_drvdata(dev);
  1015. int ret;
  1016. ret = clk_prepare_enable(ctx->mixer);
  1017. if (ret < 0) {
  1018. DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
  1019. return ret;
  1020. }
  1021. ret = clk_prepare_enable(ctx->hdmi);
  1022. if (ret < 0) {
  1023. DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
  1024. return ret;
  1025. }
  1026. if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
  1027. ret = clk_prepare_enable(ctx->vp);
  1028. if (ret < 0) {
  1029. DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
  1030. ret);
  1031. return ret;
  1032. }
  1033. if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags)) {
  1034. ret = clk_prepare_enable(ctx->sclk_mixer);
  1035. if (ret < 0) {
  1036. DRM_ERROR("Failed to prepare_enable the " \
  1037. "sclk_mixer clk [%d]\n",
  1038. ret);
  1039. return ret;
  1040. }
  1041. }
  1042. }
  1043. return 0;
  1044. }
  1045. static const struct dev_pm_ops exynos_mixer_pm_ops = {
  1046. SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
  1047. };
  1048. struct platform_driver mixer_driver = {
  1049. .driver = {
  1050. .name = "exynos-mixer",
  1051. .owner = THIS_MODULE,
  1052. .pm = &exynos_mixer_pm_ops,
  1053. .of_match_table = mixer_match_types,
  1054. },
  1055. .probe = mixer_probe,
  1056. .remove = mixer_remove,
  1057. };