malidp_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
  3. * Author: Liviu Dudau <Liviu.Dudau@arm.com>
  4. *
  5. * This program is free software and is provided to you under the terms of the
  6. * GNU General Public License version 2 as published by the Free Software
  7. * Foundation, and any use by you of this program is subject to the terms
  8. * of such GNU licence.
  9. *
  10. * ARM Mali DP500/DP550/DP650 KMS/DRM driver
  11. */
  12. #include <linux/module.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/console.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_graph.h>
  18. #include <linux/of_reserved_mem.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/drmP.h>
  21. #include <drm/drm_atomic.h>
  22. #include <drm/drm_atomic_helper.h>
  23. #include <drm/drm_crtc.h>
  24. #include <drm/drm_crtc_helper.h>
  25. #include <drm/drm_fb_cma_helper.h>
  26. #include <drm/drm_gem_cma_helper.h>
  27. #include <drm/drm_gem_framebuffer_helper.h>
  28. #include <drm/drm_of.h>
  29. #include "malidp_drv.h"
  30. #include "malidp_regs.h"
  31. #include "malidp_hw.h"
  32. #define MALIDP_CONF_VALID_TIMEOUT 250
  33. static void malidp_write_gamma_table(struct malidp_hw_device *hwdev,
  34. u32 data[MALIDP_COEFFTAB_NUM_COEFFS])
  35. {
  36. int i;
  37. /* Update all channels with a single gamma curve. */
  38. const u32 gamma_write_mask = GENMASK(18, 16);
  39. /*
  40. * Always write an entire table, so the address field in
  41. * DE_COEFFTAB_ADDR is 0 and we can use the gamma_write_mask bitmask
  42. * directly.
  43. */
  44. malidp_hw_write(hwdev, gamma_write_mask,
  45. hwdev->hw->map.coeffs_base + MALIDP_COEF_TABLE_ADDR);
  46. for (i = 0; i < MALIDP_COEFFTAB_NUM_COEFFS; ++i)
  47. malidp_hw_write(hwdev, data[i],
  48. hwdev->hw->map.coeffs_base +
  49. MALIDP_COEF_TABLE_DATA);
  50. }
  51. static void malidp_atomic_commit_update_gamma(struct drm_crtc *crtc,
  52. struct drm_crtc_state *old_state)
  53. {
  54. struct malidp_drm *malidp = crtc_to_malidp_device(crtc);
  55. struct malidp_hw_device *hwdev = malidp->dev;
  56. if (!crtc->state->color_mgmt_changed)
  57. return;
  58. if (!crtc->state->gamma_lut) {
  59. malidp_hw_clearbits(hwdev,
  60. MALIDP_DISP_FUNC_GAMMA,
  61. MALIDP_DE_DISPLAY_FUNC);
  62. } else {
  63. struct malidp_crtc_state *mc =
  64. to_malidp_crtc_state(crtc->state);
  65. if (!old_state->gamma_lut || (crtc->state->gamma_lut->base.id !=
  66. old_state->gamma_lut->base.id))
  67. malidp_write_gamma_table(hwdev, mc->gamma_coeffs);
  68. malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_GAMMA,
  69. MALIDP_DE_DISPLAY_FUNC);
  70. }
  71. }
  72. static
  73. void malidp_atomic_commit_update_coloradj(struct drm_crtc *crtc,
  74. struct drm_crtc_state *old_state)
  75. {
  76. struct malidp_drm *malidp = crtc_to_malidp_device(crtc);
  77. struct malidp_hw_device *hwdev = malidp->dev;
  78. int i;
  79. if (!crtc->state->color_mgmt_changed)
  80. return;
  81. if (!crtc->state->ctm) {
  82. malidp_hw_clearbits(hwdev, MALIDP_DISP_FUNC_CADJ,
  83. MALIDP_DE_DISPLAY_FUNC);
  84. } else {
  85. struct malidp_crtc_state *mc =
  86. to_malidp_crtc_state(crtc->state);
  87. if (!old_state->ctm || (crtc->state->ctm->base.id !=
  88. old_state->ctm->base.id))
  89. for (i = 0; i < MALIDP_COLORADJ_NUM_COEFFS; ++i)
  90. malidp_hw_write(hwdev,
  91. mc->coloradj_coeffs[i],
  92. hwdev->hw->map.coeffs_base +
  93. MALIDP_COLOR_ADJ_COEF + 4 * i);
  94. malidp_hw_setbits(hwdev, MALIDP_DISP_FUNC_CADJ,
  95. MALIDP_DE_DISPLAY_FUNC);
  96. }
  97. }
  98. static void malidp_atomic_commit_se_config(struct drm_crtc *crtc,
  99. struct drm_crtc_state *old_state)
  100. {
  101. struct malidp_crtc_state *cs = to_malidp_crtc_state(crtc->state);
  102. struct malidp_crtc_state *old_cs = to_malidp_crtc_state(old_state);
  103. struct malidp_drm *malidp = crtc_to_malidp_device(crtc);
  104. struct malidp_hw_device *hwdev = malidp->dev;
  105. struct malidp_se_config *s = &cs->scaler_config;
  106. struct malidp_se_config *old_s = &old_cs->scaler_config;
  107. u32 se_control = hwdev->hw->map.se_base +
  108. ((hwdev->hw->map.features & MALIDP_REGMAP_HAS_CLEARIRQ) ?
  109. 0x10 : 0xC);
  110. u32 layer_control = se_control + MALIDP_SE_LAYER_CONTROL;
  111. u32 scr = se_control + MALIDP_SE_SCALING_CONTROL;
  112. u32 val;
  113. /* Set SE_CONTROL */
  114. if (!s->scale_enable) {
  115. val = malidp_hw_read(hwdev, se_control);
  116. val &= ~MALIDP_SE_SCALING_EN;
  117. malidp_hw_write(hwdev, val, se_control);
  118. return;
  119. }
  120. hwdev->hw->se_set_scaling_coeffs(hwdev, s, old_s);
  121. val = malidp_hw_read(hwdev, se_control);
  122. val |= MALIDP_SE_SCALING_EN | MALIDP_SE_ALPHA_EN;
  123. val &= ~MALIDP_SE_ENH(MALIDP_SE_ENH_MASK);
  124. val |= s->enhancer_enable ? MALIDP_SE_ENH(3) : 0;
  125. val |= MALIDP_SE_RGBO_IF_EN;
  126. malidp_hw_write(hwdev, val, se_control);
  127. /* Set IN_SIZE & OUT_SIZE. */
  128. val = MALIDP_SE_SET_V_SIZE(s->input_h) |
  129. MALIDP_SE_SET_H_SIZE(s->input_w);
  130. malidp_hw_write(hwdev, val, layer_control + MALIDP_SE_L0_IN_SIZE);
  131. val = MALIDP_SE_SET_V_SIZE(s->output_h) |
  132. MALIDP_SE_SET_H_SIZE(s->output_w);
  133. malidp_hw_write(hwdev, val, layer_control + MALIDP_SE_L0_OUT_SIZE);
  134. /* Set phase regs. */
  135. malidp_hw_write(hwdev, s->h_init_phase, scr + MALIDP_SE_H_INIT_PH);
  136. malidp_hw_write(hwdev, s->h_delta_phase, scr + MALIDP_SE_H_DELTA_PH);
  137. malidp_hw_write(hwdev, s->v_init_phase, scr + MALIDP_SE_V_INIT_PH);
  138. malidp_hw_write(hwdev, s->v_delta_phase, scr + MALIDP_SE_V_DELTA_PH);
  139. }
  140. /*
  141. * set the "config valid" bit and wait until the hardware acts on it
  142. */
  143. static int malidp_set_and_wait_config_valid(struct drm_device *drm)
  144. {
  145. struct malidp_drm *malidp = drm->dev_private;
  146. struct malidp_hw_device *hwdev = malidp->dev;
  147. int ret;
  148. atomic_set(&malidp->config_valid, 0);
  149. hwdev->hw->set_config_valid(hwdev);
  150. /* don't wait for config_valid flag if we are in config mode */
  151. if (hwdev->hw->in_config_mode(hwdev))
  152. return 0;
  153. ret = wait_event_interruptible_timeout(malidp->wq,
  154. atomic_read(&malidp->config_valid) == 1,
  155. msecs_to_jiffies(MALIDP_CONF_VALID_TIMEOUT));
  156. return (ret > 0) ? 0 : -ETIMEDOUT;
  157. }
  158. static void malidp_output_poll_changed(struct drm_device *drm)
  159. {
  160. struct malidp_drm *malidp = drm->dev_private;
  161. drm_fbdev_cma_hotplug_event(malidp->fbdev);
  162. }
  163. static void malidp_atomic_commit_hw_done(struct drm_atomic_state *state)
  164. {
  165. struct drm_pending_vblank_event *event;
  166. struct drm_device *drm = state->dev;
  167. struct malidp_drm *malidp = drm->dev_private;
  168. if (malidp->crtc.enabled) {
  169. /* only set config_valid if the CRTC is enabled */
  170. if (malidp_set_and_wait_config_valid(drm))
  171. DRM_DEBUG_DRIVER("timed out waiting for updated configuration\n");
  172. }
  173. event = malidp->crtc.state->event;
  174. if (event) {
  175. malidp->crtc.state->event = NULL;
  176. spin_lock_irq(&drm->event_lock);
  177. if (drm_crtc_vblank_get(&malidp->crtc) == 0)
  178. drm_crtc_arm_vblank_event(&malidp->crtc, event);
  179. else
  180. drm_crtc_send_vblank_event(&malidp->crtc, event);
  181. spin_unlock_irq(&drm->event_lock);
  182. }
  183. drm_atomic_helper_commit_hw_done(state);
  184. }
  185. static void malidp_atomic_commit_tail(struct drm_atomic_state *state)
  186. {
  187. struct drm_device *drm = state->dev;
  188. struct drm_crtc *crtc;
  189. struct drm_crtc_state *old_crtc_state;
  190. int i;
  191. pm_runtime_get_sync(drm->dev);
  192. drm_atomic_helper_commit_modeset_disables(drm, state);
  193. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  194. malidp_atomic_commit_update_gamma(crtc, old_crtc_state);
  195. malidp_atomic_commit_update_coloradj(crtc, old_crtc_state);
  196. malidp_atomic_commit_se_config(crtc, old_crtc_state);
  197. }
  198. drm_atomic_helper_commit_planes(drm, state, 0);
  199. drm_atomic_helper_commit_modeset_enables(drm, state);
  200. malidp_atomic_commit_hw_done(state);
  201. drm_atomic_helper_wait_for_vblanks(drm, state);
  202. pm_runtime_put(drm->dev);
  203. drm_atomic_helper_cleanup_planes(drm, state);
  204. }
  205. static const struct drm_mode_config_helper_funcs malidp_mode_config_helpers = {
  206. .atomic_commit_tail = malidp_atomic_commit_tail,
  207. };
  208. static const struct drm_mode_config_funcs malidp_mode_config_funcs = {
  209. .fb_create = drm_gem_fb_create,
  210. .output_poll_changed = malidp_output_poll_changed,
  211. .atomic_check = drm_atomic_helper_check,
  212. .atomic_commit = drm_atomic_helper_commit,
  213. };
  214. static int malidp_init(struct drm_device *drm)
  215. {
  216. int ret;
  217. struct malidp_drm *malidp = drm->dev_private;
  218. struct malidp_hw_device *hwdev = malidp->dev;
  219. drm_mode_config_init(drm);
  220. drm->mode_config.min_width = hwdev->min_line_size;
  221. drm->mode_config.min_height = hwdev->min_line_size;
  222. drm->mode_config.max_width = hwdev->max_line_size;
  223. drm->mode_config.max_height = hwdev->max_line_size;
  224. drm->mode_config.funcs = &malidp_mode_config_funcs;
  225. drm->mode_config.helper_private = &malidp_mode_config_helpers;
  226. ret = malidp_crtc_init(drm);
  227. if (ret) {
  228. drm_mode_config_cleanup(drm);
  229. return ret;
  230. }
  231. return 0;
  232. }
  233. static void malidp_fini(struct drm_device *drm)
  234. {
  235. malidp_de_planes_destroy(drm);
  236. drm_mode_config_cleanup(drm);
  237. }
  238. static int malidp_irq_init(struct platform_device *pdev)
  239. {
  240. int irq_de, irq_se, ret = 0;
  241. struct drm_device *drm = dev_get_drvdata(&pdev->dev);
  242. /* fetch the interrupts from DT */
  243. irq_de = platform_get_irq_byname(pdev, "DE");
  244. if (irq_de < 0) {
  245. DRM_ERROR("no 'DE' IRQ specified!\n");
  246. return irq_de;
  247. }
  248. irq_se = platform_get_irq_byname(pdev, "SE");
  249. if (irq_se < 0) {
  250. DRM_ERROR("no 'SE' IRQ specified!\n");
  251. return irq_se;
  252. }
  253. ret = malidp_de_irq_init(drm, irq_de);
  254. if (ret)
  255. return ret;
  256. ret = malidp_se_irq_init(drm, irq_se);
  257. if (ret) {
  258. malidp_de_irq_fini(drm);
  259. return ret;
  260. }
  261. return 0;
  262. }
  263. static void malidp_lastclose(struct drm_device *drm)
  264. {
  265. struct malidp_drm *malidp = drm->dev_private;
  266. drm_fbdev_cma_restore_mode(malidp->fbdev);
  267. }
  268. DEFINE_DRM_GEM_CMA_FOPS(fops);
  269. static struct drm_driver malidp_driver = {
  270. .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC |
  271. DRIVER_PRIME,
  272. .lastclose = malidp_lastclose,
  273. .gem_free_object_unlocked = drm_gem_cma_free_object,
  274. .gem_vm_ops = &drm_gem_cma_vm_ops,
  275. .dumb_create = drm_gem_cma_dumb_create,
  276. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  277. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  278. .gem_prime_export = drm_gem_prime_export,
  279. .gem_prime_import = drm_gem_prime_import,
  280. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  281. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  282. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  283. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  284. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  285. .fops = &fops,
  286. .name = "mali-dp",
  287. .desc = "ARM Mali Display Processor driver",
  288. .date = "20160106",
  289. .major = 1,
  290. .minor = 0,
  291. };
  292. static const struct of_device_id malidp_drm_of_match[] = {
  293. {
  294. .compatible = "arm,mali-dp500",
  295. .data = &malidp_device[MALIDP_500]
  296. },
  297. {
  298. .compatible = "arm,mali-dp550",
  299. .data = &malidp_device[MALIDP_550]
  300. },
  301. {
  302. .compatible = "arm,mali-dp650",
  303. .data = &malidp_device[MALIDP_650]
  304. },
  305. {},
  306. };
  307. MODULE_DEVICE_TABLE(of, malidp_drm_of_match);
  308. static bool malidp_is_compatible_hw_id(struct malidp_hw_device *hwdev,
  309. const struct of_device_id *dev_id)
  310. {
  311. u32 core_id;
  312. const char *compatstr_dp500 = "arm,mali-dp500";
  313. bool is_dp500;
  314. bool dt_is_dp500;
  315. /*
  316. * The DP500 CORE_ID register is in a different location, so check it
  317. * first. If the product id field matches, then this is DP500, otherwise
  318. * check the DP550/650 CORE_ID register.
  319. */
  320. core_id = malidp_hw_read(hwdev, MALIDP500_DC_BASE + MALIDP_DE_CORE_ID);
  321. /* Offset 0x18 will never read 0x500 on products other than DP500. */
  322. is_dp500 = (MALIDP_PRODUCT_ID(core_id) == 0x500);
  323. dt_is_dp500 = strnstr(dev_id->compatible, compatstr_dp500,
  324. sizeof(dev_id->compatible)) != NULL;
  325. if (is_dp500 != dt_is_dp500) {
  326. DRM_ERROR("Device-tree expects %s, but hardware %s DP500.\n",
  327. dev_id->compatible, is_dp500 ? "is" : "is not");
  328. return false;
  329. } else if (!dt_is_dp500) {
  330. u16 product_id;
  331. char buf[32];
  332. core_id = malidp_hw_read(hwdev,
  333. MALIDP550_DC_BASE + MALIDP_DE_CORE_ID);
  334. product_id = MALIDP_PRODUCT_ID(core_id);
  335. snprintf(buf, sizeof(buf), "arm,mali-dp%X", product_id);
  336. if (!strnstr(dev_id->compatible, buf,
  337. sizeof(dev_id->compatible))) {
  338. DRM_ERROR("Device-tree expects %s, but hardware is DP%03X.\n",
  339. dev_id->compatible, product_id);
  340. return false;
  341. }
  342. }
  343. return true;
  344. }
  345. static bool malidp_has_sufficient_address_space(const struct resource *res,
  346. const struct of_device_id *dev_id)
  347. {
  348. resource_size_t res_size = resource_size(res);
  349. const char *compatstr_dp500 = "arm,mali-dp500";
  350. if (!strnstr(dev_id->compatible, compatstr_dp500,
  351. sizeof(dev_id->compatible)))
  352. return res_size >= MALIDP550_ADDR_SPACE_SIZE;
  353. else if (res_size < MALIDP500_ADDR_SPACE_SIZE)
  354. return false;
  355. return true;
  356. }
  357. static ssize_t core_id_show(struct device *dev, struct device_attribute *attr,
  358. char *buf)
  359. {
  360. struct drm_device *drm = dev_get_drvdata(dev);
  361. struct malidp_drm *malidp = drm->dev_private;
  362. return snprintf(buf, PAGE_SIZE, "%08x\n", malidp->core_id);
  363. }
  364. DEVICE_ATTR_RO(core_id);
  365. static int malidp_init_sysfs(struct device *dev)
  366. {
  367. int ret = device_create_file(dev, &dev_attr_core_id);
  368. if (ret)
  369. DRM_ERROR("failed to create device file for core_id\n");
  370. return ret;
  371. }
  372. static void malidp_fini_sysfs(struct device *dev)
  373. {
  374. device_remove_file(dev, &dev_attr_core_id);
  375. }
  376. #define MAX_OUTPUT_CHANNELS 3
  377. static int malidp_runtime_pm_suspend(struct device *dev)
  378. {
  379. struct drm_device *drm = dev_get_drvdata(dev);
  380. struct malidp_drm *malidp = drm->dev_private;
  381. struct malidp_hw_device *hwdev = malidp->dev;
  382. /* we can only suspend if the hardware is in config mode */
  383. WARN_ON(!hwdev->hw->in_config_mode(hwdev));
  384. hwdev->pm_suspended = true;
  385. clk_disable_unprepare(hwdev->mclk);
  386. clk_disable_unprepare(hwdev->aclk);
  387. clk_disable_unprepare(hwdev->pclk);
  388. return 0;
  389. }
  390. static int malidp_runtime_pm_resume(struct device *dev)
  391. {
  392. struct drm_device *drm = dev_get_drvdata(dev);
  393. struct malidp_drm *malidp = drm->dev_private;
  394. struct malidp_hw_device *hwdev = malidp->dev;
  395. clk_prepare_enable(hwdev->pclk);
  396. clk_prepare_enable(hwdev->aclk);
  397. clk_prepare_enable(hwdev->mclk);
  398. hwdev->pm_suspended = false;
  399. return 0;
  400. }
  401. static int malidp_bind(struct device *dev)
  402. {
  403. struct resource *res;
  404. struct drm_device *drm;
  405. struct malidp_drm *malidp;
  406. struct malidp_hw_device *hwdev;
  407. struct platform_device *pdev = to_platform_device(dev);
  408. struct of_device_id const *dev_id;
  409. /* number of lines for the R, G and B output */
  410. u8 output_width[MAX_OUTPUT_CHANNELS];
  411. int ret = 0, i;
  412. u32 version, out_depth = 0;
  413. malidp = devm_kzalloc(dev, sizeof(*malidp), GFP_KERNEL);
  414. if (!malidp)
  415. return -ENOMEM;
  416. hwdev = devm_kzalloc(dev, sizeof(*hwdev), GFP_KERNEL);
  417. if (!hwdev)
  418. return -ENOMEM;
  419. hwdev->hw = (struct malidp_hw *)of_device_get_match_data(dev);
  420. malidp->dev = hwdev;
  421. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  422. hwdev->regs = devm_ioremap_resource(dev, res);
  423. if (IS_ERR(hwdev->regs))
  424. return PTR_ERR(hwdev->regs);
  425. hwdev->pclk = devm_clk_get(dev, "pclk");
  426. if (IS_ERR(hwdev->pclk))
  427. return PTR_ERR(hwdev->pclk);
  428. hwdev->aclk = devm_clk_get(dev, "aclk");
  429. if (IS_ERR(hwdev->aclk))
  430. return PTR_ERR(hwdev->aclk);
  431. hwdev->mclk = devm_clk_get(dev, "mclk");
  432. if (IS_ERR(hwdev->mclk))
  433. return PTR_ERR(hwdev->mclk);
  434. hwdev->pxlclk = devm_clk_get(dev, "pxlclk");
  435. if (IS_ERR(hwdev->pxlclk))
  436. return PTR_ERR(hwdev->pxlclk);
  437. /* Get the optional framebuffer memory resource */
  438. ret = of_reserved_mem_device_init(dev);
  439. if (ret && ret != -ENODEV)
  440. return ret;
  441. drm = drm_dev_alloc(&malidp_driver, dev);
  442. if (IS_ERR(drm)) {
  443. ret = PTR_ERR(drm);
  444. goto alloc_fail;
  445. }
  446. drm->dev_private = malidp;
  447. dev_set_drvdata(dev, drm);
  448. /* Enable power management */
  449. pm_runtime_enable(dev);
  450. /* Resume device to enable the clocks */
  451. if (pm_runtime_enabled(dev))
  452. pm_runtime_get_sync(dev);
  453. else
  454. malidp_runtime_pm_resume(dev);
  455. dev_id = of_match_device(malidp_drm_of_match, dev);
  456. if (!dev_id) {
  457. ret = -EINVAL;
  458. goto query_hw_fail;
  459. }
  460. if (!malidp_has_sufficient_address_space(res, dev_id)) {
  461. DRM_ERROR("Insufficient address space in device-tree.\n");
  462. ret = -EINVAL;
  463. goto query_hw_fail;
  464. }
  465. if (!malidp_is_compatible_hw_id(hwdev, dev_id)) {
  466. ret = -EINVAL;
  467. goto query_hw_fail;
  468. }
  469. ret = hwdev->hw->query_hw(hwdev);
  470. if (ret) {
  471. DRM_ERROR("Invalid HW configuration\n");
  472. goto query_hw_fail;
  473. }
  474. version = malidp_hw_read(hwdev, hwdev->hw->map.dc_base + MALIDP_DE_CORE_ID);
  475. DRM_INFO("found ARM Mali-DP%3x version r%dp%d\n", version >> 16,
  476. (version >> 12) & 0xf, (version >> 8) & 0xf);
  477. malidp->core_id = version;
  478. /* set the number of lines used for output of RGB data */
  479. ret = of_property_read_u8_array(dev->of_node,
  480. "arm,malidp-output-port-lines",
  481. output_width, MAX_OUTPUT_CHANNELS);
  482. if (ret)
  483. goto query_hw_fail;
  484. for (i = 0; i < MAX_OUTPUT_CHANNELS; i++)
  485. out_depth = (out_depth << 8) | (output_width[i] & 0xf);
  486. malidp_hw_write(hwdev, out_depth, hwdev->hw->map.out_depth_base);
  487. atomic_set(&malidp->config_valid, 0);
  488. init_waitqueue_head(&malidp->wq);
  489. ret = malidp_init(drm);
  490. if (ret < 0)
  491. goto query_hw_fail;
  492. ret = malidp_init_sysfs(dev);
  493. if (ret)
  494. goto init_fail;
  495. /* Set the CRTC's port so that the encoder component can find it */
  496. malidp->crtc.port = of_graph_get_port_by_id(dev->of_node, 0);
  497. ret = component_bind_all(dev, drm);
  498. if (ret) {
  499. DRM_ERROR("Failed to bind all components\n");
  500. goto bind_fail;
  501. }
  502. ret = malidp_irq_init(pdev);
  503. if (ret < 0)
  504. goto irq_init_fail;
  505. drm->irq_enabled = true;
  506. ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
  507. if (ret < 0) {
  508. DRM_ERROR("failed to initialise vblank\n");
  509. goto vblank_fail;
  510. }
  511. pm_runtime_put(dev);
  512. drm_mode_config_reset(drm);
  513. malidp->fbdev = drm_fbdev_cma_init(drm, 32,
  514. drm->mode_config.num_connector);
  515. if (IS_ERR(malidp->fbdev)) {
  516. ret = PTR_ERR(malidp->fbdev);
  517. malidp->fbdev = NULL;
  518. goto fbdev_fail;
  519. }
  520. drm_kms_helper_poll_init(drm);
  521. ret = drm_dev_register(drm, 0);
  522. if (ret)
  523. goto register_fail;
  524. return 0;
  525. register_fail:
  526. if (malidp->fbdev) {
  527. drm_fbdev_cma_fini(malidp->fbdev);
  528. malidp->fbdev = NULL;
  529. }
  530. drm_kms_helper_poll_fini(drm);
  531. fbdev_fail:
  532. pm_runtime_get_sync(dev);
  533. vblank_fail:
  534. malidp_se_irq_fini(drm);
  535. malidp_de_irq_fini(drm);
  536. drm->irq_enabled = false;
  537. irq_init_fail:
  538. component_unbind_all(dev, drm);
  539. bind_fail:
  540. of_node_put(malidp->crtc.port);
  541. malidp->crtc.port = NULL;
  542. init_fail:
  543. malidp_fini_sysfs(dev);
  544. malidp_fini(drm);
  545. query_hw_fail:
  546. pm_runtime_put(dev);
  547. if (pm_runtime_enabled(dev))
  548. pm_runtime_disable(dev);
  549. else
  550. malidp_runtime_pm_suspend(dev);
  551. drm->dev_private = NULL;
  552. dev_set_drvdata(dev, NULL);
  553. drm_dev_put(drm);
  554. alloc_fail:
  555. of_reserved_mem_device_release(dev);
  556. return ret;
  557. }
  558. static void malidp_unbind(struct device *dev)
  559. {
  560. struct drm_device *drm = dev_get_drvdata(dev);
  561. struct malidp_drm *malidp = drm->dev_private;
  562. drm_dev_unregister(drm);
  563. if (malidp->fbdev) {
  564. drm_fbdev_cma_fini(malidp->fbdev);
  565. malidp->fbdev = NULL;
  566. }
  567. drm_kms_helper_poll_fini(drm);
  568. pm_runtime_get_sync(dev);
  569. malidp_se_irq_fini(drm);
  570. malidp_de_irq_fini(drm);
  571. component_unbind_all(dev, drm);
  572. of_node_put(malidp->crtc.port);
  573. malidp->crtc.port = NULL;
  574. malidp_fini_sysfs(dev);
  575. malidp_fini(drm);
  576. pm_runtime_put(dev);
  577. if (pm_runtime_enabled(dev))
  578. pm_runtime_disable(dev);
  579. else
  580. malidp_runtime_pm_suspend(dev);
  581. drm->dev_private = NULL;
  582. dev_set_drvdata(dev, NULL);
  583. drm_dev_put(drm);
  584. of_reserved_mem_device_release(dev);
  585. }
  586. static const struct component_master_ops malidp_master_ops = {
  587. .bind = malidp_bind,
  588. .unbind = malidp_unbind,
  589. };
  590. static int malidp_compare_dev(struct device *dev, void *data)
  591. {
  592. struct device_node *np = data;
  593. return dev->of_node == np;
  594. }
  595. static int malidp_platform_probe(struct platform_device *pdev)
  596. {
  597. struct device_node *port;
  598. struct component_match *match = NULL;
  599. if (!pdev->dev.of_node)
  600. return -ENODEV;
  601. /* there is only one output port inside each device, find it */
  602. port = of_graph_get_remote_node(pdev->dev.of_node, 0, 0);
  603. if (!port)
  604. return -ENODEV;
  605. drm_of_component_match_add(&pdev->dev, &match, malidp_compare_dev,
  606. port);
  607. of_node_put(port);
  608. return component_master_add_with_match(&pdev->dev, &malidp_master_ops,
  609. match);
  610. }
  611. static int malidp_platform_remove(struct platform_device *pdev)
  612. {
  613. component_master_del(&pdev->dev, &malidp_master_ops);
  614. return 0;
  615. }
  616. static int __maybe_unused malidp_pm_suspend(struct device *dev)
  617. {
  618. struct drm_device *drm = dev_get_drvdata(dev);
  619. struct malidp_drm *malidp = drm->dev_private;
  620. drm_kms_helper_poll_disable(drm);
  621. console_lock();
  622. drm_fbdev_cma_set_suspend(malidp->fbdev, 1);
  623. console_unlock();
  624. malidp->pm_state = drm_atomic_helper_suspend(drm);
  625. if (IS_ERR(malidp->pm_state)) {
  626. console_lock();
  627. drm_fbdev_cma_set_suspend(malidp->fbdev, 0);
  628. console_unlock();
  629. drm_kms_helper_poll_enable(drm);
  630. return PTR_ERR(malidp->pm_state);
  631. }
  632. return 0;
  633. }
  634. static int __maybe_unused malidp_pm_resume(struct device *dev)
  635. {
  636. struct drm_device *drm = dev_get_drvdata(dev);
  637. struct malidp_drm *malidp = drm->dev_private;
  638. drm_atomic_helper_resume(drm, malidp->pm_state);
  639. console_lock();
  640. drm_fbdev_cma_set_suspend(malidp->fbdev, 0);
  641. console_unlock();
  642. drm_kms_helper_poll_enable(drm);
  643. return 0;
  644. }
  645. static const struct dev_pm_ops malidp_pm_ops = {
  646. SET_SYSTEM_SLEEP_PM_OPS(malidp_pm_suspend, malidp_pm_resume) \
  647. SET_RUNTIME_PM_OPS(malidp_runtime_pm_suspend, malidp_runtime_pm_resume, NULL)
  648. };
  649. static struct platform_driver malidp_platform_driver = {
  650. .probe = malidp_platform_probe,
  651. .remove = malidp_platform_remove,
  652. .driver = {
  653. .name = "mali-dp",
  654. .pm = &malidp_pm_ops,
  655. .of_match_table = malidp_drm_of_match,
  656. },
  657. };
  658. module_platform_driver(malidp_platform_driver);
  659. MODULE_AUTHOR("Liviu Dudau <Liviu.Dudau@arm.com>");
  660. MODULE_DESCRIPTION("ARM Mali DP DRM driver");
  661. MODULE_LICENSE("GPL v2");