gmc_v9_0.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "gmc_v9_0.h"
  26. #include "amdgpu_atomfirmware.h"
  27. #include "hdp/hdp_4_0_offset.h"
  28. #include "hdp/hdp_4_0_sh_mask.h"
  29. #include "gc/gc_9_0_sh_mask.h"
  30. #include "dce/dce_12_0_offset.h"
  31. #include "dce/dce_12_0_sh_mask.h"
  32. #include "vega10_enum.h"
  33. #include "mmhub/mmhub_1_0_offset.h"
  34. #include "athub/athub_1_0_offset.h"
  35. #include "soc15.h"
  36. #include "soc15_common.h"
  37. #include "umc/umc_6_0_sh_mask.h"
  38. #include "gfxhub_v1_0.h"
  39. #include "mmhub_v1_0.h"
  40. #define mmDF_CS_AON0_DramBaseAddress0 0x0044
  41. #define mmDF_CS_AON0_DramBaseAddress0_BASE_IDX 0
  42. //DF_CS_AON0_DramBaseAddress0
  43. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal__SHIFT 0x0
  44. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT 0x1
  45. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT 0x4
  46. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel__SHIFT 0x8
  47. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr__SHIFT 0xc
  48. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal_MASK 0x00000001L
  49. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn_MASK 0x00000002L
  50. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK 0x000000F0L
  51. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel_MASK 0x00000700L
  52. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr_MASK 0xFFFFF000L
  53. /* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
  54. #define AMDGPU_NUM_OF_VMIDS 8
  55. static const u32 golden_settings_vega10_hdp[] =
  56. {
  57. 0xf64, 0x0fffffff, 0x00000000,
  58. 0xf65, 0x0fffffff, 0x00000000,
  59. 0xf66, 0x0fffffff, 0x00000000,
  60. 0xf67, 0x0fffffff, 0x00000000,
  61. 0xf68, 0x0fffffff, 0x00000000,
  62. 0xf6a, 0x0fffffff, 0x00000000,
  63. 0xf6b, 0x0fffffff, 0x00000000,
  64. 0xf6c, 0x0fffffff, 0x00000000,
  65. 0xf6d, 0x0fffffff, 0x00000000,
  66. 0xf6e, 0x0fffffff, 0x00000000,
  67. };
  68. static const struct soc15_reg_golden golden_settings_mmhub_1_0_0[] =
  69. {
  70. SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmDAGB1_WRCLI2, 0x00000007, 0xfe5fe0fa),
  71. SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmMMEA1_DRAM_WR_CLI2GRP_MAP0, 0x00000030, 0x55555565)
  72. };
  73. static const struct soc15_reg_golden golden_settings_athub_1_0_0[] =
  74. {
  75. SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL, 0x0000ff00, 0x00000800),
  76. SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL2, 0x00ff00ff, 0x00080008)
  77. };
  78. /* Ecc related register addresses, (BASE + reg offset) */
  79. /* Universal Memory Controller caps (may be fused). */
  80. /* UMCCH:UmcLocalCap */
  81. #define UMCLOCALCAPS_ADDR0 (0x00014306 + 0x00000000)
  82. #define UMCLOCALCAPS_ADDR1 (0x00014306 + 0x00000800)
  83. #define UMCLOCALCAPS_ADDR2 (0x00014306 + 0x00001000)
  84. #define UMCLOCALCAPS_ADDR3 (0x00014306 + 0x00001800)
  85. #define UMCLOCALCAPS_ADDR4 (0x00054306 + 0x00000000)
  86. #define UMCLOCALCAPS_ADDR5 (0x00054306 + 0x00000800)
  87. #define UMCLOCALCAPS_ADDR6 (0x00054306 + 0x00001000)
  88. #define UMCLOCALCAPS_ADDR7 (0x00054306 + 0x00001800)
  89. #define UMCLOCALCAPS_ADDR8 (0x00094306 + 0x00000000)
  90. #define UMCLOCALCAPS_ADDR9 (0x00094306 + 0x00000800)
  91. #define UMCLOCALCAPS_ADDR10 (0x00094306 + 0x00001000)
  92. #define UMCLOCALCAPS_ADDR11 (0x00094306 + 0x00001800)
  93. #define UMCLOCALCAPS_ADDR12 (0x000d4306 + 0x00000000)
  94. #define UMCLOCALCAPS_ADDR13 (0x000d4306 + 0x00000800)
  95. #define UMCLOCALCAPS_ADDR14 (0x000d4306 + 0x00001000)
  96. #define UMCLOCALCAPS_ADDR15 (0x000d4306 + 0x00001800)
  97. /* Universal Memory Controller Channel config. */
  98. /* UMCCH:UMC_CONFIG */
  99. #define UMCCH_UMC_CONFIG_ADDR0 (0x00014040 + 0x00000000)
  100. #define UMCCH_UMC_CONFIG_ADDR1 (0x00014040 + 0x00000800)
  101. #define UMCCH_UMC_CONFIG_ADDR2 (0x00014040 + 0x00001000)
  102. #define UMCCH_UMC_CONFIG_ADDR3 (0x00014040 + 0x00001800)
  103. #define UMCCH_UMC_CONFIG_ADDR4 (0x00054040 + 0x00000000)
  104. #define UMCCH_UMC_CONFIG_ADDR5 (0x00054040 + 0x00000800)
  105. #define UMCCH_UMC_CONFIG_ADDR6 (0x00054040 + 0x00001000)
  106. #define UMCCH_UMC_CONFIG_ADDR7 (0x00054040 + 0x00001800)
  107. #define UMCCH_UMC_CONFIG_ADDR8 (0x00094040 + 0x00000000)
  108. #define UMCCH_UMC_CONFIG_ADDR9 (0x00094040 + 0x00000800)
  109. #define UMCCH_UMC_CONFIG_ADDR10 (0x00094040 + 0x00001000)
  110. #define UMCCH_UMC_CONFIG_ADDR11 (0x00094040 + 0x00001800)
  111. #define UMCCH_UMC_CONFIG_ADDR12 (0x000d4040 + 0x00000000)
  112. #define UMCCH_UMC_CONFIG_ADDR13 (0x000d4040 + 0x00000800)
  113. #define UMCCH_UMC_CONFIG_ADDR14 (0x000d4040 + 0x00001000)
  114. #define UMCCH_UMC_CONFIG_ADDR15 (0x000d4040 + 0x00001800)
  115. /* Universal Memory Controller Channel Ecc config. */
  116. /* UMCCH:EccCtrl */
  117. #define UMCCH_ECCCTRL_ADDR0 (0x00014053 + 0x00000000)
  118. #define UMCCH_ECCCTRL_ADDR1 (0x00014053 + 0x00000800)
  119. #define UMCCH_ECCCTRL_ADDR2 (0x00014053 + 0x00001000)
  120. #define UMCCH_ECCCTRL_ADDR3 (0x00014053 + 0x00001800)
  121. #define UMCCH_ECCCTRL_ADDR4 (0x00054053 + 0x00000000)
  122. #define UMCCH_ECCCTRL_ADDR5 (0x00054053 + 0x00000800)
  123. #define UMCCH_ECCCTRL_ADDR6 (0x00054053 + 0x00001000)
  124. #define UMCCH_ECCCTRL_ADDR7 (0x00054053 + 0x00001800)
  125. #define UMCCH_ECCCTRL_ADDR8 (0x00094053 + 0x00000000)
  126. #define UMCCH_ECCCTRL_ADDR9 (0x00094053 + 0x00000800)
  127. #define UMCCH_ECCCTRL_ADDR10 (0x00094053 + 0x00001000)
  128. #define UMCCH_ECCCTRL_ADDR11 (0x00094053 + 0x00001800)
  129. #define UMCCH_ECCCTRL_ADDR12 (0x000d4053 + 0x00000000)
  130. #define UMCCH_ECCCTRL_ADDR13 (0x000d4053 + 0x00000800)
  131. #define UMCCH_ECCCTRL_ADDR14 (0x000d4053 + 0x00001000)
  132. #define UMCCH_ECCCTRL_ADDR15 (0x000d4053 + 0x00001800)
  133. static const uint32_t ecc_umclocalcap_addrs[] = {
  134. UMCLOCALCAPS_ADDR0,
  135. UMCLOCALCAPS_ADDR1,
  136. UMCLOCALCAPS_ADDR2,
  137. UMCLOCALCAPS_ADDR3,
  138. UMCLOCALCAPS_ADDR4,
  139. UMCLOCALCAPS_ADDR5,
  140. UMCLOCALCAPS_ADDR6,
  141. UMCLOCALCAPS_ADDR7,
  142. UMCLOCALCAPS_ADDR8,
  143. UMCLOCALCAPS_ADDR9,
  144. UMCLOCALCAPS_ADDR10,
  145. UMCLOCALCAPS_ADDR11,
  146. UMCLOCALCAPS_ADDR12,
  147. UMCLOCALCAPS_ADDR13,
  148. UMCLOCALCAPS_ADDR14,
  149. UMCLOCALCAPS_ADDR15,
  150. };
  151. static const uint32_t ecc_umcch_umc_config_addrs[] = {
  152. UMCCH_UMC_CONFIG_ADDR0,
  153. UMCCH_UMC_CONFIG_ADDR1,
  154. UMCCH_UMC_CONFIG_ADDR2,
  155. UMCCH_UMC_CONFIG_ADDR3,
  156. UMCCH_UMC_CONFIG_ADDR4,
  157. UMCCH_UMC_CONFIG_ADDR5,
  158. UMCCH_UMC_CONFIG_ADDR6,
  159. UMCCH_UMC_CONFIG_ADDR7,
  160. UMCCH_UMC_CONFIG_ADDR8,
  161. UMCCH_UMC_CONFIG_ADDR9,
  162. UMCCH_UMC_CONFIG_ADDR10,
  163. UMCCH_UMC_CONFIG_ADDR11,
  164. UMCCH_UMC_CONFIG_ADDR12,
  165. UMCCH_UMC_CONFIG_ADDR13,
  166. UMCCH_UMC_CONFIG_ADDR14,
  167. UMCCH_UMC_CONFIG_ADDR15,
  168. };
  169. static const uint32_t ecc_umcch_eccctrl_addrs[] = {
  170. UMCCH_ECCCTRL_ADDR0,
  171. UMCCH_ECCCTRL_ADDR1,
  172. UMCCH_ECCCTRL_ADDR2,
  173. UMCCH_ECCCTRL_ADDR3,
  174. UMCCH_ECCCTRL_ADDR4,
  175. UMCCH_ECCCTRL_ADDR5,
  176. UMCCH_ECCCTRL_ADDR6,
  177. UMCCH_ECCCTRL_ADDR7,
  178. UMCCH_ECCCTRL_ADDR8,
  179. UMCCH_ECCCTRL_ADDR9,
  180. UMCCH_ECCCTRL_ADDR10,
  181. UMCCH_ECCCTRL_ADDR11,
  182. UMCCH_ECCCTRL_ADDR12,
  183. UMCCH_ECCCTRL_ADDR13,
  184. UMCCH_ECCCTRL_ADDR14,
  185. UMCCH_ECCCTRL_ADDR15,
  186. };
  187. static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  188. struct amdgpu_irq_src *src,
  189. unsigned type,
  190. enum amdgpu_interrupt_state state)
  191. {
  192. struct amdgpu_vmhub *hub;
  193. u32 tmp, reg, bits, i, j;
  194. bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  195. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  196. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  197. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  198. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  199. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  200. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
  201. switch (state) {
  202. case AMDGPU_IRQ_STATE_DISABLE:
  203. for (j = 0; j < AMDGPU_MAX_VMHUBS; j++) {
  204. hub = &adev->vmhub[j];
  205. for (i = 0; i < 16; i++) {
  206. reg = hub->vm_context0_cntl + i;
  207. tmp = RREG32(reg);
  208. tmp &= ~bits;
  209. WREG32(reg, tmp);
  210. }
  211. }
  212. break;
  213. case AMDGPU_IRQ_STATE_ENABLE:
  214. for (j = 0; j < AMDGPU_MAX_VMHUBS; j++) {
  215. hub = &adev->vmhub[j];
  216. for (i = 0; i < 16; i++) {
  217. reg = hub->vm_context0_cntl + i;
  218. tmp = RREG32(reg);
  219. tmp |= bits;
  220. WREG32(reg, tmp);
  221. }
  222. }
  223. default:
  224. break;
  225. }
  226. return 0;
  227. }
  228. static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
  229. struct amdgpu_irq_src *source,
  230. struct amdgpu_iv_entry *entry)
  231. {
  232. struct amdgpu_vmhub *hub = &adev->vmhub[entry->vm_id_src];
  233. uint32_t status = 0;
  234. u64 addr;
  235. addr = (u64)entry->src_data[0] << 12;
  236. addr |= ((u64)entry->src_data[1] & 0xf) << 44;
  237. if (!amdgpu_sriov_vf(adev)) {
  238. status = RREG32(hub->vm_l2_pro_fault_status);
  239. WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
  240. }
  241. if (printk_ratelimit()) {
  242. dev_err(adev->dev,
  243. "[%s] VMC page fault (src_id:%u ring:%u vm_id:%u pas_id:%u)\n",
  244. entry->vm_id_src ? "mmhub" : "gfxhub",
  245. entry->src_id, entry->ring_id, entry->vm_id,
  246. entry->pas_id);
  247. dev_err(adev->dev, " at page 0x%016llx from %d\n",
  248. addr, entry->client_id);
  249. if (!amdgpu_sriov_vf(adev))
  250. dev_err(adev->dev,
  251. "VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
  252. status);
  253. }
  254. return 0;
  255. }
  256. static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
  257. .set = gmc_v9_0_vm_fault_interrupt_state,
  258. .process = gmc_v9_0_process_interrupt,
  259. };
  260. static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  261. {
  262. adev->mc.vm_fault.num_types = 1;
  263. adev->mc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
  264. }
  265. static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vm_id)
  266. {
  267. u32 req = 0;
  268. /* invalidate using legacy mode on vm_id*/
  269. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  270. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  271. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  272. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  273. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  274. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  275. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  276. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  277. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  278. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  279. return req;
  280. }
  281. /*
  282. * GART
  283. * VMID 0 is the physical GPU addresses as used by the kernel.
  284. * VMIDs 1-15 are used for userspace clients and are handled
  285. * by the amdgpu vm/hsa code.
  286. */
  287. /**
  288. * gmc_v9_0_gart_flush_gpu_tlb - gart tlb flush callback
  289. *
  290. * @adev: amdgpu_device pointer
  291. * @vmid: vm instance to flush
  292. *
  293. * Flush the TLB for the requested page table.
  294. */
  295. static void gmc_v9_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  296. uint32_t vmid)
  297. {
  298. /* Use register 17 for GART */
  299. const unsigned eng = 17;
  300. unsigned i, j;
  301. /* flush hdp cache */
  302. adev->nbio_funcs->hdp_flush(adev);
  303. spin_lock(&adev->mc.invalidate_lock);
  304. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  305. struct amdgpu_vmhub *hub = &adev->vmhub[i];
  306. u32 tmp = gmc_v9_0_get_invalidate_req(vmid);
  307. WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
  308. /* Busy wait for ACK.*/
  309. for (j = 0; j < 100; j++) {
  310. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  311. tmp &= 1 << vmid;
  312. if (tmp)
  313. break;
  314. cpu_relax();
  315. }
  316. if (j < 100)
  317. continue;
  318. /* Wait for ACK with a delay.*/
  319. for (j = 0; j < adev->usec_timeout; j++) {
  320. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  321. tmp &= 1 << vmid;
  322. if (tmp)
  323. break;
  324. udelay(1);
  325. }
  326. if (j < adev->usec_timeout)
  327. continue;
  328. DRM_ERROR("Timeout waiting for VM flush ACK!\n");
  329. }
  330. spin_unlock(&adev->mc.invalidate_lock);
  331. }
  332. /**
  333. * gmc_v9_0_gart_set_pte_pde - update the page tables using MMIO
  334. *
  335. * @adev: amdgpu_device pointer
  336. * @cpu_pt_addr: cpu address of the page table
  337. * @gpu_page_idx: entry in the page table to update
  338. * @addr: dst addr to write into pte/pde
  339. * @flags: access flags
  340. *
  341. * Update the page tables using the CPU.
  342. */
  343. static int gmc_v9_0_gart_set_pte_pde(struct amdgpu_device *adev,
  344. void *cpu_pt_addr,
  345. uint32_t gpu_page_idx,
  346. uint64_t addr,
  347. uint64_t flags)
  348. {
  349. void __iomem *ptr = (void *)cpu_pt_addr;
  350. uint64_t value;
  351. /*
  352. * PTE format on VEGA 10:
  353. * 63:59 reserved
  354. * 58:57 mtype
  355. * 56 F
  356. * 55 L
  357. * 54 P
  358. * 53 SW
  359. * 52 T
  360. * 50:48 reserved
  361. * 47:12 4k physical page base address
  362. * 11:7 fragment
  363. * 6 write
  364. * 5 read
  365. * 4 exe
  366. * 3 Z
  367. * 2 snooped
  368. * 1 system
  369. * 0 valid
  370. *
  371. * PDE format on VEGA 10:
  372. * 63:59 block fragment size
  373. * 58:55 reserved
  374. * 54 P
  375. * 53:48 reserved
  376. * 47:6 physical base address of PD or PTE
  377. * 5:3 reserved
  378. * 2 C
  379. * 1 system
  380. * 0 valid
  381. */
  382. /*
  383. * The following is for PTE only. GART does not have PDEs.
  384. */
  385. value = addr & 0x0000FFFFFFFFF000ULL;
  386. value |= flags;
  387. writeq(value, ptr + (gpu_page_idx * 8));
  388. return 0;
  389. }
  390. static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
  391. uint32_t flags)
  392. {
  393. uint64_t pte_flag = 0;
  394. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  395. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  396. if (flags & AMDGPU_VM_PAGE_READABLE)
  397. pte_flag |= AMDGPU_PTE_READABLE;
  398. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  399. pte_flag |= AMDGPU_PTE_WRITEABLE;
  400. switch (flags & AMDGPU_VM_MTYPE_MASK) {
  401. case AMDGPU_VM_MTYPE_DEFAULT:
  402. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  403. break;
  404. case AMDGPU_VM_MTYPE_NC:
  405. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  406. break;
  407. case AMDGPU_VM_MTYPE_WC:
  408. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_WC);
  409. break;
  410. case AMDGPU_VM_MTYPE_CC:
  411. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_CC);
  412. break;
  413. case AMDGPU_VM_MTYPE_UC:
  414. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_UC);
  415. break;
  416. default:
  417. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  418. break;
  419. }
  420. if (flags & AMDGPU_VM_PAGE_PRT)
  421. pte_flag |= AMDGPU_PTE_PRT;
  422. return pte_flag;
  423. }
  424. static void gmc_v9_0_get_vm_pde(struct amdgpu_device *adev, int level,
  425. uint64_t *addr, uint64_t *flags)
  426. {
  427. if (!(*flags & AMDGPU_PDE_PTE))
  428. *addr = adev->vm_manager.vram_base_offset + *addr -
  429. adev->mc.vram_start;
  430. BUG_ON(*addr & 0xFFFF00000000003FULL);
  431. }
  432. static const struct amdgpu_gart_funcs gmc_v9_0_gart_funcs = {
  433. .flush_gpu_tlb = gmc_v9_0_gart_flush_gpu_tlb,
  434. .set_pte_pde = gmc_v9_0_gart_set_pte_pde,
  435. .get_invalidate_req = gmc_v9_0_get_invalidate_req,
  436. .get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
  437. .get_vm_pde = gmc_v9_0_get_vm_pde
  438. };
  439. static void gmc_v9_0_set_gart_funcs(struct amdgpu_device *adev)
  440. {
  441. if (adev->gart.gart_funcs == NULL)
  442. adev->gart.gart_funcs = &gmc_v9_0_gart_funcs;
  443. }
  444. static int gmc_v9_0_early_init(void *handle)
  445. {
  446. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  447. gmc_v9_0_set_gart_funcs(adev);
  448. gmc_v9_0_set_irq_funcs(adev);
  449. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  450. adev->mc.shared_aperture_end =
  451. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  452. adev->mc.private_aperture_start =
  453. adev->mc.shared_aperture_end + 1;
  454. adev->mc.private_aperture_end =
  455. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  456. return 0;
  457. }
  458. static int gmc_v9_0_ecc_available(struct amdgpu_device *adev)
  459. {
  460. uint32_t reg_val;
  461. uint32_t reg_addr;
  462. uint32_t field_val;
  463. size_t i;
  464. uint32_t fv2;
  465. size_t lost_sheep;
  466. DRM_DEBUG("ecc: gmc_v9_0_ecc_available()\n");
  467. lost_sheep = 0;
  468. for (i = 0; i < ARRAY_SIZE(ecc_umclocalcap_addrs); ++i) {
  469. reg_addr = ecc_umclocalcap_addrs[i];
  470. DRM_DEBUG("ecc: "
  471. "UMCCH_UmcLocalCap[%zu]: reg_addr: 0x%08x\n",
  472. i, reg_addr);
  473. reg_val = RREG32(reg_addr);
  474. field_val = REG_GET_FIELD(reg_val, UMCCH0_0_UmcLocalCap,
  475. EccDis);
  476. DRM_DEBUG("ecc: "
  477. "reg_val: 0x%08x, "
  478. "EccDis: 0x%08x, ",
  479. reg_val, field_val);
  480. if (field_val) {
  481. DRM_ERROR("ecc: UmcLocalCap:EccDis is set.\n");
  482. ++lost_sheep;
  483. }
  484. }
  485. for (i = 0; i < ARRAY_SIZE(ecc_umcch_umc_config_addrs); ++i) {
  486. reg_addr = ecc_umcch_umc_config_addrs[i];
  487. DRM_DEBUG("ecc: "
  488. "UMCCH0_0_UMC_CONFIG[%zu]: reg_addr: 0x%08x",
  489. i, reg_addr);
  490. reg_val = RREG32(reg_addr);
  491. field_val = REG_GET_FIELD(reg_val, UMCCH0_0_UMC_CONFIG,
  492. DramReady);
  493. DRM_DEBUG("ecc: "
  494. "reg_val: 0x%08x, "
  495. "DramReady: 0x%08x\n",
  496. reg_val, field_val);
  497. if (!field_val) {
  498. DRM_ERROR("ecc: UMC_CONFIG:DramReady is not set.\n");
  499. ++lost_sheep;
  500. }
  501. }
  502. for (i = 0; i < ARRAY_SIZE(ecc_umcch_eccctrl_addrs); ++i) {
  503. reg_addr = ecc_umcch_eccctrl_addrs[i];
  504. DRM_DEBUG("ecc: "
  505. "UMCCH_EccCtrl[%zu]: reg_addr: 0x%08x, ",
  506. i, reg_addr);
  507. reg_val = RREG32(reg_addr);
  508. field_val = REG_GET_FIELD(reg_val, UMCCH0_0_EccCtrl,
  509. WrEccEn);
  510. fv2 = REG_GET_FIELD(reg_val, UMCCH0_0_EccCtrl,
  511. RdEccEn);
  512. DRM_DEBUG("ecc: "
  513. "reg_val: 0x%08x, "
  514. "WrEccEn: 0x%08x, "
  515. "RdEccEn: 0x%08x\n",
  516. reg_val, field_val, fv2);
  517. if (!field_val) {
  518. DRM_DEBUG("ecc: WrEccEn is not set\n");
  519. ++lost_sheep;
  520. }
  521. if (!fv2) {
  522. DRM_DEBUG("ecc: RdEccEn is not set\n");
  523. ++lost_sheep;
  524. }
  525. }
  526. DRM_DEBUG("ecc: lost_sheep: %zu\n", lost_sheep);
  527. return lost_sheep == 0;
  528. }
  529. static int gmc_v9_0_late_init(void *handle)
  530. {
  531. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  532. /*
  533. * The latest engine allocation on gfx9 is:
  534. * Engine 0, 1: idle
  535. * Engine 2, 3: firmware
  536. * Engine 4~13: amdgpu ring, subject to change when ring number changes
  537. * Engine 14~15: idle
  538. * Engine 16: kfd tlb invalidation
  539. * Engine 17: Gart flushes
  540. */
  541. unsigned vm_inv_eng[AMDGPU_MAX_VMHUBS] = { 4, 4 };
  542. unsigned i;
  543. int r;
  544. for(i = 0; i < adev->num_rings; ++i) {
  545. struct amdgpu_ring *ring = adev->rings[i];
  546. unsigned vmhub = ring->funcs->vmhub;
  547. ring->vm_inv_eng = vm_inv_eng[vmhub]++;
  548. dev_info(adev->dev, "ring %u(%s) uses VM inv eng %u on hub %u\n",
  549. ring->idx, ring->name, ring->vm_inv_eng,
  550. ring->funcs->vmhub);
  551. }
  552. /* Engine 16 is used for KFD and 17 for GART flushes */
  553. for(i = 0; i < AMDGPU_MAX_VMHUBS; ++i)
  554. BUG_ON(vm_inv_eng[i] > 16);
  555. r = gmc_v9_0_ecc_available(adev);
  556. if (r == 1) {
  557. DRM_INFO("ECC is active.\n");
  558. } else if (r == 0) {
  559. DRM_INFO("ECC is not present.\n");
  560. } else {
  561. DRM_ERROR("gmc_v9_0_ecc_available() failed. r: %d\n", r);
  562. return r;
  563. }
  564. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  565. }
  566. static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
  567. struct amdgpu_mc *mc)
  568. {
  569. u64 base = 0;
  570. if (!amdgpu_sriov_vf(adev))
  571. base = mmhub_v1_0_get_fb_location(adev);
  572. amdgpu_vram_location(adev, &adev->mc, base);
  573. amdgpu_gart_location(adev, mc);
  574. /* base offset of vram pages */
  575. if (adev->flags & AMD_IS_APU)
  576. adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
  577. else
  578. adev->vm_manager.vram_base_offset = 0;
  579. }
  580. /**
  581. * gmc_v9_0_mc_init - initialize the memory controller driver params
  582. *
  583. * @adev: amdgpu_device pointer
  584. *
  585. * Look up the amount of vram, vram width, and decide how to place
  586. * vram and gart within the GPU's physical address space.
  587. * Returns 0 for success.
  588. */
  589. static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
  590. {
  591. u32 tmp;
  592. int chansize, numchan;
  593. int r;
  594. adev->mc.vram_width = amdgpu_atomfirmware_get_vram_width(adev);
  595. if (!adev->mc.vram_width) {
  596. /* hbm memory channel size */
  597. chansize = 128;
  598. tmp = RREG32_SOC15(DF, 0, mmDF_CS_AON0_DramBaseAddress0);
  599. tmp &= DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK;
  600. tmp >>= DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
  601. switch (tmp) {
  602. case 0:
  603. default:
  604. numchan = 1;
  605. break;
  606. case 1:
  607. numchan = 2;
  608. break;
  609. case 2:
  610. numchan = 0;
  611. break;
  612. case 3:
  613. numchan = 4;
  614. break;
  615. case 4:
  616. numchan = 0;
  617. break;
  618. case 5:
  619. numchan = 8;
  620. break;
  621. case 6:
  622. numchan = 0;
  623. break;
  624. case 7:
  625. numchan = 16;
  626. break;
  627. case 8:
  628. numchan = 2;
  629. break;
  630. }
  631. adev->mc.vram_width = numchan * chansize;
  632. }
  633. /* size in MB on si */
  634. adev->mc.mc_vram_size =
  635. adev->nbio_funcs->get_memsize(adev) * 1024ULL * 1024ULL;
  636. adev->mc.real_vram_size = adev->mc.mc_vram_size;
  637. if (!(adev->flags & AMD_IS_APU)) {
  638. r = amdgpu_device_resize_fb_bar(adev);
  639. if (r)
  640. return r;
  641. }
  642. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  643. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  644. /* In case the PCI BAR is larger than the actual amount of vram */
  645. adev->mc.visible_vram_size = adev->mc.aper_size;
  646. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  647. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  648. /* set the gart size */
  649. if (amdgpu_gart_size == -1) {
  650. switch (adev->asic_type) {
  651. case CHIP_VEGA10: /* all engines support GPUVM */
  652. default:
  653. adev->mc.gart_size = 256ULL << 20;
  654. break;
  655. case CHIP_RAVEN: /* DCE SG support */
  656. adev->mc.gart_size = 1024ULL << 20;
  657. break;
  658. }
  659. } else {
  660. adev->mc.gart_size = (u64)amdgpu_gart_size << 20;
  661. }
  662. gmc_v9_0_vram_gtt_location(adev, &adev->mc);
  663. return 0;
  664. }
  665. static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
  666. {
  667. int r;
  668. if (adev->gart.robj) {
  669. WARN(1, "VEGA10 PCIE GART already initialized\n");
  670. return 0;
  671. }
  672. /* Initialize common gart structure */
  673. r = amdgpu_gart_init(adev);
  674. if (r)
  675. return r;
  676. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  677. adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE(MTYPE_UC) |
  678. AMDGPU_PTE_EXECUTABLE;
  679. return amdgpu_gart_table_vram_alloc(adev);
  680. }
  681. static int gmc_v9_0_sw_init(void *handle)
  682. {
  683. int r;
  684. int dma_bits;
  685. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  686. gfxhub_v1_0_init(adev);
  687. mmhub_v1_0_init(adev);
  688. spin_lock_init(&adev->mc.invalidate_lock);
  689. switch (adev->asic_type) {
  690. case CHIP_RAVEN:
  691. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  692. if (adev->rev_id == 0x0 || adev->rev_id == 0x1)
  693. amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
  694. else
  695. /* vm_size is 64GB for legacy 2-level page support */
  696. amdgpu_vm_adjust_size(adev, 64, 9, 1, 48);
  697. break;
  698. case CHIP_VEGA10:
  699. /* XXX Don't know how to get VRAM type yet. */
  700. adev->mc.vram_type = AMDGPU_VRAM_TYPE_HBM;
  701. /*
  702. * To fulfill 4-level page support,
  703. * vm size is 256TB (48bit), maximum size of Vega10,
  704. * block size 512 (9bit)
  705. */
  706. amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
  707. break;
  708. default:
  709. break;
  710. }
  711. /* This interrupt is VMC page fault.*/
  712. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VMC, 0,
  713. &adev->mc.vm_fault);
  714. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UTCL2, 0,
  715. &adev->mc.vm_fault);
  716. if (r)
  717. return r;
  718. /* Set the internal MC address mask
  719. * This is the max address of the GPU's
  720. * internal address space.
  721. */
  722. adev->mc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
  723. /*
  724. * It needs to reserve 8M stolen memory for vega10
  725. * TODO: Figure out how to avoid that...
  726. */
  727. adev->mc.stolen_size = 8 * 1024 * 1024;
  728. /* set DMA mask + need_dma32 flags.
  729. * PCIE - can handle 44-bits.
  730. * IGP - can handle 44-bits
  731. * PCI - dma32 for legacy pci gart, 44 bits on vega10
  732. */
  733. adev->need_dma32 = false;
  734. dma_bits = adev->need_dma32 ? 32 : 44;
  735. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  736. if (r) {
  737. adev->need_dma32 = true;
  738. dma_bits = 32;
  739. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  740. }
  741. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  742. if (r) {
  743. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  744. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  745. }
  746. r = gmc_v9_0_mc_init(adev);
  747. if (r)
  748. return r;
  749. /* Memory manager */
  750. r = amdgpu_bo_init(adev);
  751. if (r)
  752. return r;
  753. r = gmc_v9_0_gart_init(adev);
  754. if (r)
  755. return r;
  756. /*
  757. * number of VMs
  758. * VMID 0 is reserved for System
  759. * amdgpu graphics/compute will use VMIDs 1-7
  760. * amdkfd will use VMIDs 8-15
  761. */
  762. adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  763. adev->vm_manager.id_mgr[AMDGPU_MMHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  764. amdgpu_vm_manager_init(adev);
  765. return 0;
  766. }
  767. /**
  768. * gmc_v9_0_gart_fini - vm fini callback
  769. *
  770. * @adev: amdgpu_device pointer
  771. *
  772. * Tears down the driver GART/VM setup (CIK).
  773. */
  774. static void gmc_v9_0_gart_fini(struct amdgpu_device *adev)
  775. {
  776. amdgpu_gart_table_vram_free(adev);
  777. amdgpu_gart_fini(adev);
  778. }
  779. static int gmc_v9_0_sw_fini(void *handle)
  780. {
  781. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  782. amdgpu_gem_force_release(adev);
  783. amdgpu_vm_manager_fini(adev);
  784. gmc_v9_0_gart_fini(adev);
  785. amdgpu_bo_fini(adev);
  786. return 0;
  787. }
  788. static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
  789. {
  790. switch (adev->asic_type) {
  791. case CHIP_VEGA10:
  792. soc15_program_register_sequence(adev,
  793. golden_settings_mmhub_1_0_0,
  794. ARRAY_SIZE(golden_settings_mmhub_1_0_0));
  795. soc15_program_register_sequence(adev,
  796. golden_settings_athub_1_0_0,
  797. ARRAY_SIZE(golden_settings_athub_1_0_0));
  798. break;
  799. case CHIP_RAVEN:
  800. soc15_program_register_sequence(adev,
  801. golden_settings_athub_1_0_0,
  802. ARRAY_SIZE(golden_settings_athub_1_0_0));
  803. break;
  804. default:
  805. break;
  806. }
  807. }
  808. /**
  809. * gmc_v9_0_gart_enable - gart enable
  810. *
  811. * @adev: amdgpu_device pointer
  812. */
  813. static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
  814. {
  815. int r;
  816. bool value;
  817. u32 tmp;
  818. amdgpu_program_register_sequence(adev,
  819. golden_settings_vega10_hdp,
  820. ARRAY_SIZE(golden_settings_vega10_hdp));
  821. if (adev->gart.robj == NULL) {
  822. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  823. return -EINVAL;
  824. }
  825. r = amdgpu_gart_table_vram_pin(adev);
  826. if (r)
  827. return r;
  828. switch (adev->asic_type) {
  829. case CHIP_RAVEN:
  830. mmhub_v1_0_initialize_power_gating(adev);
  831. mmhub_v1_0_update_power_gating(adev, true);
  832. break;
  833. default:
  834. break;
  835. }
  836. r = gfxhub_v1_0_gart_enable(adev);
  837. if (r)
  838. return r;
  839. r = mmhub_v1_0_gart_enable(adev);
  840. if (r)
  841. return r;
  842. WREG32_FIELD15(HDP, 0, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
  843. tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
  844. WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
  845. /* After HDP is initialized, flush HDP.*/
  846. adev->nbio_funcs->hdp_flush(adev);
  847. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  848. value = false;
  849. else
  850. value = true;
  851. gfxhub_v1_0_set_fault_enable_default(adev, value);
  852. mmhub_v1_0_set_fault_enable_default(adev, value);
  853. gmc_v9_0_gart_flush_gpu_tlb(adev, 0);
  854. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  855. (unsigned)(adev->mc.gart_size >> 20),
  856. (unsigned long long)adev->gart.table_addr);
  857. adev->gart.ready = true;
  858. return 0;
  859. }
  860. static int gmc_v9_0_hw_init(void *handle)
  861. {
  862. int r;
  863. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  864. /* The sequence of these two function calls matters.*/
  865. gmc_v9_0_init_golden_registers(adev);
  866. if (adev->mode_info.num_crtc) {
  867. /* Lockout access through VGA aperture*/
  868. WREG32_FIELD15(DCE, 0, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  869. /* disable VGA render */
  870. WREG32_FIELD15(DCE, 0, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  871. }
  872. r = gmc_v9_0_gart_enable(adev);
  873. return r;
  874. }
  875. /**
  876. * gmc_v9_0_gart_disable - gart disable
  877. *
  878. * @adev: amdgpu_device pointer
  879. *
  880. * This disables all VM page table.
  881. */
  882. static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
  883. {
  884. gfxhub_v1_0_gart_disable(adev);
  885. mmhub_v1_0_gart_disable(adev);
  886. amdgpu_gart_table_vram_unpin(adev);
  887. }
  888. static int gmc_v9_0_hw_fini(void *handle)
  889. {
  890. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  891. if (amdgpu_sriov_vf(adev)) {
  892. /* full access mode, so don't touch any GMC register */
  893. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  894. return 0;
  895. }
  896. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  897. gmc_v9_0_gart_disable(adev);
  898. return 0;
  899. }
  900. static int gmc_v9_0_suspend(void *handle)
  901. {
  902. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  903. return gmc_v9_0_hw_fini(adev);
  904. }
  905. static int gmc_v9_0_resume(void *handle)
  906. {
  907. int r;
  908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  909. r = gmc_v9_0_hw_init(adev);
  910. if (r)
  911. return r;
  912. amdgpu_vm_reset_all_ids(adev);
  913. return 0;
  914. }
  915. static bool gmc_v9_0_is_idle(void *handle)
  916. {
  917. /* MC is always ready in GMC v9.*/
  918. return true;
  919. }
  920. static int gmc_v9_0_wait_for_idle(void *handle)
  921. {
  922. /* There is no need to wait for MC idle in GMC v9.*/
  923. return 0;
  924. }
  925. static int gmc_v9_0_soft_reset(void *handle)
  926. {
  927. /* XXX for emulation.*/
  928. return 0;
  929. }
  930. static int gmc_v9_0_set_clockgating_state(void *handle,
  931. enum amd_clockgating_state state)
  932. {
  933. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  934. return mmhub_v1_0_set_clockgating(adev, state);
  935. }
  936. static void gmc_v9_0_get_clockgating_state(void *handle, u32 *flags)
  937. {
  938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  939. mmhub_v1_0_get_clockgating(adev, flags);
  940. }
  941. static int gmc_v9_0_set_powergating_state(void *handle,
  942. enum amd_powergating_state state)
  943. {
  944. return 0;
  945. }
  946. const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
  947. .name = "gmc_v9_0",
  948. .early_init = gmc_v9_0_early_init,
  949. .late_init = gmc_v9_0_late_init,
  950. .sw_init = gmc_v9_0_sw_init,
  951. .sw_fini = gmc_v9_0_sw_fini,
  952. .hw_init = gmc_v9_0_hw_init,
  953. .hw_fini = gmc_v9_0_hw_fini,
  954. .suspend = gmc_v9_0_suspend,
  955. .resume = gmc_v9_0_resume,
  956. .is_idle = gmc_v9_0_is_idle,
  957. .wait_for_idle = gmc_v9_0_wait_for_idle,
  958. .soft_reset = gmc_v9_0_soft_reset,
  959. .set_clockgating_state = gmc_v9_0_set_clockgating_state,
  960. .set_powergating_state = gmc_v9_0_set_powergating_state,
  961. .get_clockgating_state = gmc_v9_0_get_clockgating_state,
  962. };
  963. const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
  964. {
  965. .type = AMD_IP_BLOCK_TYPE_GMC,
  966. .major = 9,
  967. .minor = 0,
  968. .rev = 0,
  969. .funcs = &gmc_v9_0_ip_funcs,
  970. };