arm_vgic.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * Copyright (C) 2015, 2016 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __KVM_ARM_VGIC_H
  17. #define __KVM_ARM_VGIC_H
  18. #include <linux/kernel.h>
  19. #include <linux/kvm.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/static_key.h>
  23. #include <linux/types.h>
  24. #include <kvm/iodev.h>
  25. #include <linux/list.h>
  26. #include <linux/jump_label.h>
  27. #define VGIC_V3_MAX_CPUS 255
  28. #define VGIC_V2_MAX_CPUS 8
  29. #define VGIC_NR_IRQS_LEGACY 256
  30. #define VGIC_NR_SGIS 16
  31. #define VGIC_NR_PPIS 16
  32. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  33. #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
  34. #define VGIC_MAX_SPI 1019
  35. #define VGIC_MAX_RESERVED 1023
  36. #define VGIC_MIN_LPI 8192
  37. #define KVM_IRQCHIP_NUM_PINS (1020 - 32)
  38. enum vgic_type {
  39. VGIC_V2, /* Good ol' GICv2 */
  40. VGIC_V3, /* New fancy GICv3 */
  41. };
  42. /* same for all guests, as depending only on the _host's_ GIC model */
  43. struct vgic_global {
  44. /* type of the host GIC */
  45. enum vgic_type type;
  46. /* Physical address of vgic virtual cpu interface */
  47. phys_addr_t vcpu_base;
  48. /* GICV mapping */
  49. void __iomem *vcpu_base_va;
  50. /* virtual control interface mapping */
  51. void __iomem *vctrl_base;
  52. /* Number of implemented list registers */
  53. int nr_lr;
  54. /* Maintenance IRQ number */
  55. unsigned int maint_irq;
  56. /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
  57. int max_gic_vcpus;
  58. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  59. bool can_emulate_gicv2;
  60. /* GIC system register CPU interface */
  61. struct static_key_false gicv3_cpuif;
  62. u32 ich_vtr_el2;
  63. };
  64. extern struct vgic_global kvm_vgic_global_state;
  65. #define VGIC_V2_MAX_LRS (1 << 6)
  66. #define VGIC_V3_MAX_LRS 16
  67. #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
  68. enum vgic_irq_config {
  69. VGIC_CONFIG_EDGE = 0,
  70. VGIC_CONFIG_LEVEL
  71. };
  72. struct vgic_irq {
  73. spinlock_t irq_lock; /* Protects the content of the struct */
  74. struct list_head lpi_list; /* Used to link all LPIs together */
  75. struct list_head ap_list;
  76. struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
  77. * SPIs and LPIs: The VCPU whose ap_list
  78. * this is queued on.
  79. */
  80. struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
  81. * be sent to, as a result of the
  82. * targets reg (v2) or the
  83. * affinity reg (v3).
  84. */
  85. u32 intid; /* Guest visible INTID */
  86. bool line_level; /* Level only */
  87. bool pending_latch; /* The pending latch state used to calculate
  88. * the pending state for both level
  89. * and edge triggered IRQs. */
  90. bool active; /* not used for LPIs */
  91. bool enabled;
  92. bool hw; /* Tied to HW IRQ */
  93. struct kref refcount; /* Used for LPIs */
  94. u32 hwintid; /* HW INTID number */
  95. union {
  96. u8 targets; /* GICv2 target VCPUs mask */
  97. u32 mpidr; /* GICv3 target VCPU */
  98. };
  99. u8 source; /* GICv2 SGIs only */
  100. u8 priority;
  101. enum vgic_irq_config config; /* Level or edge */
  102. };
  103. struct vgic_register_region;
  104. struct vgic_its;
  105. enum iodev_type {
  106. IODEV_CPUIF,
  107. IODEV_DIST,
  108. IODEV_REDIST,
  109. IODEV_ITS
  110. };
  111. struct vgic_io_device {
  112. gpa_t base_addr;
  113. union {
  114. struct kvm_vcpu *redist_vcpu;
  115. struct vgic_its *its;
  116. };
  117. const struct vgic_register_region *regions;
  118. enum iodev_type iodev_type;
  119. int nr_regions;
  120. struct kvm_io_device dev;
  121. };
  122. struct vgic_its {
  123. /* The base address of the ITS control register frame */
  124. gpa_t vgic_its_base;
  125. bool enabled;
  126. struct vgic_io_device iodev;
  127. struct kvm_device *dev;
  128. /* These registers correspond to GITS_BASER{0,1} */
  129. u64 baser_device_table;
  130. u64 baser_coll_table;
  131. /* Protects the command queue */
  132. struct mutex cmd_lock;
  133. u64 cbaser;
  134. u32 creadr;
  135. u32 cwriter;
  136. /* migration ABI revision in use */
  137. u32 abi_rev;
  138. /* Protects the device and collection lists */
  139. struct mutex its_lock;
  140. struct list_head device_list;
  141. struct list_head collection_list;
  142. };
  143. struct vgic_state_iter;
  144. struct vgic_dist {
  145. bool in_kernel;
  146. bool ready;
  147. bool initialized;
  148. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  149. u32 vgic_model;
  150. /* Do injected MSIs require an additional device ID? */
  151. bool msis_require_devid;
  152. int nr_spis;
  153. /* TODO: Consider moving to global state */
  154. /* Virtual control interface mapping */
  155. void __iomem *vctrl_base;
  156. /* base addresses in guest physical address space: */
  157. gpa_t vgic_dist_base; /* distributor */
  158. union {
  159. /* either a GICv2 CPU interface */
  160. gpa_t vgic_cpu_base;
  161. /* or a number of GICv3 redistributor regions */
  162. struct {
  163. gpa_t vgic_redist_base;
  164. gpa_t vgic_redist_free_offset;
  165. };
  166. };
  167. /* distributor enabled */
  168. bool enabled;
  169. struct vgic_irq *spis;
  170. struct vgic_io_device dist_iodev;
  171. bool has_its;
  172. /*
  173. * Contains the attributes and gpa of the LPI configuration table.
  174. * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
  175. * one address across all redistributors.
  176. * GICv3 spec: 6.1.2 "LPI Configuration tables"
  177. */
  178. u64 propbaser;
  179. /* Protects the lpi_list and the count value below. */
  180. spinlock_t lpi_list_lock;
  181. struct list_head lpi_list_head;
  182. int lpi_list_count;
  183. /* used by vgic-debug */
  184. struct vgic_state_iter *iter;
  185. };
  186. struct vgic_v2_cpu_if {
  187. u32 vgic_hcr;
  188. u32 vgic_vmcr;
  189. u64 vgic_elrsr; /* Saved only */
  190. u32 vgic_apr;
  191. u32 vgic_lr[VGIC_V2_MAX_LRS];
  192. };
  193. struct vgic_v3_cpu_if {
  194. u32 vgic_hcr;
  195. u32 vgic_vmcr;
  196. u32 vgic_sre; /* Restored only, change ignored */
  197. u32 vgic_elrsr; /* Saved only */
  198. u32 vgic_ap0r[4];
  199. u32 vgic_ap1r[4];
  200. u64 vgic_lr[VGIC_V3_MAX_LRS];
  201. };
  202. struct vgic_cpu {
  203. /* CPU vif control registers for world switch */
  204. union {
  205. struct vgic_v2_cpu_if vgic_v2;
  206. struct vgic_v3_cpu_if vgic_v3;
  207. };
  208. unsigned int used_lrs;
  209. struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
  210. spinlock_t ap_list_lock; /* Protects the ap_list */
  211. /*
  212. * List of IRQs that this VCPU should consider because they are either
  213. * Active or Pending (hence the name; AP list), or because they recently
  214. * were one of the two and need to be migrated off this list to another
  215. * VCPU.
  216. */
  217. struct list_head ap_list_head;
  218. /*
  219. * Members below are used with GICv3 emulation only and represent
  220. * parts of the redistributor.
  221. */
  222. struct vgic_io_device rd_iodev;
  223. struct vgic_io_device sgi_iodev;
  224. /* Contains the attributes and gpa of the LPI pending tables. */
  225. u64 pendbaser;
  226. bool lpis_enabled;
  227. /* Cache guest priority bits */
  228. u32 num_pri_bits;
  229. /* Cache guest interrupt ID bits */
  230. u32 num_id_bits;
  231. };
  232. extern struct static_key_false vgic_v2_cpuif_trap;
  233. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  234. void kvm_vgic_early_init(struct kvm *kvm);
  235. int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
  236. int kvm_vgic_create(struct kvm *kvm, u32 type);
  237. void kvm_vgic_destroy(struct kvm *kvm);
  238. void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
  239. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  240. int kvm_vgic_map_resources(struct kvm *kvm);
  241. int kvm_vgic_hyp_init(void);
  242. void kvm_vgic_init_cpu_hardware(void);
  243. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  244. bool level);
  245. int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  246. bool level);
  247. int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
  248. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
  249. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
  250. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  251. void kvm_vgic_load(struct kvm_vcpu *vcpu);
  252. void kvm_vgic_put(struct kvm_vcpu *vcpu);
  253. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  254. #define vgic_initialized(k) ((k)->arch.vgic.initialized)
  255. #define vgic_ready(k) ((k)->arch.vgic.ready)
  256. #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
  257. ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
  258. bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
  259. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  260. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  261. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
  262. /**
  263. * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
  264. *
  265. * The host's GIC naturally limits the maximum amount of VCPUs a guest
  266. * can use.
  267. */
  268. static inline int kvm_vgic_get_max_vcpus(void)
  269. {
  270. return kvm_vgic_global_state.max_gic_vcpus;
  271. }
  272. int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
  273. /**
  274. * kvm_vgic_setup_default_irq_routing:
  275. * Setup a default flat gsi routing table mapping all SPIs
  276. */
  277. int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
  278. #endif /* __KVM_ARM_VGIC_H */