pxa27x_udc.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641
  1. /*
  2. * Handles the Intel 27x USB Device Controller (UDC)
  3. *
  4. * Inspired by original driver by Frank Becker, David Brownell, and others.
  5. * Copyright (C) 2008 Robert Jarzmik
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/delay.h>
  19. #include <linux/list.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/proc_fs.h>
  22. #include <linux/clk.h>
  23. #include <linux/irq.h>
  24. #include <linux/gpio.h>
  25. #include <linux/gpio/consumer.h>
  26. #include <linux/slab.h>
  27. #include <linux/prefetch.h>
  28. #include <linux/byteorder/generic.h>
  29. #include <linux/platform_data/pxa2xx_udc.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_gpio.h>
  32. #include <linux/usb.h>
  33. #include <linux/usb/ch9.h>
  34. #include <linux/usb/gadget.h>
  35. #include <linux/usb/phy.h>
  36. #include "pxa27x_udc.h"
  37. /*
  38. * This driver handles the USB Device Controller (UDC) in Intel's PXA 27x
  39. * series processors.
  40. *
  41. * Such controller drivers work with a gadget driver. The gadget driver
  42. * returns descriptors, implements configuration and data protocols used
  43. * by the host to interact with this device, and allocates endpoints to
  44. * the different protocol interfaces. The controller driver virtualizes
  45. * usb hardware so that the gadget drivers will be more portable.
  46. *
  47. * This UDC hardware wants to implement a bit too much USB protocol. The
  48. * biggest issues are: that the endpoints have to be set up before the
  49. * controller can be enabled (minor, and not uncommon); and each endpoint
  50. * can only have one configuration, interface and alternative interface
  51. * number (major, and very unusual). Once set up, these cannot be changed
  52. * without a controller reset.
  53. *
  54. * The workaround is to setup all combinations necessary for the gadgets which
  55. * will work with this driver. This is done in pxa_udc structure, statically.
  56. * See pxa_udc, udc_usb_ep versus pxa_ep, and matching function find_pxa_ep.
  57. * (You could modify this if needed. Some drivers have a "fifo_mode" module
  58. * parameter to facilitate such changes.)
  59. *
  60. * The combinations have been tested with these gadgets :
  61. * - zero gadget
  62. * - file storage gadget
  63. * - ether gadget
  64. *
  65. * The driver doesn't use DMA, only IO access and IRQ callbacks. No use is
  66. * made of UDC's double buffering either. USB "On-The-Go" is not implemented.
  67. *
  68. * All the requests are handled the same way :
  69. * - the drivers tries to handle the request directly to the IO
  70. * - if the IO fifo is not big enough, the remaining is send/received in
  71. * interrupt handling.
  72. */
  73. #define DRIVER_VERSION "2008-04-18"
  74. #define DRIVER_DESC "PXA 27x USB Device Controller driver"
  75. static const char driver_name[] = "pxa27x_udc";
  76. static struct pxa_udc *the_controller;
  77. static void handle_ep(struct pxa_ep *ep);
  78. /*
  79. * Debug filesystem
  80. */
  81. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  82. #include <linux/debugfs.h>
  83. #include <linux/uaccess.h>
  84. #include <linux/seq_file.h>
  85. static int state_dbg_show(struct seq_file *s, void *p)
  86. {
  87. struct pxa_udc *udc = s->private;
  88. u32 tmp;
  89. if (!udc->driver)
  90. return -ENODEV;
  91. /* basic device status */
  92. seq_printf(s, DRIVER_DESC "\n"
  93. "%s version: %s\n"
  94. "Gadget driver: %s\n",
  95. driver_name, DRIVER_VERSION,
  96. udc->driver ? udc->driver->driver.name : "(none)");
  97. tmp = udc_readl(udc, UDCCR);
  98. seq_printf(s,
  99. "udccr=0x%0x(%s%s%s%s%s%s%s%s%s%s), con=%d,inter=%d,altinter=%d\n",
  100. tmp,
  101. (tmp & UDCCR_OEN) ? " oen":"",
  102. (tmp & UDCCR_AALTHNP) ? " aalthnp":"",
  103. (tmp & UDCCR_AHNP) ? " rem" : "",
  104. (tmp & UDCCR_BHNP) ? " rstir" : "",
  105. (tmp & UDCCR_DWRE) ? " dwre" : "",
  106. (tmp & UDCCR_SMAC) ? " smac" : "",
  107. (tmp & UDCCR_EMCE) ? " emce" : "",
  108. (tmp & UDCCR_UDR) ? " udr" : "",
  109. (tmp & UDCCR_UDA) ? " uda" : "",
  110. (tmp & UDCCR_UDE) ? " ude" : "",
  111. (tmp & UDCCR_ACN) >> UDCCR_ACN_S,
  112. (tmp & UDCCR_AIN) >> UDCCR_AIN_S,
  113. (tmp & UDCCR_AAISN) >> UDCCR_AAISN_S);
  114. /* registers for device and ep0 */
  115. seq_printf(s, "udcicr0=0x%08x udcicr1=0x%08x\n",
  116. udc_readl(udc, UDCICR0), udc_readl(udc, UDCICR1));
  117. seq_printf(s, "udcisr0=0x%08x udcisr1=0x%08x\n",
  118. udc_readl(udc, UDCISR0), udc_readl(udc, UDCISR1));
  119. seq_printf(s, "udcfnr=%d\n", udc_readl(udc, UDCFNR));
  120. seq_printf(s, "irqs: reset=%lu, suspend=%lu, resume=%lu, reconfig=%lu\n",
  121. udc->stats.irqs_reset, udc->stats.irqs_suspend,
  122. udc->stats.irqs_resume, udc->stats.irqs_reconfig);
  123. return 0;
  124. }
  125. static int queues_dbg_show(struct seq_file *s, void *p)
  126. {
  127. struct pxa_udc *udc = s->private;
  128. struct pxa_ep *ep;
  129. struct pxa27x_request *req;
  130. int i, maxpkt;
  131. if (!udc->driver)
  132. return -ENODEV;
  133. /* dump endpoint queues */
  134. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  135. ep = &udc->pxa_ep[i];
  136. maxpkt = ep->fifo_size;
  137. seq_printf(s, "%-12s max_pkt=%d %s\n",
  138. EPNAME(ep), maxpkt, "pio");
  139. if (list_empty(&ep->queue)) {
  140. seq_puts(s, "\t(nothing queued)\n");
  141. continue;
  142. }
  143. list_for_each_entry(req, &ep->queue, queue) {
  144. seq_printf(s, "\treq %p len %d/%d buf %p\n",
  145. &req->req, req->req.actual,
  146. req->req.length, req->req.buf);
  147. }
  148. }
  149. return 0;
  150. }
  151. static int eps_dbg_show(struct seq_file *s, void *p)
  152. {
  153. struct pxa_udc *udc = s->private;
  154. struct pxa_ep *ep;
  155. int i;
  156. u32 tmp;
  157. if (!udc->driver)
  158. return -ENODEV;
  159. ep = &udc->pxa_ep[0];
  160. tmp = udc_ep_readl(ep, UDCCSR);
  161. seq_printf(s, "udccsr0=0x%03x(%s%s%s%s%s%s%s)\n",
  162. tmp,
  163. (tmp & UDCCSR0_SA) ? " sa" : "",
  164. (tmp & UDCCSR0_RNE) ? " rne" : "",
  165. (tmp & UDCCSR0_FST) ? " fst" : "",
  166. (tmp & UDCCSR0_SST) ? " sst" : "",
  167. (tmp & UDCCSR0_DME) ? " dme" : "",
  168. (tmp & UDCCSR0_IPR) ? " ipr" : "",
  169. (tmp & UDCCSR0_OPC) ? " opc" : "");
  170. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  171. ep = &udc->pxa_ep[i];
  172. tmp = i? udc_ep_readl(ep, UDCCR) : udc_readl(udc, UDCCR);
  173. seq_printf(s, "%-12s: IN %lu(%lu reqs), OUT %lu(%lu reqs), irqs=%lu, udccr=0x%08x, udccsr=0x%03x, udcbcr=%d\n",
  174. EPNAME(ep),
  175. ep->stats.in_bytes, ep->stats.in_ops,
  176. ep->stats.out_bytes, ep->stats.out_ops,
  177. ep->stats.irqs,
  178. tmp, udc_ep_readl(ep, UDCCSR),
  179. udc_ep_readl(ep, UDCBCR));
  180. }
  181. return 0;
  182. }
  183. static int eps_dbg_open(struct inode *inode, struct file *file)
  184. {
  185. return single_open(file, eps_dbg_show, inode->i_private);
  186. }
  187. static int queues_dbg_open(struct inode *inode, struct file *file)
  188. {
  189. return single_open(file, queues_dbg_show, inode->i_private);
  190. }
  191. static int state_dbg_open(struct inode *inode, struct file *file)
  192. {
  193. return single_open(file, state_dbg_show, inode->i_private);
  194. }
  195. static const struct file_operations state_dbg_fops = {
  196. .owner = THIS_MODULE,
  197. .open = state_dbg_open,
  198. .llseek = seq_lseek,
  199. .read = seq_read,
  200. .release = single_release,
  201. };
  202. static const struct file_operations queues_dbg_fops = {
  203. .owner = THIS_MODULE,
  204. .open = queues_dbg_open,
  205. .llseek = seq_lseek,
  206. .read = seq_read,
  207. .release = single_release,
  208. };
  209. static const struct file_operations eps_dbg_fops = {
  210. .owner = THIS_MODULE,
  211. .open = eps_dbg_open,
  212. .llseek = seq_lseek,
  213. .read = seq_read,
  214. .release = single_release,
  215. };
  216. static void pxa_init_debugfs(struct pxa_udc *udc)
  217. {
  218. struct dentry *root, *state, *queues, *eps;
  219. root = debugfs_create_dir(udc->gadget.name, NULL);
  220. if (IS_ERR(root) || !root)
  221. goto err_root;
  222. state = debugfs_create_file("udcstate", 0400, root, udc,
  223. &state_dbg_fops);
  224. if (!state)
  225. goto err_state;
  226. queues = debugfs_create_file("queues", 0400, root, udc,
  227. &queues_dbg_fops);
  228. if (!queues)
  229. goto err_queues;
  230. eps = debugfs_create_file("epstate", 0400, root, udc,
  231. &eps_dbg_fops);
  232. if (!eps)
  233. goto err_eps;
  234. udc->debugfs_root = root;
  235. udc->debugfs_state = state;
  236. udc->debugfs_queues = queues;
  237. udc->debugfs_eps = eps;
  238. return;
  239. err_eps:
  240. debugfs_remove(eps);
  241. err_queues:
  242. debugfs_remove(queues);
  243. err_state:
  244. debugfs_remove(root);
  245. err_root:
  246. dev_err(udc->dev, "debugfs is not available\n");
  247. }
  248. static void pxa_cleanup_debugfs(struct pxa_udc *udc)
  249. {
  250. debugfs_remove(udc->debugfs_eps);
  251. debugfs_remove(udc->debugfs_queues);
  252. debugfs_remove(udc->debugfs_state);
  253. debugfs_remove(udc->debugfs_root);
  254. udc->debugfs_eps = NULL;
  255. udc->debugfs_queues = NULL;
  256. udc->debugfs_state = NULL;
  257. udc->debugfs_root = NULL;
  258. }
  259. #else
  260. static inline void pxa_init_debugfs(struct pxa_udc *udc)
  261. {
  262. }
  263. static inline void pxa_cleanup_debugfs(struct pxa_udc *udc)
  264. {
  265. }
  266. #endif
  267. /**
  268. * is_match_usb_pxa - check if usb_ep and pxa_ep match
  269. * @udc_usb_ep: usb endpoint
  270. * @ep: pxa endpoint
  271. * @config: configuration required in pxa_ep
  272. * @interface: interface required in pxa_ep
  273. * @altsetting: altsetting required in pxa_ep
  274. *
  275. * Returns 1 if all criteria match between pxa and usb endpoint, 0 otherwise
  276. */
  277. static int is_match_usb_pxa(struct udc_usb_ep *udc_usb_ep, struct pxa_ep *ep,
  278. int config, int interface, int altsetting)
  279. {
  280. if (usb_endpoint_num(&udc_usb_ep->desc) != ep->addr)
  281. return 0;
  282. if (usb_endpoint_dir_in(&udc_usb_ep->desc) != ep->dir_in)
  283. return 0;
  284. if (usb_endpoint_type(&udc_usb_ep->desc) != ep->type)
  285. return 0;
  286. if ((ep->config != config) || (ep->interface != interface)
  287. || (ep->alternate != altsetting))
  288. return 0;
  289. return 1;
  290. }
  291. /**
  292. * find_pxa_ep - find pxa_ep structure matching udc_usb_ep
  293. * @udc: pxa udc
  294. * @udc_usb_ep: udc_usb_ep structure
  295. *
  296. * Match udc_usb_ep and all pxa_ep available, to see if one matches.
  297. * This is necessary because of the strong pxa hardware restriction requiring
  298. * that once pxa endpoints are initialized, their configuration is freezed, and
  299. * no change can be made to their address, direction, or in which configuration,
  300. * interface or altsetting they are active ... which differs from more usual
  301. * models which have endpoints be roughly just addressable fifos, and leave
  302. * configuration events up to gadget drivers (like all control messages).
  303. *
  304. * Note that there is still a blurred point here :
  305. * - we rely on UDCCR register "active interface" and "active altsetting".
  306. * This is a nonsense in regard of USB spec, where multiple interfaces are
  307. * active at the same time.
  308. * - if we knew for sure that the pxa can handle multiple interface at the
  309. * same time, assuming Intel's Developer Guide is wrong, this function
  310. * should be reviewed, and a cache of couples (iface, altsetting) should
  311. * be kept in the pxa_udc structure. In this case this function would match
  312. * against the cache of couples instead of the "last altsetting" set up.
  313. *
  314. * Returns the matched pxa_ep structure or NULL if none found
  315. */
  316. static struct pxa_ep *find_pxa_ep(struct pxa_udc *udc,
  317. struct udc_usb_ep *udc_usb_ep)
  318. {
  319. int i;
  320. struct pxa_ep *ep;
  321. int cfg = udc->config;
  322. int iface = udc->last_interface;
  323. int alt = udc->last_alternate;
  324. if (udc_usb_ep == &udc->udc_usb_ep[0])
  325. return &udc->pxa_ep[0];
  326. for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
  327. ep = &udc->pxa_ep[i];
  328. if (is_match_usb_pxa(udc_usb_ep, ep, cfg, iface, alt))
  329. return ep;
  330. }
  331. return NULL;
  332. }
  333. /**
  334. * update_pxa_ep_matches - update pxa_ep cached values in all udc_usb_ep
  335. * @udc: pxa udc
  336. *
  337. * Context: in_interrupt()
  338. *
  339. * Updates all pxa_ep fields in udc_usb_ep structures, if this field was
  340. * previously set up (and is not NULL). The update is necessary is a
  341. * configuration change or altsetting change was issued by the USB host.
  342. */
  343. static void update_pxa_ep_matches(struct pxa_udc *udc)
  344. {
  345. int i;
  346. struct udc_usb_ep *udc_usb_ep;
  347. for (i = 1; i < NR_USB_ENDPOINTS; i++) {
  348. udc_usb_ep = &udc->udc_usb_ep[i];
  349. if (udc_usb_ep->pxa_ep)
  350. udc_usb_ep->pxa_ep = find_pxa_ep(udc, udc_usb_ep);
  351. }
  352. }
  353. /**
  354. * pio_irq_enable - Enables irq generation for one endpoint
  355. * @ep: udc endpoint
  356. */
  357. static void pio_irq_enable(struct pxa_ep *ep)
  358. {
  359. struct pxa_udc *udc = ep->dev;
  360. int index = EPIDX(ep);
  361. u32 udcicr0 = udc_readl(udc, UDCICR0);
  362. u32 udcicr1 = udc_readl(udc, UDCICR1);
  363. if (index < 16)
  364. udc_writel(udc, UDCICR0, udcicr0 | (3 << (index * 2)));
  365. else
  366. udc_writel(udc, UDCICR1, udcicr1 | (3 << ((index - 16) * 2)));
  367. }
  368. /**
  369. * pio_irq_disable - Disables irq generation for one endpoint
  370. * @ep: udc endpoint
  371. */
  372. static void pio_irq_disable(struct pxa_ep *ep)
  373. {
  374. struct pxa_udc *udc = ep->dev;
  375. int index = EPIDX(ep);
  376. u32 udcicr0 = udc_readl(udc, UDCICR0);
  377. u32 udcicr1 = udc_readl(udc, UDCICR1);
  378. if (index < 16)
  379. udc_writel(udc, UDCICR0, udcicr0 & ~(3 << (index * 2)));
  380. else
  381. udc_writel(udc, UDCICR1, udcicr1 & ~(3 << ((index - 16) * 2)));
  382. }
  383. /**
  384. * udc_set_mask_UDCCR - set bits in UDCCR
  385. * @udc: udc device
  386. * @mask: bits to set in UDCCR
  387. *
  388. * Sets bits in UDCCR, leaving DME and FST bits as they were.
  389. */
  390. static inline void udc_set_mask_UDCCR(struct pxa_udc *udc, int mask)
  391. {
  392. u32 udccr = udc_readl(udc, UDCCR);
  393. udc_writel(udc, UDCCR,
  394. (udccr & UDCCR_MASK_BITS) | (mask & UDCCR_MASK_BITS));
  395. }
  396. /**
  397. * udc_clear_mask_UDCCR - clears bits in UDCCR
  398. * @udc: udc device
  399. * @mask: bit to clear in UDCCR
  400. *
  401. * Clears bits in UDCCR, leaving DME and FST bits as they were.
  402. */
  403. static inline void udc_clear_mask_UDCCR(struct pxa_udc *udc, int mask)
  404. {
  405. u32 udccr = udc_readl(udc, UDCCR);
  406. udc_writel(udc, UDCCR,
  407. (udccr & UDCCR_MASK_BITS) & ~(mask & UDCCR_MASK_BITS));
  408. }
  409. /**
  410. * ep_write_UDCCSR - set bits in UDCCSR
  411. * @udc: udc device
  412. * @mask: bits to set in UDCCR
  413. *
  414. * Sets bits in UDCCSR (UDCCSR0 and UDCCSR*).
  415. *
  416. * A specific case is applied to ep0 : the ACM bit is always set to 1, for
  417. * SET_INTERFACE and SET_CONFIGURATION.
  418. */
  419. static inline void ep_write_UDCCSR(struct pxa_ep *ep, int mask)
  420. {
  421. if (is_ep0(ep))
  422. mask |= UDCCSR0_ACM;
  423. udc_ep_writel(ep, UDCCSR, mask);
  424. }
  425. /**
  426. * ep_count_bytes_remain - get how many bytes in udc endpoint
  427. * @ep: udc endpoint
  428. *
  429. * Returns number of bytes in OUT fifos. Broken for IN fifos (-EOPNOTSUPP)
  430. */
  431. static int ep_count_bytes_remain(struct pxa_ep *ep)
  432. {
  433. if (ep->dir_in)
  434. return -EOPNOTSUPP;
  435. return udc_ep_readl(ep, UDCBCR) & 0x3ff;
  436. }
  437. /**
  438. * ep_is_empty - checks if ep has byte ready for reading
  439. * @ep: udc endpoint
  440. *
  441. * If endpoint is the control endpoint, checks if there are bytes in the
  442. * control endpoint fifo. If endpoint is a data endpoint, checks if bytes
  443. * are ready for reading on OUT endpoint.
  444. *
  445. * Returns 0 if ep not empty, 1 if ep empty, -EOPNOTSUPP if IN endpoint
  446. */
  447. static int ep_is_empty(struct pxa_ep *ep)
  448. {
  449. int ret;
  450. if (!is_ep0(ep) && ep->dir_in)
  451. return -EOPNOTSUPP;
  452. if (is_ep0(ep))
  453. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR0_RNE);
  454. else
  455. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNE);
  456. return ret;
  457. }
  458. /**
  459. * ep_is_full - checks if ep has place to write bytes
  460. * @ep: udc endpoint
  461. *
  462. * If endpoint is not the control endpoint and is an IN endpoint, checks if
  463. * there is place to write bytes into the endpoint.
  464. *
  465. * Returns 0 if ep not full, 1 if ep full, -EOPNOTSUPP if OUT endpoint
  466. */
  467. static int ep_is_full(struct pxa_ep *ep)
  468. {
  469. if (is_ep0(ep))
  470. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_IPR);
  471. if (!ep->dir_in)
  472. return -EOPNOTSUPP;
  473. return (!(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNF));
  474. }
  475. /**
  476. * epout_has_pkt - checks if OUT endpoint fifo has a packet available
  477. * @ep: pxa endpoint
  478. *
  479. * Returns 1 if a complete packet is available, 0 if not, -EOPNOTSUPP for IN ep.
  480. */
  481. static int epout_has_pkt(struct pxa_ep *ep)
  482. {
  483. if (!is_ep0(ep) && ep->dir_in)
  484. return -EOPNOTSUPP;
  485. if (is_ep0(ep))
  486. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_OPC);
  487. return (udc_ep_readl(ep, UDCCSR) & UDCCSR_PC);
  488. }
  489. /**
  490. * set_ep0state - Set ep0 automata state
  491. * @dev: udc device
  492. * @state: state
  493. */
  494. static void set_ep0state(struct pxa_udc *udc, int state)
  495. {
  496. struct pxa_ep *ep = &udc->pxa_ep[0];
  497. char *old_stname = EP0_STNAME(udc);
  498. udc->ep0state = state;
  499. ep_dbg(ep, "state=%s->%s, udccsr0=0x%03x, udcbcr=%d\n", old_stname,
  500. EP0_STNAME(udc), udc_ep_readl(ep, UDCCSR),
  501. udc_ep_readl(ep, UDCBCR));
  502. }
  503. /**
  504. * ep0_idle - Put control endpoint into idle state
  505. * @dev: udc device
  506. */
  507. static void ep0_idle(struct pxa_udc *dev)
  508. {
  509. set_ep0state(dev, WAIT_FOR_SETUP);
  510. }
  511. /**
  512. * inc_ep_stats_reqs - Update ep stats counts
  513. * @ep: physical endpoint
  514. * @req: usb request
  515. * @is_in: ep direction (USB_DIR_IN or 0)
  516. *
  517. */
  518. static void inc_ep_stats_reqs(struct pxa_ep *ep, int is_in)
  519. {
  520. if (is_in)
  521. ep->stats.in_ops++;
  522. else
  523. ep->stats.out_ops++;
  524. }
  525. /**
  526. * inc_ep_stats_bytes - Update ep stats counts
  527. * @ep: physical endpoint
  528. * @count: bytes transferred on endpoint
  529. * @is_in: ep direction (USB_DIR_IN or 0)
  530. */
  531. static void inc_ep_stats_bytes(struct pxa_ep *ep, int count, int is_in)
  532. {
  533. if (is_in)
  534. ep->stats.in_bytes += count;
  535. else
  536. ep->stats.out_bytes += count;
  537. }
  538. /**
  539. * pxa_ep_setup - Sets up an usb physical endpoint
  540. * @ep: pxa27x physical endpoint
  541. *
  542. * Find the physical pxa27x ep, and setup its UDCCR
  543. */
  544. static void pxa_ep_setup(struct pxa_ep *ep)
  545. {
  546. u32 new_udccr;
  547. new_udccr = ((ep->config << UDCCONR_CN_S) & UDCCONR_CN)
  548. | ((ep->interface << UDCCONR_IN_S) & UDCCONR_IN)
  549. | ((ep->alternate << UDCCONR_AISN_S) & UDCCONR_AISN)
  550. | ((EPADDR(ep) << UDCCONR_EN_S) & UDCCONR_EN)
  551. | ((EPXFERTYPE(ep) << UDCCONR_ET_S) & UDCCONR_ET)
  552. | ((ep->dir_in) ? UDCCONR_ED : 0)
  553. | ((ep->fifo_size << UDCCONR_MPS_S) & UDCCONR_MPS)
  554. | UDCCONR_EE;
  555. udc_ep_writel(ep, UDCCR, new_udccr);
  556. }
  557. /**
  558. * pxa_eps_setup - Sets up all usb physical endpoints
  559. * @dev: udc device
  560. *
  561. * Setup all pxa physical endpoints, except ep0
  562. */
  563. static void pxa_eps_setup(struct pxa_udc *dev)
  564. {
  565. unsigned int i;
  566. dev_dbg(dev->dev, "%s: dev=%p\n", __func__, dev);
  567. for (i = 1; i < NR_PXA_ENDPOINTS; i++)
  568. pxa_ep_setup(&dev->pxa_ep[i]);
  569. }
  570. /**
  571. * pxa_ep_alloc_request - Allocate usb request
  572. * @_ep: usb endpoint
  573. * @gfp_flags:
  574. *
  575. * For the pxa27x, these can just wrap kmalloc/kfree. gadget drivers
  576. * must still pass correctly initialized endpoints, since other controller
  577. * drivers may care about how it's currently set up (dma issues etc).
  578. */
  579. static struct usb_request *
  580. pxa_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  581. {
  582. struct pxa27x_request *req;
  583. req = kzalloc(sizeof *req, gfp_flags);
  584. if (!req)
  585. return NULL;
  586. INIT_LIST_HEAD(&req->queue);
  587. req->in_use = 0;
  588. req->udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  589. return &req->req;
  590. }
  591. /**
  592. * pxa_ep_free_request - Free usb request
  593. * @_ep: usb endpoint
  594. * @_req: usb request
  595. *
  596. * Wrapper around kfree to free _req
  597. */
  598. static void pxa_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  599. {
  600. struct pxa27x_request *req;
  601. req = container_of(_req, struct pxa27x_request, req);
  602. WARN_ON(!list_empty(&req->queue));
  603. kfree(req);
  604. }
  605. /**
  606. * ep_add_request - add a request to the endpoint's queue
  607. * @ep: usb endpoint
  608. * @req: usb request
  609. *
  610. * Context: ep->lock held
  611. *
  612. * Queues the request in the endpoint's queue, and enables the interrupts
  613. * on the endpoint.
  614. */
  615. static void ep_add_request(struct pxa_ep *ep, struct pxa27x_request *req)
  616. {
  617. if (unlikely(!req))
  618. return;
  619. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  620. req->req.length, udc_ep_readl(ep, UDCCSR));
  621. req->in_use = 1;
  622. list_add_tail(&req->queue, &ep->queue);
  623. pio_irq_enable(ep);
  624. }
  625. /**
  626. * ep_del_request - removes a request from the endpoint's queue
  627. * @ep: usb endpoint
  628. * @req: usb request
  629. *
  630. * Context: ep->lock held
  631. *
  632. * Unqueue the request from the endpoint's queue. If there are no more requests
  633. * on the endpoint, and if it's not the control endpoint, interrupts are
  634. * disabled on the endpoint.
  635. */
  636. static void ep_del_request(struct pxa_ep *ep, struct pxa27x_request *req)
  637. {
  638. if (unlikely(!req))
  639. return;
  640. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  641. req->req.length, udc_ep_readl(ep, UDCCSR));
  642. list_del_init(&req->queue);
  643. req->in_use = 0;
  644. if (!is_ep0(ep) && list_empty(&ep->queue))
  645. pio_irq_disable(ep);
  646. }
  647. /**
  648. * req_done - Complete an usb request
  649. * @ep: pxa physical endpoint
  650. * @req: pxa request
  651. * @status: usb request status sent to gadget API
  652. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  653. *
  654. * Context: ep->lock held if flags not NULL, else ep->lock released
  655. *
  656. * Retire a pxa27x usb request. Endpoint must be locked.
  657. */
  658. static void req_done(struct pxa_ep *ep, struct pxa27x_request *req, int status,
  659. unsigned long *pflags)
  660. {
  661. unsigned long flags;
  662. ep_del_request(ep, req);
  663. if (likely(req->req.status == -EINPROGRESS))
  664. req->req.status = status;
  665. else
  666. status = req->req.status;
  667. if (status && status != -ESHUTDOWN)
  668. ep_dbg(ep, "complete req %p stat %d len %u/%u\n",
  669. &req->req, status,
  670. req->req.actual, req->req.length);
  671. if (pflags)
  672. spin_unlock_irqrestore(&ep->lock, *pflags);
  673. local_irq_save(flags);
  674. usb_gadget_giveback_request(&req->udc_usb_ep->usb_ep, &req->req);
  675. local_irq_restore(flags);
  676. if (pflags)
  677. spin_lock_irqsave(&ep->lock, *pflags);
  678. }
  679. /**
  680. * ep_end_out_req - Ends endpoint OUT request
  681. * @ep: physical endpoint
  682. * @req: pxa request
  683. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  684. *
  685. * Context: ep->lock held or released (see req_done())
  686. *
  687. * Ends endpoint OUT request (completes usb request).
  688. */
  689. static void ep_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  690. unsigned long *pflags)
  691. {
  692. inc_ep_stats_reqs(ep, !USB_DIR_IN);
  693. req_done(ep, req, 0, pflags);
  694. }
  695. /**
  696. * ep0_end_out_req - Ends control endpoint OUT request (ends data stage)
  697. * @ep: physical endpoint
  698. * @req: pxa request
  699. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  700. *
  701. * Context: ep->lock held or released (see req_done())
  702. *
  703. * Ends control endpoint OUT request (completes usb request), and puts
  704. * control endpoint into idle state
  705. */
  706. static void ep0_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  707. unsigned long *pflags)
  708. {
  709. set_ep0state(ep->dev, OUT_STATUS_STAGE);
  710. ep_end_out_req(ep, req, pflags);
  711. ep0_idle(ep->dev);
  712. }
  713. /**
  714. * ep_end_in_req - Ends endpoint IN request
  715. * @ep: physical endpoint
  716. * @req: pxa request
  717. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  718. *
  719. * Context: ep->lock held or released (see req_done())
  720. *
  721. * Ends endpoint IN request (completes usb request).
  722. */
  723. static void ep_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  724. unsigned long *pflags)
  725. {
  726. inc_ep_stats_reqs(ep, USB_DIR_IN);
  727. req_done(ep, req, 0, pflags);
  728. }
  729. /**
  730. * ep0_end_in_req - Ends control endpoint IN request (ends data stage)
  731. * @ep: physical endpoint
  732. * @req: pxa request
  733. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  734. *
  735. * Context: ep->lock held or released (see req_done())
  736. *
  737. * Ends control endpoint IN request (completes usb request), and puts
  738. * control endpoint into status state
  739. */
  740. static void ep0_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  741. unsigned long *pflags)
  742. {
  743. set_ep0state(ep->dev, IN_STATUS_STAGE);
  744. ep_end_in_req(ep, req, pflags);
  745. }
  746. /**
  747. * nuke - Dequeue all requests
  748. * @ep: pxa endpoint
  749. * @status: usb request status
  750. *
  751. * Context: ep->lock released
  752. *
  753. * Dequeues all requests on an endpoint. As a side effect, interrupts will be
  754. * disabled on that endpoint (because no more requests).
  755. */
  756. static void nuke(struct pxa_ep *ep, int status)
  757. {
  758. struct pxa27x_request *req;
  759. unsigned long flags;
  760. spin_lock_irqsave(&ep->lock, flags);
  761. while (!list_empty(&ep->queue)) {
  762. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  763. req_done(ep, req, status, &flags);
  764. }
  765. spin_unlock_irqrestore(&ep->lock, flags);
  766. }
  767. /**
  768. * read_packet - transfer 1 packet from an OUT endpoint into request
  769. * @ep: pxa physical endpoint
  770. * @req: usb request
  771. *
  772. * Takes bytes from OUT endpoint and transfers them info the usb request.
  773. * If there is less space in request than bytes received in OUT endpoint,
  774. * bytes are left in the OUT endpoint.
  775. *
  776. * Returns how many bytes were actually transferred
  777. */
  778. static int read_packet(struct pxa_ep *ep, struct pxa27x_request *req)
  779. {
  780. u32 *buf;
  781. int bytes_ep, bufferspace, count, i;
  782. bytes_ep = ep_count_bytes_remain(ep);
  783. bufferspace = req->req.length - req->req.actual;
  784. buf = (u32 *)(req->req.buf + req->req.actual);
  785. prefetchw(buf);
  786. if (likely(!ep_is_empty(ep)))
  787. count = min(bytes_ep, bufferspace);
  788. else /* zlp */
  789. count = 0;
  790. for (i = count; i > 0; i -= 4)
  791. *buf++ = udc_ep_readl(ep, UDCDR);
  792. req->req.actual += count;
  793. ep_write_UDCCSR(ep, UDCCSR_PC);
  794. return count;
  795. }
  796. /**
  797. * write_packet - transfer 1 packet from request into an IN endpoint
  798. * @ep: pxa physical endpoint
  799. * @req: usb request
  800. * @max: max bytes that fit into endpoint
  801. *
  802. * Takes bytes from usb request, and transfers them into the physical
  803. * endpoint. If there are no bytes to transfer, doesn't write anything
  804. * to physical endpoint.
  805. *
  806. * Returns how many bytes were actually transferred.
  807. */
  808. static int write_packet(struct pxa_ep *ep, struct pxa27x_request *req,
  809. unsigned int max)
  810. {
  811. int length, count, remain, i;
  812. u32 *buf;
  813. u8 *buf_8;
  814. buf = (u32 *)(req->req.buf + req->req.actual);
  815. prefetch(buf);
  816. length = min(req->req.length - req->req.actual, max);
  817. req->req.actual += length;
  818. remain = length & 0x3;
  819. count = length & ~(0x3);
  820. for (i = count; i > 0 ; i -= 4)
  821. udc_ep_writel(ep, UDCDR, *buf++);
  822. buf_8 = (u8 *)buf;
  823. for (i = remain; i > 0; i--)
  824. udc_ep_writeb(ep, UDCDR, *buf_8++);
  825. ep_vdbg(ep, "length=%d+%d, udccsr=0x%03x\n", count, remain,
  826. udc_ep_readl(ep, UDCCSR));
  827. return length;
  828. }
  829. /**
  830. * read_fifo - Transfer packets from OUT endpoint into usb request
  831. * @ep: pxa physical endpoint
  832. * @req: usb request
  833. *
  834. * Context: callable when in_interrupt()
  835. *
  836. * Unload as many packets as possible from the fifo we use for usb OUT
  837. * transfers and put them into the request. Caller should have made sure
  838. * there's at least one packet ready.
  839. * Doesn't complete the request, that's the caller's job
  840. *
  841. * Returns 1 if the request completed, 0 otherwise
  842. */
  843. static int read_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  844. {
  845. int count, is_short, completed = 0;
  846. while (epout_has_pkt(ep)) {
  847. count = read_packet(ep, req);
  848. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  849. is_short = (count < ep->fifo_size);
  850. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  851. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  852. &req->req, req->req.actual, req->req.length);
  853. /* completion */
  854. if (is_short || req->req.actual == req->req.length) {
  855. completed = 1;
  856. break;
  857. }
  858. /* finished that packet. the next one may be waiting... */
  859. }
  860. return completed;
  861. }
  862. /**
  863. * write_fifo - transfer packets from usb request into an IN endpoint
  864. * @ep: pxa physical endpoint
  865. * @req: pxa usb request
  866. *
  867. * Write to an IN endpoint fifo, as many packets as possible.
  868. * irqs will use this to write the rest later.
  869. * caller guarantees at least one packet buffer is ready (or a zlp).
  870. * Doesn't complete the request, that's the caller's job
  871. *
  872. * Returns 1 if request fully transferred, 0 if partial transfer
  873. */
  874. static int write_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  875. {
  876. unsigned max;
  877. int count, is_short, is_last = 0, completed = 0, totcount = 0;
  878. u32 udccsr;
  879. max = ep->fifo_size;
  880. do {
  881. is_short = 0;
  882. udccsr = udc_ep_readl(ep, UDCCSR);
  883. if (udccsr & UDCCSR_PC) {
  884. ep_vdbg(ep, "Clearing Transmit Complete, udccsr=%x\n",
  885. udccsr);
  886. ep_write_UDCCSR(ep, UDCCSR_PC);
  887. }
  888. if (udccsr & UDCCSR_TRN) {
  889. ep_vdbg(ep, "Clearing Underrun on, udccsr=%x\n",
  890. udccsr);
  891. ep_write_UDCCSR(ep, UDCCSR_TRN);
  892. }
  893. count = write_packet(ep, req, max);
  894. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  895. totcount += count;
  896. /* last packet is usually short (or a zlp) */
  897. if (unlikely(count < max)) {
  898. is_last = 1;
  899. is_short = 1;
  900. } else {
  901. if (likely(req->req.length > req->req.actual)
  902. || req->req.zero)
  903. is_last = 0;
  904. else
  905. is_last = 1;
  906. /* interrupt/iso maxpacket may not fill the fifo */
  907. is_short = unlikely(max < ep->fifo_size);
  908. }
  909. if (is_short)
  910. ep_write_UDCCSR(ep, UDCCSR_SP);
  911. /* requests complete when all IN data is in the FIFO */
  912. if (is_last) {
  913. completed = 1;
  914. break;
  915. }
  916. } while (!ep_is_full(ep));
  917. ep_dbg(ep, "wrote count:%d bytes%s%s, left:%d req=%p\n",
  918. totcount, is_last ? "/L" : "", is_short ? "/S" : "",
  919. req->req.length - req->req.actual, &req->req);
  920. return completed;
  921. }
  922. /**
  923. * read_ep0_fifo - Transfer packets from control endpoint into usb request
  924. * @ep: control endpoint
  925. * @req: pxa usb request
  926. *
  927. * Special ep0 version of the above read_fifo. Reads as many bytes from control
  928. * endpoint as can be read, and stores them into usb request (limited by request
  929. * maximum length).
  930. *
  931. * Returns 0 if usb request only partially filled, 1 if fully filled
  932. */
  933. static int read_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  934. {
  935. int count, is_short, completed = 0;
  936. while (epout_has_pkt(ep)) {
  937. count = read_packet(ep, req);
  938. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  939. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  940. is_short = (count < ep->fifo_size);
  941. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  942. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  943. &req->req, req->req.actual, req->req.length);
  944. if (is_short || req->req.actual >= req->req.length) {
  945. completed = 1;
  946. break;
  947. }
  948. }
  949. return completed;
  950. }
  951. /**
  952. * write_ep0_fifo - Send a request to control endpoint (ep0 in)
  953. * @ep: control endpoint
  954. * @req: request
  955. *
  956. * Context: callable when in_interrupt()
  957. *
  958. * Sends a request (or a part of the request) to the control endpoint (ep0 in).
  959. * If the request doesn't fit, the remaining part will be sent from irq.
  960. * The request is considered fully written only if either :
  961. * - last write transferred all remaining bytes, but fifo was not fully filled
  962. * - last write was a 0 length write
  963. *
  964. * Returns 1 if request fully written, 0 if request only partially sent
  965. */
  966. static int write_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  967. {
  968. unsigned count;
  969. int is_last, is_short;
  970. count = write_packet(ep, req, EP0_FIFO_SIZE);
  971. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  972. is_short = (count < EP0_FIFO_SIZE);
  973. is_last = ((count == 0) || (count < EP0_FIFO_SIZE));
  974. /* Sends either a short packet or a 0 length packet */
  975. if (unlikely(is_short))
  976. ep_write_UDCCSR(ep, UDCCSR0_IPR);
  977. ep_dbg(ep, "in %d bytes%s%s, %d left, req=%p, udccsr0=0x%03x\n",
  978. count, is_short ? "/S" : "", is_last ? "/L" : "",
  979. req->req.length - req->req.actual,
  980. &req->req, udc_ep_readl(ep, UDCCSR));
  981. return is_last;
  982. }
  983. /**
  984. * pxa_ep_queue - Queue a request into an IN endpoint
  985. * @_ep: usb endpoint
  986. * @_req: usb request
  987. * @gfp_flags: flags
  988. *
  989. * Context: normally called when !in_interrupt, but callable when in_interrupt()
  990. * in the special case of ep0 setup :
  991. * (irq->handle_ep0_ctrl_req->gadget_setup->pxa_ep_queue)
  992. *
  993. * Returns 0 if succedeed, error otherwise
  994. */
  995. static int pxa_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  996. gfp_t gfp_flags)
  997. {
  998. struct udc_usb_ep *udc_usb_ep;
  999. struct pxa_ep *ep;
  1000. struct pxa27x_request *req;
  1001. struct pxa_udc *dev;
  1002. unsigned long flags;
  1003. int rc = 0;
  1004. int is_first_req;
  1005. unsigned length;
  1006. int recursion_detected;
  1007. req = container_of(_req, struct pxa27x_request, req);
  1008. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1009. if (unlikely(!_req || !_req->complete || !_req->buf))
  1010. return -EINVAL;
  1011. if (unlikely(!_ep))
  1012. return -EINVAL;
  1013. dev = udc_usb_ep->dev;
  1014. ep = udc_usb_ep->pxa_ep;
  1015. if (unlikely(!ep))
  1016. return -EINVAL;
  1017. dev = ep->dev;
  1018. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)) {
  1019. ep_dbg(ep, "bogus device state\n");
  1020. return -ESHUTDOWN;
  1021. }
  1022. /* iso is always one packet per request, that's the only way
  1023. * we can report per-packet status. that also helps with dma.
  1024. */
  1025. if (unlikely(EPXFERTYPE_is_ISO(ep)
  1026. && req->req.length > ep->fifo_size))
  1027. return -EMSGSIZE;
  1028. spin_lock_irqsave(&ep->lock, flags);
  1029. recursion_detected = ep->in_handle_ep;
  1030. is_first_req = list_empty(&ep->queue);
  1031. ep_dbg(ep, "queue req %p(first=%s), len %d buf %p\n",
  1032. _req, is_first_req ? "yes" : "no",
  1033. _req->length, _req->buf);
  1034. if (!ep->enabled) {
  1035. _req->status = -ESHUTDOWN;
  1036. rc = -ESHUTDOWN;
  1037. goto out_locked;
  1038. }
  1039. if (req->in_use) {
  1040. ep_err(ep, "refusing to queue req %p (already queued)\n", req);
  1041. goto out_locked;
  1042. }
  1043. length = _req->length;
  1044. _req->status = -EINPROGRESS;
  1045. _req->actual = 0;
  1046. ep_add_request(ep, req);
  1047. spin_unlock_irqrestore(&ep->lock, flags);
  1048. if (is_ep0(ep)) {
  1049. switch (dev->ep0state) {
  1050. case WAIT_ACK_SET_CONF_INTERF:
  1051. if (length == 0) {
  1052. ep_end_in_req(ep, req, NULL);
  1053. } else {
  1054. ep_err(ep, "got a request of %d bytes while"
  1055. "in state WAIT_ACK_SET_CONF_INTERF\n",
  1056. length);
  1057. ep_del_request(ep, req);
  1058. rc = -EL2HLT;
  1059. }
  1060. ep0_idle(ep->dev);
  1061. break;
  1062. case IN_DATA_STAGE:
  1063. if (!ep_is_full(ep))
  1064. if (write_ep0_fifo(ep, req))
  1065. ep0_end_in_req(ep, req, NULL);
  1066. break;
  1067. case OUT_DATA_STAGE:
  1068. if ((length == 0) || !epout_has_pkt(ep))
  1069. if (read_ep0_fifo(ep, req))
  1070. ep0_end_out_req(ep, req, NULL);
  1071. break;
  1072. default:
  1073. ep_err(ep, "odd state %s to send me a request\n",
  1074. EP0_STNAME(ep->dev));
  1075. ep_del_request(ep, req);
  1076. rc = -EL2HLT;
  1077. break;
  1078. }
  1079. } else {
  1080. if (!recursion_detected)
  1081. handle_ep(ep);
  1082. }
  1083. out:
  1084. return rc;
  1085. out_locked:
  1086. spin_unlock_irqrestore(&ep->lock, flags);
  1087. goto out;
  1088. }
  1089. /**
  1090. * pxa_ep_dequeue - Dequeue one request
  1091. * @_ep: usb endpoint
  1092. * @_req: usb request
  1093. *
  1094. * Return 0 if no error, -EINVAL or -ECONNRESET otherwise
  1095. */
  1096. static int pxa_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  1097. {
  1098. struct pxa_ep *ep;
  1099. struct udc_usb_ep *udc_usb_ep;
  1100. struct pxa27x_request *req;
  1101. unsigned long flags;
  1102. int rc = -EINVAL;
  1103. if (!_ep)
  1104. return rc;
  1105. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1106. ep = udc_usb_ep->pxa_ep;
  1107. if (!ep || is_ep0(ep))
  1108. return rc;
  1109. spin_lock_irqsave(&ep->lock, flags);
  1110. /* make sure it's actually queued on this endpoint */
  1111. list_for_each_entry(req, &ep->queue, queue) {
  1112. if (&req->req == _req) {
  1113. rc = 0;
  1114. break;
  1115. }
  1116. }
  1117. spin_unlock_irqrestore(&ep->lock, flags);
  1118. if (!rc)
  1119. req_done(ep, req, -ECONNRESET, NULL);
  1120. return rc;
  1121. }
  1122. /**
  1123. * pxa_ep_set_halt - Halts operations on one endpoint
  1124. * @_ep: usb endpoint
  1125. * @value:
  1126. *
  1127. * Returns 0 if no error, -EINVAL, -EROFS, -EAGAIN otherwise
  1128. */
  1129. static int pxa_ep_set_halt(struct usb_ep *_ep, int value)
  1130. {
  1131. struct pxa_ep *ep;
  1132. struct udc_usb_ep *udc_usb_ep;
  1133. unsigned long flags;
  1134. int rc;
  1135. if (!_ep)
  1136. return -EINVAL;
  1137. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1138. ep = udc_usb_ep->pxa_ep;
  1139. if (!ep || is_ep0(ep))
  1140. return -EINVAL;
  1141. if (value == 0) {
  1142. /*
  1143. * This path (reset toggle+halt) is needed to implement
  1144. * SET_INTERFACE on normal hardware. but it can't be
  1145. * done from software on the PXA UDC, and the hardware
  1146. * forgets to do it as part of SET_INTERFACE automagic.
  1147. */
  1148. ep_dbg(ep, "only host can clear halt\n");
  1149. return -EROFS;
  1150. }
  1151. spin_lock_irqsave(&ep->lock, flags);
  1152. rc = -EAGAIN;
  1153. if (ep->dir_in && (ep_is_full(ep) || !list_empty(&ep->queue)))
  1154. goto out;
  1155. /* FST, FEF bits are the same for control and non control endpoints */
  1156. rc = 0;
  1157. ep_write_UDCCSR(ep, UDCCSR_FST | UDCCSR_FEF);
  1158. if (is_ep0(ep))
  1159. set_ep0state(ep->dev, STALL);
  1160. out:
  1161. spin_unlock_irqrestore(&ep->lock, flags);
  1162. return rc;
  1163. }
  1164. /**
  1165. * pxa_ep_fifo_status - Get how many bytes in physical endpoint
  1166. * @_ep: usb endpoint
  1167. *
  1168. * Returns number of bytes in OUT fifos. Broken for IN fifos.
  1169. */
  1170. static int pxa_ep_fifo_status(struct usb_ep *_ep)
  1171. {
  1172. struct pxa_ep *ep;
  1173. struct udc_usb_ep *udc_usb_ep;
  1174. if (!_ep)
  1175. return -ENODEV;
  1176. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1177. ep = udc_usb_ep->pxa_ep;
  1178. if (!ep || is_ep0(ep))
  1179. return -ENODEV;
  1180. if (ep->dir_in)
  1181. return -EOPNOTSUPP;
  1182. if (ep->dev->gadget.speed == USB_SPEED_UNKNOWN || ep_is_empty(ep))
  1183. return 0;
  1184. else
  1185. return ep_count_bytes_remain(ep) + 1;
  1186. }
  1187. /**
  1188. * pxa_ep_fifo_flush - Flushes one endpoint
  1189. * @_ep: usb endpoint
  1190. *
  1191. * Discards all data in one endpoint(IN or OUT), except control endpoint.
  1192. */
  1193. static void pxa_ep_fifo_flush(struct usb_ep *_ep)
  1194. {
  1195. struct pxa_ep *ep;
  1196. struct udc_usb_ep *udc_usb_ep;
  1197. unsigned long flags;
  1198. if (!_ep)
  1199. return;
  1200. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1201. ep = udc_usb_ep->pxa_ep;
  1202. if (!ep || is_ep0(ep))
  1203. return;
  1204. spin_lock_irqsave(&ep->lock, flags);
  1205. if (unlikely(!list_empty(&ep->queue)))
  1206. ep_dbg(ep, "called while queue list not empty\n");
  1207. ep_dbg(ep, "called\n");
  1208. /* for OUT, just read and discard the FIFO contents. */
  1209. if (!ep->dir_in) {
  1210. while (!ep_is_empty(ep))
  1211. udc_ep_readl(ep, UDCDR);
  1212. } else {
  1213. /* most IN status is the same, but ISO can't stall */
  1214. ep_write_UDCCSR(ep,
  1215. UDCCSR_PC | UDCCSR_FEF | UDCCSR_TRN
  1216. | (EPXFERTYPE_is_ISO(ep) ? 0 : UDCCSR_SST));
  1217. }
  1218. spin_unlock_irqrestore(&ep->lock, flags);
  1219. }
  1220. /**
  1221. * pxa_ep_enable - Enables usb endpoint
  1222. * @_ep: usb endpoint
  1223. * @desc: usb endpoint descriptor
  1224. *
  1225. * Nothing much to do here, as ep configuration is done once and for all
  1226. * before udc is enabled. After udc enable, no physical endpoint configuration
  1227. * can be changed.
  1228. * Function makes sanity checks and flushes the endpoint.
  1229. */
  1230. static int pxa_ep_enable(struct usb_ep *_ep,
  1231. const struct usb_endpoint_descriptor *desc)
  1232. {
  1233. struct pxa_ep *ep;
  1234. struct udc_usb_ep *udc_usb_ep;
  1235. struct pxa_udc *udc;
  1236. if (!_ep || !desc)
  1237. return -EINVAL;
  1238. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1239. if (udc_usb_ep->pxa_ep) {
  1240. ep = udc_usb_ep->pxa_ep;
  1241. ep_warn(ep, "usb_ep %s already enabled, doing nothing\n",
  1242. _ep->name);
  1243. } else {
  1244. ep = find_pxa_ep(udc_usb_ep->dev, udc_usb_ep);
  1245. }
  1246. if (!ep || is_ep0(ep)) {
  1247. dev_err(udc_usb_ep->dev->dev,
  1248. "unable to match pxa_ep for ep %s\n",
  1249. _ep->name);
  1250. return -EINVAL;
  1251. }
  1252. if ((desc->bDescriptorType != USB_DT_ENDPOINT)
  1253. || (ep->type != usb_endpoint_type(desc))) {
  1254. ep_err(ep, "type mismatch\n");
  1255. return -EINVAL;
  1256. }
  1257. if (ep->fifo_size < usb_endpoint_maxp(desc)) {
  1258. ep_err(ep, "bad maxpacket\n");
  1259. return -ERANGE;
  1260. }
  1261. udc_usb_ep->pxa_ep = ep;
  1262. udc = ep->dev;
  1263. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  1264. ep_err(ep, "bogus device state\n");
  1265. return -ESHUTDOWN;
  1266. }
  1267. ep->enabled = 1;
  1268. /* flush fifo (mostly for OUT buffers) */
  1269. pxa_ep_fifo_flush(_ep);
  1270. ep_dbg(ep, "enabled\n");
  1271. return 0;
  1272. }
  1273. /**
  1274. * pxa_ep_disable - Disable usb endpoint
  1275. * @_ep: usb endpoint
  1276. *
  1277. * Same as for pxa_ep_enable, no physical endpoint configuration can be
  1278. * changed.
  1279. * Function flushes the endpoint and related requests.
  1280. */
  1281. static int pxa_ep_disable(struct usb_ep *_ep)
  1282. {
  1283. struct pxa_ep *ep;
  1284. struct udc_usb_ep *udc_usb_ep;
  1285. if (!_ep)
  1286. return -EINVAL;
  1287. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1288. ep = udc_usb_ep->pxa_ep;
  1289. if (!ep || is_ep0(ep) || !list_empty(&ep->queue))
  1290. return -EINVAL;
  1291. ep->enabled = 0;
  1292. nuke(ep, -ESHUTDOWN);
  1293. pxa_ep_fifo_flush(_ep);
  1294. udc_usb_ep->pxa_ep = NULL;
  1295. ep_dbg(ep, "disabled\n");
  1296. return 0;
  1297. }
  1298. static const struct usb_ep_ops pxa_ep_ops = {
  1299. .enable = pxa_ep_enable,
  1300. .disable = pxa_ep_disable,
  1301. .alloc_request = pxa_ep_alloc_request,
  1302. .free_request = pxa_ep_free_request,
  1303. .queue = pxa_ep_queue,
  1304. .dequeue = pxa_ep_dequeue,
  1305. .set_halt = pxa_ep_set_halt,
  1306. .fifo_status = pxa_ep_fifo_status,
  1307. .fifo_flush = pxa_ep_fifo_flush,
  1308. };
  1309. /**
  1310. * dplus_pullup - Connect or disconnect pullup resistor to D+ pin
  1311. * @udc: udc device
  1312. * @on: 0 if disconnect pullup resistor, 1 otherwise
  1313. * Context: any
  1314. *
  1315. * Handle D+ pullup resistor, make the device visible to the usb bus, and
  1316. * declare it as a full speed usb device
  1317. */
  1318. static void dplus_pullup(struct pxa_udc *udc, int on)
  1319. {
  1320. if (udc->gpiod) {
  1321. gpiod_set_value(udc->gpiod, on);
  1322. } else if (udc->udc_command) {
  1323. if (on)
  1324. udc->udc_command(PXA2XX_UDC_CMD_CONNECT);
  1325. else
  1326. udc->udc_command(PXA2XX_UDC_CMD_DISCONNECT);
  1327. }
  1328. udc->pullup_on = on;
  1329. }
  1330. /**
  1331. * pxa_udc_get_frame - Returns usb frame number
  1332. * @_gadget: usb gadget
  1333. */
  1334. static int pxa_udc_get_frame(struct usb_gadget *_gadget)
  1335. {
  1336. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1337. return (udc_readl(udc, UDCFNR) & 0x7ff);
  1338. }
  1339. /**
  1340. * pxa_udc_wakeup - Force udc device out of suspend
  1341. * @_gadget: usb gadget
  1342. *
  1343. * Returns 0 if successful, error code otherwise
  1344. */
  1345. static int pxa_udc_wakeup(struct usb_gadget *_gadget)
  1346. {
  1347. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1348. /* host may not have enabled remote wakeup */
  1349. if ((udc_readl(udc, UDCCR) & UDCCR_DWRE) == 0)
  1350. return -EHOSTUNREACH;
  1351. udc_set_mask_UDCCR(udc, UDCCR_UDR);
  1352. return 0;
  1353. }
  1354. static void udc_enable(struct pxa_udc *udc);
  1355. static void udc_disable(struct pxa_udc *udc);
  1356. /**
  1357. * should_enable_udc - Tells if UDC should be enabled
  1358. * @udc: udc device
  1359. * Context: any
  1360. *
  1361. * The UDC should be enabled if :
  1362. * - the pullup resistor is connected
  1363. * - and a gadget driver is bound
  1364. * - and vbus is sensed (or no vbus sense is available)
  1365. *
  1366. * Returns 1 if UDC should be enabled, 0 otherwise
  1367. */
  1368. static int should_enable_udc(struct pxa_udc *udc)
  1369. {
  1370. int put_on;
  1371. put_on = ((udc->pullup_on) && (udc->driver));
  1372. put_on &= ((udc->vbus_sensed) || (IS_ERR_OR_NULL(udc->transceiver)));
  1373. return put_on;
  1374. }
  1375. /**
  1376. * should_disable_udc - Tells if UDC should be disabled
  1377. * @udc: udc device
  1378. * Context: any
  1379. *
  1380. * The UDC should be disabled if :
  1381. * - the pullup resistor is not connected
  1382. * - or no gadget driver is bound
  1383. * - or no vbus is sensed (when vbus sesing is available)
  1384. *
  1385. * Returns 1 if UDC should be disabled
  1386. */
  1387. static int should_disable_udc(struct pxa_udc *udc)
  1388. {
  1389. int put_off;
  1390. put_off = ((!udc->pullup_on) || (!udc->driver));
  1391. put_off |= ((!udc->vbus_sensed) && (!IS_ERR_OR_NULL(udc->transceiver)));
  1392. return put_off;
  1393. }
  1394. /**
  1395. * pxa_udc_pullup - Offer manual D+ pullup control
  1396. * @_gadget: usb gadget using the control
  1397. * @is_active: 0 if disconnect, else connect D+ pullup resistor
  1398. * Context: !in_interrupt()
  1399. *
  1400. * Returns 0 if OK, -EOPNOTSUPP if udc driver doesn't handle D+ pullup
  1401. */
  1402. static int pxa_udc_pullup(struct usb_gadget *_gadget, int is_active)
  1403. {
  1404. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1405. if (!udc->gpiod && !udc->udc_command)
  1406. return -EOPNOTSUPP;
  1407. dplus_pullup(udc, is_active);
  1408. if (should_enable_udc(udc))
  1409. udc_enable(udc);
  1410. if (should_disable_udc(udc))
  1411. udc_disable(udc);
  1412. return 0;
  1413. }
  1414. /**
  1415. * pxa_udc_vbus_session - Called by external transceiver to enable/disable udc
  1416. * @_gadget: usb gadget
  1417. * @is_active: 0 if should disable the udc, 1 if should enable
  1418. *
  1419. * Enables the udc, and optionnaly activates D+ pullup resistor. Or disables the
  1420. * udc, and deactivates D+ pullup resistor.
  1421. *
  1422. * Returns 0
  1423. */
  1424. static int pxa_udc_vbus_session(struct usb_gadget *_gadget, int is_active)
  1425. {
  1426. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1427. udc->vbus_sensed = is_active;
  1428. if (should_enable_udc(udc))
  1429. udc_enable(udc);
  1430. if (should_disable_udc(udc))
  1431. udc_disable(udc);
  1432. return 0;
  1433. }
  1434. /**
  1435. * pxa_udc_vbus_draw - Called by gadget driver after SET_CONFIGURATION completed
  1436. * @_gadget: usb gadget
  1437. * @mA: current drawn
  1438. *
  1439. * Context: !in_interrupt()
  1440. *
  1441. * Called after a configuration was chosen by a USB host, to inform how much
  1442. * current can be drawn by the device from VBus line.
  1443. *
  1444. * Returns 0 or -EOPNOTSUPP if no transceiver is handling the udc
  1445. */
  1446. static int pxa_udc_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  1447. {
  1448. struct pxa_udc *udc;
  1449. udc = to_gadget_udc(_gadget);
  1450. if (!IS_ERR_OR_NULL(udc->transceiver))
  1451. return usb_phy_set_power(udc->transceiver, mA);
  1452. return -EOPNOTSUPP;
  1453. }
  1454. /**
  1455. * pxa_udc_phy_event - Called by phy upon VBus event
  1456. * @nb: notifier block
  1457. * @action: phy action, is vbus connect or disconnect
  1458. * @data: the usb_gadget structure in pxa_udc
  1459. *
  1460. * Called by the USB Phy when a cable connect or disconnect is sensed.
  1461. *
  1462. * Returns 0
  1463. */
  1464. static int pxa_udc_phy_event(struct notifier_block *nb, unsigned long action,
  1465. void *data)
  1466. {
  1467. struct usb_gadget *gadget = data;
  1468. switch (action) {
  1469. case USB_EVENT_VBUS:
  1470. usb_gadget_vbus_connect(gadget);
  1471. return NOTIFY_OK;
  1472. case USB_EVENT_NONE:
  1473. usb_gadget_vbus_disconnect(gadget);
  1474. return NOTIFY_OK;
  1475. default:
  1476. return NOTIFY_DONE;
  1477. }
  1478. }
  1479. static struct notifier_block pxa27x_udc_phy = {
  1480. .notifier_call = pxa_udc_phy_event,
  1481. };
  1482. static int pxa27x_udc_start(struct usb_gadget *g,
  1483. struct usb_gadget_driver *driver);
  1484. static int pxa27x_udc_stop(struct usb_gadget *g);
  1485. static const struct usb_gadget_ops pxa_udc_ops = {
  1486. .get_frame = pxa_udc_get_frame,
  1487. .wakeup = pxa_udc_wakeup,
  1488. .pullup = pxa_udc_pullup,
  1489. .vbus_session = pxa_udc_vbus_session,
  1490. .vbus_draw = pxa_udc_vbus_draw,
  1491. .udc_start = pxa27x_udc_start,
  1492. .udc_stop = pxa27x_udc_stop,
  1493. };
  1494. /**
  1495. * udc_disable - disable udc device controller
  1496. * @udc: udc device
  1497. * Context: any
  1498. *
  1499. * Disables the udc device : disables clocks, udc interrupts, control endpoint
  1500. * interrupts.
  1501. */
  1502. static void udc_disable(struct pxa_udc *udc)
  1503. {
  1504. if (!udc->enabled)
  1505. return;
  1506. udc_writel(udc, UDCICR0, 0);
  1507. udc_writel(udc, UDCICR1, 0);
  1508. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1509. ep0_idle(udc);
  1510. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1511. clk_disable(udc->clk);
  1512. udc->enabled = 0;
  1513. }
  1514. /**
  1515. * udc_init_data - Initialize udc device data structures
  1516. * @dev: udc device
  1517. *
  1518. * Initializes gadget endpoint list, endpoints locks. No action is taken
  1519. * on the hardware.
  1520. */
  1521. static void udc_init_data(struct pxa_udc *dev)
  1522. {
  1523. int i;
  1524. struct pxa_ep *ep;
  1525. /* device/ep0 records init */
  1526. INIT_LIST_HEAD(&dev->gadget.ep_list);
  1527. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  1528. dev->udc_usb_ep[0].pxa_ep = &dev->pxa_ep[0];
  1529. dev->gadget.quirk_altset_not_supp = 1;
  1530. ep0_idle(dev);
  1531. /* PXA endpoints init */
  1532. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  1533. ep = &dev->pxa_ep[i];
  1534. ep->enabled = is_ep0(ep);
  1535. INIT_LIST_HEAD(&ep->queue);
  1536. spin_lock_init(&ep->lock);
  1537. }
  1538. /* USB endpoints init */
  1539. for (i = 1; i < NR_USB_ENDPOINTS; i++) {
  1540. list_add_tail(&dev->udc_usb_ep[i].usb_ep.ep_list,
  1541. &dev->gadget.ep_list);
  1542. usb_ep_set_maxpacket_limit(&dev->udc_usb_ep[i].usb_ep,
  1543. dev->udc_usb_ep[i].usb_ep.maxpacket);
  1544. }
  1545. }
  1546. /**
  1547. * udc_enable - Enables the udc device
  1548. * @dev: udc device
  1549. *
  1550. * Enables the udc device : enables clocks, udc interrupts, control endpoint
  1551. * interrupts, sets usb as UDC client and setups endpoints.
  1552. */
  1553. static void udc_enable(struct pxa_udc *udc)
  1554. {
  1555. if (udc->enabled)
  1556. return;
  1557. clk_enable(udc->clk);
  1558. udc_writel(udc, UDCICR0, 0);
  1559. udc_writel(udc, UDCICR1, 0);
  1560. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1561. ep0_idle(udc);
  1562. udc->gadget.speed = USB_SPEED_FULL;
  1563. memset(&udc->stats, 0, sizeof(udc->stats));
  1564. pxa_eps_setup(udc);
  1565. udc_set_mask_UDCCR(udc, UDCCR_UDE);
  1566. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_ACM);
  1567. udelay(2);
  1568. if (udc_readl(udc, UDCCR) & UDCCR_EMCE)
  1569. dev_err(udc->dev, "Configuration errors, udc disabled\n");
  1570. /*
  1571. * Caller must be able to sleep in order to cope with startup transients
  1572. */
  1573. msleep(100);
  1574. /* enable suspend/resume and reset irqs */
  1575. udc_writel(udc, UDCICR1,
  1576. UDCICR1_IECC | UDCICR1_IERU
  1577. | UDCICR1_IESU | UDCICR1_IERS);
  1578. /* enable ep0 irqs */
  1579. pio_irq_enable(&udc->pxa_ep[0]);
  1580. udc->enabled = 1;
  1581. }
  1582. /**
  1583. * pxa27x_start - Register gadget driver
  1584. * @driver: gadget driver
  1585. * @bind: bind function
  1586. *
  1587. * When a driver is successfully registered, it will receive control requests
  1588. * including set_configuration(), which enables non-control requests. Then
  1589. * usb traffic follows until a disconnect is reported. Then a host may connect
  1590. * again, or the driver might get unbound.
  1591. *
  1592. * Note that the udc is not automatically enabled. Check function
  1593. * should_enable_udc().
  1594. *
  1595. * Returns 0 if no error, -EINVAL, -ENODEV, -EBUSY otherwise
  1596. */
  1597. static int pxa27x_udc_start(struct usb_gadget *g,
  1598. struct usb_gadget_driver *driver)
  1599. {
  1600. struct pxa_udc *udc = to_pxa(g);
  1601. int retval;
  1602. /* first hook up the driver ... */
  1603. udc->driver = driver;
  1604. if (!IS_ERR_OR_NULL(udc->transceiver)) {
  1605. retval = otg_set_peripheral(udc->transceiver->otg,
  1606. &udc->gadget);
  1607. if (retval) {
  1608. dev_err(udc->dev, "can't bind to transceiver\n");
  1609. goto fail;
  1610. }
  1611. }
  1612. if (should_enable_udc(udc))
  1613. udc_enable(udc);
  1614. return 0;
  1615. fail:
  1616. udc->driver = NULL;
  1617. return retval;
  1618. }
  1619. /**
  1620. * stop_activity - Stops udc endpoints
  1621. * @udc: udc device
  1622. * @driver: gadget driver
  1623. *
  1624. * Disables all udc endpoints (even control endpoint), report disconnect to
  1625. * the gadget user.
  1626. */
  1627. static void stop_activity(struct pxa_udc *udc)
  1628. {
  1629. int i;
  1630. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1631. for (i = 0; i < NR_USB_ENDPOINTS; i++)
  1632. pxa_ep_disable(&udc->udc_usb_ep[i].usb_ep);
  1633. }
  1634. /**
  1635. * pxa27x_udc_stop - Unregister the gadget driver
  1636. * @driver: gadget driver
  1637. *
  1638. * Returns 0 if no error, -ENODEV, -EINVAL otherwise
  1639. */
  1640. static int pxa27x_udc_stop(struct usb_gadget *g)
  1641. {
  1642. struct pxa_udc *udc = to_pxa(g);
  1643. stop_activity(udc);
  1644. udc_disable(udc);
  1645. udc->driver = NULL;
  1646. if (!IS_ERR_OR_NULL(udc->transceiver))
  1647. return otg_set_peripheral(udc->transceiver->otg, NULL);
  1648. return 0;
  1649. }
  1650. /**
  1651. * handle_ep0_ctrl_req - handle control endpoint control request
  1652. * @udc: udc device
  1653. * @req: control request
  1654. */
  1655. static void handle_ep0_ctrl_req(struct pxa_udc *udc,
  1656. struct pxa27x_request *req)
  1657. {
  1658. struct pxa_ep *ep = &udc->pxa_ep[0];
  1659. union {
  1660. struct usb_ctrlrequest r;
  1661. u32 word[2];
  1662. } u;
  1663. int i;
  1664. int have_extrabytes = 0;
  1665. unsigned long flags;
  1666. nuke(ep, -EPROTO);
  1667. spin_lock_irqsave(&ep->lock, flags);
  1668. /*
  1669. * In the PXA320 manual, in the section about Back-to-Back setup
  1670. * packets, it describes this situation. The solution is to set OPC to
  1671. * get rid of the status packet, and then continue with the setup
  1672. * packet. Generalize to pxa27x CPUs.
  1673. */
  1674. if (epout_has_pkt(ep) && (ep_count_bytes_remain(ep) == 0))
  1675. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1676. /* read SETUP packet */
  1677. for (i = 0; i < 2; i++) {
  1678. if (unlikely(ep_is_empty(ep)))
  1679. goto stall;
  1680. u.word[i] = udc_ep_readl(ep, UDCDR);
  1681. }
  1682. have_extrabytes = !ep_is_empty(ep);
  1683. while (!ep_is_empty(ep)) {
  1684. i = udc_ep_readl(ep, UDCDR);
  1685. ep_err(ep, "wrong to have extra bytes for setup : 0x%08x\n", i);
  1686. }
  1687. ep_dbg(ep, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1688. u.r.bRequestType, u.r.bRequest,
  1689. le16_to_cpu(u.r.wValue), le16_to_cpu(u.r.wIndex),
  1690. le16_to_cpu(u.r.wLength));
  1691. if (unlikely(have_extrabytes))
  1692. goto stall;
  1693. if (u.r.bRequestType & USB_DIR_IN)
  1694. set_ep0state(udc, IN_DATA_STAGE);
  1695. else
  1696. set_ep0state(udc, OUT_DATA_STAGE);
  1697. /* Tell UDC to enter Data Stage */
  1698. ep_write_UDCCSR(ep, UDCCSR0_SA | UDCCSR0_OPC);
  1699. spin_unlock_irqrestore(&ep->lock, flags);
  1700. i = udc->driver->setup(&udc->gadget, &u.r);
  1701. spin_lock_irqsave(&ep->lock, flags);
  1702. if (i < 0)
  1703. goto stall;
  1704. out:
  1705. spin_unlock_irqrestore(&ep->lock, flags);
  1706. return;
  1707. stall:
  1708. ep_dbg(ep, "protocol STALL, udccsr0=%03x err %d\n",
  1709. udc_ep_readl(ep, UDCCSR), i);
  1710. ep_write_UDCCSR(ep, UDCCSR0_FST | UDCCSR0_FTF);
  1711. set_ep0state(udc, STALL);
  1712. goto out;
  1713. }
  1714. /**
  1715. * handle_ep0 - Handle control endpoint data transfers
  1716. * @udc: udc device
  1717. * @fifo_irq: 1 if triggered by fifo service type irq
  1718. * @opc_irq: 1 if triggered by output packet complete type irq
  1719. *
  1720. * Context : when in_interrupt() or with ep->lock held
  1721. *
  1722. * Tries to transfer all pending request data into the endpoint and/or
  1723. * transfer all pending data in the endpoint into usb requests.
  1724. * Handles states of ep0 automata.
  1725. *
  1726. * PXA27x hardware handles several standard usb control requests without
  1727. * driver notification. The requests fully handled by hardware are :
  1728. * SET_ADDRESS, SET_FEATURE, CLEAR_FEATURE, GET_CONFIGURATION, GET_INTERFACE,
  1729. * GET_STATUS
  1730. * The requests handled by hardware, but with irq notification are :
  1731. * SYNCH_FRAME, SET_CONFIGURATION, SET_INTERFACE
  1732. * The remaining standard requests really handled by handle_ep0 are :
  1733. * GET_DESCRIPTOR, SET_DESCRIPTOR, specific requests.
  1734. * Requests standardized outside of USB 2.0 chapter 9 are handled more
  1735. * uniformly, by gadget drivers.
  1736. *
  1737. * The control endpoint state machine is _not_ USB spec compliant, it's even
  1738. * hardly compliant with Intel PXA270 developers guide.
  1739. * The key points which inferred this state machine are :
  1740. * - on every setup token, bit UDCCSR0_SA is raised and held until cleared by
  1741. * software.
  1742. * - on every OUT packet received, UDCCSR0_OPC is raised and held until
  1743. * cleared by software.
  1744. * - clearing UDCCSR0_OPC always flushes ep0. If in setup stage, never do it
  1745. * before reading ep0.
  1746. * This is true only for PXA27x. This is not true anymore for PXA3xx family
  1747. * (check Back-to-Back setup packet in developers guide).
  1748. * - irq can be called on a "packet complete" event (opc_irq=1), while
  1749. * UDCCSR0_OPC is not yet raised (delta can be as big as 100ms
  1750. * from experimentation).
  1751. * - as UDCCSR0_SA can be activated while in irq handling, and clearing
  1752. * UDCCSR0_OPC would flush the setup data, we almost never clear UDCCSR0_OPC
  1753. * => we never actually read the "status stage" packet of an IN data stage
  1754. * => this is not documented in Intel documentation
  1755. * - hardware as no idea of STATUS STAGE, it only handle SETUP STAGE and DATA
  1756. * STAGE. The driver add STATUS STAGE to send last zero length packet in
  1757. * OUT_STATUS_STAGE.
  1758. * - special attention was needed for IN_STATUS_STAGE. If a packet complete
  1759. * event is detected, we terminate the status stage without ackowledging the
  1760. * packet (not to risk to loose a potential SETUP packet)
  1761. */
  1762. static void handle_ep0(struct pxa_udc *udc, int fifo_irq, int opc_irq)
  1763. {
  1764. u32 udccsr0;
  1765. struct pxa_ep *ep = &udc->pxa_ep[0];
  1766. struct pxa27x_request *req = NULL;
  1767. int completed = 0;
  1768. if (!list_empty(&ep->queue))
  1769. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  1770. udccsr0 = udc_ep_readl(ep, UDCCSR);
  1771. ep_dbg(ep, "state=%s, req=%p, udccsr0=0x%03x, udcbcr=%d, irq_msk=%x\n",
  1772. EP0_STNAME(udc), req, udccsr0, udc_ep_readl(ep, UDCBCR),
  1773. (fifo_irq << 1 | opc_irq));
  1774. if (udccsr0 & UDCCSR0_SST) {
  1775. ep_dbg(ep, "clearing stall status\n");
  1776. nuke(ep, -EPIPE);
  1777. ep_write_UDCCSR(ep, UDCCSR0_SST);
  1778. ep0_idle(udc);
  1779. }
  1780. if (udccsr0 & UDCCSR0_SA) {
  1781. nuke(ep, 0);
  1782. set_ep0state(udc, SETUP_STAGE);
  1783. }
  1784. switch (udc->ep0state) {
  1785. case WAIT_FOR_SETUP:
  1786. /*
  1787. * Hardware bug : beware, we cannot clear OPC, since we would
  1788. * miss a potential OPC irq for a setup packet.
  1789. * So, we only do ... nothing, and hope for a next irq with
  1790. * UDCCSR0_SA set.
  1791. */
  1792. break;
  1793. case SETUP_STAGE:
  1794. udccsr0 &= UDCCSR0_CTRL_REQ_MASK;
  1795. if (likely(udccsr0 == UDCCSR0_CTRL_REQ_MASK))
  1796. handle_ep0_ctrl_req(udc, req);
  1797. break;
  1798. case IN_DATA_STAGE: /* GET_DESCRIPTOR */
  1799. if (epout_has_pkt(ep))
  1800. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1801. if (req && !ep_is_full(ep))
  1802. completed = write_ep0_fifo(ep, req);
  1803. if (completed)
  1804. ep0_end_in_req(ep, req, NULL);
  1805. break;
  1806. case OUT_DATA_STAGE: /* SET_DESCRIPTOR */
  1807. if (epout_has_pkt(ep) && req)
  1808. completed = read_ep0_fifo(ep, req);
  1809. if (completed)
  1810. ep0_end_out_req(ep, req, NULL);
  1811. break;
  1812. case STALL:
  1813. ep_write_UDCCSR(ep, UDCCSR0_FST);
  1814. break;
  1815. case IN_STATUS_STAGE:
  1816. /*
  1817. * Hardware bug : beware, we cannot clear OPC, since we would
  1818. * miss a potential PC irq for a setup packet.
  1819. * So, we only put the ep0 into WAIT_FOR_SETUP state.
  1820. */
  1821. if (opc_irq)
  1822. ep0_idle(udc);
  1823. break;
  1824. case OUT_STATUS_STAGE:
  1825. case WAIT_ACK_SET_CONF_INTERF:
  1826. ep_warn(ep, "should never get in %s state here!!!\n",
  1827. EP0_STNAME(ep->dev));
  1828. ep0_idle(udc);
  1829. break;
  1830. }
  1831. }
  1832. /**
  1833. * handle_ep - Handle endpoint data tranfers
  1834. * @ep: pxa physical endpoint
  1835. *
  1836. * Tries to transfer all pending request data into the endpoint and/or
  1837. * transfer all pending data in the endpoint into usb requests.
  1838. *
  1839. * Is always called when in_interrupt() and with ep->lock released.
  1840. */
  1841. static void handle_ep(struct pxa_ep *ep)
  1842. {
  1843. struct pxa27x_request *req;
  1844. int completed;
  1845. u32 udccsr;
  1846. int is_in = ep->dir_in;
  1847. int loop = 0;
  1848. unsigned long flags;
  1849. spin_lock_irqsave(&ep->lock, flags);
  1850. if (ep->in_handle_ep)
  1851. goto recursion_detected;
  1852. ep->in_handle_ep = 1;
  1853. do {
  1854. completed = 0;
  1855. udccsr = udc_ep_readl(ep, UDCCSR);
  1856. if (likely(!list_empty(&ep->queue)))
  1857. req = list_entry(ep->queue.next,
  1858. struct pxa27x_request, queue);
  1859. else
  1860. req = NULL;
  1861. ep_dbg(ep, "req:%p, udccsr 0x%03x loop=%d\n",
  1862. req, udccsr, loop++);
  1863. if (unlikely(udccsr & (UDCCSR_SST | UDCCSR_TRN)))
  1864. udc_ep_writel(ep, UDCCSR,
  1865. udccsr & (UDCCSR_SST | UDCCSR_TRN));
  1866. if (!req)
  1867. break;
  1868. if (unlikely(is_in)) {
  1869. if (likely(!ep_is_full(ep)))
  1870. completed = write_fifo(ep, req);
  1871. } else {
  1872. if (likely(epout_has_pkt(ep)))
  1873. completed = read_fifo(ep, req);
  1874. }
  1875. if (completed) {
  1876. if (is_in)
  1877. ep_end_in_req(ep, req, &flags);
  1878. else
  1879. ep_end_out_req(ep, req, &flags);
  1880. }
  1881. } while (completed);
  1882. ep->in_handle_ep = 0;
  1883. recursion_detected:
  1884. spin_unlock_irqrestore(&ep->lock, flags);
  1885. }
  1886. /**
  1887. * pxa27x_change_configuration - Handle SET_CONF usb request notification
  1888. * @udc: udc device
  1889. * @config: usb configuration
  1890. *
  1891. * Post the request to upper level.
  1892. * Don't use any pxa specific harware configuration capabilities
  1893. */
  1894. static void pxa27x_change_configuration(struct pxa_udc *udc, int config)
  1895. {
  1896. struct usb_ctrlrequest req ;
  1897. dev_dbg(udc->dev, "config=%d\n", config);
  1898. udc->config = config;
  1899. udc->last_interface = 0;
  1900. udc->last_alternate = 0;
  1901. req.bRequestType = 0;
  1902. req.bRequest = USB_REQ_SET_CONFIGURATION;
  1903. req.wValue = config;
  1904. req.wIndex = 0;
  1905. req.wLength = 0;
  1906. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1907. udc->driver->setup(&udc->gadget, &req);
  1908. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1909. }
  1910. /**
  1911. * pxa27x_change_interface - Handle SET_INTERF usb request notification
  1912. * @udc: udc device
  1913. * @iface: interface number
  1914. * @alt: alternate setting number
  1915. *
  1916. * Post the request to upper level.
  1917. * Don't use any pxa specific harware configuration capabilities
  1918. */
  1919. static void pxa27x_change_interface(struct pxa_udc *udc, int iface, int alt)
  1920. {
  1921. struct usb_ctrlrequest req;
  1922. dev_dbg(udc->dev, "interface=%d, alternate setting=%d\n", iface, alt);
  1923. udc->last_interface = iface;
  1924. udc->last_alternate = alt;
  1925. req.bRequestType = USB_RECIP_INTERFACE;
  1926. req.bRequest = USB_REQ_SET_INTERFACE;
  1927. req.wValue = alt;
  1928. req.wIndex = iface;
  1929. req.wLength = 0;
  1930. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1931. udc->driver->setup(&udc->gadget, &req);
  1932. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1933. }
  1934. /*
  1935. * irq_handle_data - Handle data transfer
  1936. * @irq: irq IRQ number
  1937. * @udc: dev pxa_udc device structure
  1938. *
  1939. * Called from irq handler, transferts data to or from endpoint to queue
  1940. */
  1941. static void irq_handle_data(int irq, struct pxa_udc *udc)
  1942. {
  1943. int i;
  1944. struct pxa_ep *ep;
  1945. u32 udcisr0 = udc_readl(udc, UDCISR0) & UDCCISR0_EP_MASK;
  1946. u32 udcisr1 = udc_readl(udc, UDCISR1) & UDCCISR1_EP_MASK;
  1947. if (udcisr0 & UDCISR_INT_MASK) {
  1948. udc->pxa_ep[0].stats.irqs++;
  1949. udc_writel(udc, UDCISR0, UDCISR_INT(0, UDCISR_INT_MASK));
  1950. handle_ep0(udc, !!(udcisr0 & UDCICR_FIFOERR),
  1951. !!(udcisr0 & UDCICR_PKTCOMPL));
  1952. }
  1953. udcisr0 >>= 2;
  1954. for (i = 1; udcisr0 != 0 && i < 16; udcisr0 >>= 2, i++) {
  1955. if (!(udcisr0 & UDCISR_INT_MASK))
  1956. continue;
  1957. udc_writel(udc, UDCISR0, UDCISR_INT(i, UDCISR_INT_MASK));
  1958. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1959. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1960. ep = &udc->pxa_ep[i];
  1961. ep->stats.irqs++;
  1962. handle_ep(ep);
  1963. }
  1964. }
  1965. for (i = 16; udcisr1 != 0 && i < 24; udcisr1 >>= 2, i++) {
  1966. udc_writel(udc, UDCISR1, UDCISR_INT(i - 16, UDCISR_INT_MASK));
  1967. if (!(udcisr1 & UDCISR_INT_MASK))
  1968. continue;
  1969. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1970. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1971. ep = &udc->pxa_ep[i];
  1972. ep->stats.irqs++;
  1973. handle_ep(ep);
  1974. }
  1975. }
  1976. }
  1977. /**
  1978. * irq_udc_suspend - Handle IRQ "UDC Suspend"
  1979. * @udc: udc device
  1980. */
  1981. static void irq_udc_suspend(struct pxa_udc *udc)
  1982. {
  1983. udc_writel(udc, UDCISR1, UDCISR1_IRSU);
  1984. udc->stats.irqs_suspend++;
  1985. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1986. && udc->driver && udc->driver->suspend)
  1987. udc->driver->suspend(&udc->gadget);
  1988. ep0_idle(udc);
  1989. }
  1990. /**
  1991. * irq_udc_resume - Handle IRQ "UDC Resume"
  1992. * @udc: udc device
  1993. */
  1994. static void irq_udc_resume(struct pxa_udc *udc)
  1995. {
  1996. udc_writel(udc, UDCISR1, UDCISR1_IRRU);
  1997. udc->stats.irqs_resume++;
  1998. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1999. && udc->driver && udc->driver->resume)
  2000. udc->driver->resume(&udc->gadget);
  2001. }
  2002. /**
  2003. * irq_udc_reconfig - Handle IRQ "UDC Change Configuration"
  2004. * @udc: udc device
  2005. */
  2006. static void irq_udc_reconfig(struct pxa_udc *udc)
  2007. {
  2008. unsigned config, interface, alternate, config_change;
  2009. u32 udccr = udc_readl(udc, UDCCR);
  2010. udc_writel(udc, UDCISR1, UDCISR1_IRCC);
  2011. udc->stats.irqs_reconfig++;
  2012. config = (udccr & UDCCR_ACN) >> UDCCR_ACN_S;
  2013. config_change = (config != udc->config);
  2014. pxa27x_change_configuration(udc, config);
  2015. interface = (udccr & UDCCR_AIN) >> UDCCR_AIN_S;
  2016. alternate = (udccr & UDCCR_AAISN) >> UDCCR_AAISN_S;
  2017. pxa27x_change_interface(udc, interface, alternate);
  2018. if (config_change)
  2019. update_pxa_ep_matches(udc);
  2020. udc_set_mask_UDCCR(udc, UDCCR_SMAC);
  2021. }
  2022. /**
  2023. * irq_udc_reset - Handle IRQ "UDC Reset"
  2024. * @udc: udc device
  2025. */
  2026. static void irq_udc_reset(struct pxa_udc *udc)
  2027. {
  2028. u32 udccr = udc_readl(udc, UDCCR);
  2029. struct pxa_ep *ep = &udc->pxa_ep[0];
  2030. dev_info(udc->dev, "USB reset\n");
  2031. udc_writel(udc, UDCISR1, UDCISR1_IRRS);
  2032. udc->stats.irqs_reset++;
  2033. if ((udccr & UDCCR_UDA) == 0) {
  2034. dev_dbg(udc->dev, "USB reset start\n");
  2035. stop_activity(udc);
  2036. }
  2037. udc->gadget.speed = USB_SPEED_FULL;
  2038. memset(&udc->stats, 0, sizeof udc->stats);
  2039. nuke(ep, -EPROTO);
  2040. ep_write_UDCCSR(ep, UDCCSR0_FTF | UDCCSR0_OPC);
  2041. ep0_idle(udc);
  2042. }
  2043. /**
  2044. * pxa_udc_irq - Main irq handler
  2045. * @irq: irq number
  2046. * @_dev: udc device
  2047. *
  2048. * Handles all udc interrupts
  2049. */
  2050. static irqreturn_t pxa_udc_irq(int irq, void *_dev)
  2051. {
  2052. struct pxa_udc *udc = _dev;
  2053. u32 udcisr0 = udc_readl(udc, UDCISR0);
  2054. u32 udcisr1 = udc_readl(udc, UDCISR1);
  2055. u32 udccr = udc_readl(udc, UDCCR);
  2056. u32 udcisr1_spec;
  2057. dev_vdbg(udc->dev, "Interrupt, UDCISR0:0x%08x, UDCISR1:0x%08x, "
  2058. "UDCCR:0x%08x\n", udcisr0, udcisr1, udccr);
  2059. udcisr1_spec = udcisr1 & 0xf8000000;
  2060. if (unlikely(udcisr1_spec & UDCISR1_IRSU))
  2061. irq_udc_suspend(udc);
  2062. if (unlikely(udcisr1_spec & UDCISR1_IRRU))
  2063. irq_udc_resume(udc);
  2064. if (unlikely(udcisr1_spec & UDCISR1_IRCC))
  2065. irq_udc_reconfig(udc);
  2066. if (unlikely(udcisr1_spec & UDCISR1_IRRS))
  2067. irq_udc_reset(udc);
  2068. if ((udcisr0 & UDCCISR0_EP_MASK) | (udcisr1 & UDCCISR1_EP_MASK))
  2069. irq_handle_data(irq, udc);
  2070. return IRQ_HANDLED;
  2071. }
  2072. static struct pxa_udc memory = {
  2073. .gadget = {
  2074. .ops = &pxa_udc_ops,
  2075. .ep0 = &memory.udc_usb_ep[0].usb_ep,
  2076. .name = driver_name,
  2077. .dev = {
  2078. .init_name = "gadget",
  2079. },
  2080. },
  2081. .udc_usb_ep = {
  2082. USB_EP_CTRL,
  2083. USB_EP_OUT_BULK(1),
  2084. USB_EP_IN_BULK(2),
  2085. USB_EP_IN_ISO(3),
  2086. USB_EP_OUT_ISO(4),
  2087. USB_EP_IN_INT(5),
  2088. },
  2089. .pxa_ep = {
  2090. PXA_EP_CTRL,
  2091. /* Endpoints for gadget zero */
  2092. PXA_EP_OUT_BULK(1, 1, 3, 0, 0),
  2093. PXA_EP_IN_BULK(2, 2, 3, 0, 0),
  2094. /* Endpoints for ether gadget, file storage gadget */
  2095. PXA_EP_OUT_BULK(3, 1, 1, 0, 0),
  2096. PXA_EP_IN_BULK(4, 2, 1, 0, 0),
  2097. PXA_EP_IN_ISO(5, 3, 1, 0, 0),
  2098. PXA_EP_OUT_ISO(6, 4, 1, 0, 0),
  2099. PXA_EP_IN_INT(7, 5, 1, 0, 0),
  2100. /* Endpoints for RNDIS, serial */
  2101. PXA_EP_OUT_BULK(8, 1, 2, 0, 0),
  2102. PXA_EP_IN_BULK(9, 2, 2, 0, 0),
  2103. PXA_EP_IN_INT(10, 5, 2, 0, 0),
  2104. /*
  2105. * All the following endpoints are only for completion. They
  2106. * won't never work, as multiple interfaces are really broken on
  2107. * the pxa.
  2108. */
  2109. PXA_EP_OUT_BULK(11, 1, 2, 1, 0),
  2110. PXA_EP_IN_BULK(12, 2, 2, 1, 0),
  2111. /* Endpoint for CDC Ether */
  2112. PXA_EP_OUT_BULK(13, 1, 1, 1, 1),
  2113. PXA_EP_IN_BULK(14, 2, 1, 1, 1),
  2114. }
  2115. };
  2116. #if defined(CONFIG_OF)
  2117. static const struct of_device_id udc_pxa_dt_ids[] = {
  2118. { .compatible = "marvell,pxa270-udc" },
  2119. {}
  2120. };
  2121. MODULE_DEVICE_TABLE(of, udc_pxa_dt_ids);
  2122. #endif
  2123. /**
  2124. * pxa_udc_probe - probes the udc device
  2125. * @_dev: platform device
  2126. *
  2127. * Perform basic init : allocates udc clock, creates sysfs files, requests
  2128. * irq.
  2129. */
  2130. static int pxa_udc_probe(struct platform_device *pdev)
  2131. {
  2132. struct resource *regs;
  2133. struct pxa_udc *udc = &memory;
  2134. int retval = 0, gpio;
  2135. struct pxa2xx_udc_mach_info *mach = dev_get_platdata(&pdev->dev);
  2136. unsigned long gpio_flags;
  2137. if (mach) {
  2138. gpio_flags = mach->gpio_pullup_inverted ? GPIOF_ACTIVE_LOW : 0;
  2139. gpio = mach->gpio_pullup;
  2140. if (gpio_is_valid(gpio)) {
  2141. retval = devm_gpio_request_one(&pdev->dev, gpio,
  2142. gpio_flags,
  2143. "USB D+ pullup");
  2144. if (retval)
  2145. return retval;
  2146. udc->gpiod = gpio_to_desc(mach->gpio_pullup);
  2147. }
  2148. udc->udc_command = mach->udc_command;
  2149. } else {
  2150. udc->gpiod = devm_gpiod_get(&pdev->dev, NULL, GPIOD_ASIS);
  2151. }
  2152. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2153. udc->regs = devm_ioremap_resource(&pdev->dev, regs);
  2154. if (IS_ERR(udc->regs))
  2155. return PTR_ERR(udc->regs);
  2156. udc->irq = platform_get_irq(pdev, 0);
  2157. if (udc->irq < 0)
  2158. return udc->irq;
  2159. udc->dev = &pdev->dev;
  2160. if (of_have_populated_dt()) {
  2161. udc->transceiver =
  2162. devm_usb_get_phy_by_phandle(udc->dev, "phys", 0);
  2163. if (IS_ERR(udc->transceiver))
  2164. return PTR_ERR(udc->transceiver);
  2165. } else {
  2166. udc->transceiver = usb_get_phy(USB_PHY_TYPE_USB2);
  2167. }
  2168. if (IS_ERR(udc->gpiod)) {
  2169. dev_err(&pdev->dev, "Couldn't find or request D+ gpio : %ld\n",
  2170. PTR_ERR(udc->gpiod));
  2171. return PTR_ERR(udc->gpiod);
  2172. }
  2173. if (udc->gpiod)
  2174. gpiod_direction_output(udc->gpiod, 0);
  2175. udc->clk = devm_clk_get(&pdev->dev, NULL);
  2176. if (IS_ERR(udc->clk))
  2177. return PTR_ERR(udc->clk);
  2178. retval = clk_prepare(udc->clk);
  2179. if (retval)
  2180. return retval;
  2181. udc->vbus_sensed = 0;
  2182. the_controller = udc;
  2183. platform_set_drvdata(pdev, udc);
  2184. udc_init_data(udc);
  2185. /* irq setup after old hardware state is cleaned up */
  2186. retval = devm_request_irq(&pdev->dev, udc->irq, pxa_udc_irq,
  2187. IRQF_SHARED, driver_name, udc);
  2188. if (retval != 0) {
  2189. dev_err(udc->dev, "%s: can't get irq %i, err %d\n",
  2190. driver_name, udc->irq, retval);
  2191. goto err;
  2192. }
  2193. if (!IS_ERR_OR_NULL(udc->transceiver))
  2194. usb_register_notifier(udc->transceiver, &pxa27x_udc_phy);
  2195. retval = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  2196. if (retval)
  2197. goto err_add_gadget;
  2198. pxa_init_debugfs(udc);
  2199. if (should_enable_udc(udc))
  2200. udc_enable(udc);
  2201. return 0;
  2202. err_add_gadget:
  2203. if (!IS_ERR_OR_NULL(udc->transceiver))
  2204. usb_unregister_notifier(udc->transceiver, &pxa27x_udc_phy);
  2205. err:
  2206. clk_unprepare(udc->clk);
  2207. return retval;
  2208. }
  2209. /**
  2210. * pxa_udc_remove - removes the udc device driver
  2211. * @_dev: platform device
  2212. */
  2213. static int pxa_udc_remove(struct platform_device *_dev)
  2214. {
  2215. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2216. usb_del_gadget_udc(&udc->gadget);
  2217. pxa_cleanup_debugfs(udc);
  2218. if (!IS_ERR_OR_NULL(udc->transceiver)) {
  2219. usb_unregister_notifier(udc->transceiver, &pxa27x_udc_phy);
  2220. usb_put_phy(udc->transceiver);
  2221. }
  2222. udc->transceiver = NULL;
  2223. the_controller = NULL;
  2224. clk_unprepare(udc->clk);
  2225. return 0;
  2226. }
  2227. static void pxa_udc_shutdown(struct platform_device *_dev)
  2228. {
  2229. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2230. if (udc_readl(udc, UDCCR) & UDCCR_UDE)
  2231. udc_disable(udc);
  2232. }
  2233. #ifdef CONFIG_PXA27x
  2234. extern void pxa27x_clear_otgph(void);
  2235. #else
  2236. #define pxa27x_clear_otgph() do {} while (0)
  2237. #endif
  2238. #ifdef CONFIG_PM
  2239. /**
  2240. * pxa_udc_suspend - Suspend udc device
  2241. * @_dev: platform device
  2242. * @state: suspend state
  2243. *
  2244. * Suspends udc : saves configuration registers (UDCCR*), then disables the udc
  2245. * device.
  2246. */
  2247. static int pxa_udc_suspend(struct platform_device *_dev, pm_message_t state)
  2248. {
  2249. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2250. struct pxa_ep *ep;
  2251. ep = &udc->pxa_ep[0];
  2252. udc->udccsr0 = udc_ep_readl(ep, UDCCSR);
  2253. udc_disable(udc);
  2254. udc->pullup_resume = udc->pullup_on;
  2255. dplus_pullup(udc, 0);
  2256. if (udc->driver)
  2257. udc->driver->disconnect(&udc->gadget);
  2258. return 0;
  2259. }
  2260. /**
  2261. * pxa_udc_resume - Resume udc device
  2262. * @_dev: platform device
  2263. *
  2264. * Resumes udc : restores configuration registers (UDCCR*), then enables the udc
  2265. * device.
  2266. */
  2267. static int pxa_udc_resume(struct platform_device *_dev)
  2268. {
  2269. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2270. struct pxa_ep *ep;
  2271. ep = &udc->pxa_ep[0];
  2272. udc_ep_writel(ep, UDCCSR, udc->udccsr0 & (UDCCSR0_FST | UDCCSR0_DME));
  2273. dplus_pullup(udc, udc->pullup_resume);
  2274. if (should_enable_udc(udc))
  2275. udc_enable(udc);
  2276. /*
  2277. * We do not handle OTG yet.
  2278. *
  2279. * OTGPH bit is set when sleep mode is entered.
  2280. * it indicates that OTG pad is retaining its state.
  2281. * Upon exit from sleep mode and before clearing OTGPH,
  2282. * Software must configure the USB OTG pad, UDC, and UHC
  2283. * to the state they were in before entering sleep mode.
  2284. */
  2285. pxa27x_clear_otgph();
  2286. return 0;
  2287. }
  2288. #endif
  2289. /* work with hotplug and coldplug */
  2290. MODULE_ALIAS("platform:pxa27x-udc");
  2291. static struct platform_driver udc_driver = {
  2292. .driver = {
  2293. .name = "pxa27x-udc",
  2294. .of_match_table = of_match_ptr(udc_pxa_dt_ids),
  2295. },
  2296. .probe = pxa_udc_probe,
  2297. .remove = pxa_udc_remove,
  2298. .shutdown = pxa_udc_shutdown,
  2299. #ifdef CONFIG_PM
  2300. .suspend = pxa_udc_suspend,
  2301. .resume = pxa_udc_resume
  2302. #endif
  2303. };
  2304. module_platform_driver(udc_driver);
  2305. MODULE_DESCRIPTION(DRIVER_DESC);
  2306. MODULE_AUTHOR("Robert Jarzmik");
  2307. MODULE_LICENSE("GPL");