pwm-tegra.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * drivers/pwm/pwm-tegra.c
  3. *
  4. * Tegra pulse-width-modulation controller driver
  5. *
  6. * Copyright (c) 2010, NVIDIA Corporation.
  7. * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/of_device.h>
  29. #include <linux/pwm.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pinctrl/consumer.h>
  32. #include <linux/slab.h>
  33. #include <linux/reset.h>
  34. #define PWM_ENABLE (1 << 31)
  35. #define PWM_DUTY_WIDTH 8
  36. #define PWM_DUTY_SHIFT 16
  37. #define PWM_SCALE_WIDTH 13
  38. #define PWM_SCALE_SHIFT 0
  39. struct tegra_pwm_soc {
  40. unsigned int num_channels;
  41. };
  42. struct tegra_pwm_chip {
  43. struct pwm_chip chip;
  44. struct device *dev;
  45. struct clk *clk;
  46. struct reset_control*rst;
  47. unsigned long clk_rate;
  48. void __iomem *regs;
  49. const struct tegra_pwm_soc *soc;
  50. };
  51. static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
  52. {
  53. return container_of(chip, struct tegra_pwm_chip, chip);
  54. }
  55. static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
  56. {
  57. return readl(chip->regs + (num << 4));
  58. }
  59. static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
  60. unsigned long val)
  61. {
  62. writel(val, chip->regs + (num << 4));
  63. }
  64. static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  65. int duty_ns, int period_ns)
  66. {
  67. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  68. unsigned long long c = duty_ns, hz;
  69. unsigned long rate;
  70. u32 val = 0;
  71. int err;
  72. /*
  73. * Convert from duty_ns / period_ns to a fixed number of duty ticks
  74. * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
  75. * nearest integer during division.
  76. */
  77. c *= (1 << PWM_DUTY_WIDTH);
  78. c = DIV_ROUND_CLOSEST_ULL(c, period_ns);
  79. val = (u32)c << PWM_DUTY_SHIFT;
  80. /*
  81. * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
  82. * cycles at the PWM clock rate will take period_ns nanoseconds.
  83. */
  84. rate = pc->clk_rate >> PWM_DUTY_WIDTH;
  85. /* Consider precision in PWM_SCALE_WIDTH rate calculation */
  86. hz = DIV_ROUND_CLOSEST_ULL(100ULL * NSEC_PER_SEC, period_ns);
  87. rate = DIV_ROUND_CLOSEST_ULL(100ULL * rate, hz);
  88. /*
  89. * Since the actual PWM divider is the register's frequency divider
  90. * field minus 1, we need to decrement to get the correct value to
  91. * write to the register.
  92. */
  93. if (rate > 0)
  94. rate--;
  95. /*
  96. * Make sure that the rate will fit in the register's frequency
  97. * divider field.
  98. */
  99. if (rate >> PWM_SCALE_WIDTH)
  100. return -EINVAL;
  101. val |= rate << PWM_SCALE_SHIFT;
  102. /*
  103. * If the PWM channel is disabled, make sure to turn on the clock
  104. * before writing the register. Otherwise, keep it enabled.
  105. */
  106. if (!pwm_is_enabled(pwm)) {
  107. err = clk_prepare_enable(pc->clk);
  108. if (err < 0)
  109. return err;
  110. } else
  111. val |= PWM_ENABLE;
  112. pwm_writel(pc, pwm->hwpwm, val);
  113. /*
  114. * If the PWM is not enabled, turn the clock off again to save power.
  115. */
  116. if (!pwm_is_enabled(pwm))
  117. clk_disable_unprepare(pc->clk);
  118. return 0;
  119. }
  120. static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  121. {
  122. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  123. int rc = 0;
  124. u32 val;
  125. rc = clk_prepare_enable(pc->clk);
  126. if (rc < 0)
  127. return rc;
  128. val = pwm_readl(pc, pwm->hwpwm);
  129. val |= PWM_ENABLE;
  130. pwm_writel(pc, pwm->hwpwm, val);
  131. return 0;
  132. }
  133. static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  134. {
  135. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  136. u32 val;
  137. val = pwm_readl(pc, pwm->hwpwm);
  138. val &= ~PWM_ENABLE;
  139. pwm_writel(pc, pwm->hwpwm, val);
  140. clk_disable_unprepare(pc->clk);
  141. }
  142. static const struct pwm_ops tegra_pwm_ops = {
  143. .config = tegra_pwm_config,
  144. .enable = tegra_pwm_enable,
  145. .disable = tegra_pwm_disable,
  146. .owner = THIS_MODULE,
  147. };
  148. static int tegra_pwm_probe(struct platform_device *pdev)
  149. {
  150. struct tegra_pwm_chip *pwm;
  151. struct resource *r;
  152. int ret;
  153. pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
  154. if (!pwm)
  155. return -ENOMEM;
  156. pwm->soc = of_device_get_match_data(&pdev->dev);
  157. pwm->dev = &pdev->dev;
  158. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  159. pwm->regs = devm_ioremap_resource(&pdev->dev, r);
  160. if (IS_ERR(pwm->regs))
  161. return PTR_ERR(pwm->regs);
  162. platform_set_drvdata(pdev, pwm);
  163. pwm->clk = devm_clk_get(&pdev->dev, NULL);
  164. if (IS_ERR(pwm->clk))
  165. return PTR_ERR(pwm->clk);
  166. /* Read PWM clock rate from source */
  167. pwm->clk_rate = clk_get_rate(pwm->clk);
  168. pwm->rst = devm_reset_control_get(&pdev->dev, "pwm");
  169. if (IS_ERR(pwm->rst)) {
  170. ret = PTR_ERR(pwm->rst);
  171. dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
  172. return ret;
  173. }
  174. reset_control_deassert(pwm->rst);
  175. pwm->chip.dev = &pdev->dev;
  176. pwm->chip.ops = &tegra_pwm_ops;
  177. pwm->chip.base = -1;
  178. pwm->chip.npwm = pwm->soc->num_channels;
  179. ret = pwmchip_add(&pwm->chip);
  180. if (ret < 0) {
  181. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  182. reset_control_assert(pwm->rst);
  183. return ret;
  184. }
  185. return 0;
  186. }
  187. static int tegra_pwm_remove(struct platform_device *pdev)
  188. {
  189. struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
  190. unsigned int i;
  191. int err;
  192. if (WARN_ON(!pc))
  193. return -ENODEV;
  194. err = clk_prepare_enable(pc->clk);
  195. if (err < 0)
  196. return err;
  197. for (i = 0; i < pc->chip.npwm; i++) {
  198. struct pwm_device *pwm = &pc->chip.pwms[i];
  199. if (!pwm_is_enabled(pwm))
  200. if (clk_prepare_enable(pc->clk) < 0)
  201. continue;
  202. pwm_writel(pc, i, 0);
  203. clk_disable_unprepare(pc->clk);
  204. }
  205. reset_control_assert(pc->rst);
  206. clk_disable_unprepare(pc->clk);
  207. return pwmchip_remove(&pc->chip);
  208. }
  209. #ifdef CONFIG_PM_SLEEP
  210. static int tegra_pwm_suspend(struct device *dev)
  211. {
  212. return pinctrl_pm_select_sleep_state(dev);
  213. }
  214. static int tegra_pwm_resume(struct device *dev)
  215. {
  216. return pinctrl_pm_select_default_state(dev);
  217. }
  218. #endif
  219. static const struct tegra_pwm_soc tegra20_pwm_soc = {
  220. .num_channels = 4,
  221. };
  222. static const struct tegra_pwm_soc tegra186_pwm_soc = {
  223. .num_channels = 1,
  224. };
  225. static const struct of_device_id tegra_pwm_of_match[] = {
  226. { .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
  227. { .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
  228. { }
  229. };
  230. MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
  231. static const struct dev_pm_ops tegra_pwm_pm_ops = {
  232. SET_SYSTEM_SLEEP_PM_OPS(tegra_pwm_suspend, tegra_pwm_resume)
  233. };
  234. static struct platform_driver tegra_pwm_driver = {
  235. .driver = {
  236. .name = "tegra-pwm",
  237. .of_match_table = tegra_pwm_of_match,
  238. .pm = &tegra_pwm_pm_ops,
  239. },
  240. .probe = tegra_pwm_probe,
  241. .remove = tegra_pwm_remove,
  242. };
  243. module_platform_driver(tegra_pwm_driver);
  244. MODULE_LICENSE("GPL");
  245. MODULE_AUTHOR("NVIDIA Corporation");
  246. MODULE_ALIAS("platform:tegra-pwm");