pwm-mediatek.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * Mediatek Pulse Width Modulator driver
  3. *
  4. * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/ioport.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pwm.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. /* PWM registers and bits definitions */
  22. #define PWMCON 0x00
  23. #define PWMHDUR 0x04
  24. #define PWMLDUR 0x08
  25. #define PWMGDUR 0x0c
  26. #define PWMWAVENUM 0x28
  27. #define PWMDWIDTH 0x2c
  28. #define PWMTHRES 0x30
  29. enum {
  30. MTK_CLK_MAIN = 0,
  31. MTK_CLK_TOP,
  32. MTK_CLK_PWM1,
  33. MTK_CLK_PWM2,
  34. MTK_CLK_PWM3,
  35. MTK_CLK_PWM4,
  36. MTK_CLK_PWM5,
  37. MTK_CLK_MAX,
  38. };
  39. static const char * const mtk_pwm_clk_name[] = {
  40. "main", "top", "pwm1", "pwm2", "pwm3", "pwm4", "pwm5"
  41. };
  42. /**
  43. * struct mtk_pwm_chip - struct representing PWM chip
  44. * @chip: linux PWM chip representation
  45. * @regs: base address of PWM chip
  46. * @clks: list of clocks
  47. */
  48. struct mtk_pwm_chip {
  49. struct pwm_chip chip;
  50. void __iomem *regs;
  51. struct clk *clks[MTK_CLK_MAX];
  52. };
  53. static inline struct mtk_pwm_chip *to_mtk_pwm_chip(struct pwm_chip *chip)
  54. {
  55. return container_of(chip, struct mtk_pwm_chip, chip);
  56. }
  57. static inline u32 mtk_pwm_readl(struct mtk_pwm_chip *chip, unsigned int num,
  58. unsigned int offset)
  59. {
  60. return readl(chip->regs + 0x10 + (num * 0x40) + offset);
  61. }
  62. static inline void mtk_pwm_writel(struct mtk_pwm_chip *chip,
  63. unsigned int num, unsigned int offset,
  64. u32 value)
  65. {
  66. writel(value, chip->regs + 0x10 + (num * 0x40) + offset);
  67. }
  68. static int mtk_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  69. int duty_ns, int period_ns)
  70. {
  71. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  72. struct clk *clk = pc->clks[MTK_CLK_PWM1 + pwm->hwpwm];
  73. u32 resolution, clkdiv = 0;
  74. resolution = NSEC_PER_SEC / clk_get_rate(clk);
  75. while (period_ns / resolution > 8191) {
  76. resolution *= 2;
  77. clkdiv++;
  78. }
  79. if (clkdiv > 7)
  80. return -EINVAL;
  81. mtk_pwm_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | BIT(3) | clkdiv);
  82. mtk_pwm_writel(pc, pwm->hwpwm, PWMDWIDTH, period_ns / resolution);
  83. mtk_pwm_writel(pc, pwm->hwpwm, PWMTHRES, duty_ns / resolution);
  84. return 0;
  85. }
  86. static int mtk_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  87. {
  88. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  89. u32 value;
  90. int ret;
  91. ret = clk_prepare(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  92. if (ret < 0)
  93. return ret;
  94. value = readl(pc->regs);
  95. value |= BIT(pwm->hwpwm);
  96. writel(value, pc->regs);
  97. return 0;
  98. }
  99. static void mtk_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  100. {
  101. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  102. u32 value;
  103. value = readl(pc->regs);
  104. value &= ~BIT(pwm->hwpwm);
  105. writel(value, pc->regs);
  106. clk_unprepare(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  107. }
  108. static const struct pwm_ops mtk_pwm_ops = {
  109. .config = mtk_pwm_config,
  110. .enable = mtk_pwm_enable,
  111. .disable = mtk_pwm_disable,
  112. .owner = THIS_MODULE,
  113. };
  114. static int mtk_pwm_probe(struct platform_device *pdev)
  115. {
  116. struct mtk_pwm_chip *pc;
  117. struct resource *res;
  118. unsigned int i;
  119. int ret;
  120. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  121. if (!pc)
  122. return -ENOMEM;
  123. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  124. pc->regs = devm_ioremap_resource(&pdev->dev, res);
  125. if (IS_ERR(pc->regs))
  126. return PTR_ERR(pc->regs);
  127. for (i = 0; i < MTK_CLK_MAX; i++) {
  128. pc->clks[i] = devm_clk_get(&pdev->dev, mtk_pwm_clk_name[i]);
  129. if (IS_ERR(pc->clks[i]))
  130. return PTR_ERR(pc->clks[i]);
  131. }
  132. ret = clk_prepare(pc->clks[MTK_CLK_TOP]);
  133. if (ret < 0)
  134. return ret;
  135. ret = clk_prepare(pc->clks[MTK_CLK_MAIN]);
  136. if (ret < 0)
  137. goto disable_clk_top;
  138. platform_set_drvdata(pdev, pc);
  139. pc->chip.dev = &pdev->dev;
  140. pc->chip.ops = &mtk_pwm_ops;
  141. pc->chip.base = -1;
  142. pc->chip.npwm = 5;
  143. ret = pwmchip_add(&pc->chip);
  144. if (ret < 0) {
  145. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  146. goto disable_clk_main;
  147. }
  148. return 0;
  149. disable_clk_main:
  150. clk_unprepare(pc->clks[MTK_CLK_MAIN]);
  151. disable_clk_top:
  152. clk_unprepare(pc->clks[MTK_CLK_TOP]);
  153. return ret;
  154. }
  155. static int mtk_pwm_remove(struct platform_device *pdev)
  156. {
  157. struct mtk_pwm_chip *pc = platform_get_drvdata(pdev);
  158. unsigned int i;
  159. for (i = 0; i < pc->chip.npwm; i++)
  160. pwm_disable(&pc->chip.pwms[i]);
  161. return pwmchip_remove(&pc->chip);
  162. }
  163. static const struct of_device_id mtk_pwm_of_match[] = {
  164. { .compatible = "mediatek,mt7623-pwm" },
  165. { }
  166. };
  167. MODULE_DEVICE_TABLE(of, mtk_pwm_of_match);
  168. static struct platform_driver mtk_pwm_driver = {
  169. .driver = {
  170. .name = "mtk-pwm",
  171. .of_match_table = mtk_pwm_of_match,
  172. },
  173. .probe = mtk_pwm_probe,
  174. .remove = mtk_pwm_remove,
  175. };
  176. module_platform_driver(mtk_pwm_driver);
  177. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  178. MODULE_ALIAS("platform:mtk-pwm");
  179. MODULE_LICENSE("GPL");