pinctrl-stm32.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159
  1. /*
  2. * Copyright (C) Maxime Coquelin 2015
  3. * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
  4. * License terms: GNU General Public License (GPL), version 2
  5. *
  6. * Heavily based on Mediatek's pinctrl driver
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/gpio/driver.h>
  10. #include <linux/io.h>
  11. #include <linux/irq.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/pinctrl/consumer.h>
  19. #include <linux/pinctrl/machine.h>
  20. #include <linux/pinctrl/pinconf.h>
  21. #include <linux/pinctrl/pinconf-generic.h>
  22. #include <linux/pinctrl/pinctrl.h>
  23. #include <linux/pinctrl/pinmux.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regmap.h>
  26. #include <linux/reset.h>
  27. #include <linux/slab.h>
  28. #include "../core.h"
  29. #include "../pinconf.h"
  30. #include "../pinctrl-utils.h"
  31. #include "pinctrl-stm32.h"
  32. #define STM32_GPIO_MODER 0x00
  33. #define STM32_GPIO_TYPER 0x04
  34. #define STM32_GPIO_SPEEDR 0x08
  35. #define STM32_GPIO_PUPDR 0x0c
  36. #define STM32_GPIO_IDR 0x10
  37. #define STM32_GPIO_ODR 0x14
  38. #define STM32_GPIO_BSRR 0x18
  39. #define STM32_GPIO_LCKR 0x1c
  40. #define STM32_GPIO_AFRL 0x20
  41. #define STM32_GPIO_AFRH 0x24
  42. #define STM32_GPIO_PINS_PER_BANK 16
  43. #define STM32_GPIO_IRQ_LINE 16
  44. #define gpio_range_to_bank(chip) \
  45. container_of(chip, struct stm32_gpio_bank, range)
  46. static const char * const stm32_gpio_functions[] = {
  47. "gpio", "af0", "af1",
  48. "af2", "af3", "af4",
  49. "af5", "af6", "af7",
  50. "af8", "af9", "af10",
  51. "af11", "af12", "af13",
  52. "af14", "af15", "analog",
  53. };
  54. struct stm32_pinctrl_group {
  55. const char *name;
  56. unsigned long config;
  57. unsigned pin;
  58. };
  59. struct stm32_gpio_bank {
  60. void __iomem *base;
  61. struct clk *clk;
  62. spinlock_t lock;
  63. struct gpio_chip gpio_chip;
  64. struct pinctrl_gpio_range range;
  65. struct fwnode_handle *fwnode;
  66. struct irq_domain *domain;
  67. u32 bank_nr;
  68. };
  69. struct stm32_pinctrl {
  70. struct device *dev;
  71. struct pinctrl_dev *pctl_dev;
  72. struct pinctrl_desc pctl_desc;
  73. struct stm32_pinctrl_group *groups;
  74. unsigned ngroups;
  75. const char **grp_names;
  76. struct stm32_gpio_bank *banks;
  77. unsigned nbanks;
  78. const struct stm32_pinctrl_match_data *match_data;
  79. struct irq_domain *domain;
  80. struct regmap *regmap;
  81. struct regmap_field *irqmux[STM32_GPIO_PINS_PER_BANK];
  82. };
  83. static inline int stm32_gpio_pin(int gpio)
  84. {
  85. return gpio % STM32_GPIO_PINS_PER_BANK;
  86. }
  87. static inline u32 stm32_gpio_get_mode(u32 function)
  88. {
  89. switch (function) {
  90. case STM32_PIN_GPIO:
  91. return 0;
  92. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  93. return 2;
  94. case STM32_PIN_ANALOG:
  95. return 3;
  96. }
  97. return 0;
  98. }
  99. static inline u32 stm32_gpio_get_alt(u32 function)
  100. {
  101. switch (function) {
  102. case STM32_PIN_GPIO:
  103. return 0;
  104. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  105. return function - 1;
  106. case STM32_PIN_ANALOG:
  107. return 0;
  108. }
  109. return 0;
  110. }
  111. /* GPIO functions */
  112. static inline void __stm32_gpio_set(struct stm32_gpio_bank *bank,
  113. unsigned offset, int value)
  114. {
  115. if (!value)
  116. offset += STM32_GPIO_PINS_PER_BANK;
  117. clk_enable(bank->clk);
  118. writel_relaxed(BIT(offset), bank->base + STM32_GPIO_BSRR);
  119. clk_disable(bank->clk);
  120. }
  121. static int stm32_gpio_request(struct gpio_chip *chip, unsigned offset)
  122. {
  123. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  124. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  125. struct pinctrl_gpio_range *range;
  126. int pin = offset + (bank->bank_nr * STM32_GPIO_PINS_PER_BANK);
  127. range = pinctrl_find_gpio_range_from_pin_nolock(pctl->pctl_dev, pin);
  128. if (!range) {
  129. dev_err(pctl->dev, "pin %d not in range.\n", pin);
  130. return -EINVAL;
  131. }
  132. return pinctrl_request_gpio(chip->base + offset);
  133. }
  134. static void stm32_gpio_free(struct gpio_chip *chip, unsigned offset)
  135. {
  136. pinctrl_free_gpio(chip->base + offset);
  137. }
  138. static int stm32_gpio_get(struct gpio_chip *chip, unsigned offset)
  139. {
  140. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  141. int ret;
  142. clk_enable(bank->clk);
  143. ret = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & BIT(offset));
  144. clk_disable(bank->clk);
  145. return ret;
  146. }
  147. static void stm32_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  148. {
  149. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  150. __stm32_gpio_set(bank, offset, value);
  151. }
  152. static int stm32_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  153. {
  154. return pinctrl_gpio_direction_input(chip->base + offset);
  155. }
  156. static int stm32_gpio_direction_output(struct gpio_chip *chip,
  157. unsigned offset, int value)
  158. {
  159. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  160. __stm32_gpio_set(bank, offset, value);
  161. pinctrl_gpio_direction_output(chip->base + offset);
  162. return 0;
  163. }
  164. static int stm32_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
  165. {
  166. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  167. struct irq_fwspec fwspec;
  168. fwspec.fwnode = bank->fwnode;
  169. fwspec.param_count = 2;
  170. fwspec.param[0] = offset;
  171. fwspec.param[1] = IRQ_TYPE_NONE;
  172. return irq_create_fwspec_mapping(&fwspec);
  173. }
  174. static const struct gpio_chip stm32_gpio_template = {
  175. .request = stm32_gpio_request,
  176. .free = stm32_gpio_free,
  177. .get = stm32_gpio_get,
  178. .set = stm32_gpio_set,
  179. .direction_input = stm32_gpio_direction_input,
  180. .direction_output = stm32_gpio_direction_output,
  181. .to_irq = stm32_gpio_to_irq,
  182. };
  183. static struct irq_chip stm32_gpio_irq_chip = {
  184. .name = "stm32gpio",
  185. .irq_eoi = irq_chip_eoi_parent,
  186. .irq_mask = irq_chip_mask_parent,
  187. .irq_unmask = irq_chip_unmask_parent,
  188. .irq_set_type = irq_chip_set_type_parent,
  189. };
  190. static int stm32_gpio_domain_translate(struct irq_domain *d,
  191. struct irq_fwspec *fwspec,
  192. unsigned long *hwirq,
  193. unsigned int *type)
  194. {
  195. if ((fwspec->param_count != 2) ||
  196. (fwspec->param[0] >= STM32_GPIO_IRQ_LINE))
  197. return -EINVAL;
  198. *hwirq = fwspec->param[0];
  199. *type = fwspec->param[1];
  200. return 0;
  201. }
  202. static void stm32_gpio_domain_activate(struct irq_domain *d,
  203. struct irq_data *irq_data)
  204. {
  205. struct stm32_gpio_bank *bank = d->host_data;
  206. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  207. regmap_field_write(pctl->irqmux[irq_data->hwirq], bank->bank_nr);
  208. gpiochip_lock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  209. }
  210. static void stm32_gpio_domain_deactivate(struct irq_domain *d,
  211. struct irq_data *irq_data)
  212. {
  213. struct stm32_gpio_bank *bank = d->host_data;
  214. gpiochip_unlock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  215. }
  216. static int stm32_gpio_domain_alloc(struct irq_domain *d,
  217. unsigned int virq,
  218. unsigned int nr_irqs, void *data)
  219. {
  220. struct stm32_gpio_bank *bank = d->host_data;
  221. struct irq_fwspec *fwspec = data;
  222. struct irq_fwspec parent_fwspec;
  223. irq_hw_number_t hwirq;
  224. hwirq = fwspec->param[0];
  225. parent_fwspec.fwnode = d->parent->fwnode;
  226. parent_fwspec.param_count = 2;
  227. parent_fwspec.param[0] = fwspec->param[0];
  228. parent_fwspec.param[1] = fwspec->param[1];
  229. irq_domain_set_hwirq_and_chip(d, virq, hwirq, &stm32_gpio_irq_chip,
  230. bank);
  231. return irq_domain_alloc_irqs_parent(d, virq, nr_irqs, &parent_fwspec);
  232. }
  233. static const struct irq_domain_ops stm32_gpio_domain_ops = {
  234. .translate = stm32_gpio_domain_translate,
  235. .alloc = stm32_gpio_domain_alloc,
  236. .free = irq_domain_free_irqs_common,
  237. .activate = stm32_gpio_domain_activate,
  238. .deactivate = stm32_gpio_domain_deactivate,
  239. };
  240. /* Pinctrl functions */
  241. static struct stm32_pinctrl_group *
  242. stm32_pctrl_find_group_by_pin(struct stm32_pinctrl *pctl, u32 pin)
  243. {
  244. int i;
  245. for (i = 0; i < pctl->ngroups; i++) {
  246. struct stm32_pinctrl_group *grp = pctl->groups + i;
  247. if (grp->pin == pin)
  248. return grp;
  249. }
  250. return NULL;
  251. }
  252. static bool stm32_pctrl_is_function_valid(struct stm32_pinctrl *pctl,
  253. u32 pin_num, u32 fnum)
  254. {
  255. int i;
  256. for (i = 0; i < pctl->match_data->npins; i++) {
  257. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  258. const struct stm32_desc_function *func = pin->functions;
  259. if (pin->pin.number != pin_num)
  260. continue;
  261. while (func && func->name) {
  262. if (func->num == fnum)
  263. return true;
  264. func++;
  265. }
  266. break;
  267. }
  268. return false;
  269. }
  270. static int stm32_pctrl_dt_node_to_map_func(struct stm32_pinctrl *pctl,
  271. u32 pin, u32 fnum, struct stm32_pinctrl_group *grp,
  272. struct pinctrl_map **map, unsigned *reserved_maps,
  273. unsigned *num_maps)
  274. {
  275. if (*num_maps == *reserved_maps)
  276. return -ENOSPC;
  277. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  278. (*map)[*num_maps].data.mux.group = grp->name;
  279. if (!stm32_pctrl_is_function_valid(pctl, pin, fnum)) {
  280. dev_err(pctl->dev, "invalid function %d on pin %d .\n",
  281. fnum, pin);
  282. return -EINVAL;
  283. }
  284. (*map)[*num_maps].data.mux.function = stm32_gpio_functions[fnum];
  285. (*num_maps)++;
  286. return 0;
  287. }
  288. static int stm32_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  289. struct device_node *node,
  290. struct pinctrl_map **map,
  291. unsigned *reserved_maps,
  292. unsigned *num_maps)
  293. {
  294. struct stm32_pinctrl *pctl;
  295. struct stm32_pinctrl_group *grp;
  296. struct property *pins;
  297. u32 pinfunc, pin, func;
  298. unsigned long *configs;
  299. unsigned int num_configs;
  300. bool has_config = 0;
  301. unsigned reserve = 0;
  302. int num_pins, num_funcs, maps_per_pin, i, err;
  303. pctl = pinctrl_dev_get_drvdata(pctldev);
  304. pins = of_find_property(node, "pinmux", NULL);
  305. if (!pins) {
  306. dev_err(pctl->dev, "missing pins property in node %s .\n",
  307. node->name);
  308. return -EINVAL;
  309. }
  310. err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
  311. &num_configs);
  312. if (err)
  313. return err;
  314. if (num_configs)
  315. has_config = 1;
  316. num_pins = pins->length / sizeof(u32);
  317. num_funcs = num_pins;
  318. maps_per_pin = 0;
  319. if (num_funcs)
  320. maps_per_pin++;
  321. if (has_config && num_pins >= 1)
  322. maps_per_pin++;
  323. if (!num_pins || !maps_per_pin)
  324. return -EINVAL;
  325. reserve = num_pins * maps_per_pin;
  326. err = pinctrl_utils_reserve_map(pctldev, map,
  327. reserved_maps, num_maps, reserve);
  328. if (err)
  329. return err;
  330. for (i = 0; i < num_pins; i++) {
  331. err = of_property_read_u32_index(node, "pinmux",
  332. i, &pinfunc);
  333. if (err)
  334. return err;
  335. pin = STM32_GET_PIN_NO(pinfunc);
  336. func = STM32_GET_PIN_FUNC(pinfunc);
  337. if (pin >= pctl->match_data->npins) {
  338. dev_err(pctl->dev, "invalid pin number.\n");
  339. return -EINVAL;
  340. }
  341. if (!stm32_pctrl_is_function_valid(pctl, pin, func)) {
  342. dev_err(pctl->dev, "invalid function.\n");
  343. return -EINVAL;
  344. }
  345. grp = stm32_pctrl_find_group_by_pin(pctl, pin);
  346. if (!grp) {
  347. dev_err(pctl->dev, "unable to match pin %d to group\n",
  348. pin);
  349. return -EINVAL;
  350. }
  351. err = stm32_pctrl_dt_node_to_map_func(pctl, pin, func, grp, map,
  352. reserved_maps, num_maps);
  353. if (err)
  354. return err;
  355. if (has_config) {
  356. err = pinctrl_utils_add_map_configs(pctldev, map,
  357. reserved_maps, num_maps, grp->name,
  358. configs, num_configs,
  359. PIN_MAP_TYPE_CONFIGS_GROUP);
  360. if (err)
  361. return err;
  362. }
  363. }
  364. return 0;
  365. }
  366. static int stm32_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  367. struct device_node *np_config,
  368. struct pinctrl_map **map, unsigned *num_maps)
  369. {
  370. struct device_node *np;
  371. unsigned reserved_maps;
  372. int ret;
  373. *map = NULL;
  374. *num_maps = 0;
  375. reserved_maps = 0;
  376. for_each_child_of_node(np_config, np) {
  377. ret = stm32_pctrl_dt_subnode_to_map(pctldev, np, map,
  378. &reserved_maps, num_maps);
  379. if (ret < 0) {
  380. pinctrl_utils_free_map(pctldev, *map, *num_maps);
  381. return ret;
  382. }
  383. }
  384. return 0;
  385. }
  386. static int stm32_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  387. {
  388. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  389. return pctl->ngroups;
  390. }
  391. static const char *stm32_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  392. unsigned group)
  393. {
  394. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  395. return pctl->groups[group].name;
  396. }
  397. static int stm32_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  398. unsigned group,
  399. const unsigned **pins,
  400. unsigned *num_pins)
  401. {
  402. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  403. *pins = (unsigned *)&pctl->groups[group].pin;
  404. *num_pins = 1;
  405. return 0;
  406. }
  407. static const struct pinctrl_ops stm32_pctrl_ops = {
  408. .dt_node_to_map = stm32_pctrl_dt_node_to_map,
  409. .dt_free_map = pinctrl_utils_free_map,
  410. .get_groups_count = stm32_pctrl_get_groups_count,
  411. .get_group_name = stm32_pctrl_get_group_name,
  412. .get_group_pins = stm32_pctrl_get_group_pins,
  413. };
  414. /* Pinmux functions */
  415. static int stm32_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  416. {
  417. return ARRAY_SIZE(stm32_gpio_functions);
  418. }
  419. static const char *stm32_pmx_get_func_name(struct pinctrl_dev *pctldev,
  420. unsigned selector)
  421. {
  422. return stm32_gpio_functions[selector];
  423. }
  424. static int stm32_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  425. unsigned function,
  426. const char * const **groups,
  427. unsigned * const num_groups)
  428. {
  429. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  430. *groups = pctl->grp_names;
  431. *num_groups = pctl->ngroups;
  432. return 0;
  433. }
  434. static void stm32_pmx_set_mode(struct stm32_gpio_bank *bank,
  435. int pin, u32 mode, u32 alt)
  436. {
  437. u32 val;
  438. int alt_shift = (pin % 8) * 4;
  439. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  440. unsigned long flags;
  441. clk_enable(bank->clk);
  442. spin_lock_irqsave(&bank->lock, flags);
  443. val = readl_relaxed(bank->base + alt_offset);
  444. val &= ~GENMASK(alt_shift + 3, alt_shift);
  445. val |= (alt << alt_shift);
  446. writel_relaxed(val, bank->base + alt_offset);
  447. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  448. val &= ~GENMASK(pin * 2 + 1, pin * 2);
  449. val |= mode << (pin * 2);
  450. writel_relaxed(val, bank->base + STM32_GPIO_MODER);
  451. spin_unlock_irqrestore(&bank->lock, flags);
  452. clk_disable(bank->clk);
  453. }
  454. static void stm32_pmx_get_mode(struct stm32_gpio_bank *bank,
  455. int pin, u32 *mode, u32 *alt)
  456. {
  457. u32 val;
  458. int alt_shift = (pin % 8) * 4;
  459. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  460. unsigned long flags;
  461. clk_enable(bank->clk);
  462. spin_lock_irqsave(&bank->lock, flags);
  463. val = readl_relaxed(bank->base + alt_offset);
  464. val &= GENMASK(alt_shift + 3, alt_shift);
  465. *alt = val >> alt_shift;
  466. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  467. val &= GENMASK(pin * 2 + 1, pin * 2);
  468. *mode = val >> (pin * 2);
  469. spin_unlock_irqrestore(&bank->lock, flags);
  470. clk_disable(bank->clk);
  471. }
  472. static int stm32_pmx_set_mux(struct pinctrl_dev *pctldev,
  473. unsigned function,
  474. unsigned group)
  475. {
  476. bool ret;
  477. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  478. struct stm32_pinctrl_group *g = pctl->groups + group;
  479. struct pinctrl_gpio_range *range;
  480. struct stm32_gpio_bank *bank;
  481. u32 mode, alt;
  482. int pin;
  483. ret = stm32_pctrl_is_function_valid(pctl, g->pin, function);
  484. if (!ret) {
  485. dev_err(pctl->dev, "invalid function %d on group %d .\n",
  486. function, group);
  487. return -EINVAL;
  488. }
  489. range = pinctrl_find_gpio_range_from_pin(pctldev, g->pin);
  490. bank = gpiochip_get_data(range->gc);
  491. pin = stm32_gpio_pin(g->pin);
  492. mode = stm32_gpio_get_mode(function);
  493. alt = stm32_gpio_get_alt(function);
  494. stm32_pmx_set_mode(bank, pin, mode, alt);
  495. return 0;
  496. }
  497. static int stm32_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  498. struct pinctrl_gpio_range *range, unsigned gpio,
  499. bool input)
  500. {
  501. struct stm32_gpio_bank *bank = gpiochip_get_data(range->gc);
  502. int pin = stm32_gpio_pin(gpio);
  503. stm32_pmx_set_mode(bank, pin, !input, 0);
  504. return 0;
  505. }
  506. static const struct pinmux_ops stm32_pmx_ops = {
  507. .get_functions_count = stm32_pmx_get_funcs_cnt,
  508. .get_function_name = stm32_pmx_get_func_name,
  509. .get_function_groups = stm32_pmx_get_func_groups,
  510. .set_mux = stm32_pmx_set_mux,
  511. .gpio_set_direction = stm32_pmx_gpio_set_direction,
  512. .strict = true,
  513. };
  514. /* Pinconf functions */
  515. static void stm32_pconf_set_driving(struct stm32_gpio_bank *bank,
  516. unsigned offset, u32 drive)
  517. {
  518. unsigned long flags;
  519. u32 val;
  520. clk_enable(bank->clk);
  521. spin_lock_irqsave(&bank->lock, flags);
  522. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  523. val &= ~BIT(offset);
  524. val |= drive << offset;
  525. writel_relaxed(val, bank->base + STM32_GPIO_TYPER);
  526. spin_unlock_irqrestore(&bank->lock, flags);
  527. clk_disable(bank->clk);
  528. }
  529. static u32 stm32_pconf_get_driving(struct stm32_gpio_bank *bank,
  530. unsigned int offset)
  531. {
  532. unsigned long flags;
  533. u32 val;
  534. clk_enable(bank->clk);
  535. spin_lock_irqsave(&bank->lock, flags);
  536. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  537. val &= BIT(offset);
  538. spin_unlock_irqrestore(&bank->lock, flags);
  539. clk_disable(bank->clk);
  540. return (val >> offset);
  541. }
  542. static void stm32_pconf_set_speed(struct stm32_gpio_bank *bank,
  543. unsigned offset, u32 speed)
  544. {
  545. unsigned long flags;
  546. u32 val;
  547. clk_enable(bank->clk);
  548. spin_lock_irqsave(&bank->lock, flags);
  549. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  550. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  551. val |= speed << (offset * 2);
  552. writel_relaxed(val, bank->base + STM32_GPIO_SPEEDR);
  553. spin_unlock_irqrestore(&bank->lock, flags);
  554. clk_disable(bank->clk);
  555. }
  556. static u32 stm32_pconf_get_speed(struct stm32_gpio_bank *bank,
  557. unsigned int offset)
  558. {
  559. unsigned long flags;
  560. u32 val;
  561. clk_enable(bank->clk);
  562. spin_lock_irqsave(&bank->lock, flags);
  563. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  564. val &= GENMASK(offset * 2 + 1, offset * 2);
  565. spin_unlock_irqrestore(&bank->lock, flags);
  566. clk_disable(bank->clk);
  567. return (val >> (offset * 2));
  568. }
  569. static void stm32_pconf_set_bias(struct stm32_gpio_bank *bank,
  570. unsigned offset, u32 bias)
  571. {
  572. unsigned long flags;
  573. u32 val;
  574. clk_enable(bank->clk);
  575. spin_lock_irqsave(&bank->lock, flags);
  576. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  577. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  578. val |= bias << (offset * 2);
  579. writel_relaxed(val, bank->base + STM32_GPIO_PUPDR);
  580. spin_unlock_irqrestore(&bank->lock, flags);
  581. clk_disable(bank->clk);
  582. }
  583. static u32 stm32_pconf_get_bias(struct stm32_gpio_bank *bank,
  584. unsigned int offset)
  585. {
  586. unsigned long flags;
  587. u32 val;
  588. clk_enable(bank->clk);
  589. spin_lock_irqsave(&bank->lock, flags);
  590. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  591. val &= GENMASK(offset * 2 + 1, offset * 2);
  592. spin_unlock_irqrestore(&bank->lock, flags);
  593. clk_disable(bank->clk);
  594. return (val >> (offset * 2));
  595. }
  596. static bool stm32_pconf_get(struct stm32_gpio_bank *bank,
  597. unsigned int offset, bool dir)
  598. {
  599. unsigned long flags;
  600. u32 val;
  601. clk_enable(bank->clk);
  602. spin_lock_irqsave(&bank->lock, flags);
  603. if (dir)
  604. val = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) &
  605. BIT(offset));
  606. else
  607. val = !!(readl_relaxed(bank->base + STM32_GPIO_ODR) &
  608. BIT(offset));
  609. spin_unlock_irqrestore(&bank->lock, flags);
  610. clk_disable(bank->clk);
  611. return val;
  612. }
  613. static int stm32_pconf_parse_conf(struct pinctrl_dev *pctldev,
  614. unsigned int pin, enum pin_config_param param,
  615. enum pin_config_param arg)
  616. {
  617. struct pinctrl_gpio_range *range;
  618. struct stm32_gpio_bank *bank;
  619. int offset, ret = 0;
  620. range = pinctrl_find_gpio_range_from_pin(pctldev, pin);
  621. bank = gpiochip_get_data(range->gc);
  622. offset = stm32_gpio_pin(pin);
  623. switch (param) {
  624. case PIN_CONFIG_DRIVE_PUSH_PULL:
  625. stm32_pconf_set_driving(bank, offset, 0);
  626. break;
  627. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  628. stm32_pconf_set_driving(bank, offset, 1);
  629. break;
  630. case PIN_CONFIG_SLEW_RATE:
  631. stm32_pconf_set_speed(bank, offset, arg);
  632. break;
  633. case PIN_CONFIG_BIAS_DISABLE:
  634. stm32_pconf_set_bias(bank, offset, 0);
  635. break;
  636. case PIN_CONFIG_BIAS_PULL_UP:
  637. stm32_pconf_set_bias(bank, offset, 1);
  638. break;
  639. case PIN_CONFIG_BIAS_PULL_DOWN:
  640. stm32_pconf_set_bias(bank, offset, 2);
  641. break;
  642. case PIN_CONFIG_OUTPUT:
  643. __stm32_gpio_set(bank, offset, arg);
  644. ret = stm32_pmx_gpio_set_direction(pctldev, NULL, pin, false);
  645. break;
  646. default:
  647. ret = -EINVAL;
  648. }
  649. return ret;
  650. }
  651. static int stm32_pconf_group_get(struct pinctrl_dev *pctldev,
  652. unsigned group,
  653. unsigned long *config)
  654. {
  655. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  656. *config = pctl->groups[group].config;
  657. return 0;
  658. }
  659. static int stm32_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
  660. unsigned long *configs, unsigned num_configs)
  661. {
  662. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  663. struct stm32_pinctrl_group *g = &pctl->groups[group];
  664. int i, ret;
  665. for (i = 0; i < num_configs; i++) {
  666. ret = stm32_pconf_parse_conf(pctldev, g->pin,
  667. pinconf_to_config_param(configs[i]),
  668. pinconf_to_config_argument(configs[i]));
  669. if (ret < 0)
  670. return ret;
  671. g->config = configs[i];
  672. }
  673. return 0;
  674. }
  675. static void stm32_pconf_dbg_show(struct pinctrl_dev *pctldev,
  676. struct seq_file *s,
  677. unsigned int pin)
  678. {
  679. struct pinctrl_gpio_range *range;
  680. struct stm32_gpio_bank *bank;
  681. int offset;
  682. u32 mode, alt, drive, speed, bias;
  683. static const char * const modes[] = {
  684. "input", "output", "alternate", "analog" };
  685. static const char * const speeds[] = {
  686. "low", "medium", "high", "very high" };
  687. static const char * const biasing[] = {
  688. "floating", "pull up", "pull down", "" };
  689. bool val;
  690. range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
  691. bank = gpiochip_get_data(range->gc);
  692. offset = stm32_gpio_pin(pin);
  693. stm32_pmx_get_mode(bank, offset, &mode, &alt);
  694. bias = stm32_pconf_get_bias(bank, offset);
  695. seq_printf(s, "%s ", modes[mode]);
  696. switch (mode) {
  697. /* input */
  698. case 0:
  699. val = stm32_pconf_get(bank, offset, true);
  700. seq_printf(s, "- %s - %s",
  701. val ? "high" : "low",
  702. biasing[bias]);
  703. break;
  704. /* output */
  705. case 1:
  706. drive = stm32_pconf_get_driving(bank, offset);
  707. speed = stm32_pconf_get_speed(bank, offset);
  708. val = stm32_pconf_get(bank, offset, false);
  709. seq_printf(s, "- %s - %s - %s - %s %s",
  710. val ? "high" : "low",
  711. drive ? "open drain" : "push pull",
  712. biasing[bias],
  713. speeds[speed], "speed");
  714. break;
  715. /* alternate */
  716. case 2:
  717. drive = stm32_pconf_get_driving(bank, offset);
  718. speed = stm32_pconf_get_speed(bank, offset);
  719. seq_printf(s, "%d - %s - %s - %s %s", alt,
  720. drive ? "open drain" : "push pull",
  721. biasing[bias],
  722. speeds[speed], "speed");
  723. break;
  724. /* analog */
  725. case 3:
  726. break;
  727. }
  728. }
  729. static const struct pinconf_ops stm32_pconf_ops = {
  730. .pin_config_group_get = stm32_pconf_group_get,
  731. .pin_config_group_set = stm32_pconf_group_set,
  732. .pin_config_dbg_show = stm32_pconf_dbg_show,
  733. };
  734. static int stm32_gpiolib_register_bank(struct stm32_pinctrl *pctl,
  735. struct device_node *np)
  736. {
  737. struct stm32_gpio_bank *bank = &pctl->banks[pctl->nbanks];
  738. struct pinctrl_gpio_range *range = &bank->range;
  739. struct of_phandle_args args;
  740. struct device *dev = pctl->dev;
  741. struct resource res;
  742. struct reset_control *rstc;
  743. int npins = STM32_GPIO_PINS_PER_BANK;
  744. int bank_nr, err;
  745. rstc = of_reset_control_get(np, NULL);
  746. if (!IS_ERR(rstc))
  747. reset_control_deassert(rstc);
  748. if (of_address_to_resource(np, 0, &res))
  749. return -ENODEV;
  750. bank->base = devm_ioremap_resource(dev, &res);
  751. if (IS_ERR(bank->base))
  752. return PTR_ERR(bank->base);
  753. bank->clk = of_clk_get_by_name(np, NULL);
  754. if (IS_ERR(bank->clk)) {
  755. dev_err(dev, "failed to get clk (%ld)\n", PTR_ERR(bank->clk));
  756. return PTR_ERR(bank->clk);
  757. }
  758. err = clk_prepare(bank->clk);
  759. if (err) {
  760. dev_err(dev, "failed to prepare clk (%d)\n", err);
  761. return err;
  762. }
  763. bank->gpio_chip = stm32_gpio_template;
  764. of_property_read_string(np, "st,bank-name", &bank->gpio_chip.label);
  765. if (!of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args)) {
  766. bank_nr = args.args[1] / STM32_GPIO_PINS_PER_BANK;
  767. bank->gpio_chip.base = args.args[1];
  768. } else {
  769. bank_nr = pctl->nbanks;
  770. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  771. range->name = bank->gpio_chip.label;
  772. range->id = bank_nr;
  773. range->pin_base = range->id * STM32_GPIO_PINS_PER_BANK;
  774. range->base = range->id * STM32_GPIO_PINS_PER_BANK;
  775. range->npins = npins;
  776. range->gc = &bank->gpio_chip;
  777. pinctrl_add_gpio_range(pctl->pctl_dev,
  778. &pctl->banks[bank_nr].range);
  779. }
  780. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  781. bank->gpio_chip.ngpio = npins;
  782. bank->gpio_chip.of_node = np;
  783. bank->gpio_chip.parent = dev;
  784. bank->bank_nr = bank_nr;
  785. spin_lock_init(&bank->lock);
  786. /* create irq hierarchical domain */
  787. bank->fwnode = of_node_to_fwnode(np);
  788. bank->domain = irq_domain_create_hierarchy(pctl->domain, 0,
  789. STM32_GPIO_IRQ_LINE, bank->fwnode,
  790. &stm32_gpio_domain_ops, bank);
  791. if (!bank->domain)
  792. return -ENODEV;
  793. err = gpiochip_add_data(&bank->gpio_chip, bank);
  794. if (err) {
  795. dev_err(dev, "Failed to add gpiochip(%d)!\n", bank_nr);
  796. return err;
  797. }
  798. dev_info(dev, "%s bank added\n", bank->gpio_chip.label);
  799. return 0;
  800. }
  801. static int stm32_pctrl_dt_setup_irq(struct platform_device *pdev,
  802. struct stm32_pinctrl *pctl)
  803. {
  804. struct device_node *np = pdev->dev.of_node, *parent;
  805. struct device *dev = &pdev->dev;
  806. struct regmap *rm;
  807. int offset, ret, i;
  808. parent = of_irq_find_parent(np);
  809. if (!parent)
  810. return -ENXIO;
  811. pctl->domain = irq_find_host(parent);
  812. if (!pctl->domain)
  813. return -ENXIO;
  814. pctl->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
  815. if (IS_ERR(pctl->regmap))
  816. return PTR_ERR(pctl->regmap);
  817. rm = pctl->regmap;
  818. ret = of_property_read_u32_index(np, "st,syscfg", 1, &offset);
  819. if (ret)
  820. return ret;
  821. for (i = 0; i < STM32_GPIO_PINS_PER_BANK; i++) {
  822. struct reg_field mux;
  823. mux.reg = offset + (i / 4) * 4;
  824. mux.lsb = (i % 4) * 4;
  825. mux.msb = mux.lsb + 3;
  826. pctl->irqmux[i] = devm_regmap_field_alloc(dev, rm, mux);
  827. if (IS_ERR(pctl->irqmux[i]))
  828. return PTR_ERR(pctl->irqmux[i]);
  829. }
  830. return 0;
  831. }
  832. static int stm32_pctrl_build_state(struct platform_device *pdev)
  833. {
  834. struct stm32_pinctrl *pctl = platform_get_drvdata(pdev);
  835. int i;
  836. pctl->ngroups = pctl->match_data->npins;
  837. /* Allocate groups */
  838. pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups,
  839. sizeof(*pctl->groups), GFP_KERNEL);
  840. if (!pctl->groups)
  841. return -ENOMEM;
  842. /* We assume that one pin is one group, use pin name as group name. */
  843. pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups,
  844. sizeof(*pctl->grp_names), GFP_KERNEL);
  845. if (!pctl->grp_names)
  846. return -ENOMEM;
  847. for (i = 0; i < pctl->match_data->npins; i++) {
  848. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  849. struct stm32_pinctrl_group *group = pctl->groups + i;
  850. group->name = pin->pin.name;
  851. group->pin = pin->pin.number;
  852. pctl->grp_names[i] = pin->pin.name;
  853. }
  854. return 0;
  855. }
  856. int stm32_pctl_probe(struct platform_device *pdev)
  857. {
  858. struct device_node *np = pdev->dev.of_node;
  859. struct device_node *child;
  860. const struct of_device_id *match;
  861. struct device *dev = &pdev->dev;
  862. struct stm32_pinctrl *pctl;
  863. struct pinctrl_pin_desc *pins;
  864. int i, ret, banks = 0;
  865. if (!np)
  866. return -EINVAL;
  867. match = of_match_device(dev->driver->of_match_table, dev);
  868. if (!match || !match->data)
  869. return -EINVAL;
  870. if (!of_find_property(np, "pins-are-numbered", NULL)) {
  871. dev_err(dev, "only support pins-are-numbered format\n");
  872. return -EINVAL;
  873. }
  874. pctl = devm_kzalloc(dev, sizeof(*pctl), GFP_KERNEL);
  875. if (!pctl)
  876. return -ENOMEM;
  877. platform_set_drvdata(pdev, pctl);
  878. pctl->dev = dev;
  879. pctl->match_data = match->data;
  880. ret = stm32_pctrl_build_state(pdev);
  881. if (ret) {
  882. dev_err(dev, "build state failed: %d\n", ret);
  883. return -EINVAL;
  884. }
  885. if (of_find_property(np, "interrupt-parent", NULL)) {
  886. ret = stm32_pctrl_dt_setup_irq(pdev, pctl);
  887. if (ret)
  888. return ret;
  889. }
  890. pins = devm_kcalloc(&pdev->dev, pctl->match_data->npins, sizeof(*pins),
  891. GFP_KERNEL);
  892. if (!pins)
  893. return -ENOMEM;
  894. for (i = 0; i < pctl->match_data->npins; i++)
  895. pins[i] = pctl->match_data->pins[i].pin;
  896. pctl->pctl_desc.name = dev_name(&pdev->dev);
  897. pctl->pctl_desc.owner = THIS_MODULE;
  898. pctl->pctl_desc.pins = pins;
  899. pctl->pctl_desc.npins = pctl->match_data->npins;
  900. pctl->pctl_desc.confops = &stm32_pconf_ops;
  901. pctl->pctl_desc.pctlops = &stm32_pctrl_ops;
  902. pctl->pctl_desc.pmxops = &stm32_pmx_ops;
  903. pctl->dev = &pdev->dev;
  904. pctl->pctl_dev = devm_pinctrl_register(&pdev->dev, &pctl->pctl_desc,
  905. pctl);
  906. if (IS_ERR(pctl->pctl_dev)) {
  907. dev_err(&pdev->dev, "Failed pinctrl registration\n");
  908. return PTR_ERR(pctl->pctl_dev);
  909. }
  910. for_each_child_of_node(np, child)
  911. if (of_property_read_bool(child, "gpio-controller"))
  912. banks++;
  913. if (!banks) {
  914. dev_err(dev, "at least one GPIO bank is required\n");
  915. return -EINVAL;
  916. }
  917. pctl->banks = devm_kcalloc(dev, banks, sizeof(*pctl->banks),
  918. GFP_KERNEL);
  919. if (!pctl->banks)
  920. return -ENOMEM;
  921. for_each_child_of_node(np, child) {
  922. if (of_property_read_bool(child, "gpio-controller")) {
  923. ret = stm32_gpiolib_register_bank(pctl, child);
  924. if (ret)
  925. return ret;
  926. pctl->nbanks++;
  927. }
  928. }
  929. dev_info(dev, "Pinctrl STM32 initialized\n");
  930. return 0;
  931. }