pcie-rockchip.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487
  1. /*
  2. * Rockchip AXI PCIe host controller driver
  3. *
  4. * Copyright (c) 2016 Rockchip, Inc.
  5. *
  6. * Author: Shawn Lin <shawn.lin@rock-chips.com>
  7. * Wenrui Li <wenrui.li@rock-chips.com>
  8. *
  9. * Bits taken from Synopsys Designware Host controller driver and
  10. * ARM PCI Host generic driver.
  11. *
  12. * This program is free software: you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation, either version 2 of the License, or
  15. * (at your option) any later version.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/gpio/consumer.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/iopoll.h>
  23. #include <linux/irq.h>
  24. #include <linux/irqchip/chained_irq.h>
  25. #include <linux/irqdomain.h>
  26. #include <linux/kernel.h>
  27. #include <linux/mfd/syscon.h>
  28. #include <linux/module.h>
  29. #include <linux/of_address.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/of_platform.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/pci.h>
  35. #include <linux/pci_ids.h>
  36. #include <linux/phy/phy.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/reset.h>
  39. #include <linux/regmap.h>
  40. /*
  41. * The upper 16 bits of PCIE_CLIENT_CONFIG are a write mask for the lower 16
  42. * bits. This allows atomic updates of the register without locking.
  43. */
  44. #define HIWORD_UPDATE(mask, val) (((mask) << 16) | (val))
  45. #define HIWORD_UPDATE_BIT(val) HIWORD_UPDATE(val, val)
  46. #define ENCODE_LANES(x) ((((x) >> 1) & 3) << 4)
  47. #define PCIE_CLIENT_BASE 0x0
  48. #define PCIE_CLIENT_CONFIG (PCIE_CLIENT_BASE + 0x00)
  49. #define PCIE_CLIENT_CONF_ENABLE HIWORD_UPDATE_BIT(0x0001)
  50. #define PCIE_CLIENT_LINK_TRAIN_ENABLE HIWORD_UPDATE_BIT(0x0002)
  51. #define PCIE_CLIENT_ARI_ENABLE HIWORD_UPDATE_BIT(0x0008)
  52. #define PCIE_CLIENT_CONF_LANE_NUM(x) HIWORD_UPDATE(0x0030, ENCODE_LANES(x))
  53. #define PCIE_CLIENT_MODE_RC HIWORD_UPDATE_BIT(0x0040)
  54. #define PCIE_CLIENT_GEN_SEL_1 HIWORD_UPDATE(0x0080, 0)
  55. #define PCIE_CLIENT_GEN_SEL_2 HIWORD_UPDATE_BIT(0x0080)
  56. #define PCIE_CLIENT_DEBUG_OUT_0 (PCIE_CLIENT_BASE + 0x3c)
  57. #define PCIE_CLIENT_DEBUG_LTSSM_MASK GENMASK(5, 0)
  58. #define PCIE_CLIENT_DEBUG_LTSSM_L1 0x18
  59. #define PCIE_CLIENT_DEBUG_LTSSM_L2 0x19
  60. #define PCIE_CLIENT_BASIC_STATUS1 (PCIE_CLIENT_BASE + 0x48)
  61. #define PCIE_CLIENT_LINK_STATUS_UP 0x00300000
  62. #define PCIE_CLIENT_LINK_STATUS_MASK 0x00300000
  63. #define PCIE_CLIENT_INT_MASK (PCIE_CLIENT_BASE + 0x4c)
  64. #define PCIE_CLIENT_INT_STATUS (PCIE_CLIENT_BASE + 0x50)
  65. #define PCIE_CLIENT_INTR_MASK GENMASK(8, 5)
  66. #define PCIE_CLIENT_INTR_SHIFT 5
  67. #define PCIE_CLIENT_INT_LEGACY_DONE BIT(15)
  68. #define PCIE_CLIENT_INT_MSG BIT(14)
  69. #define PCIE_CLIENT_INT_HOT_RST BIT(13)
  70. #define PCIE_CLIENT_INT_DPA BIT(12)
  71. #define PCIE_CLIENT_INT_FATAL_ERR BIT(11)
  72. #define PCIE_CLIENT_INT_NFATAL_ERR BIT(10)
  73. #define PCIE_CLIENT_INT_CORR_ERR BIT(9)
  74. #define PCIE_CLIENT_INT_INTD BIT(8)
  75. #define PCIE_CLIENT_INT_INTC BIT(7)
  76. #define PCIE_CLIENT_INT_INTB BIT(6)
  77. #define PCIE_CLIENT_INT_INTA BIT(5)
  78. #define PCIE_CLIENT_INT_LOCAL BIT(4)
  79. #define PCIE_CLIENT_INT_UDMA BIT(3)
  80. #define PCIE_CLIENT_INT_PHY BIT(2)
  81. #define PCIE_CLIENT_INT_HOT_PLUG BIT(1)
  82. #define PCIE_CLIENT_INT_PWR_STCG BIT(0)
  83. #define PCIE_CLIENT_INT_LEGACY \
  84. (PCIE_CLIENT_INT_INTA | PCIE_CLIENT_INT_INTB | \
  85. PCIE_CLIENT_INT_INTC | PCIE_CLIENT_INT_INTD)
  86. #define PCIE_CLIENT_INT_CLI \
  87. (PCIE_CLIENT_INT_CORR_ERR | PCIE_CLIENT_INT_NFATAL_ERR | \
  88. PCIE_CLIENT_INT_FATAL_ERR | PCIE_CLIENT_INT_DPA | \
  89. PCIE_CLIENT_INT_HOT_RST | PCIE_CLIENT_INT_MSG | \
  90. PCIE_CLIENT_INT_LEGACY_DONE | PCIE_CLIENT_INT_LEGACY | \
  91. PCIE_CLIENT_INT_PHY)
  92. #define PCIE_CORE_CTRL_MGMT_BASE 0x900000
  93. #define PCIE_CORE_CTRL (PCIE_CORE_CTRL_MGMT_BASE + 0x000)
  94. #define PCIE_CORE_PL_CONF_SPEED_5G 0x00000008
  95. #define PCIE_CORE_PL_CONF_SPEED_MASK 0x00000018
  96. #define PCIE_CORE_PL_CONF_LANE_MASK 0x00000006
  97. #define PCIE_CORE_PL_CONF_LANE_SHIFT 1
  98. #define PCIE_CORE_CTRL_PLC1 (PCIE_CORE_CTRL_MGMT_BASE + 0x004)
  99. #define PCIE_CORE_CTRL_PLC1_FTS_MASK GENMASK(23, 8)
  100. #define PCIE_CORE_CTRL_PLC1_FTS_SHIFT 8
  101. #define PCIE_CORE_CTRL_PLC1_FTS_CNT 0xffff
  102. #define PCIE_CORE_TXCREDIT_CFG1 (PCIE_CORE_CTRL_MGMT_BASE + 0x020)
  103. #define PCIE_CORE_TXCREDIT_CFG1_MUI_MASK 0xFFFF0000
  104. #define PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT 16
  105. #define PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(x) \
  106. (((x) >> 3) << PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT)
  107. #define PCIE_CORE_INT_STATUS (PCIE_CORE_CTRL_MGMT_BASE + 0x20c)
  108. #define PCIE_CORE_INT_PRFPE BIT(0)
  109. #define PCIE_CORE_INT_CRFPE BIT(1)
  110. #define PCIE_CORE_INT_RRPE BIT(2)
  111. #define PCIE_CORE_INT_PRFO BIT(3)
  112. #define PCIE_CORE_INT_CRFO BIT(4)
  113. #define PCIE_CORE_INT_RT BIT(5)
  114. #define PCIE_CORE_INT_RTR BIT(6)
  115. #define PCIE_CORE_INT_PE BIT(7)
  116. #define PCIE_CORE_INT_MTR BIT(8)
  117. #define PCIE_CORE_INT_UCR BIT(9)
  118. #define PCIE_CORE_INT_FCE BIT(10)
  119. #define PCIE_CORE_INT_CT BIT(11)
  120. #define PCIE_CORE_INT_UTC BIT(18)
  121. #define PCIE_CORE_INT_MMVC BIT(19)
  122. #define PCIE_CORE_CONFIG_VENDOR (PCIE_CORE_CTRL_MGMT_BASE + 0x44)
  123. #define PCIE_CORE_INT_MASK (PCIE_CORE_CTRL_MGMT_BASE + 0x210)
  124. #define PCIE_RC_BAR_CONF (PCIE_CORE_CTRL_MGMT_BASE + 0x300)
  125. #define PCIE_CORE_INT \
  126. (PCIE_CORE_INT_PRFPE | PCIE_CORE_INT_CRFPE | \
  127. PCIE_CORE_INT_RRPE | PCIE_CORE_INT_CRFO | \
  128. PCIE_CORE_INT_RT | PCIE_CORE_INT_RTR | \
  129. PCIE_CORE_INT_PE | PCIE_CORE_INT_MTR | \
  130. PCIE_CORE_INT_UCR | PCIE_CORE_INT_FCE | \
  131. PCIE_CORE_INT_CT | PCIE_CORE_INT_UTC | \
  132. PCIE_CORE_INT_MMVC)
  133. #define PCIE_RC_CONFIG_BASE 0xa00000
  134. #define PCIE_RC_CONFIG_RID_CCR (PCIE_RC_CONFIG_BASE + 0x08)
  135. #define PCIE_RC_CONFIG_SCC_SHIFT 16
  136. #define PCIE_RC_CONFIG_DCR (PCIE_RC_CONFIG_BASE + 0xc4)
  137. #define PCIE_RC_CONFIG_DCR_CSPL_SHIFT 18
  138. #define PCIE_RC_CONFIG_DCR_CSPL_LIMIT 0xff
  139. #define PCIE_RC_CONFIG_DCR_CPLS_SHIFT 26
  140. #define PCIE_RC_CONFIG_LINK_CAP (PCIE_RC_CONFIG_BASE + 0xcc)
  141. #define PCIE_RC_CONFIG_LINK_CAP_L0S BIT(10)
  142. #define PCIE_RC_CONFIG_LCS (PCIE_RC_CONFIG_BASE + 0xd0)
  143. #define PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2 (PCIE_RC_CONFIG_BASE + 0x90c)
  144. #define PCIE_RC_CONFIG_THP_CAP (PCIE_RC_CONFIG_BASE + 0x274)
  145. #define PCIE_RC_CONFIG_THP_CAP_NEXT_MASK GENMASK(31, 20)
  146. #define PCIE_CORE_AXI_CONF_BASE 0xc00000
  147. #define PCIE_CORE_OB_REGION_ADDR0 (PCIE_CORE_AXI_CONF_BASE + 0x0)
  148. #define PCIE_CORE_OB_REGION_ADDR0_NUM_BITS 0x3f
  149. #define PCIE_CORE_OB_REGION_ADDR0_LO_ADDR 0xffffff00
  150. #define PCIE_CORE_OB_REGION_ADDR1 (PCIE_CORE_AXI_CONF_BASE + 0x4)
  151. #define PCIE_CORE_OB_REGION_DESC0 (PCIE_CORE_AXI_CONF_BASE + 0x8)
  152. #define PCIE_CORE_OB_REGION_DESC1 (PCIE_CORE_AXI_CONF_BASE + 0xc)
  153. #define PCIE_CORE_AXI_INBOUND_BASE 0xc00800
  154. #define PCIE_RP_IB_ADDR0 (PCIE_CORE_AXI_INBOUND_BASE + 0x0)
  155. #define PCIE_CORE_IB_REGION_ADDR0_NUM_BITS 0x3f
  156. #define PCIE_CORE_IB_REGION_ADDR0_LO_ADDR 0xffffff00
  157. #define PCIE_RP_IB_ADDR1 (PCIE_CORE_AXI_INBOUND_BASE + 0x4)
  158. /* Size of one AXI Region (not Region 0) */
  159. #define AXI_REGION_SIZE BIT(20)
  160. /* Size of Region 0, equal to sum of sizes of other regions */
  161. #define AXI_REGION_0_SIZE (32 * (0x1 << 20))
  162. #define OB_REG_SIZE_SHIFT 5
  163. #define IB_ROOT_PORT_REG_SIZE_SHIFT 3
  164. #define AXI_WRAPPER_IO_WRITE 0x6
  165. #define AXI_WRAPPER_MEM_WRITE 0x2
  166. #define AXI_WRAPPER_NOR_MSG 0xc
  167. #define MAX_AXI_IB_ROOTPORT_REGION_NUM 3
  168. #define MIN_AXI_ADDR_BITS_PASSED 8
  169. #define PCIE_RC_SEND_PME_OFF 0x11960
  170. #define ROCKCHIP_VENDOR_ID 0x1d87
  171. #define PCIE_ECAM_BUS(x) (((x) & 0xff) << 20)
  172. #define PCIE_ECAM_DEV(x) (((x) & 0x1f) << 15)
  173. #define PCIE_ECAM_FUNC(x) (((x) & 0x7) << 12)
  174. #define PCIE_ECAM_REG(x) (((x) & 0xfff) << 0)
  175. #define PCIE_ECAM_ADDR(bus, dev, func, reg) \
  176. (PCIE_ECAM_BUS(bus) | PCIE_ECAM_DEV(dev) | \
  177. PCIE_ECAM_FUNC(func) | PCIE_ECAM_REG(reg))
  178. #define PCIE_LINK_IS_L2(x) \
  179. (((x) & PCIE_CLIENT_DEBUG_LTSSM_MASK) == PCIE_CLIENT_DEBUG_LTSSM_L2)
  180. #define PCIE_LINK_UP(x) \
  181. (((x) & PCIE_CLIENT_LINK_STATUS_MASK) == PCIE_CLIENT_LINK_STATUS_UP)
  182. #define PCIE_LINK_IS_GEN2(x) \
  183. (((x) & PCIE_CORE_PL_CONF_SPEED_MASK) == PCIE_CORE_PL_CONF_SPEED_5G)
  184. #define RC_REGION_0_ADDR_TRANS_H 0x00000000
  185. #define RC_REGION_0_ADDR_TRANS_L 0x00000000
  186. #define RC_REGION_0_PASS_BITS (25 - 1)
  187. #define MAX_AXI_WRAPPER_REGION_NUM 33
  188. struct rockchip_pcie {
  189. void __iomem *reg_base; /* DT axi-base */
  190. void __iomem *apb_base; /* DT apb-base */
  191. struct phy *phy;
  192. struct reset_control *core_rst;
  193. struct reset_control *mgmt_rst;
  194. struct reset_control *mgmt_sticky_rst;
  195. struct reset_control *pipe_rst;
  196. struct reset_control *pm_rst;
  197. struct reset_control *aclk_rst;
  198. struct reset_control *pclk_rst;
  199. struct clk *aclk_pcie;
  200. struct clk *aclk_perf_pcie;
  201. struct clk *hclk_pcie;
  202. struct clk *clk_pcie_pm;
  203. struct regulator *vpcie3v3; /* 3.3V power supply */
  204. struct regulator *vpcie1v8; /* 1.8V power supply */
  205. struct regulator *vpcie0v9; /* 0.9V power supply */
  206. struct gpio_desc *ep_gpio;
  207. u32 lanes;
  208. u8 root_bus_nr;
  209. int link_gen;
  210. struct device *dev;
  211. struct irq_domain *irq_domain;
  212. int offset;
  213. struct pci_bus *root_bus;
  214. struct resource *io;
  215. phys_addr_t io_bus_addr;
  216. u32 io_size;
  217. void __iomem *msg_region;
  218. u32 mem_size;
  219. phys_addr_t msg_bus_addr;
  220. phys_addr_t mem_bus_addr;
  221. };
  222. static u32 rockchip_pcie_read(struct rockchip_pcie *rockchip, u32 reg)
  223. {
  224. return readl(rockchip->apb_base + reg);
  225. }
  226. static void rockchip_pcie_write(struct rockchip_pcie *rockchip, u32 val,
  227. u32 reg)
  228. {
  229. writel(val, rockchip->apb_base + reg);
  230. }
  231. static void rockchip_pcie_enable_bw_int(struct rockchip_pcie *rockchip)
  232. {
  233. u32 status;
  234. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  235. status |= (PCI_EXP_LNKCTL_LBMIE | PCI_EXP_LNKCTL_LABIE);
  236. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  237. }
  238. static void rockchip_pcie_clr_bw_int(struct rockchip_pcie *rockchip)
  239. {
  240. u32 status;
  241. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  242. status |= (PCI_EXP_LNKSTA_LBMS | PCI_EXP_LNKSTA_LABS) << 16;
  243. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  244. }
  245. static void rockchip_pcie_update_txcredit_mui(struct rockchip_pcie *rockchip)
  246. {
  247. u32 val;
  248. /* Update Tx credit maximum update interval */
  249. val = rockchip_pcie_read(rockchip, PCIE_CORE_TXCREDIT_CFG1);
  250. val &= ~PCIE_CORE_TXCREDIT_CFG1_MUI_MASK;
  251. val |= PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(24000); /* ns */
  252. rockchip_pcie_write(rockchip, val, PCIE_CORE_TXCREDIT_CFG1);
  253. }
  254. static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
  255. struct pci_bus *bus, int dev)
  256. {
  257. /* access only one slot on each root port */
  258. if (bus->number == rockchip->root_bus_nr && dev > 0)
  259. return 0;
  260. /*
  261. * do not read more than one device on the bus directly attached
  262. * to RC's downstream side.
  263. */
  264. if (bus->primary == rockchip->root_bus_nr && dev > 0)
  265. return 0;
  266. return 1;
  267. }
  268. static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
  269. int where, int size, u32 *val)
  270. {
  271. void __iomem *addr = rockchip->apb_base + PCIE_RC_CONFIG_BASE + where;
  272. if (!IS_ALIGNED((uintptr_t)addr, size)) {
  273. *val = 0;
  274. return PCIBIOS_BAD_REGISTER_NUMBER;
  275. }
  276. if (size == 4) {
  277. *val = readl(addr);
  278. } else if (size == 2) {
  279. *val = readw(addr);
  280. } else if (size == 1) {
  281. *val = readb(addr);
  282. } else {
  283. *val = 0;
  284. return PCIBIOS_BAD_REGISTER_NUMBER;
  285. }
  286. return PCIBIOS_SUCCESSFUL;
  287. }
  288. static int rockchip_pcie_wr_own_conf(struct rockchip_pcie *rockchip,
  289. int where, int size, u32 val)
  290. {
  291. u32 mask, tmp, offset;
  292. offset = where & ~0x3;
  293. if (size == 4) {
  294. writel(val, rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset);
  295. return PCIBIOS_SUCCESSFUL;
  296. }
  297. mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
  298. /*
  299. * N.B. This read/modify/write isn't safe in general because it can
  300. * corrupt RW1C bits in adjacent registers. But the hardware
  301. * doesn't support smaller writes.
  302. */
  303. tmp = readl(rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset) & mask;
  304. tmp |= val << ((where & 0x3) * 8);
  305. writel(tmp, rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset);
  306. return PCIBIOS_SUCCESSFUL;
  307. }
  308. static int rockchip_pcie_rd_other_conf(struct rockchip_pcie *rockchip,
  309. struct pci_bus *bus, u32 devfn,
  310. int where, int size, u32 *val)
  311. {
  312. u32 busdev;
  313. busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
  314. PCI_FUNC(devfn), where);
  315. if (!IS_ALIGNED(busdev, size)) {
  316. *val = 0;
  317. return PCIBIOS_BAD_REGISTER_NUMBER;
  318. }
  319. if (size == 4) {
  320. *val = readl(rockchip->reg_base + busdev);
  321. } else if (size == 2) {
  322. *val = readw(rockchip->reg_base + busdev);
  323. } else if (size == 1) {
  324. *val = readb(rockchip->reg_base + busdev);
  325. } else {
  326. *val = 0;
  327. return PCIBIOS_BAD_REGISTER_NUMBER;
  328. }
  329. return PCIBIOS_SUCCESSFUL;
  330. }
  331. static int rockchip_pcie_wr_other_conf(struct rockchip_pcie *rockchip,
  332. struct pci_bus *bus, u32 devfn,
  333. int where, int size, u32 val)
  334. {
  335. u32 busdev;
  336. busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
  337. PCI_FUNC(devfn), where);
  338. if (!IS_ALIGNED(busdev, size))
  339. return PCIBIOS_BAD_REGISTER_NUMBER;
  340. if (size == 4)
  341. writel(val, rockchip->reg_base + busdev);
  342. else if (size == 2)
  343. writew(val, rockchip->reg_base + busdev);
  344. else if (size == 1)
  345. writeb(val, rockchip->reg_base + busdev);
  346. else
  347. return PCIBIOS_BAD_REGISTER_NUMBER;
  348. return PCIBIOS_SUCCESSFUL;
  349. }
  350. static int rockchip_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  351. int size, u32 *val)
  352. {
  353. struct rockchip_pcie *rockchip = bus->sysdata;
  354. if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn))) {
  355. *val = 0xffffffff;
  356. return PCIBIOS_DEVICE_NOT_FOUND;
  357. }
  358. if (bus->number == rockchip->root_bus_nr)
  359. return rockchip_pcie_rd_own_conf(rockchip, where, size, val);
  360. return rockchip_pcie_rd_other_conf(rockchip, bus, devfn, where, size, val);
  361. }
  362. static int rockchip_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  363. int where, int size, u32 val)
  364. {
  365. struct rockchip_pcie *rockchip = bus->sysdata;
  366. if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
  367. return PCIBIOS_DEVICE_NOT_FOUND;
  368. if (bus->number == rockchip->root_bus_nr)
  369. return rockchip_pcie_wr_own_conf(rockchip, where, size, val);
  370. return rockchip_pcie_wr_other_conf(rockchip, bus, devfn, where, size, val);
  371. }
  372. static struct pci_ops rockchip_pcie_ops = {
  373. .read = rockchip_pcie_rd_conf,
  374. .write = rockchip_pcie_wr_conf,
  375. };
  376. static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip)
  377. {
  378. int curr;
  379. u32 status, scale, power;
  380. if (IS_ERR(rockchip->vpcie3v3))
  381. return;
  382. /*
  383. * Set RC's captured slot power limit and scale if
  384. * vpcie3v3 available. The default values are both zero
  385. * which means the software should set these two according
  386. * to the actual power supply.
  387. */
  388. curr = regulator_get_current_limit(rockchip->vpcie3v3);
  389. if (curr <= 0)
  390. return;
  391. scale = 3; /* 0.001x */
  392. curr = curr / 1000; /* convert to mA */
  393. power = (curr * 3300) / 1000; /* milliwatt */
  394. while (power > PCIE_RC_CONFIG_DCR_CSPL_LIMIT) {
  395. if (!scale) {
  396. dev_warn(rockchip->dev, "invalid power supply\n");
  397. return;
  398. }
  399. scale--;
  400. power = power / 10;
  401. }
  402. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCR);
  403. status |= (power << PCIE_RC_CONFIG_DCR_CSPL_SHIFT) |
  404. (scale << PCIE_RC_CONFIG_DCR_CPLS_SHIFT);
  405. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCR);
  406. }
  407. /**
  408. * rockchip_pcie_init_port - Initialize hardware
  409. * @rockchip: PCIe port information
  410. */
  411. static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
  412. {
  413. struct device *dev = rockchip->dev;
  414. int err;
  415. u32 status;
  416. gpiod_set_value(rockchip->ep_gpio, 0);
  417. err = reset_control_assert(rockchip->aclk_rst);
  418. if (err) {
  419. dev_err(dev, "assert aclk_rst err %d\n", err);
  420. return err;
  421. }
  422. err = reset_control_assert(rockchip->pclk_rst);
  423. if (err) {
  424. dev_err(dev, "assert pclk_rst err %d\n", err);
  425. return err;
  426. }
  427. err = reset_control_assert(rockchip->pm_rst);
  428. if (err) {
  429. dev_err(dev, "assert pm_rst err %d\n", err);
  430. return err;
  431. }
  432. err = phy_init(rockchip->phy);
  433. if (err < 0) {
  434. dev_err(dev, "fail to init phy, err %d\n", err);
  435. return err;
  436. }
  437. err = reset_control_assert(rockchip->core_rst);
  438. if (err) {
  439. dev_err(dev, "assert core_rst err %d\n", err);
  440. return err;
  441. }
  442. err = reset_control_assert(rockchip->mgmt_rst);
  443. if (err) {
  444. dev_err(dev, "assert mgmt_rst err %d\n", err);
  445. return err;
  446. }
  447. err = reset_control_assert(rockchip->mgmt_sticky_rst);
  448. if (err) {
  449. dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
  450. return err;
  451. }
  452. err = reset_control_assert(rockchip->pipe_rst);
  453. if (err) {
  454. dev_err(dev, "assert pipe_rst err %d\n", err);
  455. return err;
  456. }
  457. udelay(10);
  458. err = reset_control_deassert(rockchip->pm_rst);
  459. if (err) {
  460. dev_err(dev, "deassert pm_rst err %d\n", err);
  461. return err;
  462. }
  463. err = reset_control_deassert(rockchip->aclk_rst);
  464. if (err) {
  465. dev_err(dev, "deassert aclk_rst err %d\n", err);
  466. return err;
  467. }
  468. err = reset_control_deassert(rockchip->pclk_rst);
  469. if (err) {
  470. dev_err(dev, "deassert pclk_rst err %d\n", err);
  471. return err;
  472. }
  473. if (rockchip->link_gen == 2)
  474. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_2,
  475. PCIE_CLIENT_CONFIG);
  476. else
  477. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_1,
  478. PCIE_CLIENT_CONFIG);
  479. rockchip_pcie_write(rockchip,
  480. PCIE_CLIENT_CONF_ENABLE |
  481. PCIE_CLIENT_LINK_TRAIN_ENABLE |
  482. PCIE_CLIENT_ARI_ENABLE |
  483. PCIE_CLIENT_CONF_LANE_NUM(rockchip->lanes) |
  484. PCIE_CLIENT_MODE_RC,
  485. PCIE_CLIENT_CONFIG);
  486. err = phy_power_on(rockchip->phy);
  487. if (err) {
  488. dev_err(dev, "fail to power on phy, err %d\n", err);
  489. return err;
  490. }
  491. /*
  492. * Please don't reorder the deassert sequence of the following
  493. * four reset pins.
  494. */
  495. err = reset_control_deassert(rockchip->mgmt_sticky_rst);
  496. if (err) {
  497. dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
  498. return err;
  499. }
  500. err = reset_control_deassert(rockchip->core_rst);
  501. if (err) {
  502. dev_err(dev, "deassert core_rst err %d\n", err);
  503. return err;
  504. }
  505. err = reset_control_deassert(rockchip->mgmt_rst);
  506. if (err) {
  507. dev_err(dev, "deassert mgmt_rst err %d\n", err);
  508. return err;
  509. }
  510. err = reset_control_deassert(rockchip->pipe_rst);
  511. if (err) {
  512. dev_err(dev, "deassert pipe_rst err %d\n", err);
  513. return err;
  514. }
  515. /* Fix the transmitted FTS count desired to exit from L0s. */
  516. status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL_PLC1);
  517. status = (status & ~PCIE_CORE_CTRL_PLC1_FTS_MASK) |
  518. (PCIE_CORE_CTRL_PLC1_FTS_CNT << PCIE_CORE_CTRL_PLC1_FTS_SHIFT);
  519. rockchip_pcie_write(rockchip, status, PCIE_CORE_CTRL_PLC1);
  520. rockchip_pcie_set_power_limit(rockchip);
  521. /* Set RC's clock architecture as common clock */
  522. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  523. status |= PCI_EXP_LNKSTA_SLC << 16;
  524. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  525. /* Set RC's RCB to 128 */
  526. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  527. status |= PCI_EXP_LNKCTL_RCB;
  528. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  529. /* Enable Gen1 training */
  530. rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
  531. PCIE_CLIENT_CONFIG);
  532. gpiod_set_value(rockchip->ep_gpio, 1);
  533. /* 500ms timeout value should be enough for Gen1/2 training */
  534. err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1,
  535. status, PCIE_LINK_UP(status), 20,
  536. 500 * USEC_PER_MSEC);
  537. if (err) {
  538. dev_err(dev, "PCIe link training gen1 timeout!\n");
  539. return -ETIMEDOUT;
  540. }
  541. if (rockchip->link_gen == 2) {
  542. /*
  543. * Enable retrain for gen2. This should be configured only after
  544. * gen1 finished.
  545. */
  546. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  547. status |= PCI_EXP_LNKCTL_RL;
  548. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  549. err = readl_poll_timeout(rockchip->apb_base + PCIE_CORE_CTRL,
  550. status, PCIE_LINK_IS_GEN2(status), 20,
  551. 500 * USEC_PER_MSEC);
  552. if (err)
  553. dev_dbg(dev, "PCIe link training gen2 timeout, fall back to gen1!\n");
  554. }
  555. /* Check the final link width from negotiated lane counter from MGMT */
  556. status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
  557. status = 0x1 << ((status & PCIE_CORE_PL_CONF_LANE_MASK) >>
  558. PCIE_CORE_PL_CONF_LANE_SHIFT);
  559. dev_dbg(dev, "current link width is x%d\n", status);
  560. rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
  561. PCIE_CORE_CONFIG_VENDOR);
  562. rockchip_pcie_write(rockchip,
  563. PCI_CLASS_BRIDGE_PCI << PCIE_RC_CONFIG_SCC_SHIFT,
  564. PCIE_RC_CONFIG_RID_CCR);
  565. /* Clear THP cap's next cap pointer to remove L1 substate cap */
  566. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_THP_CAP);
  567. status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
  568. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_THP_CAP);
  569. /* Clear L0s from RC's link cap */
  570. if (of_property_read_bool(dev->of_node, "aspm-no-l0s")) {
  571. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LINK_CAP);
  572. status &= ~PCIE_RC_CONFIG_LINK_CAP_L0S;
  573. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LINK_CAP);
  574. }
  575. rockchip_pcie_write(rockchip, 0x0, PCIE_RC_BAR_CONF);
  576. rockchip_pcie_write(rockchip,
  577. (RC_REGION_0_ADDR_TRANS_L + RC_REGION_0_PASS_BITS),
  578. PCIE_CORE_OB_REGION_ADDR0);
  579. rockchip_pcie_write(rockchip, RC_REGION_0_ADDR_TRANS_H,
  580. PCIE_CORE_OB_REGION_ADDR1);
  581. rockchip_pcie_write(rockchip, 0x0080000a, PCIE_CORE_OB_REGION_DESC0);
  582. rockchip_pcie_write(rockchip, 0x0, PCIE_CORE_OB_REGION_DESC1);
  583. return 0;
  584. }
  585. static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
  586. {
  587. struct rockchip_pcie *rockchip = arg;
  588. struct device *dev = rockchip->dev;
  589. u32 reg;
  590. u32 sub_reg;
  591. reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
  592. if (reg & PCIE_CLIENT_INT_LOCAL) {
  593. dev_dbg(dev, "local interrupt received\n");
  594. sub_reg = rockchip_pcie_read(rockchip, PCIE_CORE_INT_STATUS);
  595. if (sub_reg & PCIE_CORE_INT_PRFPE)
  596. dev_dbg(dev, "parity error detected while reading from the PNP receive FIFO RAM\n");
  597. if (sub_reg & PCIE_CORE_INT_CRFPE)
  598. dev_dbg(dev, "parity error detected while reading from the Completion Receive FIFO RAM\n");
  599. if (sub_reg & PCIE_CORE_INT_RRPE)
  600. dev_dbg(dev, "parity error detected while reading from replay buffer RAM\n");
  601. if (sub_reg & PCIE_CORE_INT_PRFO)
  602. dev_dbg(dev, "overflow occurred in the PNP receive FIFO\n");
  603. if (sub_reg & PCIE_CORE_INT_CRFO)
  604. dev_dbg(dev, "overflow occurred in the completion receive FIFO\n");
  605. if (sub_reg & PCIE_CORE_INT_RT)
  606. dev_dbg(dev, "replay timer timed out\n");
  607. if (sub_reg & PCIE_CORE_INT_RTR)
  608. dev_dbg(dev, "replay timer rolled over after 4 transmissions of the same TLP\n");
  609. if (sub_reg & PCIE_CORE_INT_PE)
  610. dev_dbg(dev, "phy error detected on receive side\n");
  611. if (sub_reg & PCIE_CORE_INT_MTR)
  612. dev_dbg(dev, "malformed TLP received from the link\n");
  613. if (sub_reg & PCIE_CORE_INT_UCR)
  614. dev_dbg(dev, "malformed TLP received from the link\n");
  615. if (sub_reg & PCIE_CORE_INT_FCE)
  616. dev_dbg(dev, "an error was observed in the flow control advertisements from the other side\n");
  617. if (sub_reg & PCIE_CORE_INT_CT)
  618. dev_dbg(dev, "a request timed out waiting for completion\n");
  619. if (sub_reg & PCIE_CORE_INT_UTC)
  620. dev_dbg(dev, "unmapped TC error\n");
  621. if (sub_reg & PCIE_CORE_INT_MMVC)
  622. dev_dbg(dev, "MSI mask register changes\n");
  623. rockchip_pcie_write(rockchip, sub_reg, PCIE_CORE_INT_STATUS);
  624. } else if (reg & PCIE_CLIENT_INT_PHY) {
  625. dev_dbg(dev, "phy link changes\n");
  626. rockchip_pcie_update_txcredit_mui(rockchip);
  627. rockchip_pcie_clr_bw_int(rockchip);
  628. }
  629. rockchip_pcie_write(rockchip, reg & PCIE_CLIENT_INT_LOCAL,
  630. PCIE_CLIENT_INT_STATUS);
  631. return IRQ_HANDLED;
  632. }
  633. static irqreturn_t rockchip_pcie_client_irq_handler(int irq, void *arg)
  634. {
  635. struct rockchip_pcie *rockchip = arg;
  636. struct device *dev = rockchip->dev;
  637. u32 reg;
  638. reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
  639. if (reg & PCIE_CLIENT_INT_LEGACY_DONE)
  640. dev_dbg(dev, "legacy done interrupt received\n");
  641. if (reg & PCIE_CLIENT_INT_MSG)
  642. dev_dbg(dev, "message done interrupt received\n");
  643. if (reg & PCIE_CLIENT_INT_HOT_RST)
  644. dev_dbg(dev, "hot reset interrupt received\n");
  645. if (reg & PCIE_CLIENT_INT_DPA)
  646. dev_dbg(dev, "dpa interrupt received\n");
  647. if (reg & PCIE_CLIENT_INT_FATAL_ERR)
  648. dev_dbg(dev, "fatal error interrupt received\n");
  649. if (reg & PCIE_CLIENT_INT_NFATAL_ERR)
  650. dev_dbg(dev, "no fatal error interrupt received\n");
  651. if (reg & PCIE_CLIENT_INT_CORR_ERR)
  652. dev_dbg(dev, "correctable error interrupt received\n");
  653. if (reg & PCIE_CLIENT_INT_PHY)
  654. dev_dbg(dev, "phy interrupt received\n");
  655. rockchip_pcie_write(rockchip, reg & (PCIE_CLIENT_INT_LEGACY_DONE |
  656. PCIE_CLIENT_INT_MSG | PCIE_CLIENT_INT_HOT_RST |
  657. PCIE_CLIENT_INT_DPA | PCIE_CLIENT_INT_FATAL_ERR |
  658. PCIE_CLIENT_INT_NFATAL_ERR |
  659. PCIE_CLIENT_INT_CORR_ERR |
  660. PCIE_CLIENT_INT_PHY),
  661. PCIE_CLIENT_INT_STATUS);
  662. return IRQ_HANDLED;
  663. }
  664. static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
  665. {
  666. struct irq_chip *chip = irq_desc_get_chip(desc);
  667. struct rockchip_pcie *rockchip = irq_desc_get_handler_data(desc);
  668. struct device *dev = rockchip->dev;
  669. u32 reg;
  670. u32 hwirq;
  671. u32 virq;
  672. chained_irq_enter(chip, desc);
  673. reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
  674. reg = (reg & PCIE_CLIENT_INTR_MASK) >> PCIE_CLIENT_INTR_SHIFT;
  675. while (reg) {
  676. hwirq = ffs(reg) - 1;
  677. reg &= ~BIT(hwirq);
  678. virq = irq_find_mapping(rockchip->irq_domain, hwirq);
  679. if (virq)
  680. generic_handle_irq(virq);
  681. else
  682. dev_err(dev, "unexpected IRQ, INT%d\n", hwirq);
  683. }
  684. chained_irq_exit(chip, desc);
  685. }
  686. /**
  687. * rockchip_pcie_parse_dt - Parse Device Tree
  688. * @rockchip: PCIe port information
  689. *
  690. * Return: '0' on success and error value on failure
  691. */
  692. static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
  693. {
  694. struct device *dev = rockchip->dev;
  695. struct platform_device *pdev = to_platform_device(dev);
  696. struct device_node *node = dev->of_node;
  697. struct resource *regs;
  698. int irq;
  699. int err;
  700. regs = platform_get_resource_byname(pdev,
  701. IORESOURCE_MEM,
  702. "axi-base");
  703. rockchip->reg_base = devm_pci_remap_cfg_resource(dev, regs);
  704. if (IS_ERR(rockchip->reg_base))
  705. return PTR_ERR(rockchip->reg_base);
  706. regs = platform_get_resource_byname(pdev,
  707. IORESOURCE_MEM,
  708. "apb-base");
  709. rockchip->apb_base = devm_ioremap_resource(dev, regs);
  710. if (IS_ERR(rockchip->apb_base))
  711. return PTR_ERR(rockchip->apb_base);
  712. rockchip->phy = devm_phy_get(dev, "pcie-phy");
  713. if (IS_ERR(rockchip->phy)) {
  714. if (PTR_ERR(rockchip->phy) != -EPROBE_DEFER)
  715. dev_err(dev, "missing phy\n");
  716. return PTR_ERR(rockchip->phy);
  717. }
  718. rockchip->lanes = 1;
  719. err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
  720. if (!err && (rockchip->lanes == 0 ||
  721. rockchip->lanes == 3 ||
  722. rockchip->lanes > 4)) {
  723. dev_warn(dev, "invalid num-lanes, default to use one lane\n");
  724. rockchip->lanes = 1;
  725. }
  726. rockchip->link_gen = of_pci_get_max_link_speed(node);
  727. if (rockchip->link_gen < 0 || rockchip->link_gen > 2)
  728. rockchip->link_gen = 2;
  729. rockchip->core_rst = devm_reset_control_get(dev, "core");
  730. if (IS_ERR(rockchip->core_rst)) {
  731. if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
  732. dev_err(dev, "missing core reset property in node\n");
  733. return PTR_ERR(rockchip->core_rst);
  734. }
  735. rockchip->mgmt_rst = devm_reset_control_get(dev, "mgmt");
  736. if (IS_ERR(rockchip->mgmt_rst)) {
  737. if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
  738. dev_err(dev, "missing mgmt reset property in node\n");
  739. return PTR_ERR(rockchip->mgmt_rst);
  740. }
  741. rockchip->mgmt_sticky_rst = devm_reset_control_get(dev, "mgmt-sticky");
  742. if (IS_ERR(rockchip->mgmt_sticky_rst)) {
  743. if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
  744. dev_err(dev, "missing mgmt-sticky reset property in node\n");
  745. return PTR_ERR(rockchip->mgmt_sticky_rst);
  746. }
  747. rockchip->pipe_rst = devm_reset_control_get(dev, "pipe");
  748. if (IS_ERR(rockchip->pipe_rst)) {
  749. if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
  750. dev_err(dev, "missing pipe reset property in node\n");
  751. return PTR_ERR(rockchip->pipe_rst);
  752. }
  753. rockchip->pm_rst = devm_reset_control_get(dev, "pm");
  754. if (IS_ERR(rockchip->pm_rst)) {
  755. if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
  756. dev_err(dev, "missing pm reset property in node\n");
  757. return PTR_ERR(rockchip->pm_rst);
  758. }
  759. rockchip->pclk_rst = devm_reset_control_get(dev, "pclk");
  760. if (IS_ERR(rockchip->pclk_rst)) {
  761. if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
  762. dev_err(dev, "missing pclk reset property in node\n");
  763. return PTR_ERR(rockchip->pclk_rst);
  764. }
  765. rockchip->aclk_rst = devm_reset_control_get(dev, "aclk");
  766. if (IS_ERR(rockchip->aclk_rst)) {
  767. if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
  768. dev_err(dev, "missing aclk reset property in node\n");
  769. return PTR_ERR(rockchip->aclk_rst);
  770. }
  771. rockchip->ep_gpio = devm_gpiod_get(dev, "ep", GPIOD_OUT_HIGH);
  772. if (IS_ERR(rockchip->ep_gpio)) {
  773. dev_err(dev, "missing ep-gpios property in node\n");
  774. return PTR_ERR(rockchip->ep_gpio);
  775. }
  776. rockchip->aclk_pcie = devm_clk_get(dev, "aclk");
  777. if (IS_ERR(rockchip->aclk_pcie)) {
  778. dev_err(dev, "aclk clock not found\n");
  779. return PTR_ERR(rockchip->aclk_pcie);
  780. }
  781. rockchip->aclk_perf_pcie = devm_clk_get(dev, "aclk-perf");
  782. if (IS_ERR(rockchip->aclk_perf_pcie)) {
  783. dev_err(dev, "aclk_perf clock not found\n");
  784. return PTR_ERR(rockchip->aclk_perf_pcie);
  785. }
  786. rockchip->hclk_pcie = devm_clk_get(dev, "hclk");
  787. if (IS_ERR(rockchip->hclk_pcie)) {
  788. dev_err(dev, "hclk clock not found\n");
  789. return PTR_ERR(rockchip->hclk_pcie);
  790. }
  791. rockchip->clk_pcie_pm = devm_clk_get(dev, "pm");
  792. if (IS_ERR(rockchip->clk_pcie_pm)) {
  793. dev_err(dev, "pm clock not found\n");
  794. return PTR_ERR(rockchip->clk_pcie_pm);
  795. }
  796. irq = platform_get_irq_byname(pdev, "sys");
  797. if (irq < 0) {
  798. dev_err(dev, "missing sys IRQ resource\n");
  799. return -EINVAL;
  800. }
  801. err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
  802. IRQF_SHARED, "pcie-sys", rockchip);
  803. if (err) {
  804. dev_err(dev, "failed to request PCIe subsystem IRQ\n");
  805. return err;
  806. }
  807. irq = platform_get_irq_byname(pdev, "legacy");
  808. if (irq < 0) {
  809. dev_err(dev, "missing legacy IRQ resource\n");
  810. return -EINVAL;
  811. }
  812. irq_set_chained_handler_and_data(irq,
  813. rockchip_pcie_legacy_int_handler,
  814. rockchip);
  815. irq = platform_get_irq_byname(pdev, "client");
  816. if (irq < 0) {
  817. dev_err(dev, "missing client IRQ resource\n");
  818. return -EINVAL;
  819. }
  820. err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
  821. IRQF_SHARED, "pcie-client", rockchip);
  822. if (err) {
  823. dev_err(dev, "failed to request PCIe client IRQ\n");
  824. return err;
  825. }
  826. rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
  827. if (IS_ERR(rockchip->vpcie3v3)) {
  828. if (PTR_ERR(rockchip->vpcie3v3) == -EPROBE_DEFER)
  829. return -EPROBE_DEFER;
  830. dev_info(dev, "no vpcie3v3 regulator found\n");
  831. }
  832. rockchip->vpcie1v8 = devm_regulator_get_optional(dev, "vpcie1v8");
  833. if (IS_ERR(rockchip->vpcie1v8)) {
  834. if (PTR_ERR(rockchip->vpcie1v8) == -EPROBE_DEFER)
  835. return -EPROBE_DEFER;
  836. dev_info(dev, "no vpcie1v8 regulator found\n");
  837. }
  838. rockchip->vpcie0v9 = devm_regulator_get_optional(dev, "vpcie0v9");
  839. if (IS_ERR(rockchip->vpcie0v9)) {
  840. if (PTR_ERR(rockchip->vpcie0v9) == -EPROBE_DEFER)
  841. return -EPROBE_DEFER;
  842. dev_info(dev, "no vpcie0v9 regulator found\n");
  843. }
  844. return 0;
  845. }
  846. static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
  847. {
  848. struct device *dev = rockchip->dev;
  849. int err;
  850. if (!IS_ERR(rockchip->vpcie3v3)) {
  851. err = regulator_enable(rockchip->vpcie3v3);
  852. if (err) {
  853. dev_err(dev, "fail to enable vpcie3v3 regulator\n");
  854. goto err_out;
  855. }
  856. }
  857. if (!IS_ERR(rockchip->vpcie1v8)) {
  858. err = regulator_enable(rockchip->vpcie1v8);
  859. if (err) {
  860. dev_err(dev, "fail to enable vpcie1v8 regulator\n");
  861. goto err_disable_3v3;
  862. }
  863. }
  864. if (!IS_ERR(rockchip->vpcie0v9)) {
  865. err = regulator_enable(rockchip->vpcie0v9);
  866. if (err) {
  867. dev_err(dev, "fail to enable vpcie0v9 regulator\n");
  868. goto err_disable_1v8;
  869. }
  870. }
  871. return 0;
  872. err_disable_1v8:
  873. if (!IS_ERR(rockchip->vpcie1v8))
  874. regulator_disable(rockchip->vpcie1v8);
  875. err_disable_3v3:
  876. if (!IS_ERR(rockchip->vpcie3v3))
  877. regulator_disable(rockchip->vpcie3v3);
  878. err_out:
  879. return err;
  880. }
  881. static void rockchip_pcie_enable_interrupts(struct rockchip_pcie *rockchip)
  882. {
  883. rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) &
  884. (~PCIE_CLIENT_INT_CLI), PCIE_CLIENT_INT_MASK);
  885. rockchip_pcie_write(rockchip, (u32)(~PCIE_CORE_INT),
  886. PCIE_CORE_INT_MASK);
  887. rockchip_pcie_enable_bw_int(rockchip);
  888. }
  889. static int rockchip_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
  890. irq_hw_number_t hwirq)
  891. {
  892. irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
  893. irq_set_chip_data(irq, domain->host_data);
  894. return 0;
  895. }
  896. static const struct irq_domain_ops intx_domain_ops = {
  897. .map = rockchip_pcie_intx_map,
  898. };
  899. static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
  900. {
  901. struct device *dev = rockchip->dev;
  902. struct device_node *intc = of_get_next_child(dev->of_node, NULL);
  903. if (!intc) {
  904. dev_err(dev, "missing child interrupt-controller node\n");
  905. return -EINVAL;
  906. }
  907. rockchip->irq_domain = irq_domain_add_linear(intc, 4,
  908. &intx_domain_ops, rockchip);
  909. if (!rockchip->irq_domain) {
  910. dev_err(dev, "failed to get a INTx IRQ domain\n");
  911. return -EINVAL;
  912. }
  913. return 0;
  914. }
  915. static int rockchip_pcie_prog_ob_atu(struct rockchip_pcie *rockchip,
  916. int region_no, int type, u8 num_pass_bits,
  917. u32 lower_addr, u32 upper_addr)
  918. {
  919. u32 ob_addr_0;
  920. u32 ob_addr_1;
  921. u32 ob_desc_0;
  922. u32 aw_offset;
  923. if (region_no >= MAX_AXI_WRAPPER_REGION_NUM)
  924. return -EINVAL;
  925. if (num_pass_bits + 1 < 8)
  926. return -EINVAL;
  927. if (num_pass_bits > 63)
  928. return -EINVAL;
  929. if (region_no == 0) {
  930. if (AXI_REGION_0_SIZE < (2ULL << num_pass_bits))
  931. return -EINVAL;
  932. }
  933. if (region_no != 0) {
  934. if (AXI_REGION_SIZE < (2ULL << num_pass_bits))
  935. return -EINVAL;
  936. }
  937. aw_offset = (region_no << OB_REG_SIZE_SHIFT);
  938. ob_addr_0 = num_pass_bits & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS;
  939. ob_addr_0 |= lower_addr & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR;
  940. ob_addr_1 = upper_addr;
  941. ob_desc_0 = (1 << 23 | type);
  942. rockchip_pcie_write(rockchip, ob_addr_0,
  943. PCIE_CORE_OB_REGION_ADDR0 + aw_offset);
  944. rockchip_pcie_write(rockchip, ob_addr_1,
  945. PCIE_CORE_OB_REGION_ADDR1 + aw_offset);
  946. rockchip_pcie_write(rockchip, ob_desc_0,
  947. PCIE_CORE_OB_REGION_DESC0 + aw_offset);
  948. rockchip_pcie_write(rockchip, 0,
  949. PCIE_CORE_OB_REGION_DESC1 + aw_offset);
  950. return 0;
  951. }
  952. static int rockchip_pcie_prog_ib_atu(struct rockchip_pcie *rockchip,
  953. int region_no, u8 num_pass_bits,
  954. u32 lower_addr, u32 upper_addr)
  955. {
  956. u32 ib_addr_0;
  957. u32 ib_addr_1;
  958. u32 aw_offset;
  959. if (region_no > MAX_AXI_IB_ROOTPORT_REGION_NUM)
  960. return -EINVAL;
  961. if (num_pass_bits + 1 < MIN_AXI_ADDR_BITS_PASSED)
  962. return -EINVAL;
  963. if (num_pass_bits > 63)
  964. return -EINVAL;
  965. aw_offset = (region_no << IB_ROOT_PORT_REG_SIZE_SHIFT);
  966. ib_addr_0 = num_pass_bits & PCIE_CORE_IB_REGION_ADDR0_NUM_BITS;
  967. ib_addr_0 |= (lower_addr << 8) & PCIE_CORE_IB_REGION_ADDR0_LO_ADDR;
  968. ib_addr_1 = upper_addr;
  969. rockchip_pcie_write(rockchip, ib_addr_0, PCIE_RP_IB_ADDR0 + aw_offset);
  970. rockchip_pcie_write(rockchip, ib_addr_1, PCIE_RP_IB_ADDR1 + aw_offset);
  971. return 0;
  972. }
  973. static int rockchip_cfg_atu(struct rockchip_pcie *rockchip)
  974. {
  975. struct device *dev = rockchip->dev;
  976. int offset;
  977. int err;
  978. int reg_no;
  979. for (reg_no = 0; reg_no < (rockchip->mem_size >> 20); reg_no++) {
  980. err = rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1,
  981. AXI_WRAPPER_MEM_WRITE,
  982. 20 - 1,
  983. rockchip->mem_bus_addr +
  984. (reg_no << 20),
  985. 0);
  986. if (err) {
  987. dev_err(dev, "program RC mem outbound ATU failed\n");
  988. return err;
  989. }
  990. }
  991. err = rockchip_pcie_prog_ib_atu(rockchip, 2, 32 - 1, 0x0, 0);
  992. if (err) {
  993. dev_err(dev, "program RC mem inbound ATU failed\n");
  994. return err;
  995. }
  996. offset = rockchip->mem_size >> 20;
  997. for (reg_no = 0; reg_no < (rockchip->io_size >> 20); reg_no++) {
  998. err = rockchip_pcie_prog_ob_atu(rockchip,
  999. reg_no + 1 + offset,
  1000. AXI_WRAPPER_IO_WRITE,
  1001. 20 - 1,
  1002. rockchip->io_bus_addr +
  1003. (reg_no << 20),
  1004. 0);
  1005. if (err) {
  1006. dev_err(dev, "program RC io outbound ATU failed\n");
  1007. return err;
  1008. }
  1009. }
  1010. /* assign message regions */
  1011. rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1 + offset,
  1012. AXI_WRAPPER_NOR_MSG,
  1013. 20 - 1, 0, 0);
  1014. rockchip->msg_bus_addr = rockchip->mem_bus_addr +
  1015. ((reg_no + offset) << 20);
  1016. return err;
  1017. }
  1018. static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip)
  1019. {
  1020. u32 value;
  1021. int err;
  1022. /* send PME_TURN_OFF message */
  1023. writel(0x0, rockchip->msg_region + PCIE_RC_SEND_PME_OFF);
  1024. /* read LTSSM and wait for falling into L2 link state */
  1025. err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0,
  1026. value, PCIE_LINK_IS_L2(value), 20,
  1027. jiffies_to_usecs(5 * HZ));
  1028. if (err) {
  1029. dev_err(rockchip->dev, "PCIe link enter L2 timeout!\n");
  1030. return err;
  1031. }
  1032. return 0;
  1033. }
  1034. static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev)
  1035. {
  1036. struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
  1037. int ret;
  1038. /* disable core and cli int since we don't need to ack PME_ACK */
  1039. rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) |
  1040. PCIE_CLIENT_INT_CLI, PCIE_CLIENT_INT_MASK);
  1041. rockchip_pcie_write(rockchip, (u32)PCIE_CORE_INT, PCIE_CORE_INT_MASK);
  1042. ret = rockchip_pcie_wait_l2(rockchip);
  1043. if (ret) {
  1044. rockchip_pcie_enable_interrupts(rockchip);
  1045. return ret;
  1046. }
  1047. phy_power_off(rockchip->phy);
  1048. phy_exit(rockchip->phy);
  1049. clk_disable_unprepare(rockchip->clk_pcie_pm);
  1050. clk_disable_unprepare(rockchip->hclk_pcie);
  1051. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  1052. clk_disable_unprepare(rockchip->aclk_pcie);
  1053. return ret;
  1054. }
  1055. static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
  1056. {
  1057. struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
  1058. int err;
  1059. clk_prepare_enable(rockchip->clk_pcie_pm);
  1060. clk_prepare_enable(rockchip->hclk_pcie);
  1061. clk_prepare_enable(rockchip->aclk_perf_pcie);
  1062. clk_prepare_enable(rockchip->aclk_pcie);
  1063. err = rockchip_pcie_init_port(rockchip);
  1064. if (err)
  1065. return err;
  1066. err = rockchip_cfg_atu(rockchip);
  1067. if (err)
  1068. return err;
  1069. /* Need this to enter L1 again */
  1070. rockchip_pcie_update_txcredit_mui(rockchip);
  1071. rockchip_pcie_enable_interrupts(rockchip);
  1072. return 0;
  1073. }
  1074. static int rockchip_pcie_probe(struct platform_device *pdev)
  1075. {
  1076. struct rockchip_pcie *rockchip;
  1077. struct device *dev = &pdev->dev;
  1078. struct pci_bus *bus, *child;
  1079. struct resource_entry *win;
  1080. resource_size_t io_base;
  1081. struct resource *mem;
  1082. struct resource *io;
  1083. int err;
  1084. LIST_HEAD(res);
  1085. if (!dev->of_node)
  1086. return -ENODEV;
  1087. rockchip = devm_kzalloc(dev, sizeof(*rockchip), GFP_KERNEL);
  1088. if (!rockchip)
  1089. return -ENOMEM;
  1090. platform_set_drvdata(pdev, rockchip);
  1091. rockchip->dev = dev;
  1092. err = rockchip_pcie_parse_dt(rockchip);
  1093. if (err)
  1094. return err;
  1095. err = clk_prepare_enable(rockchip->aclk_pcie);
  1096. if (err) {
  1097. dev_err(dev, "unable to enable aclk_pcie clock\n");
  1098. goto err_aclk_pcie;
  1099. }
  1100. err = clk_prepare_enable(rockchip->aclk_perf_pcie);
  1101. if (err) {
  1102. dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
  1103. goto err_aclk_perf_pcie;
  1104. }
  1105. err = clk_prepare_enable(rockchip->hclk_pcie);
  1106. if (err) {
  1107. dev_err(dev, "unable to enable hclk_pcie clock\n");
  1108. goto err_hclk_pcie;
  1109. }
  1110. err = clk_prepare_enable(rockchip->clk_pcie_pm);
  1111. if (err) {
  1112. dev_err(dev, "unable to enable hclk_pcie clock\n");
  1113. goto err_pcie_pm;
  1114. }
  1115. err = rockchip_pcie_set_vpcie(rockchip);
  1116. if (err) {
  1117. dev_err(dev, "failed to set vpcie regulator\n");
  1118. goto err_set_vpcie;
  1119. }
  1120. err = rockchip_pcie_init_port(rockchip);
  1121. if (err)
  1122. goto err_vpcie;
  1123. rockchip_pcie_enable_interrupts(rockchip);
  1124. err = rockchip_pcie_init_irq_domain(rockchip);
  1125. if (err < 0)
  1126. goto err_vpcie;
  1127. err = of_pci_get_host_bridge_resources(dev->of_node, 0, 0xff,
  1128. &res, &io_base);
  1129. if (err)
  1130. goto err_vpcie;
  1131. err = devm_request_pci_bus_resources(dev, &res);
  1132. if (err)
  1133. goto err_free_res;
  1134. /* Get the I/O and memory ranges from DT */
  1135. resource_list_for_each_entry(win, &res) {
  1136. switch (resource_type(win->res)) {
  1137. case IORESOURCE_IO:
  1138. io = win->res;
  1139. io->name = "I/O";
  1140. rockchip->io_size = resource_size(io);
  1141. rockchip->io_bus_addr = io->start - win->offset;
  1142. err = pci_remap_iospace(io, io_base);
  1143. if (err) {
  1144. dev_warn(dev, "error %d: failed to map resource %pR\n",
  1145. err, io);
  1146. continue;
  1147. }
  1148. rockchip->io = io;
  1149. break;
  1150. case IORESOURCE_MEM:
  1151. mem = win->res;
  1152. mem->name = "MEM";
  1153. rockchip->mem_size = resource_size(mem);
  1154. rockchip->mem_bus_addr = mem->start - win->offset;
  1155. break;
  1156. case IORESOURCE_BUS:
  1157. rockchip->root_bus_nr = win->res->start;
  1158. break;
  1159. default:
  1160. continue;
  1161. }
  1162. }
  1163. err = rockchip_cfg_atu(rockchip);
  1164. if (err)
  1165. goto err_free_res;
  1166. rockchip->msg_region = devm_ioremap(rockchip->dev,
  1167. rockchip->msg_bus_addr, SZ_1M);
  1168. if (!rockchip->msg_region) {
  1169. err = -ENOMEM;
  1170. goto err_free_res;
  1171. }
  1172. bus = pci_scan_root_bus(&pdev->dev, 0, &rockchip_pcie_ops, rockchip, &res);
  1173. if (!bus) {
  1174. err = -ENOMEM;
  1175. goto err_free_res;
  1176. }
  1177. rockchip->root_bus = bus;
  1178. pci_bus_size_bridges(bus);
  1179. pci_bus_assign_resources(bus);
  1180. list_for_each_entry(child, &bus->children, node)
  1181. pcie_bus_configure_settings(child);
  1182. pci_bus_add_devices(bus);
  1183. return 0;
  1184. err_free_res:
  1185. pci_free_resource_list(&res);
  1186. err_vpcie:
  1187. if (!IS_ERR(rockchip->vpcie3v3))
  1188. regulator_disable(rockchip->vpcie3v3);
  1189. if (!IS_ERR(rockchip->vpcie1v8))
  1190. regulator_disable(rockchip->vpcie1v8);
  1191. if (!IS_ERR(rockchip->vpcie0v9))
  1192. regulator_disable(rockchip->vpcie0v9);
  1193. err_set_vpcie:
  1194. clk_disable_unprepare(rockchip->clk_pcie_pm);
  1195. err_pcie_pm:
  1196. clk_disable_unprepare(rockchip->hclk_pcie);
  1197. err_hclk_pcie:
  1198. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  1199. err_aclk_perf_pcie:
  1200. clk_disable_unprepare(rockchip->aclk_pcie);
  1201. err_aclk_pcie:
  1202. return err;
  1203. }
  1204. static int rockchip_pcie_remove(struct platform_device *pdev)
  1205. {
  1206. struct device *dev = &pdev->dev;
  1207. struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
  1208. pci_stop_root_bus(rockchip->root_bus);
  1209. pci_remove_root_bus(rockchip->root_bus);
  1210. pci_unmap_iospace(rockchip->io);
  1211. irq_domain_remove(rockchip->irq_domain);
  1212. phy_power_off(rockchip->phy);
  1213. phy_exit(rockchip->phy);
  1214. clk_disable_unprepare(rockchip->clk_pcie_pm);
  1215. clk_disable_unprepare(rockchip->hclk_pcie);
  1216. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  1217. clk_disable_unprepare(rockchip->aclk_pcie);
  1218. if (!IS_ERR(rockchip->vpcie3v3))
  1219. regulator_disable(rockchip->vpcie3v3);
  1220. if (!IS_ERR(rockchip->vpcie1v8))
  1221. regulator_disable(rockchip->vpcie1v8);
  1222. if (!IS_ERR(rockchip->vpcie0v9))
  1223. regulator_disable(rockchip->vpcie0v9);
  1224. return 0;
  1225. }
  1226. static const struct dev_pm_ops rockchip_pcie_pm_ops = {
  1227. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(rockchip_pcie_suspend_noirq,
  1228. rockchip_pcie_resume_noirq)
  1229. };
  1230. static const struct of_device_id rockchip_pcie_of_match[] = {
  1231. { .compatible = "rockchip,rk3399-pcie", },
  1232. {}
  1233. };
  1234. MODULE_DEVICE_TABLE(of, rockchip_pcie_of_match);
  1235. static struct platform_driver rockchip_pcie_driver = {
  1236. .driver = {
  1237. .name = "rockchip-pcie",
  1238. .of_match_table = rockchip_pcie_of_match,
  1239. .pm = &rockchip_pcie_pm_ops,
  1240. },
  1241. .probe = rockchip_pcie_probe,
  1242. .remove = rockchip_pcie_remove,
  1243. };
  1244. module_platform_driver(rockchip_pcie_driver);
  1245. MODULE_AUTHOR("Rockchip Inc");
  1246. MODULE_DESCRIPTION("Rockchip AXI PCIe driver");
  1247. MODULE_LICENSE("GPL v2");