hw.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "../rtl8192c/dm_common.h"
  36. #include "../rtl8192c/fw_common.h"
  37. #include "../rtl8192c/phy_common.h"
  38. #include "dm.h"
  39. #include "led.h"
  40. #include "hw.h"
  41. #define LLT_CONFIG 5
  42. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  43. u8 set_bits, u8 clear_bits)
  44. {
  45. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  46. struct rtl_priv *rtlpriv = rtl_priv(hw);
  47. rtlpci->reg_bcn_ctrl_val |= set_bits;
  48. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  49. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  50. }
  51. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  52. {
  53. struct rtl_priv *rtlpriv = rtl_priv(hw);
  54. u8 tmp1byte;
  55. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  56. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  57. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  58. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  59. tmp1byte &= ~(BIT(0));
  60. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  61. }
  62. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  63. {
  64. struct rtl_priv *rtlpriv = rtl_priv(hw);
  65. u8 tmp1byte;
  66. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  67. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  68. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  69. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  70. tmp1byte |= BIT(0);
  71. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  72. }
  73. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  74. {
  75. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  76. }
  77. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  78. {
  79. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  80. }
  81. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  85. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  86. switch (variable) {
  87. case HW_VAR_RCR:
  88. *((u32 *) (val)) = rtlpci->receive_config;
  89. break;
  90. case HW_VAR_RF_STATE:
  91. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  92. break;
  93. case HW_VAR_FWLPS_RF_ON:{
  94. enum rf_pwrstate rfState;
  95. u32 val_rcr;
  96. rtlpriv->cfg->ops->get_hw_reg(hw,
  97. HW_VAR_RF_STATE,
  98. (u8 *) (&rfState));
  99. if (rfState == ERFOFF) {
  100. *((bool *) (val)) = true;
  101. } else {
  102. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  103. val_rcr &= 0x00070000;
  104. if (val_rcr)
  105. *((bool *) (val)) = false;
  106. else
  107. *((bool *) (val)) = true;
  108. }
  109. break;
  110. }
  111. case HW_VAR_FW_PSMODE_STATUS:
  112. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  113. break;
  114. case HW_VAR_CORRECT_TSF:{
  115. u64 tsf;
  116. u32 *ptsf_low = (u32 *)&tsf;
  117. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  118. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  119. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  120. *((u64 *) (val)) = tsf;
  121. break;
  122. }
  123. case HAL_DEF_WOWLAN:
  124. break;
  125. default:
  126. pr_err("switch case %#x not processed\n", variable);
  127. break;
  128. }
  129. }
  130. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  131. {
  132. struct rtl_priv *rtlpriv = rtl_priv(hw);
  133. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  134. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  135. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  136. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  137. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  138. u8 idx;
  139. switch (variable) {
  140. case HW_VAR_ETHER_ADDR:{
  141. for (idx = 0; idx < ETH_ALEN; idx++) {
  142. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  143. val[idx]);
  144. }
  145. break;
  146. }
  147. case HW_VAR_BASIC_RATE:{
  148. u16 rate_cfg = ((u16 *) val)[0];
  149. u8 rate_index = 0;
  150. rate_cfg &= 0x15f;
  151. rate_cfg |= 0x01;
  152. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  153. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  154. (rate_cfg >> 8) & 0xff);
  155. while (rate_cfg > 0x1) {
  156. rate_cfg = (rate_cfg >> 1);
  157. rate_index++;
  158. }
  159. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  160. rate_index);
  161. break;
  162. }
  163. case HW_VAR_BSSID:{
  164. for (idx = 0; idx < ETH_ALEN; idx++) {
  165. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  166. val[idx]);
  167. }
  168. break;
  169. }
  170. case HW_VAR_SIFS:{
  171. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  172. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  173. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  174. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  175. if (!mac->ht_enable)
  176. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  177. 0x0e0e);
  178. else
  179. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  180. *((u16 *) val));
  181. break;
  182. }
  183. case HW_VAR_SLOT_TIME:{
  184. u8 e_aci;
  185. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  186. "HW_VAR_SLOT_TIME %x\n", val[0]);
  187. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  188. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  189. rtlpriv->cfg->ops->set_hw_reg(hw,
  190. HW_VAR_AC_PARAM,
  191. &e_aci);
  192. }
  193. break;
  194. }
  195. case HW_VAR_ACK_PREAMBLE:{
  196. u8 reg_tmp;
  197. u8 short_preamble = (bool)*val;
  198. reg_tmp = (mac->cur_40_prime_sc) << 5;
  199. if (short_preamble)
  200. reg_tmp |= 0x80;
  201. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  202. break;
  203. }
  204. case HW_VAR_AMPDU_MIN_SPACE:{
  205. u8 min_spacing_to_set;
  206. u8 sec_min_space;
  207. min_spacing_to_set = *val;
  208. if (min_spacing_to_set <= 7) {
  209. sec_min_space = 0;
  210. if (min_spacing_to_set < sec_min_space)
  211. min_spacing_to_set = sec_min_space;
  212. mac->min_space_cfg = ((mac->min_space_cfg &
  213. 0xf8) |
  214. min_spacing_to_set);
  215. *val = min_spacing_to_set;
  216. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  217. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  218. mac->min_space_cfg);
  219. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  220. mac->min_space_cfg);
  221. }
  222. break;
  223. }
  224. case HW_VAR_SHORTGI_DENSITY:{
  225. u8 density_to_set;
  226. density_to_set = *val;
  227. mac->min_space_cfg |= (density_to_set << 3);
  228. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  229. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  230. mac->min_space_cfg);
  231. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  232. mac->min_space_cfg);
  233. break;
  234. }
  235. case HW_VAR_AMPDU_FACTOR:{
  236. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  237. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  238. u8 factor_toset;
  239. u8 *p_regtoset = NULL;
  240. u8 index = 0;
  241. if ((rtlpriv->btcoexist.bt_coexistence) &&
  242. (rtlpriv->btcoexist.bt_coexist_type ==
  243. BT_CSR_BC4))
  244. p_regtoset = regtoset_bt;
  245. else
  246. p_regtoset = regtoset_normal;
  247. factor_toset = *(val);
  248. if (factor_toset <= 3) {
  249. factor_toset = (1 << (factor_toset + 2));
  250. if (factor_toset > 0xf)
  251. factor_toset = 0xf;
  252. for (index = 0; index < 4; index++) {
  253. if ((p_regtoset[index] & 0xf0) >
  254. (factor_toset << 4))
  255. p_regtoset[index] =
  256. (p_regtoset[index] & 0x0f) |
  257. (factor_toset << 4);
  258. if ((p_regtoset[index] & 0x0f) >
  259. factor_toset)
  260. p_regtoset[index] =
  261. (p_regtoset[index] & 0xf0) |
  262. (factor_toset);
  263. rtl_write_byte(rtlpriv,
  264. (REG_AGGLEN_LMT + index),
  265. p_regtoset[index]);
  266. }
  267. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  268. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  269. factor_toset);
  270. }
  271. break;
  272. }
  273. case HW_VAR_AC_PARAM:{
  274. u8 e_aci = *(val);
  275. rtl92c_dm_init_edca_turbo(hw);
  276. if (rtlpci->acm_method != EACMWAY2_SW)
  277. rtlpriv->cfg->ops->set_hw_reg(hw,
  278. HW_VAR_ACM_CTRL,
  279. (&e_aci));
  280. break;
  281. }
  282. case HW_VAR_ACM_CTRL:{
  283. u8 e_aci = *(val);
  284. union aci_aifsn *p_aci_aifsn =
  285. (union aci_aifsn *)(&(mac->ac[0].aifs));
  286. u8 acm = p_aci_aifsn->f.acm;
  287. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  288. acm_ctrl =
  289. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  290. if (acm) {
  291. switch (e_aci) {
  292. case AC0_BE:
  293. acm_ctrl |= AcmHw_BeqEn;
  294. break;
  295. case AC2_VI:
  296. acm_ctrl |= AcmHw_ViqEn;
  297. break;
  298. case AC3_VO:
  299. acm_ctrl |= AcmHw_VoqEn;
  300. break;
  301. default:
  302. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  303. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  304. acm);
  305. break;
  306. }
  307. } else {
  308. switch (e_aci) {
  309. case AC0_BE:
  310. acm_ctrl &= (~AcmHw_BeqEn);
  311. break;
  312. case AC2_VI:
  313. acm_ctrl &= (~AcmHw_ViqEn);
  314. break;
  315. case AC3_VO:
  316. acm_ctrl &= (~AcmHw_VoqEn);
  317. break;
  318. default:
  319. pr_err("switch case %#x not processed\n",
  320. e_aci);
  321. break;
  322. }
  323. }
  324. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  325. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  326. acm_ctrl);
  327. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  328. break;
  329. }
  330. case HW_VAR_RCR:{
  331. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  332. rtlpci->receive_config = ((u32 *) (val))[0];
  333. break;
  334. }
  335. case HW_VAR_RETRY_LIMIT:{
  336. u8 retry_limit = val[0];
  337. rtl_write_word(rtlpriv, REG_RL,
  338. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  339. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  340. break;
  341. }
  342. case HW_VAR_DUAL_TSF_RST:
  343. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  344. break;
  345. case HW_VAR_EFUSE_BYTES:
  346. rtlefuse->efuse_usedbytes = *((u16 *) val);
  347. break;
  348. case HW_VAR_EFUSE_USAGE:
  349. rtlefuse->efuse_usedpercentage = *val;
  350. break;
  351. case HW_VAR_IO_CMD:
  352. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  353. break;
  354. case HW_VAR_WPA_CONFIG:
  355. rtl_write_byte(rtlpriv, REG_SECCFG, *val);
  356. break;
  357. case HW_VAR_SET_RPWM:{
  358. u8 rpwm_val;
  359. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  360. udelay(1);
  361. if (rpwm_val & BIT(7)) {
  362. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
  363. } else {
  364. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  365. *val | BIT(7));
  366. }
  367. break;
  368. }
  369. case HW_VAR_H2C_FW_PWRMODE:{
  370. u8 psmode = *val;
  371. if ((psmode != FW_PS_ACTIVE_MODE) &&
  372. (!IS_92C_SERIAL(rtlhal->version))) {
  373. rtl92c_dm_rf_saving(hw, true);
  374. }
  375. rtl92c_set_fw_pwrmode_cmd(hw, *val);
  376. break;
  377. }
  378. case HW_VAR_FW_PSMODE_STATUS:
  379. ppsc->fw_current_inpsmode = *((bool *) val);
  380. break;
  381. case HW_VAR_H2C_FW_JOINBSSRPT:{
  382. u8 mstatus = *val;
  383. u8 tmp_regcr, tmp_reg422;
  384. bool recover = false;
  385. if (mstatus == RT_MEDIA_CONNECT) {
  386. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  387. NULL);
  388. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  389. rtl_write_byte(rtlpriv, REG_CR + 1,
  390. (tmp_regcr | BIT(0)));
  391. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  392. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  393. tmp_reg422 =
  394. rtl_read_byte(rtlpriv,
  395. REG_FWHW_TXQ_CTRL + 2);
  396. if (tmp_reg422 & BIT(6))
  397. recover = true;
  398. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  399. tmp_reg422 & (~BIT(6)));
  400. rtl92c_set_fw_rsvdpagepkt(hw, NULL);
  401. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  402. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  403. if (recover) {
  404. rtl_write_byte(rtlpriv,
  405. REG_FWHW_TXQ_CTRL + 2,
  406. tmp_reg422);
  407. }
  408. rtl_write_byte(rtlpriv, REG_CR + 1,
  409. (tmp_regcr & ~(BIT(0))));
  410. }
  411. rtl92c_set_fw_joinbss_report_cmd(hw, *val);
  412. break;
  413. }
  414. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  415. rtl92c_set_p2p_ps_offload_cmd(hw, *val);
  416. break;
  417. case HW_VAR_AID:{
  418. u16 u2btmp;
  419. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  420. u2btmp &= 0xC000;
  421. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  422. mac->assoc_id));
  423. break;
  424. }
  425. case HW_VAR_CORRECT_TSF:{
  426. u8 btype_ibss = val[0];
  427. if (btype_ibss)
  428. _rtl92ce_stop_tx_beacon(hw);
  429. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  430. rtl_write_dword(rtlpriv, REG_TSFTR,
  431. (u32) (mac->tsf & 0xffffffff));
  432. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  433. (u32) ((mac->tsf >> 32) & 0xffffffff));
  434. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  435. if (btype_ibss)
  436. _rtl92ce_resume_tx_beacon(hw);
  437. break;
  438. }
  439. case HW_VAR_FW_LPS_ACTION: {
  440. bool enter_fwlps = *((bool *)val);
  441. u8 rpwm_val, fw_pwrmode;
  442. bool fw_current_inps;
  443. if (enter_fwlps) {
  444. rpwm_val = 0x02; /* RF off */
  445. fw_current_inps = true;
  446. rtlpriv->cfg->ops->set_hw_reg(hw,
  447. HW_VAR_FW_PSMODE_STATUS,
  448. (u8 *)(&fw_current_inps));
  449. rtlpriv->cfg->ops->set_hw_reg(hw,
  450. HW_VAR_H2C_FW_PWRMODE,
  451. &ppsc->fwctrl_psmode);
  452. rtlpriv->cfg->ops->set_hw_reg(hw,
  453. HW_VAR_SET_RPWM,
  454. &rpwm_val);
  455. } else {
  456. rpwm_val = 0x0C; /* RF on */
  457. fw_pwrmode = FW_PS_ACTIVE_MODE;
  458. fw_current_inps = false;
  459. rtlpriv->cfg->ops->set_hw_reg(hw,
  460. HW_VAR_SET_RPWM,
  461. &rpwm_val);
  462. rtlpriv->cfg->ops->set_hw_reg(hw,
  463. HW_VAR_H2C_FW_PWRMODE,
  464. &fw_pwrmode);
  465. rtlpriv->cfg->ops->set_hw_reg(hw,
  466. HW_VAR_FW_PSMODE_STATUS,
  467. (u8 *)(&fw_current_inps));
  468. }
  469. break; }
  470. case HW_VAR_KEEP_ALIVE: {
  471. u8 array[2];
  472. array[0] = 0xff;
  473. array[1] = *((u8 *)val);
  474. rtl92c_fill_h2c_cmd(hw, H2C_92C_KEEP_ALIVE_CTRL, 2, array);
  475. break; }
  476. default:
  477. pr_err("switch case %d not processed\n", variable);
  478. break;
  479. }
  480. }
  481. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  482. {
  483. struct rtl_priv *rtlpriv = rtl_priv(hw);
  484. bool status = true;
  485. long count = 0;
  486. u32 value = _LLT_INIT_ADDR(address) |
  487. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  488. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  489. do {
  490. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  491. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  492. break;
  493. if (count > POLLING_LLT_THRESHOLD) {
  494. pr_err("Failed to polling write LLT done at address %d!\n",
  495. address);
  496. status = false;
  497. break;
  498. }
  499. } while (++count);
  500. return status;
  501. }
  502. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  503. {
  504. struct rtl_priv *rtlpriv = rtl_priv(hw);
  505. unsigned short i;
  506. u8 txpktbuf_bndy;
  507. u8 maxPage;
  508. bool status;
  509. #if LLT_CONFIG == 1
  510. maxPage = 255;
  511. txpktbuf_bndy = 252;
  512. #elif LLT_CONFIG == 2
  513. maxPage = 127;
  514. txpktbuf_bndy = 124;
  515. #elif LLT_CONFIG == 3
  516. maxPage = 255;
  517. txpktbuf_bndy = 174;
  518. #elif LLT_CONFIG == 4
  519. maxPage = 255;
  520. txpktbuf_bndy = 246;
  521. #elif LLT_CONFIG == 5
  522. maxPage = 255;
  523. txpktbuf_bndy = 246;
  524. #endif
  525. #if LLT_CONFIG == 1
  526. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  527. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  528. #elif LLT_CONFIG == 2
  529. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  530. #elif LLT_CONFIG == 3
  531. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  532. #elif LLT_CONFIG == 4
  533. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  534. #elif LLT_CONFIG == 5
  535. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  536. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  537. #endif
  538. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  539. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  540. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  541. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  542. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  543. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  544. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  545. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  546. status = _rtl92ce_llt_write(hw, i, i + 1);
  547. if (true != status)
  548. return status;
  549. }
  550. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  551. if (true != status)
  552. return status;
  553. for (i = txpktbuf_bndy; i < maxPage; i++) {
  554. status = _rtl92ce_llt_write(hw, i, (i + 1));
  555. if (true != status)
  556. return status;
  557. }
  558. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  559. if (true != status)
  560. return status;
  561. return true;
  562. }
  563. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  564. {
  565. struct rtl_priv *rtlpriv = rtl_priv(hw);
  566. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  567. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  568. struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
  569. if (rtlpci->up_first_time)
  570. return;
  571. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  572. rtl92ce_sw_led_on(hw, pled0);
  573. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  574. rtl92ce_sw_led_on(hw, pled0);
  575. else
  576. rtl92ce_sw_led_off(hw, pled0);
  577. }
  578. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  579. {
  580. struct rtl_priv *rtlpriv = rtl_priv(hw);
  581. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  582. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  583. unsigned char bytetmp;
  584. unsigned short wordtmp;
  585. u16 retry;
  586. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  587. if (rtlpriv->btcoexist.bt_coexistence) {
  588. u32 value32;
  589. value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
  590. value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
  591. rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
  592. }
  593. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  594. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  595. if (rtlpriv->btcoexist.bt_coexistence) {
  596. u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  597. u4b_tmp &= (~0x00024800);
  598. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  599. }
  600. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  601. udelay(2);
  602. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  603. udelay(2);
  604. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  605. udelay(2);
  606. retry = 0;
  607. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
  608. rtl_read_dword(rtlpriv, 0xEC), bytetmp);
  609. while ((bytetmp & BIT(0)) && retry < 1000) {
  610. retry++;
  611. udelay(50);
  612. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  613. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
  614. rtl_read_dword(rtlpriv, 0xEC), bytetmp);
  615. udelay(50);
  616. }
  617. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  618. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  619. udelay(2);
  620. if (rtlpriv->btcoexist.bt_coexistence) {
  621. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
  622. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
  623. }
  624. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  625. if (!_rtl92ce_llt_table_init(hw))
  626. return false;
  627. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  628. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  629. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  630. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  631. wordtmp &= 0xf;
  632. wordtmp |= 0xF771;
  633. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  634. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  635. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  636. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  637. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  638. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  639. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  640. DMA_BIT_MASK(32));
  641. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  642. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  643. DMA_BIT_MASK(32));
  644. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  645. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  646. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  647. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  648. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  649. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  650. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  651. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  652. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  653. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  654. DMA_BIT_MASK(32));
  655. rtl_write_dword(rtlpriv, REG_RX_DESA,
  656. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  657. DMA_BIT_MASK(32));
  658. if (IS_92C_SERIAL(rtlhal->version))
  659. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  660. else
  661. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  662. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  663. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  664. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  665. do {
  666. retry++;
  667. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  668. } while ((retry < 200) && (bytetmp & BIT(7)));
  669. _rtl92ce_gen_refresh_led_state(hw);
  670. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  671. return true;
  672. }
  673. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  674. {
  675. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  676. struct rtl_priv *rtlpriv = rtl_priv(hw);
  677. u8 reg_bw_opmode;
  678. u32 reg_prsr;
  679. reg_bw_opmode = BW_OPMODE_20MHZ;
  680. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  681. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  682. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  683. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  684. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  685. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  686. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  687. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  688. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  689. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  690. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  691. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  692. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  693. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  694. if ((rtlpriv->btcoexist.bt_coexistence) &&
  695. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
  696. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  697. else
  698. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  699. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  700. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  701. rtlpci->reg_bcn_ctrl_val = 0x1f;
  702. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  703. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  704. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  705. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  706. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  707. if ((rtlpriv->btcoexist.bt_coexistence) &&
  708. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4)) {
  709. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  710. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  711. } else {
  712. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  713. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  714. }
  715. if ((rtlpriv->btcoexist.bt_coexistence) &&
  716. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
  717. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  718. else
  719. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  720. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  721. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  722. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  723. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  724. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  725. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  726. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  727. }
  728. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  729. {
  730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  731. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  732. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  733. rtl_write_word(rtlpriv, 0x350, 0x870c);
  734. rtl_write_byte(rtlpriv, 0x352, 0x1);
  735. if (ppsc->support_backdoor)
  736. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  737. else
  738. rtl_write_byte(rtlpriv, 0x349, 0x03);
  739. rtl_write_word(rtlpriv, 0x350, 0x2718);
  740. rtl_write_byte(rtlpriv, 0x352, 0x1);
  741. }
  742. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  743. {
  744. struct rtl_priv *rtlpriv = rtl_priv(hw);
  745. u8 sec_reg_value;
  746. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  747. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  748. rtlpriv->sec.pairwise_enc_algorithm,
  749. rtlpriv->sec.group_enc_algorithm);
  750. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  751. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  752. "not open hw encryption\n");
  753. return;
  754. }
  755. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  756. if (rtlpriv->sec.use_defaultkey) {
  757. sec_reg_value |= SCR_TxUseDK;
  758. sec_reg_value |= SCR_RxUseDK;
  759. }
  760. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  761. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  762. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  763. "The SECR-value %x\n", sec_reg_value);
  764. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  765. }
  766. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  767. {
  768. struct rtl_priv *rtlpriv = rtl_priv(hw);
  769. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  770. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  771. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  772. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  773. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  774. bool rtstatus = true;
  775. bool is92c;
  776. int err;
  777. u8 tmp_u1b;
  778. unsigned long flags;
  779. rtlpci->being_init_adapter = true;
  780. /* Since this function can take a very long time (up to 350 ms)
  781. * and can be called with irqs disabled, reenable the irqs
  782. * to let the other devices continue being serviced.
  783. *
  784. * It is safe doing so since our own interrupts will only be enabled
  785. * in a subsequent step.
  786. */
  787. local_save_flags(flags);
  788. local_irq_enable();
  789. rtlhal->fw_ready = false;
  790. rtlpriv->intf_ops->disable_aspm(hw);
  791. rtstatus = _rtl92ce_init_mac(hw);
  792. if (!rtstatus) {
  793. pr_err("Init MAC failed\n");
  794. err = 1;
  795. goto exit;
  796. }
  797. err = rtl92c_download_fw(hw);
  798. if (err) {
  799. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  800. "Failed to download FW. Init HW without FW now..\n");
  801. err = 1;
  802. goto exit;
  803. }
  804. rtlhal->fw_ready = true;
  805. rtlhal->last_hmeboxnum = 0;
  806. rtl92c_phy_mac_config(hw);
  807. /* because last function modify RCR, so we update
  808. * rcr var here, or TP will unstable for receive_config
  809. * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
  810. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
  811. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  812. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  813. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  814. rtl92c_phy_bb_config(hw);
  815. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  816. rtl92c_phy_rf_config(hw);
  817. if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
  818. !IS_92C_SERIAL(rtlhal->version)) {
  819. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  820. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  821. } else if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  822. rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
  823. rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
  824. rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
  825. rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
  826. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
  827. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
  828. }
  829. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  830. RF_CHNLBW, RFREG_OFFSET_MASK);
  831. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  832. RF_CHNLBW, RFREG_OFFSET_MASK);
  833. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  834. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  835. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  836. _rtl92ce_hw_configure(hw);
  837. rtl_cam_reset_all_entry(hw);
  838. rtl92ce_enable_hw_security_config(hw);
  839. ppsc->rfpwr_state = ERFON;
  840. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  841. _rtl92ce_enable_aspm_back_door(hw);
  842. rtlpriv->intf_ops->enable_aspm(hw);
  843. rtl8192ce_bt_hw_init(hw);
  844. if (ppsc->rfpwr_state == ERFON) {
  845. rtl92c_phy_set_rfpath_switch(hw, 1);
  846. if (rtlphy->iqk_initialized) {
  847. rtl92c_phy_iq_calibrate(hw, true);
  848. } else {
  849. rtl92c_phy_iq_calibrate(hw, false);
  850. rtlphy->iqk_initialized = true;
  851. }
  852. rtl92c_dm_check_txpower_tracking(hw);
  853. rtl92c_phy_lc_calibrate(hw);
  854. }
  855. is92c = IS_92C_SERIAL(rtlhal->version);
  856. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  857. if (!(tmp_u1b & BIT(0))) {
  858. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  859. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
  860. }
  861. if (!(tmp_u1b & BIT(1)) && is92c) {
  862. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  863. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
  864. }
  865. if (!(tmp_u1b & BIT(4))) {
  866. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  867. tmp_u1b &= 0x0F;
  868. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  869. udelay(10);
  870. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  871. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
  872. }
  873. rtl92c_dm_init(hw);
  874. exit:
  875. local_irq_restore(flags);
  876. rtlpci->being_init_adapter = false;
  877. return err;
  878. }
  879. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  880. {
  881. struct rtl_priv *rtlpriv = rtl_priv(hw);
  882. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  883. enum version_8192c version = VERSION_UNKNOWN;
  884. u32 value32;
  885. const char *versionid;
  886. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  887. if (value32 & TRP_VAUX_EN) {
  888. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  889. VERSION_A_CHIP_88C;
  890. } else {
  891. version = (enum version_8192c) (CHIP_VER_B |
  892. ((value32 & TYPE_ID) ? CHIP_92C_BITMASK : 0) |
  893. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  894. if ((!IS_CHIP_VENDOR_UMC(version)) && (value32 &
  895. CHIP_VER_RTL_MASK)) {
  896. version = (enum version_8192c)(version |
  897. ((((value32 & CHIP_VER_RTL_MASK) == BIT(12))
  898. ? CHIP_VENDOR_UMC_B_CUT : CHIP_UNKNOWN) |
  899. CHIP_VENDOR_UMC));
  900. }
  901. if (IS_92C_SERIAL(version)) {
  902. value32 = rtl_read_dword(rtlpriv, REG_HPON_FSM);
  903. version = (enum version_8192c)(version |
  904. ((CHIP_BONDING_IDENTIFIER(value32)
  905. == CHIP_BONDING_92C_1T2R) ?
  906. RF_TYPE_1T2R : 0));
  907. }
  908. }
  909. switch (version) {
  910. case VERSION_B_CHIP_92C:
  911. versionid = "B_CHIP_92C";
  912. break;
  913. case VERSION_B_CHIP_88C:
  914. versionid = "B_CHIP_88C";
  915. break;
  916. case VERSION_A_CHIP_92C:
  917. versionid = "A_CHIP_92C";
  918. break;
  919. case VERSION_A_CHIP_88C:
  920. versionid = "A_CHIP_88C";
  921. break;
  922. case VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT:
  923. versionid = "A_CUT_92C_1T2R";
  924. break;
  925. case VERSION_NORMAL_UMC_CHIP_92C_A_CUT:
  926. versionid = "A_CUT_92C";
  927. break;
  928. case VERSION_NORMAL_UMC_CHIP_88C_A_CUT:
  929. versionid = "A_CUT_88C";
  930. break;
  931. case VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT:
  932. versionid = "B_CUT_92C_1T2R";
  933. break;
  934. case VERSION_NORMAL_UMC_CHIP_92C_B_CUT:
  935. versionid = "B_CUT_92C";
  936. break;
  937. case VERSION_NORMAL_UMC_CHIP_88C_B_CUT:
  938. versionid = "B_CUT_88C";
  939. break;
  940. default:
  941. versionid = "Unknown. Bug?";
  942. break;
  943. }
  944. pr_info("Chip Version ID: %s\n", versionid);
  945. switch (version & 0x3) {
  946. case CHIP_88C:
  947. rtlphy->rf_type = RF_1T1R;
  948. break;
  949. case CHIP_92C:
  950. rtlphy->rf_type = RF_2T2R;
  951. break;
  952. case CHIP_92C_1T2R:
  953. rtlphy->rf_type = RF_1T2R;
  954. break;
  955. default:
  956. rtlphy->rf_type = RF_1T1R;
  957. pr_err("ERROR RF_Type is set!!\n");
  958. break;
  959. }
  960. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
  961. rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
  962. return version;
  963. }
  964. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  965. enum nl80211_iftype type)
  966. {
  967. struct rtl_priv *rtlpriv = rtl_priv(hw);
  968. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  969. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  970. u8 mode = MSR_NOLINK;
  971. bt_msr &= 0xfc;
  972. switch (type) {
  973. case NL80211_IFTYPE_UNSPECIFIED:
  974. mode = MSR_NOLINK;
  975. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  976. "Set Network type to NO LINK!\n");
  977. break;
  978. case NL80211_IFTYPE_ADHOC:
  979. mode = MSR_ADHOC;
  980. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  981. "Set Network type to Ad Hoc!\n");
  982. break;
  983. case NL80211_IFTYPE_STATION:
  984. mode = MSR_INFRA;
  985. ledaction = LED_CTL_LINK;
  986. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  987. "Set Network type to STA!\n");
  988. break;
  989. case NL80211_IFTYPE_AP:
  990. mode = MSR_AP;
  991. ledaction = LED_CTL_LINK;
  992. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  993. "Set Network type to AP!\n");
  994. break;
  995. case NL80211_IFTYPE_MESH_POINT:
  996. mode = MSR_ADHOC;
  997. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  998. "Set Network type to Mesh Point!\n");
  999. break;
  1000. default:
  1001. pr_err("Network type %d not supported!\n", type);
  1002. return 1;
  1003. }
  1004. /* MSR_INFRA == Link in infrastructure network;
  1005. * MSR_ADHOC == Link in ad hoc network;
  1006. * Therefore, check link state is necessary.
  1007. *
  1008. * MSR_AP == AP mode; link state does not matter here.
  1009. */
  1010. if (mode != MSR_AP &&
  1011. rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1012. mode = MSR_NOLINK;
  1013. ledaction = LED_CTL_NO_LINK;
  1014. }
  1015. if (mode == MSR_NOLINK || mode == MSR_INFRA) {
  1016. _rtl92ce_stop_tx_beacon(hw);
  1017. _rtl92ce_enable_bcn_sub_func(hw);
  1018. } else if (mode == MSR_ADHOC || mode == MSR_AP) {
  1019. _rtl92ce_resume_tx_beacon(hw);
  1020. _rtl92ce_disable_bcn_sub_func(hw);
  1021. } else {
  1022. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1023. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1024. mode);
  1025. }
  1026. rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
  1027. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1028. if (mode == MSR_AP)
  1029. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1030. else
  1031. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1032. return 0;
  1033. }
  1034. void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1035. {
  1036. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1037. u32 reg_rcr;
  1038. if (rtlpriv->psc.rfpwr_state != ERFON)
  1039. return;
  1040. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
  1041. if (check_bssid) {
  1042. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1043. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1044. (u8 *) (&reg_rcr));
  1045. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1046. } else if (!check_bssid) {
  1047. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1048. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1049. rtlpriv->cfg->ops->set_hw_reg(hw,
  1050. HW_VAR_RCR, (u8 *) (&reg_rcr));
  1051. }
  1052. }
  1053. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1054. {
  1055. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1056. if (_rtl92ce_set_media_status(hw, type))
  1057. return -EOPNOTSUPP;
  1058. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1059. if (type != NL80211_IFTYPE_AP &&
  1060. type != NL80211_IFTYPE_MESH_POINT)
  1061. rtl92ce_set_check_bssid(hw, true);
  1062. } else {
  1063. rtl92ce_set_check_bssid(hw, false);
  1064. }
  1065. return 0;
  1066. }
  1067. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  1068. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  1069. {
  1070. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1071. rtl92c_dm_init_edca_turbo(hw);
  1072. switch (aci) {
  1073. case AC1_BK:
  1074. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1075. break;
  1076. case AC0_BE:
  1077. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
  1078. break;
  1079. case AC2_VI:
  1080. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1081. break;
  1082. case AC3_VO:
  1083. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1084. break;
  1085. default:
  1086. WARN_ONCE(true, "rtl8192ce: invalid aci: %d !\n", aci);
  1087. break;
  1088. }
  1089. }
  1090. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  1091. {
  1092. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1093. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1094. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1095. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1096. rtlpci->irq_enabled = true;
  1097. }
  1098. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  1099. {
  1100. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1101. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1102. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1103. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1104. rtlpci->irq_enabled = false;
  1105. }
  1106. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1107. {
  1108. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1109. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1110. u8 u1b_tmp;
  1111. u32 u4b_tmp;
  1112. rtlpriv->intf_ops->enable_aspm(hw);
  1113. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1114. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1115. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1116. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1117. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1118. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1119. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
  1120. rtl92c_firmware_selfreset(hw);
  1121. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1122. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1123. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1124. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1125. if ((rtlpriv->btcoexist.bt_coexistence) &&
  1126. ((rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) ||
  1127. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC8))) {
  1128. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
  1129. (u1b_tmp << 8));
  1130. } else {
  1131. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1132. (u1b_tmp << 8));
  1133. }
  1134. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1135. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1136. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1137. if (!IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version))
  1138. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1139. if (rtlpriv->btcoexist.bt_coexistence) {
  1140. u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  1141. u4b_tmp |= 0x03824800;
  1142. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  1143. } else {
  1144. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1145. }
  1146. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1147. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1148. }
  1149. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1150. {
  1151. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1152. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1153. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1154. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1155. enum nl80211_iftype opmode;
  1156. mac->link_state = MAC80211_NOLINK;
  1157. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1158. _rtl92ce_set_media_status(hw, opmode);
  1159. if (rtlpci->driver_is_goingto_unload ||
  1160. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1161. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1162. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1163. _rtl92ce_poweroff_adapter(hw);
  1164. /* after power off we should do iqk again */
  1165. rtlpriv->phy.iqk_initialized = false;
  1166. }
  1167. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1168. u32 *p_inta, u32 *p_intb)
  1169. {
  1170. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1171. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1172. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1173. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1174. /*
  1175. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1176. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1177. */
  1178. }
  1179. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1180. {
  1181. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1182. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1183. u16 bcn_interval, atim_window;
  1184. bcn_interval = mac->beacon_interval;
  1185. atim_window = 2; /*FIX MERGE */
  1186. rtl92ce_disable_interrupt(hw);
  1187. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1188. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1189. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1190. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1191. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1192. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1193. rtl92ce_enable_interrupt(hw);
  1194. }
  1195. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1196. {
  1197. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1198. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1199. u16 bcn_interval = mac->beacon_interval;
  1200. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1201. "beacon_interval:%d\n", bcn_interval);
  1202. rtl92ce_disable_interrupt(hw);
  1203. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1204. rtl92ce_enable_interrupt(hw);
  1205. }
  1206. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1207. u32 add_msr, u32 rm_msr)
  1208. {
  1209. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1210. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1211. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
  1212. add_msr, rm_msr);
  1213. if (add_msr)
  1214. rtlpci->irq_mask[0] |= add_msr;
  1215. if (rm_msr)
  1216. rtlpci->irq_mask[0] &= (~rm_msr);
  1217. rtl92ce_disable_interrupt(hw);
  1218. rtl92ce_enable_interrupt(hw);
  1219. }
  1220. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1221. bool autoload_fail,
  1222. u8 *hwinfo)
  1223. {
  1224. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1225. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1226. u8 rf_path, index, tempval;
  1227. u16 i;
  1228. for (rf_path = 0; rf_path < 2; rf_path++) {
  1229. for (i = 0; i < 3; i++) {
  1230. if (!autoload_fail) {
  1231. rtlefuse->
  1232. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1233. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1234. rtlefuse->
  1235. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1236. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1237. i];
  1238. } else {
  1239. rtlefuse->
  1240. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1241. EEPROM_DEFAULT_TXPOWERLEVEL;
  1242. rtlefuse->
  1243. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1244. EEPROM_DEFAULT_TXPOWERLEVEL;
  1245. }
  1246. }
  1247. }
  1248. for (i = 0; i < 3; i++) {
  1249. if (!autoload_fail)
  1250. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1251. else
  1252. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1253. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  1254. (tempval & 0xf);
  1255. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  1256. ((tempval & 0xf0) >> 4);
  1257. }
  1258. for (rf_path = 0; rf_path < 2; rf_path++)
  1259. for (i = 0; i < 3; i++)
  1260. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1261. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
  1262. rf_path, i,
  1263. rtlefuse->
  1264. eeprom_chnlarea_txpwr_cck[rf_path][i]);
  1265. for (rf_path = 0; rf_path < 2; rf_path++)
  1266. for (i = 0; i < 3; i++)
  1267. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1268. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1269. rf_path, i,
  1270. rtlefuse->
  1271. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
  1272. for (rf_path = 0; rf_path < 2; rf_path++)
  1273. for (i = 0; i < 3; i++)
  1274. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1275. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1276. rf_path, i,
  1277. rtlefuse->
  1278. eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
  1279. for (rf_path = 0; rf_path < 2; rf_path++) {
  1280. for (i = 0; i < 14; i++) {
  1281. index = rtl92c_get_chnl_group((u8)i);
  1282. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1283. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1284. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1285. rtlefuse->
  1286. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1287. if ((rtlefuse->
  1288. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1289. rtlefuse->
  1290. eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
  1291. > 0) {
  1292. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1293. rtlefuse->
  1294. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1295. [index] -
  1296. rtlefuse->
  1297. eprom_chnl_txpwr_ht40_2sdf[rf_path]
  1298. [index];
  1299. } else {
  1300. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1301. }
  1302. }
  1303. for (i = 0; i < 14; i++) {
  1304. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1305. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
  1306. rf_path, i,
  1307. rtlefuse->txpwrlevel_cck[rf_path][i],
  1308. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1309. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  1310. }
  1311. }
  1312. for (i = 0; i < 3; i++) {
  1313. if (!autoload_fail) {
  1314. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1315. hwinfo[EEPROM_TXPWR_GROUP + i];
  1316. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1317. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1318. } else {
  1319. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1320. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1321. }
  1322. }
  1323. for (rf_path = 0; rf_path < 2; rf_path++) {
  1324. for (i = 0; i < 14; i++) {
  1325. index = rtl92c_get_chnl_group((u8)i);
  1326. if (rf_path == RF90_PATH_A) {
  1327. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1328. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1329. & 0xf);
  1330. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1331. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1332. & 0xf);
  1333. } else if (rf_path == RF90_PATH_B) {
  1334. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1335. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1336. & 0xf0) >> 4);
  1337. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1338. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1339. & 0xf0) >> 4);
  1340. }
  1341. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1342. "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1343. rf_path, i,
  1344. rtlefuse->pwrgroup_ht20[rf_path][i]);
  1345. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1346. "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1347. rf_path, i,
  1348. rtlefuse->pwrgroup_ht40[rf_path][i]);
  1349. }
  1350. }
  1351. for (i = 0; i < 14; i++) {
  1352. index = rtl92c_get_chnl_group((u8)i);
  1353. if (!autoload_fail)
  1354. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1355. else
  1356. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1357. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1358. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1359. ((tempval >> 4) & 0xF);
  1360. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1361. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1362. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1363. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1364. index = rtl92c_get_chnl_group((u8)i);
  1365. if (!autoload_fail)
  1366. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1367. else
  1368. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1369. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1370. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1371. ((tempval >> 4) & 0xF);
  1372. }
  1373. rtlefuse->legacy_ht_txpowerdiff =
  1374. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1375. for (i = 0; i < 14; i++)
  1376. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1377. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
  1378. i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  1379. for (i = 0; i < 14; i++)
  1380. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1381. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
  1382. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  1383. for (i = 0; i < 14; i++)
  1384. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1385. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
  1386. i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  1387. for (i = 0; i < 14; i++)
  1388. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1389. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
  1390. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  1391. if (!autoload_fail)
  1392. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1393. else
  1394. rtlefuse->eeprom_regulatory = 0;
  1395. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1396. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1397. if (!autoload_fail) {
  1398. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1399. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1400. } else {
  1401. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1402. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1403. }
  1404. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1405. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1406. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  1407. if (!autoload_fail)
  1408. tempval = hwinfo[EEPROM_THERMAL_METER];
  1409. else
  1410. tempval = EEPROM_DEFAULT_THERMALMETER;
  1411. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1412. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1413. rtlefuse->apk_thermalmeterignore = true;
  1414. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1415. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1416. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1417. }
  1418. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1419. {
  1420. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1421. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1422. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1423. int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
  1424. EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
  1425. EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
  1426. COUNTRY_CODE_WORLD_WIDE_13};
  1427. u8 *hwinfo;
  1428. hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
  1429. if (!hwinfo)
  1430. return;
  1431. if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
  1432. goto exit;
  1433. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1434. rtlefuse->autoload_failflag,
  1435. hwinfo);
  1436. rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
  1437. rtlefuse->autoload_failflag,
  1438. hwinfo);
  1439. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1440. switch (rtlefuse->eeprom_oemid) {
  1441. case EEPROM_CID_DEFAULT:
  1442. if (rtlefuse->eeprom_did == 0x8176) {
  1443. if ((rtlefuse->eeprom_svid == 0x103C &&
  1444. rtlefuse->eeprom_smid == 0x1629))
  1445. rtlhal->oem_id = RT_CID_819X_HP;
  1446. else
  1447. rtlhal->oem_id = RT_CID_DEFAULT;
  1448. } else {
  1449. rtlhal->oem_id = RT_CID_DEFAULT;
  1450. }
  1451. break;
  1452. case EEPROM_CID_TOSHIBA:
  1453. rtlhal->oem_id = RT_CID_TOSHIBA;
  1454. break;
  1455. case EEPROM_CID_QMI:
  1456. rtlhal->oem_id = RT_CID_819X_QMI;
  1457. break;
  1458. case EEPROM_CID_WHQL:
  1459. default:
  1460. rtlhal->oem_id = RT_CID_DEFAULT;
  1461. break;
  1462. }
  1463. }
  1464. exit:
  1465. kfree(hwinfo);
  1466. }
  1467. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1468. {
  1469. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1470. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1471. switch (rtlhal->oem_id) {
  1472. case RT_CID_819X_HP:
  1473. rtlpriv->ledctl.led_opendrain = true;
  1474. break;
  1475. case RT_CID_819X_LENOVO:
  1476. case RT_CID_DEFAULT:
  1477. case RT_CID_TOSHIBA:
  1478. case RT_CID_CCX:
  1479. case RT_CID_819X_ACER:
  1480. case RT_CID_WHQL:
  1481. default:
  1482. break;
  1483. }
  1484. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1485. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1486. }
  1487. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1488. {
  1489. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1490. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1491. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1492. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1493. u8 tmp_u1b;
  1494. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1495. if (get_rf_type(rtlphy) == RF_1T1R)
  1496. rtlpriv->dm.rfpath_rxenable[0] = true;
  1497. else
  1498. rtlpriv->dm.rfpath_rxenable[0] =
  1499. rtlpriv->dm.rfpath_rxenable[1] = true;
  1500. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1501. rtlhal->version);
  1502. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1503. if (tmp_u1b & BIT(4)) {
  1504. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1505. rtlefuse->epromtype = EEPROM_93C46;
  1506. } else {
  1507. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1508. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1509. }
  1510. if (tmp_u1b & BIT(5)) {
  1511. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1512. rtlefuse->autoload_failflag = false;
  1513. _rtl92ce_read_adapter_info(hw);
  1514. } else {
  1515. pr_err("Autoload ERR!!\n");
  1516. }
  1517. _rtl92ce_hal_customized_behavior(hw);
  1518. }
  1519. static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
  1520. struct ieee80211_sta *sta)
  1521. {
  1522. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1523. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1524. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1525. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1526. u32 ratr_value;
  1527. u8 ratr_index = 0;
  1528. u8 nmode = mac->ht_enable;
  1529. u16 shortgi_rate;
  1530. u32 tmp_ratr_value;
  1531. u8 curtxbw_40mhz = mac->bw_40;
  1532. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1533. 1 : 0;
  1534. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1535. 1 : 0;
  1536. enum wireless_mode wirelessmode = mac->mode;
  1537. u32 ratr_mask;
  1538. if (rtlhal->current_bandtype == BAND_ON_5G)
  1539. ratr_value = sta->supp_rates[1] << 4;
  1540. else
  1541. ratr_value = sta->supp_rates[0];
  1542. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1543. ratr_value = 0xfff;
  1544. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1545. sta->ht_cap.mcs.rx_mask[0] << 12);
  1546. switch (wirelessmode) {
  1547. case WIRELESS_MODE_B:
  1548. if (ratr_value & 0x0000000c)
  1549. ratr_value &= 0x0000000d;
  1550. else
  1551. ratr_value &= 0x0000000f;
  1552. break;
  1553. case WIRELESS_MODE_G:
  1554. ratr_value &= 0x00000FF5;
  1555. break;
  1556. case WIRELESS_MODE_N_24G:
  1557. case WIRELESS_MODE_N_5G:
  1558. nmode = 1;
  1559. if (get_rf_type(rtlphy) == RF_1T2R ||
  1560. get_rf_type(rtlphy) == RF_1T1R)
  1561. ratr_mask = 0x000ff005;
  1562. else
  1563. ratr_mask = 0x0f0ff005;
  1564. ratr_value &= ratr_mask;
  1565. break;
  1566. default:
  1567. if (rtlphy->rf_type == RF_1T2R)
  1568. ratr_value &= 0x000ff0ff;
  1569. else
  1570. ratr_value &= 0x0f0ff0ff;
  1571. break;
  1572. }
  1573. if ((rtlpriv->btcoexist.bt_coexistence) &&
  1574. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
  1575. (rtlpriv->btcoexist.bt_cur_state) &&
  1576. (rtlpriv->btcoexist.bt_ant_isolation) &&
  1577. ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
  1578. (rtlpriv->btcoexist.bt_service == BT_BUSY)))
  1579. ratr_value &= 0x0fffcfc0;
  1580. else
  1581. ratr_value &= 0x0FFFFFFF;
  1582. if (nmode && ((curtxbw_40mhz &&
  1583. curshortgi_40mhz) || (!curtxbw_40mhz &&
  1584. curshortgi_20mhz))) {
  1585. ratr_value |= 0x10000000;
  1586. tmp_ratr_value = (ratr_value >> 12);
  1587. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1588. if ((1 << shortgi_rate) & tmp_ratr_value)
  1589. break;
  1590. }
  1591. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1592. (shortgi_rate << 4) | (shortgi_rate);
  1593. }
  1594. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1595. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
  1596. rtl_read_dword(rtlpriv, REG_ARFR0));
  1597. }
  1598. static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
  1599. struct ieee80211_sta *sta, u8 rssi_level)
  1600. {
  1601. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1602. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1603. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1604. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1605. struct rtl_sta_info *sta_entry = NULL;
  1606. u32 ratr_bitmap;
  1607. u8 ratr_index;
  1608. u8 curtxbw_40mhz = (sta->ht_cap.cap &
  1609. IEEE80211_HT_CAP_SUP_WIDTH_20_40) ? 1 : 0;
  1610. u8 curshortgi_40mhz = (sta->ht_cap.cap &
  1611. IEEE80211_HT_CAP_SGI_40) ? 1 : 0;
  1612. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1613. 1 : 0;
  1614. enum wireless_mode wirelessmode = 0;
  1615. bool shortgi = false;
  1616. u8 rate_mask[5];
  1617. u8 macid = 0;
  1618. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1619. wirelessmode = sta_entry->wireless_mode;
  1620. if (mac->opmode == NL80211_IFTYPE_STATION ||
  1621. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  1622. curtxbw_40mhz = mac->bw_40;
  1623. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1624. mac->opmode == NL80211_IFTYPE_ADHOC)
  1625. macid = sta->aid + 1;
  1626. if (rtlhal->current_bandtype == BAND_ON_5G)
  1627. ratr_bitmap = sta->supp_rates[1] << 4;
  1628. else
  1629. ratr_bitmap = sta->supp_rates[0];
  1630. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1631. ratr_bitmap = 0xfff;
  1632. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1633. sta->ht_cap.mcs.rx_mask[0] << 12);
  1634. switch (wirelessmode) {
  1635. case WIRELESS_MODE_B:
  1636. ratr_index = RATR_INX_WIRELESS_B;
  1637. if (ratr_bitmap & 0x0000000c)
  1638. ratr_bitmap &= 0x0000000d;
  1639. else
  1640. ratr_bitmap &= 0x0000000f;
  1641. break;
  1642. case WIRELESS_MODE_G:
  1643. ratr_index = RATR_INX_WIRELESS_GB;
  1644. if (rssi_level == 1)
  1645. ratr_bitmap &= 0x00000f00;
  1646. else if (rssi_level == 2)
  1647. ratr_bitmap &= 0x00000ff0;
  1648. else
  1649. ratr_bitmap &= 0x00000ff5;
  1650. break;
  1651. case WIRELESS_MODE_A:
  1652. ratr_index = RATR_INX_WIRELESS_A;
  1653. ratr_bitmap &= 0x00000ff0;
  1654. break;
  1655. case WIRELESS_MODE_N_24G:
  1656. case WIRELESS_MODE_N_5G:
  1657. ratr_index = RATR_INX_WIRELESS_NGB;
  1658. if (rtlphy->rf_type == RF_1T2R ||
  1659. rtlphy->rf_type == RF_1T1R) {
  1660. if (curtxbw_40mhz) {
  1661. if (rssi_level == 1)
  1662. ratr_bitmap &= 0x000f0000;
  1663. else if (rssi_level == 2)
  1664. ratr_bitmap &= 0x000ff000;
  1665. else
  1666. ratr_bitmap &= 0x000ff015;
  1667. } else {
  1668. if (rssi_level == 1)
  1669. ratr_bitmap &= 0x000f0000;
  1670. else if (rssi_level == 2)
  1671. ratr_bitmap &= 0x000ff000;
  1672. else
  1673. ratr_bitmap &= 0x000ff005;
  1674. }
  1675. } else {
  1676. if (curtxbw_40mhz) {
  1677. if (rssi_level == 1)
  1678. ratr_bitmap &= 0x0f0f0000;
  1679. else if (rssi_level == 2)
  1680. ratr_bitmap &= 0x0f0ff000;
  1681. else
  1682. ratr_bitmap &= 0x0f0ff015;
  1683. } else {
  1684. if (rssi_level == 1)
  1685. ratr_bitmap &= 0x0f0f0000;
  1686. else if (rssi_level == 2)
  1687. ratr_bitmap &= 0x0f0ff000;
  1688. else
  1689. ratr_bitmap &= 0x0f0ff005;
  1690. }
  1691. }
  1692. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1693. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1694. if (macid == 0)
  1695. shortgi = true;
  1696. else if (macid == 1)
  1697. shortgi = false;
  1698. }
  1699. break;
  1700. default:
  1701. ratr_index = RATR_INX_WIRELESS_NGB;
  1702. if (rtlphy->rf_type == RF_1T2R)
  1703. ratr_bitmap &= 0x000ff0ff;
  1704. else
  1705. ratr_bitmap &= 0x0f0ff0ff;
  1706. break;
  1707. }
  1708. sta_entry->ratr_index = ratr_index;
  1709. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1710. "ratr_bitmap :%x\n", ratr_bitmap);
  1711. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1712. (ratr_index << 28);
  1713. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1714. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1715. "Rate_index:%x, ratr_val:%x, %5phC\n",
  1716. ratr_index, ratr_bitmap, rate_mask);
  1717. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1718. }
  1719. void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1720. struct ieee80211_sta *sta, u8 rssi_level)
  1721. {
  1722. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1723. if (rtlpriv->dm.useramask)
  1724. rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
  1725. else
  1726. rtl92ce_update_hal_rate_table(hw, sta);
  1727. }
  1728. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1729. {
  1730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1731. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1732. u16 sifs_timer;
  1733. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1734. &mac->slot_time);
  1735. if (!mac->ht_enable)
  1736. sifs_timer = 0x0a0a;
  1737. else
  1738. sifs_timer = 0x1010;
  1739. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1740. }
  1741. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1742. {
  1743. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1744. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1745. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1746. enum rf_pwrstate e_rfpowerstate_toset;
  1747. u8 u1tmp;
  1748. bool actuallyset = false;
  1749. unsigned long flag;
  1750. if (rtlpci->being_init_adapter)
  1751. return false;
  1752. if (ppsc->swrf_processing)
  1753. return false;
  1754. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1755. if (ppsc->rfchange_inprogress) {
  1756. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1757. return false;
  1758. } else {
  1759. ppsc->rfchange_inprogress = true;
  1760. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1761. }
  1762. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1763. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1764. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1765. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1766. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  1767. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1768. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1769. e_rfpowerstate_toset = ERFON;
  1770. ppsc->hwradiooff = false;
  1771. actuallyset = true;
  1772. } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
  1773. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1774. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1775. e_rfpowerstate_toset = ERFOFF;
  1776. ppsc->hwradiooff = true;
  1777. actuallyset = true;
  1778. }
  1779. if (actuallyset) {
  1780. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1781. ppsc->rfchange_inprogress = false;
  1782. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1783. } else {
  1784. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1785. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1786. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1787. ppsc->rfchange_inprogress = false;
  1788. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1789. }
  1790. *valid = 1;
  1791. return !ppsc->hwradiooff;
  1792. }
  1793. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1794. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1795. bool is_wepkey, bool clear_all)
  1796. {
  1797. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1798. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1799. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1800. u8 *macaddr = p_macaddr;
  1801. u32 entry_id = 0;
  1802. bool is_pairwise = false;
  1803. static u8 cam_const_addr[4][6] = {
  1804. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1805. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1806. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1807. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1808. };
  1809. static u8 cam_const_broad[] = {
  1810. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1811. };
  1812. if (clear_all) {
  1813. u8 idx = 0;
  1814. u8 cam_offset = 0;
  1815. u8 clear_number = 5;
  1816. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1817. for (idx = 0; idx < clear_number; idx++) {
  1818. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1819. rtl_cam_empty_entry(hw, cam_offset + idx);
  1820. if (idx < 5) {
  1821. memset(rtlpriv->sec.key_buf[idx], 0,
  1822. MAX_KEY_LEN);
  1823. rtlpriv->sec.key_len[idx] = 0;
  1824. }
  1825. }
  1826. } else {
  1827. switch (enc_algo) {
  1828. case WEP40_ENCRYPTION:
  1829. enc_algo = CAM_WEP40;
  1830. break;
  1831. case WEP104_ENCRYPTION:
  1832. enc_algo = CAM_WEP104;
  1833. break;
  1834. case TKIP_ENCRYPTION:
  1835. enc_algo = CAM_TKIP;
  1836. break;
  1837. case AESCCMP_ENCRYPTION:
  1838. enc_algo = CAM_AES;
  1839. break;
  1840. default:
  1841. pr_err("switch case %#x not processed\n",
  1842. enc_algo);
  1843. enc_algo = CAM_TKIP;
  1844. break;
  1845. }
  1846. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1847. macaddr = cam_const_addr[key_index];
  1848. entry_id = key_index;
  1849. } else {
  1850. if (is_group) {
  1851. macaddr = cam_const_broad;
  1852. entry_id = key_index;
  1853. } else {
  1854. if (mac->opmode == NL80211_IFTYPE_AP ||
  1855. mac->opmode == NL80211_IFTYPE_MESH_POINT) {
  1856. entry_id = rtl_cam_get_free_entry(hw,
  1857. p_macaddr);
  1858. if (entry_id >= TOTAL_CAM_ENTRY) {
  1859. pr_err("Can not find free hw security cam entry\n");
  1860. return;
  1861. }
  1862. } else {
  1863. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1864. }
  1865. key_index = PAIRWISE_KEYIDX;
  1866. is_pairwise = true;
  1867. }
  1868. }
  1869. if (rtlpriv->sec.key_len[key_index] == 0) {
  1870. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1871. "delete one entry, entry_id is %d\n",
  1872. entry_id);
  1873. if (mac->opmode == NL80211_IFTYPE_AP ||
  1874. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  1875. rtl_cam_del_entry(hw, p_macaddr);
  1876. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1877. } else {
  1878. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1879. "The insert KEY length is %d\n",
  1880. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
  1881. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1882. "The insert KEY is %x %x\n",
  1883. rtlpriv->sec.key_buf[0][0],
  1884. rtlpriv->sec.key_buf[0][1]);
  1885. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1886. "add one entry\n");
  1887. if (is_pairwise) {
  1888. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1889. "Pairwise Key content",
  1890. rtlpriv->sec.pairwise_key,
  1891. rtlpriv->sec.
  1892. key_len[PAIRWISE_KEYIDX]);
  1893. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1894. "set Pairwise key\n");
  1895. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1896. entry_id, enc_algo,
  1897. CAM_CONFIG_NO_USEDK,
  1898. rtlpriv->sec.
  1899. key_buf[key_index]);
  1900. } else {
  1901. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1902. "set group key\n");
  1903. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1904. rtl_cam_add_one_entry(hw,
  1905. rtlefuse->dev_addr,
  1906. PAIRWISE_KEYIDX,
  1907. CAM_PAIRWISE_KEY_POSITION,
  1908. enc_algo,
  1909. CAM_CONFIG_NO_USEDK,
  1910. rtlpriv->sec.key_buf
  1911. [entry_id]);
  1912. }
  1913. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1914. entry_id, enc_algo,
  1915. CAM_CONFIG_NO_USEDK,
  1916. rtlpriv->sec.key_buf[entry_id]);
  1917. }
  1918. }
  1919. }
  1920. }
  1921. static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
  1922. {
  1923. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1924. rtlpriv->btcoexist.bt_coexistence =
  1925. rtlpriv->btcoexist.eeprom_bt_coexist;
  1926. rtlpriv->btcoexist.bt_ant_num =
  1927. rtlpriv->btcoexist.eeprom_bt_ant_num;
  1928. rtlpriv->btcoexist.bt_coexist_type =
  1929. rtlpriv->btcoexist.eeprom_bt_type;
  1930. if (rtlpriv->btcoexist.reg_bt_iso == 2)
  1931. rtlpriv->btcoexist.bt_ant_isolation =
  1932. rtlpriv->btcoexist.eeprom_bt_ant_isol;
  1933. else
  1934. rtlpriv->btcoexist.bt_ant_isolation =
  1935. rtlpriv->btcoexist.reg_bt_iso;
  1936. rtlpriv->btcoexist.bt_radio_shared_type =
  1937. rtlpriv->btcoexist.eeprom_bt_radio_shared;
  1938. if (rtlpriv->btcoexist.bt_coexistence) {
  1939. if (rtlpriv->btcoexist.reg_bt_sco == 1)
  1940. rtlpriv->btcoexist.bt_service = BT_OTHER_ACTION;
  1941. else if (rtlpriv->btcoexist.reg_bt_sco == 2)
  1942. rtlpriv->btcoexist.bt_service = BT_SCO;
  1943. else if (rtlpriv->btcoexist.reg_bt_sco == 4)
  1944. rtlpriv->btcoexist.bt_service = BT_BUSY;
  1945. else if (rtlpriv->btcoexist.reg_bt_sco == 5)
  1946. rtlpriv->btcoexist.bt_service = BT_OTHERBUSY;
  1947. else
  1948. rtlpriv->btcoexist.bt_service = BT_IDLE;
  1949. rtlpriv->btcoexist.bt_edca_ul = 0;
  1950. rtlpriv->btcoexist.bt_edca_dl = 0;
  1951. rtlpriv->btcoexist.bt_rssi_state = 0xff;
  1952. }
  1953. }
  1954. void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  1955. bool auto_load_fail, u8 *hwinfo)
  1956. {
  1957. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1958. u8 val;
  1959. if (!auto_load_fail) {
  1960. rtlpriv->btcoexist.eeprom_bt_coexist =
  1961. ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
  1962. val = hwinfo[RF_OPTION4];
  1963. rtlpriv->btcoexist.eeprom_bt_type = ((val & 0xe) >> 1);
  1964. rtlpriv->btcoexist.eeprom_bt_ant_num = (val & 0x1);
  1965. rtlpriv->btcoexist.eeprom_bt_ant_isol = ((val & 0x10) >> 4);
  1966. rtlpriv->btcoexist.eeprom_bt_radio_shared =
  1967. ((val & 0x20) >> 5);
  1968. } else {
  1969. rtlpriv->btcoexist.eeprom_bt_coexist = 0;
  1970. rtlpriv->btcoexist.eeprom_bt_type = BT_2WIRE;
  1971. rtlpriv->btcoexist.eeprom_bt_ant_num = ANT_X2;
  1972. rtlpriv->btcoexist.eeprom_bt_ant_isol = 0;
  1973. rtlpriv->btcoexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  1974. }
  1975. rtl8192ce_bt_var_init(hw);
  1976. }
  1977. void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
  1978. {
  1979. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1980. /* 0:Low, 1:High, 2:From Efuse. */
  1981. rtlpriv->btcoexist.reg_bt_iso = 2;
  1982. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  1983. rtlpriv->btcoexist.reg_bt_sco = 3;
  1984. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  1985. rtlpriv->btcoexist.reg_bt_sco = 0;
  1986. }
  1987. void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
  1988. {
  1989. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1990. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1991. u8 u1_tmp;
  1992. if (rtlpriv->btcoexist.bt_coexistence &&
  1993. ((rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) ||
  1994. rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC8)) {
  1995. if (rtlpriv->btcoexist.bt_ant_isolation)
  1996. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1997. u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
  1998. BIT_OFFSET_LEN_MASK_32(0, 1);
  1999. u1_tmp = u1_tmp |
  2000. ((rtlpriv->btcoexist.bt_ant_isolation == 1) ?
  2001. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  2002. ((rtlpriv->btcoexist.bt_service == BT_SCO) ?
  2003. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  2004. rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
  2005. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
  2006. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
  2007. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
  2008. /* Config to 1T1R. */
  2009. if (rtlphy->rf_type == RF_1T1R) {
  2010. u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
  2011. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2012. rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
  2013. u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
  2014. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2015. rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
  2016. }
  2017. }
  2018. }
  2019. void rtl92ce_suspend(struct ieee80211_hw *hw)
  2020. {
  2021. }
  2022. void rtl92ce_resume(struct ieee80211_hw *hw)
  2023. {
  2024. }