rt2800lib.c 303 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, see <http://www.gnu.org/licenses/>.
  24. */
  25. /*
  26. Module: rt2800lib
  27. Abstract: rt2800 generic device routines.
  28. */
  29. #include <linux/crc-ccitt.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #include "rt2800lib.h"
  35. #include "rt2800.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2800_register_read and rt2800_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. * The _lock versions must be used if you already hold the csr_mutex
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  52. #define WAIT_FOR_RFCSR(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR_MT7620(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY_MT7620, \
  56. (__reg))
  57. #define WAIT_FOR_RF(__dev, __reg) \
  58. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  59. #define WAIT_FOR_MCU(__dev, __reg) \
  60. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  61. H2M_MAILBOX_CSR_OWNER, (__reg))
  62. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  63. {
  64. /* check for rt2872 on SoC */
  65. if (!rt2x00_is_soc(rt2x00dev) ||
  66. !rt2x00_rt(rt2x00dev, RT2872))
  67. return false;
  68. /* we know for sure that these rf chipsets are used on rt305x boards */
  69. if (rt2x00_rf(rt2x00dev, RF3020) ||
  70. rt2x00_rf(rt2x00dev, RF3021) ||
  71. rt2x00_rf(rt2x00dev, RF3022))
  72. return true;
  73. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  74. return false;
  75. }
  76. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  77. const unsigned int word, const u8 value)
  78. {
  79. u32 reg;
  80. mutex_lock(&rt2x00dev->csr_mutex);
  81. /*
  82. * Wait until the BBP becomes available, afterwards we
  83. * can safely write the new data into the register.
  84. */
  85. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  86. reg = 0;
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  91. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  92. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  93. }
  94. mutex_unlock(&rt2x00dev->csr_mutex);
  95. }
  96. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  97. const unsigned int word, u8 *value)
  98. {
  99. u32 reg;
  100. mutex_lock(&rt2x00dev->csr_mutex);
  101. /*
  102. * Wait until the BBP becomes available, afterwards we
  103. * can safely write the read request into the register.
  104. * After the data has been written, we wait until hardware
  105. * returns the correct value, if at any time the register
  106. * doesn't become available in time, reg will be 0xffffffff
  107. * which means we return 0xff to the caller.
  108. */
  109. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  110. reg = 0;
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  114. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  115. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  116. WAIT_FOR_BBP(rt2x00dev, &reg);
  117. }
  118. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  119. mutex_unlock(&rt2x00dev->csr_mutex);
  120. }
  121. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  122. const unsigned int word, const u8 value)
  123. {
  124. u32 reg;
  125. mutex_lock(&rt2x00dev->csr_mutex);
  126. /*
  127. * Wait until the RFCSR becomes available, afterwards we
  128. * can safely write the new data into the register.
  129. */
  130. switch (rt2x00dev->chip.rt) {
  131. case RT6352:
  132. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  133. reg = 0;
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA_MT7620, value);
  135. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  136. word);
  137. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 1);
  138. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  139. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  140. }
  141. break;
  142. default:
  143. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  144. reg = 0;
  145. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  146. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  147. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  148. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  149. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  150. }
  151. break;
  152. }
  153. mutex_unlock(&rt2x00dev->csr_mutex);
  154. }
  155. static void rt2800_rfcsr_write_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  156. const unsigned int reg, const u8 value)
  157. {
  158. rt2800_rfcsr_write(rt2x00dev, (reg | (bank << 6)), value);
  159. }
  160. static void rt2800_rfcsr_write_chanreg(struct rt2x00_dev *rt2x00dev,
  161. const unsigned int reg, const u8 value)
  162. {
  163. rt2800_rfcsr_write_bank(rt2x00dev, 4, reg, value);
  164. rt2800_rfcsr_write_bank(rt2x00dev, 6, reg, value);
  165. }
  166. static void rt2800_rfcsr_write_dccal(struct rt2x00_dev *rt2x00dev,
  167. const unsigned int reg, const u8 value)
  168. {
  169. rt2800_rfcsr_write_bank(rt2x00dev, 5, reg, value);
  170. rt2800_rfcsr_write_bank(rt2x00dev, 7, reg, value);
  171. }
  172. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  173. const unsigned int word, u8 *value)
  174. {
  175. u32 reg;
  176. mutex_lock(&rt2x00dev->csr_mutex);
  177. /*
  178. * Wait until the RFCSR becomes available, afterwards we
  179. * can safely write the read request into the register.
  180. * After the data has been written, we wait until hardware
  181. * returns the correct value, if at any time the register
  182. * doesn't become available in time, reg will be 0xffffffff
  183. * which means we return 0xff to the caller.
  184. */
  185. switch (rt2x00dev->chip.rt) {
  186. case RT6352:
  187. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  188. reg = 0;
  189. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  190. word);
  191. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 0);
  192. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  193. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  194. WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg);
  195. }
  196. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA_MT7620);
  197. break;
  198. default:
  199. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  200. reg = 0;
  201. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  202. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  203. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  204. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  205. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  206. }
  207. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  208. break;
  209. }
  210. mutex_unlock(&rt2x00dev->csr_mutex);
  211. }
  212. static void rt2800_rfcsr_read_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  213. const unsigned int reg, u8 *value)
  214. {
  215. rt2800_rfcsr_read(rt2x00dev, (reg | (bank << 6)), value);
  216. }
  217. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  218. const unsigned int word, const u32 value)
  219. {
  220. u32 reg;
  221. mutex_lock(&rt2x00dev->csr_mutex);
  222. /*
  223. * Wait until the RF becomes available, afterwards we
  224. * can safely write the new data into the register.
  225. */
  226. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  227. reg = 0;
  228. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  229. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  230. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  231. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  232. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  233. rt2x00_rf_write(rt2x00dev, word, value);
  234. }
  235. mutex_unlock(&rt2x00dev->csr_mutex);
  236. }
  237. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  238. [EEPROM_CHIP_ID] = 0x0000,
  239. [EEPROM_VERSION] = 0x0001,
  240. [EEPROM_MAC_ADDR_0] = 0x0002,
  241. [EEPROM_MAC_ADDR_1] = 0x0003,
  242. [EEPROM_MAC_ADDR_2] = 0x0004,
  243. [EEPROM_NIC_CONF0] = 0x001a,
  244. [EEPROM_NIC_CONF1] = 0x001b,
  245. [EEPROM_FREQ] = 0x001d,
  246. [EEPROM_LED_AG_CONF] = 0x001e,
  247. [EEPROM_LED_ACT_CONF] = 0x001f,
  248. [EEPROM_LED_POLARITY] = 0x0020,
  249. [EEPROM_NIC_CONF2] = 0x0021,
  250. [EEPROM_LNA] = 0x0022,
  251. [EEPROM_RSSI_BG] = 0x0023,
  252. [EEPROM_RSSI_BG2] = 0x0024,
  253. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  254. [EEPROM_RSSI_A] = 0x0025,
  255. [EEPROM_RSSI_A2] = 0x0026,
  256. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  257. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  258. [EEPROM_TXPOWER_DELTA] = 0x0028,
  259. [EEPROM_TXPOWER_BG1] = 0x0029,
  260. [EEPROM_TXPOWER_BG2] = 0x0030,
  261. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  262. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  263. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  264. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  265. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  266. [EEPROM_TXPOWER_A1] = 0x003c,
  267. [EEPROM_TXPOWER_A2] = 0x0053,
  268. [EEPROM_TXPOWER_INIT] = 0x0068,
  269. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  270. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  271. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  272. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  273. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  274. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  275. [EEPROM_BBP_START] = 0x0078,
  276. };
  277. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  278. [EEPROM_CHIP_ID] = 0x0000,
  279. [EEPROM_VERSION] = 0x0001,
  280. [EEPROM_MAC_ADDR_0] = 0x0002,
  281. [EEPROM_MAC_ADDR_1] = 0x0003,
  282. [EEPROM_MAC_ADDR_2] = 0x0004,
  283. [EEPROM_NIC_CONF0] = 0x001a,
  284. [EEPROM_NIC_CONF1] = 0x001b,
  285. [EEPROM_NIC_CONF2] = 0x001c,
  286. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  287. [EEPROM_FREQ] = 0x0022,
  288. [EEPROM_LED_AG_CONF] = 0x0023,
  289. [EEPROM_LED_ACT_CONF] = 0x0024,
  290. [EEPROM_LED_POLARITY] = 0x0025,
  291. [EEPROM_LNA] = 0x0026,
  292. [EEPROM_EXT_LNA2] = 0x0027,
  293. [EEPROM_RSSI_BG] = 0x0028,
  294. [EEPROM_RSSI_BG2] = 0x0029,
  295. [EEPROM_RSSI_A] = 0x002a,
  296. [EEPROM_RSSI_A2] = 0x002b,
  297. [EEPROM_TXPOWER_BG1] = 0x0030,
  298. [EEPROM_TXPOWER_BG2] = 0x0037,
  299. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  300. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  301. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  302. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  303. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  304. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  305. [EEPROM_TXPOWER_A1] = 0x004b,
  306. [EEPROM_TXPOWER_A2] = 0x0065,
  307. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  308. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  309. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  310. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  311. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  312. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  313. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  314. };
  315. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  316. const enum rt2800_eeprom_word word)
  317. {
  318. const unsigned int *map;
  319. unsigned int index;
  320. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  321. "%s: invalid EEPROM word %d\n",
  322. wiphy_name(rt2x00dev->hw->wiphy), word))
  323. return 0;
  324. if (rt2x00_rt(rt2x00dev, RT3593))
  325. map = rt2800_eeprom_map_ext;
  326. else
  327. map = rt2800_eeprom_map;
  328. index = map[word];
  329. /* Index 0 is valid only for EEPROM_CHIP_ID.
  330. * Otherwise it means that the offset of the
  331. * given word is not initialized in the map,
  332. * or that the field is not usable on the
  333. * actual chipset.
  334. */
  335. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  336. "%s: invalid access of EEPROM word %d\n",
  337. wiphy_name(rt2x00dev->hw->wiphy), word);
  338. return index;
  339. }
  340. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  341. const enum rt2800_eeprom_word word)
  342. {
  343. unsigned int index;
  344. index = rt2800_eeprom_word_index(rt2x00dev, word);
  345. return rt2x00_eeprom_addr(rt2x00dev, index);
  346. }
  347. static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  348. const enum rt2800_eeprom_word word, u16 *data)
  349. {
  350. unsigned int index;
  351. index = rt2800_eeprom_word_index(rt2x00dev, word);
  352. rt2x00_eeprom_read(rt2x00dev, index, data);
  353. }
  354. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  355. const enum rt2800_eeprom_word word, u16 data)
  356. {
  357. unsigned int index;
  358. index = rt2800_eeprom_word_index(rt2x00dev, word);
  359. rt2x00_eeprom_write(rt2x00dev, index, data);
  360. }
  361. static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  362. const enum rt2800_eeprom_word array,
  363. unsigned int offset,
  364. u16 *data)
  365. {
  366. unsigned int index;
  367. index = rt2800_eeprom_word_index(rt2x00dev, array);
  368. rt2x00_eeprom_read(rt2x00dev, index + offset, data);
  369. }
  370. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  371. {
  372. u32 reg;
  373. int i, count;
  374. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  375. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  376. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  377. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  378. rt2x00_set_field32(&reg, WLAN_EN, 1);
  379. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  380. udelay(REGISTER_BUSY_DELAY);
  381. count = 0;
  382. do {
  383. /*
  384. * Check PLL_LD & XTAL_RDY.
  385. */
  386. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  387. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  388. if (rt2x00_get_field32(reg, PLL_LD) &&
  389. rt2x00_get_field32(reg, XTAL_RDY))
  390. break;
  391. udelay(REGISTER_BUSY_DELAY);
  392. }
  393. if (i >= REGISTER_BUSY_COUNT) {
  394. if (count >= 10)
  395. return -EIO;
  396. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  397. udelay(REGISTER_BUSY_DELAY);
  398. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  399. udelay(REGISTER_BUSY_DELAY);
  400. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  401. udelay(REGISTER_BUSY_DELAY);
  402. count++;
  403. } else {
  404. count = 0;
  405. }
  406. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  407. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  408. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  409. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  410. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  411. udelay(10);
  412. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  413. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  414. udelay(10);
  415. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  416. } while (count != 0);
  417. return 0;
  418. }
  419. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  420. const u8 command, const u8 token,
  421. const u8 arg0, const u8 arg1)
  422. {
  423. u32 reg;
  424. /*
  425. * SOC devices don't support MCU requests.
  426. */
  427. if (rt2x00_is_soc(rt2x00dev))
  428. return;
  429. mutex_lock(&rt2x00dev->csr_mutex);
  430. /*
  431. * Wait until the MCU becomes available, afterwards we
  432. * can safely write the new data into the register.
  433. */
  434. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  435. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  436. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  437. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  438. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  439. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  440. reg = 0;
  441. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  442. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  443. }
  444. mutex_unlock(&rt2x00dev->csr_mutex);
  445. }
  446. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  447. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  448. {
  449. unsigned int i = 0;
  450. u32 reg;
  451. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  452. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  453. if (reg && reg != ~0)
  454. return 0;
  455. msleep(1);
  456. }
  457. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  458. return -EBUSY;
  459. }
  460. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  461. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  462. {
  463. unsigned int i;
  464. u32 reg;
  465. /*
  466. * Some devices are really slow to respond here. Wait a whole second
  467. * before timing out.
  468. */
  469. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  470. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  471. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  472. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  473. return 0;
  474. msleep(10);
  475. }
  476. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  477. return -EACCES;
  478. }
  479. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  480. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  481. {
  482. u32 reg;
  483. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  484. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  485. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  486. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  487. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  488. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  489. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  490. }
  491. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  492. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  493. unsigned short *txwi_size,
  494. unsigned short *rxwi_size)
  495. {
  496. switch (rt2x00dev->chip.rt) {
  497. case RT3593:
  498. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  499. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  500. break;
  501. case RT5592:
  502. case RT6352:
  503. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  504. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  505. break;
  506. default:
  507. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  508. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  509. break;
  510. }
  511. }
  512. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  513. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  514. {
  515. u16 fw_crc;
  516. u16 crc;
  517. /*
  518. * The last 2 bytes in the firmware array are the crc checksum itself,
  519. * this means that we should never pass those 2 bytes to the crc
  520. * algorithm.
  521. */
  522. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  523. /*
  524. * Use the crc ccitt algorithm.
  525. * This will return the same value as the legacy driver which
  526. * used bit ordering reversion on the both the firmware bytes
  527. * before input input as well as on the final output.
  528. * Obviously using crc ccitt directly is much more efficient.
  529. */
  530. crc = crc_ccitt(~0, data, len - 2);
  531. /*
  532. * There is a small difference between the crc-itu-t + bitrev and
  533. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  534. * will be swapped, use swab16 to convert the crc to the correct
  535. * value.
  536. */
  537. crc = swab16(crc);
  538. return fw_crc == crc;
  539. }
  540. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  541. const u8 *data, const size_t len)
  542. {
  543. size_t offset = 0;
  544. size_t fw_len;
  545. bool multiple;
  546. /*
  547. * PCI(e) & SOC devices require firmware with a length
  548. * of 8kb. USB devices require firmware files with a length
  549. * of 4kb. Certain USB chipsets however require different firmware,
  550. * which Ralink only provides attached to the original firmware
  551. * file. Thus for USB devices, firmware files have a length
  552. * which is a multiple of 4kb. The firmware for rt3290 chip also
  553. * have a length which is a multiple of 4kb.
  554. */
  555. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  556. fw_len = 4096;
  557. else
  558. fw_len = 8192;
  559. multiple = true;
  560. /*
  561. * Validate the firmware length
  562. */
  563. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  564. return FW_BAD_LENGTH;
  565. /*
  566. * Check if the chipset requires one of the upper parts
  567. * of the firmware.
  568. */
  569. if (rt2x00_is_usb(rt2x00dev) &&
  570. !rt2x00_rt(rt2x00dev, RT2860) &&
  571. !rt2x00_rt(rt2x00dev, RT2872) &&
  572. !rt2x00_rt(rt2x00dev, RT3070) &&
  573. ((len / fw_len) == 1))
  574. return FW_BAD_VERSION;
  575. /*
  576. * 8kb firmware files must be checked as if it were
  577. * 2 separate firmware files.
  578. */
  579. while (offset < len) {
  580. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  581. return FW_BAD_CRC;
  582. offset += fw_len;
  583. }
  584. return FW_OK;
  585. }
  586. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  587. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  588. const u8 *data, const size_t len)
  589. {
  590. unsigned int i;
  591. u32 reg;
  592. int retval;
  593. if (rt2x00_rt(rt2x00dev, RT3290)) {
  594. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  595. if (retval)
  596. return -EBUSY;
  597. }
  598. /*
  599. * If driver doesn't wake up firmware here,
  600. * rt2800_load_firmware will hang forever when interface is up again.
  601. */
  602. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  603. /*
  604. * Wait for stable hardware.
  605. */
  606. if (rt2800_wait_csr_ready(rt2x00dev))
  607. return -EBUSY;
  608. if (rt2x00_is_pci(rt2x00dev)) {
  609. if (rt2x00_rt(rt2x00dev, RT3290) ||
  610. rt2x00_rt(rt2x00dev, RT3572) ||
  611. rt2x00_rt(rt2x00dev, RT5390) ||
  612. rt2x00_rt(rt2x00dev, RT5392)) {
  613. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  614. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  615. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  616. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  617. }
  618. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  619. }
  620. rt2800_disable_wpdma(rt2x00dev);
  621. /*
  622. * Write firmware to the device.
  623. */
  624. rt2800_drv_write_firmware(rt2x00dev, data, len);
  625. /*
  626. * Wait for device to stabilize.
  627. */
  628. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  629. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  630. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  631. break;
  632. msleep(1);
  633. }
  634. if (i == REGISTER_BUSY_COUNT) {
  635. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  636. return -EBUSY;
  637. }
  638. /*
  639. * Disable DMA, will be reenabled later when enabling
  640. * the radio.
  641. */
  642. rt2800_disable_wpdma(rt2x00dev);
  643. /*
  644. * Initialize firmware.
  645. */
  646. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  647. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  648. if (rt2x00_is_usb(rt2x00dev)) {
  649. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  650. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  651. }
  652. msleep(1);
  653. return 0;
  654. }
  655. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  656. void rt2800_write_tx_data(struct queue_entry *entry,
  657. struct txentry_desc *txdesc)
  658. {
  659. __le32 *txwi = rt2800_drv_get_txwi(entry);
  660. u32 word;
  661. int i;
  662. /*
  663. * Initialize TX Info descriptor
  664. */
  665. rt2x00_desc_read(txwi, 0, &word);
  666. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  667. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  668. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  669. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  670. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  671. rt2x00_set_field32(&word, TXWI_W0_TS,
  672. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  673. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  674. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  675. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  676. txdesc->u.ht.mpdu_density);
  677. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  678. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  679. rt2x00_set_field32(&word, TXWI_W0_BW,
  680. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  681. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  682. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  683. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  684. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  685. rt2x00_desc_write(txwi, 0, word);
  686. rt2x00_desc_read(txwi, 1, &word);
  687. rt2x00_set_field32(&word, TXWI_W1_ACK,
  688. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  689. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  690. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  691. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  692. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  693. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  694. txdesc->key_idx : txdesc->u.ht.wcid);
  695. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  696. txdesc->length);
  697. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  698. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  699. rt2x00_desc_write(txwi, 1, word);
  700. /*
  701. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  702. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  703. * When TXD_W3_WIV is set to 1 it will use the IV data
  704. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  705. * crypto entry in the registers should be used to encrypt the frame.
  706. *
  707. * Nulify all remaining words as well, we don't know how to program them.
  708. */
  709. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  710. _rt2x00_desc_write(txwi, i, 0);
  711. }
  712. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  713. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  714. {
  715. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  716. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  717. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  718. u16 eeprom;
  719. u8 offset0;
  720. u8 offset1;
  721. u8 offset2;
  722. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  723. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  724. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  725. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  726. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  727. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  728. } else {
  729. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  730. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  731. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  732. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  733. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  734. }
  735. /*
  736. * Convert the value from the descriptor into the RSSI value
  737. * If the value in the descriptor is 0, it is considered invalid
  738. * and the default (extremely low) rssi value is assumed
  739. */
  740. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  741. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  742. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  743. /*
  744. * mac80211 only accepts a single RSSI value. Calculating the
  745. * average doesn't deliver a fair answer either since -60:-60 would
  746. * be considered equally good as -50:-70 while the second is the one
  747. * which gives less energy...
  748. */
  749. rssi0 = max(rssi0, rssi1);
  750. return (int)max(rssi0, rssi2);
  751. }
  752. void rt2800_process_rxwi(struct queue_entry *entry,
  753. struct rxdone_entry_desc *rxdesc)
  754. {
  755. __le32 *rxwi = (__le32 *) entry->skb->data;
  756. u32 word;
  757. rt2x00_desc_read(rxwi, 0, &word);
  758. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  759. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  760. rt2x00_desc_read(rxwi, 1, &word);
  761. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  762. rxdesc->enc_flags |= RX_ENC_FLAG_SHORT_GI;
  763. if (rt2x00_get_field32(word, RXWI_W1_BW))
  764. rxdesc->bw = RATE_INFO_BW_40;
  765. /*
  766. * Detect RX rate, always use MCS as signal type.
  767. */
  768. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  769. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  770. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  771. /*
  772. * Mask of 0x8 bit to remove the short preamble flag.
  773. */
  774. if (rxdesc->rate_mode == RATE_MODE_CCK)
  775. rxdesc->signal &= ~0x8;
  776. rt2x00_desc_read(rxwi, 2, &word);
  777. /*
  778. * Convert descriptor AGC value to RSSI value.
  779. */
  780. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  781. /*
  782. * Remove RXWI descriptor from start of the buffer.
  783. */
  784. skb_pull(entry->skb, entry->queue->winfo_size);
  785. }
  786. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  787. static void rt2800_rate_from_status(struct skb_frame_desc *skbdesc,
  788. u32 status, enum nl80211_band band)
  789. {
  790. u8 flags = 0;
  791. u8 idx = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  792. switch (rt2x00_get_field32(status, TX_STA_FIFO_PHYMODE)) {
  793. case RATE_MODE_HT_GREENFIELD:
  794. flags |= IEEE80211_TX_RC_GREEN_FIELD;
  795. /* fall through */
  796. case RATE_MODE_HT_MIX:
  797. flags |= IEEE80211_TX_RC_MCS;
  798. break;
  799. case RATE_MODE_OFDM:
  800. if (band == NL80211_BAND_2GHZ)
  801. idx += 4;
  802. break;
  803. case RATE_MODE_CCK:
  804. if (idx >= 8)
  805. idx -= 8;
  806. break;
  807. }
  808. if (rt2x00_get_field32(status, TX_STA_FIFO_BW))
  809. flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  810. if (rt2x00_get_field32(status, TX_STA_FIFO_SGI))
  811. flags |= IEEE80211_TX_RC_SHORT_GI;
  812. skbdesc->tx_rate_idx = idx;
  813. skbdesc->tx_rate_flags = flags;
  814. }
  815. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi,
  816. bool match)
  817. {
  818. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  819. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  820. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  821. struct txdone_entry_desc txdesc;
  822. u32 word;
  823. u16 mcs, real_mcs;
  824. int aggr, ampdu, wcid, ack_req;
  825. /*
  826. * Obtain the status about this packet.
  827. */
  828. txdesc.flags = 0;
  829. rt2x00_desc_read(txwi, 0, &word);
  830. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  831. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  832. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  833. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  834. wcid = rt2x00_get_field32(status, TX_STA_FIFO_WCID);
  835. ack_req = rt2x00_get_field32(status, TX_STA_FIFO_TX_ACK_REQUIRED);
  836. /*
  837. * If a frame was meant to be sent as a single non-aggregated MPDU
  838. * but ended up in an aggregate the used tx rate doesn't correlate
  839. * with the one specified in the TXWI as the whole aggregate is sent
  840. * with the same rate.
  841. *
  842. * For example: two frames are sent to rt2x00, the first one sets
  843. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  844. * and requests MCS15. If the hw aggregates both frames into one
  845. * AMDPU the tx status for both frames will contain MCS7 although
  846. * the frame was sent successfully.
  847. *
  848. * Hence, replace the requested rate with the real tx rate to not
  849. * confuse the rate control algortihm by providing clearly wrong
  850. * data.
  851. *
  852. * FIXME: if we do not find matching entry, we tell that frame was
  853. * posted without any retries. We need to find a way to fix that
  854. * and provide retry count.
  855. */
  856. if (unlikely((aggr == 1 && ampdu == 0 && real_mcs != mcs)) || !match) {
  857. rt2800_rate_from_status(skbdesc, status, rt2x00dev->curr_band);
  858. mcs = real_mcs;
  859. }
  860. if (aggr == 1 || ampdu == 1)
  861. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  862. if (!ack_req)
  863. __set_bit(TXDONE_NO_ACK_REQ, &txdesc.flags);
  864. /*
  865. * Ralink has a retry mechanism using a global fallback
  866. * table. We setup this fallback table to try the immediate
  867. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  868. * always contains the MCS used for the last transmission, be
  869. * it successful or not.
  870. */
  871. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  872. /*
  873. * Transmission succeeded. The number of retries is
  874. * mcs - real_mcs
  875. */
  876. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  877. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  878. } else {
  879. /*
  880. * Transmission failed. The number of retries is
  881. * always 7 in this case (for a total number of 8
  882. * frames sent).
  883. */
  884. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  885. txdesc.retry = rt2x00dev->long_retry;
  886. }
  887. /*
  888. * the frame was retried at least once
  889. * -> hw used fallback rates
  890. */
  891. if (txdesc.retry)
  892. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  893. if (!match) {
  894. /* RCU assures non-null sta will not be freed by mac80211. */
  895. rcu_read_lock();
  896. if (likely(wcid >= WCID_START && wcid <= WCID_END))
  897. skbdesc->sta = drv_data->wcid_to_sta[wcid - WCID_START];
  898. else
  899. skbdesc->sta = NULL;
  900. rt2x00lib_txdone_nomatch(entry, &txdesc);
  901. rcu_read_unlock();
  902. } else {
  903. rt2x00lib_txdone(entry, &txdesc);
  904. }
  905. }
  906. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  907. static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
  908. unsigned int index)
  909. {
  910. return HW_BEACON_BASE(index);
  911. }
  912. static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
  913. unsigned int index)
  914. {
  915. return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
  916. }
  917. static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
  918. {
  919. struct data_queue *queue = rt2x00dev->bcn;
  920. struct queue_entry *entry;
  921. int i, bcn_num = 0;
  922. u64 off, reg = 0;
  923. u32 bssid_dw1;
  924. /*
  925. * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
  926. */
  927. for (i = 0; i < queue->limit; i++) {
  928. entry = &queue->entries[i];
  929. if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
  930. continue;
  931. off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
  932. reg |= off << (8 * bcn_num);
  933. bcn_num++;
  934. }
  935. rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
  936. rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
  937. /*
  938. * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
  939. */
  940. rt2800_register_read(rt2x00dev, MAC_BSSID_DW1, &bssid_dw1);
  941. rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
  942. bcn_num > 0 ? bcn_num - 1 : 0);
  943. rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
  944. }
  945. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  946. {
  947. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  948. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  949. unsigned int beacon_base;
  950. unsigned int padding_len;
  951. u32 orig_reg, reg;
  952. const int txwi_desc_size = entry->queue->winfo_size;
  953. /*
  954. * Disable beaconing while we are reloading the beacon data,
  955. * otherwise we might be sending out invalid data.
  956. */
  957. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  958. orig_reg = reg;
  959. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  960. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  961. /*
  962. * Add space for the TXWI in front of the skb.
  963. */
  964. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  965. /*
  966. * Register descriptor details in skb frame descriptor.
  967. */
  968. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  969. skbdesc->desc = entry->skb->data;
  970. skbdesc->desc_len = txwi_desc_size;
  971. /*
  972. * Add the TXWI for the beacon to the skb.
  973. */
  974. rt2800_write_tx_data(entry, txdesc);
  975. /*
  976. * Dump beacon to userspace through debugfs.
  977. */
  978. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
  979. /*
  980. * Write entire beacon with TXWI and padding to register.
  981. */
  982. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  983. if (padding_len && skb_pad(entry->skb, padding_len)) {
  984. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  985. /* skb freed by skb_pad() on failure */
  986. entry->skb = NULL;
  987. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  988. return;
  989. }
  990. beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
  991. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  992. entry->skb->len + padding_len);
  993. __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
  994. /*
  995. * Change global beacons settings.
  996. */
  997. rt2800_update_beacons_setup(rt2x00dev);
  998. /*
  999. * Restore beaconing state.
  1000. */
  1001. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1002. /*
  1003. * Clean up beacon skb.
  1004. */
  1005. dev_kfree_skb_any(entry->skb);
  1006. entry->skb = NULL;
  1007. }
  1008. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  1009. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  1010. unsigned int index)
  1011. {
  1012. int i;
  1013. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  1014. unsigned int beacon_base;
  1015. beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
  1016. /*
  1017. * For the Beacon base registers we only need to clear
  1018. * the whole TXWI which (when set to 0) will invalidate
  1019. * the entire beacon.
  1020. */
  1021. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  1022. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  1023. }
  1024. void rt2800_clear_beacon(struct queue_entry *entry)
  1025. {
  1026. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1027. u32 orig_reg, reg;
  1028. /*
  1029. * Disable beaconing while we are reloading the beacon data,
  1030. * otherwise we might be sending out invalid data.
  1031. */
  1032. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &orig_reg);
  1033. reg = orig_reg;
  1034. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1035. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1036. /*
  1037. * Clear beacon.
  1038. */
  1039. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  1040. __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
  1041. /*
  1042. * Change global beacons settings.
  1043. */
  1044. rt2800_update_beacons_setup(rt2x00dev);
  1045. /*
  1046. * Restore beaconing state.
  1047. */
  1048. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1049. }
  1050. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  1051. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1052. const struct rt2x00debug rt2800_rt2x00debug = {
  1053. .owner = THIS_MODULE,
  1054. .csr = {
  1055. .read = rt2800_register_read,
  1056. .write = rt2800_register_write,
  1057. .flags = RT2X00DEBUGFS_OFFSET,
  1058. .word_base = CSR_REG_BASE,
  1059. .word_size = sizeof(u32),
  1060. .word_count = CSR_REG_SIZE / sizeof(u32),
  1061. },
  1062. .eeprom = {
  1063. /* NOTE: The local EEPROM access functions can't
  1064. * be used here, use the generic versions instead.
  1065. */
  1066. .read = rt2x00_eeprom_read,
  1067. .write = rt2x00_eeprom_write,
  1068. .word_base = EEPROM_BASE,
  1069. .word_size = sizeof(u16),
  1070. .word_count = EEPROM_SIZE / sizeof(u16),
  1071. },
  1072. .bbp = {
  1073. .read = rt2800_bbp_read,
  1074. .write = rt2800_bbp_write,
  1075. .word_base = BBP_BASE,
  1076. .word_size = sizeof(u8),
  1077. .word_count = BBP_SIZE / sizeof(u8),
  1078. },
  1079. .rf = {
  1080. .read = rt2x00_rf_read,
  1081. .write = rt2800_rf_write,
  1082. .word_base = RF_BASE,
  1083. .word_size = sizeof(u32),
  1084. .word_count = RF_SIZE / sizeof(u32),
  1085. },
  1086. .rfcsr = {
  1087. .read = rt2800_rfcsr_read,
  1088. .write = rt2800_rfcsr_write,
  1089. .word_base = RFCSR_BASE,
  1090. .word_size = sizeof(u8),
  1091. .word_count = RFCSR_SIZE / sizeof(u8),
  1092. },
  1093. };
  1094. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  1095. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1096. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  1097. {
  1098. u32 reg;
  1099. if (rt2x00_rt(rt2x00dev, RT3290)) {
  1100. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  1101. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  1102. } else {
  1103. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1104. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  1105. }
  1106. }
  1107. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  1108. #ifdef CONFIG_RT2X00_LIB_LEDS
  1109. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  1110. enum led_brightness brightness)
  1111. {
  1112. struct rt2x00_led *led =
  1113. container_of(led_cdev, struct rt2x00_led, led_dev);
  1114. unsigned int enabled = brightness != LED_OFF;
  1115. unsigned int bg_mode =
  1116. (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
  1117. unsigned int polarity =
  1118. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1119. EEPROM_FREQ_LED_POLARITY);
  1120. unsigned int ledmode =
  1121. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1122. EEPROM_FREQ_LED_MODE);
  1123. u32 reg;
  1124. /* Check for SoC (SOC devices don't support MCU requests) */
  1125. if (rt2x00_is_soc(led->rt2x00dev)) {
  1126. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  1127. /* Set LED Polarity */
  1128. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  1129. /* Set LED Mode */
  1130. if (led->type == LED_TYPE_RADIO) {
  1131. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  1132. enabled ? 3 : 0);
  1133. } else if (led->type == LED_TYPE_ASSOC) {
  1134. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  1135. enabled ? 3 : 0);
  1136. } else if (led->type == LED_TYPE_QUALITY) {
  1137. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  1138. enabled ? 3 : 0);
  1139. }
  1140. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  1141. } else {
  1142. if (led->type == LED_TYPE_RADIO) {
  1143. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1144. enabled ? 0x20 : 0);
  1145. } else if (led->type == LED_TYPE_ASSOC) {
  1146. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1147. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1148. } else if (led->type == LED_TYPE_QUALITY) {
  1149. /*
  1150. * The brightness is divided into 6 levels (0 - 5),
  1151. * The specs tell us the following levels:
  1152. * 0, 1 ,3, 7, 15, 31
  1153. * to determine the level in a simple way we can simply
  1154. * work with bitshifting:
  1155. * (1 << level) - 1
  1156. */
  1157. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1158. (1 << brightness / (LED_FULL / 6)) - 1,
  1159. polarity);
  1160. }
  1161. }
  1162. }
  1163. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1164. struct rt2x00_led *led, enum led_type type)
  1165. {
  1166. led->rt2x00dev = rt2x00dev;
  1167. led->type = type;
  1168. led->led_dev.brightness_set = rt2800_brightness_set;
  1169. led->flags = LED_INITIALIZED;
  1170. }
  1171. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1172. /*
  1173. * Configuration handlers.
  1174. */
  1175. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1176. const u8 *address,
  1177. int wcid)
  1178. {
  1179. struct mac_wcid_entry wcid_entry;
  1180. u32 offset;
  1181. offset = MAC_WCID_ENTRY(wcid);
  1182. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1183. if (address)
  1184. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1185. rt2800_register_multiwrite(rt2x00dev, offset,
  1186. &wcid_entry, sizeof(wcid_entry));
  1187. }
  1188. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1189. {
  1190. u32 offset;
  1191. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1192. rt2800_register_write(rt2x00dev, offset, 0);
  1193. }
  1194. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1195. int wcid, u32 bssidx)
  1196. {
  1197. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1198. u32 reg;
  1199. /*
  1200. * The BSS Idx numbers is split in a main value of 3 bits,
  1201. * and a extended field for adding one additional bit to the value.
  1202. */
  1203. rt2800_register_read(rt2x00dev, offset, &reg);
  1204. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1205. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1206. (bssidx & 0x8) >> 3);
  1207. rt2800_register_write(rt2x00dev, offset, reg);
  1208. }
  1209. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1210. struct rt2x00lib_crypto *crypto,
  1211. struct ieee80211_key_conf *key)
  1212. {
  1213. struct mac_iveiv_entry iveiv_entry;
  1214. u32 offset;
  1215. u32 reg;
  1216. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1217. if (crypto->cmd == SET_KEY) {
  1218. rt2800_register_read(rt2x00dev, offset, &reg);
  1219. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1220. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1221. /*
  1222. * Both the cipher as the BSS Idx numbers are split in a main
  1223. * value of 3 bits, and a extended field for adding one additional
  1224. * bit to the value.
  1225. */
  1226. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1227. (crypto->cipher & 0x7));
  1228. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1229. (crypto->cipher & 0x8) >> 3);
  1230. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1231. rt2800_register_write(rt2x00dev, offset, reg);
  1232. } else {
  1233. /* Delete the cipher without touching the bssidx */
  1234. rt2800_register_read(rt2x00dev, offset, &reg);
  1235. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1236. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1237. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1238. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1239. rt2800_register_write(rt2x00dev, offset, reg);
  1240. }
  1241. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1242. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1243. if ((crypto->cipher == CIPHER_TKIP) ||
  1244. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1245. (crypto->cipher == CIPHER_AES))
  1246. iveiv_entry.iv[3] |= 0x20;
  1247. iveiv_entry.iv[3] |= key->keyidx << 6;
  1248. rt2800_register_multiwrite(rt2x00dev, offset,
  1249. &iveiv_entry, sizeof(iveiv_entry));
  1250. }
  1251. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1252. struct rt2x00lib_crypto *crypto,
  1253. struct ieee80211_key_conf *key)
  1254. {
  1255. struct hw_key_entry key_entry;
  1256. struct rt2x00_field32 field;
  1257. u32 offset;
  1258. u32 reg;
  1259. if (crypto->cmd == SET_KEY) {
  1260. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1261. memcpy(key_entry.key, crypto->key,
  1262. sizeof(key_entry.key));
  1263. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1264. sizeof(key_entry.tx_mic));
  1265. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1266. sizeof(key_entry.rx_mic));
  1267. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1268. rt2800_register_multiwrite(rt2x00dev, offset,
  1269. &key_entry, sizeof(key_entry));
  1270. }
  1271. /*
  1272. * The cipher types are stored over multiple registers
  1273. * starting with SHARED_KEY_MODE_BASE each word will have
  1274. * 32 bits and contains the cipher types for 2 bssidx each.
  1275. * Using the correct defines correctly will cause overhead,
  1276. * so just calculate the correct offset.
  1277. */
  1278. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1279. field.bit_mask = 0x7 << field.bit_offset;
  1280. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1281. rt2800_register_read(rt2x00dev, offset, &reg);
  1282. rt2x00_set_field32(&reg, field,
  1283. (crypto->cmd == SET_KEY) * crypto->cipher);
  1284. rt2800_register_write(rt2x00dev, offset, reg);
  1285. /*
  1286. * Update WCID information
  1287. */
  1288. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1289. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1290. crypto->bssidx);
  1291. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1292. return 0;
  1293. }
  1294. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1295. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1296. struct rt2x00lib_crypto *crypto,
  1297. struct ieee80211_key_conf *key)
  1298. {
  1299. struct hw_key_entry key_entry;
  1300. u32 offset;
  1301. if (crypto->cmd == SET_KEY) {
  1302. /*
  1303. * Allow key configuration only for STAs that are
  1304. * known by the hw.
  1305. */
  1306. if (crypto->wcid > WCID_END)
  1307. return -ENOSPC;
  1308. key->hw_key_idx = crypto->wcid;
  1309. memcpy(key_entry.key, crypto->key,
  1310. sizeof(key_entry.key));
  1311. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1312. sizeof(key_entry.tx_mic));
  1313. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1314. sizeof(key_entry.rx_mic));
  1315. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1316. rt2800_register_multiwrite(rt2x00dev, offset,
  1317. &key_entry, sizeof(key_entry));
  1318. }
  1319. /*
  1320. * Update WCID information
  1321. */
  1322. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1323. return 0;
  1324. }
  1325. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1326. static void rt2800_set_max_psdu_len(struct rt2x00_dev *rt2x00dev)
  1327. {
  1328. u8 i, max_psdu;
  1329. u32 reg;
  1330. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1331. for (i = 0; i < 3; i++)
  1332. if (drv_data->ampdu_factor_cnt[i] > 0)
  1333. break;
  1334. max_psdu = min(drv_data->max_psdu, i);
  1335. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1336. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, max_psdu);
  1337. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1338. }
  1339. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1340. struct ieee80211_sta *sta)
  1341. {
  1342. int wcid;
  1343. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1344. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1345. /*
  1346. * Limit global maximum TX AMPDU length to smallest value of all
  1347. * connected stations. In AP mode this can be suboptimal, but we
  1348. * do not have a choice if some connected STA is not capable to
  1349. * receive the same amount of data like the others.
  1350. */
  1351. if (sta->ht_cap.ht_supported) {
  1352. drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]++;
  1353. rt2800_set_max_psdu_len(rt2x00dev);
  1354. }
  1355. /*
  1356. * Search for the first free WCID entry and return the corresponding
  1357. * index.
  1358. */
  1359. wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
  1360. /*
  1361. * Store selected wcid even if it is invalid so that we can
  1362. * later decide if the STA is uploaded into the hw.
  1363. */
  1364. sta_priv->wcid = wcid;
  1365. /*
  1366. * No space left in the device, however, we can still communicate
  1367. * with the STA -> No error.
  1368. */
  1369. if (wcid > WCID_END)
  1370. return 0;
  1371. __set_bit(wcid - WCID_START, drv_data->sta_ids);
  1372. drv_data->wcid_to_sta[wcid - WCID_START] = sta;
  1373. /*
  1374. * Clean up WCID attributes and write STA address to the device.
  1375. */
  1376. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1377. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1378. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1379. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1380. return 0;
  1381. }
  1382. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1383. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, struct ieee80211_sta *sta)
  1384. {
  1385. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1386. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1387. int wcid = sta_priv->wcid;
  1388. if (sta->ht_cap.ht_supported) {
  1389. drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]--;
  1390. rt2800_set_max_psdu_len(rt2x00dev);
  1391. }
  1392. if (wcid > WCID_END)
  1393. return 0;
  1394. /*
  1395. * Remove WCID entry, no need to clean the attributes as they will
  1396. * get renewed when the WCID is reused.
  1397. */
  1398. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1399. drv_data->wcid_to_sta[wcid - WCID_START] = NULL;
  1400. __clear_bit(wcid - WCID_START, drv_data->sta_ids);
  1401. return 0;
  1402. }
  1403. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1404. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1405. const unsigned int filter_flags)
  1406. {
  1407. u32 reg;
  1408. /*
  1409. * Start configuration steps.
  1410. * Note that the version error will always be dropped
  1411. * and broadcast frames will always be accepted since
  1412. * there is no filter for it at this time.
  1413. */
  1414. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1415. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1416. !(filter_flags & FIF_FCSFAIL));
  1417. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1418. !(filter_flags & FIF_PLCPFAIL));
  1419. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1420. !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
  1421. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1422. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1423. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1424. !(filter_flags & FIF_ALLMULTI));
  1425. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1426. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1427. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1428. !(filter_flags & FIF_CONTROL));
  1429. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1430. !(filter_flags & FIF_CONTROL));
  1431. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1432. !(filter_flags & FIF_CONTROL));
  1433. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1434. !(filter_flags & FIF_CONTROL));
  1435. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1436. !(filter_flags & FIF_CONTROL));
  1437. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1438. !(filter_flags & FIF_PSPOLL));
  1439. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1440. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1441. !(filter_flags & FIF_CONTROL));
  1442. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1443. !(filter_flags & FIF_CONTROL));
  1444. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1445. }
  1446. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1447. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1448. struct rt2x00intf_conf *conf, const unsigned int flags)
  1449. {
  1450. u32 reg;
  1451. bool update_bssid = false;
  1452. if (flags & CONFIG_UPDATE_TYPE) {
  1453. /*
  1454. * Enable synchronisation.
  1455. */
  1456. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1457. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1458. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1459. if (conf->sync == TSF_SYNC_AP_NONE) {
  1460. /*
  1461. * Tune beacon queue transmit parameters for AP mode
  1462. */
  1463. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1464. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1465. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1466. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1467. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1468. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1469. } else {
  1470. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1471. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1472. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1473. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1474. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1475. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1476. }
  1477. }
  1478. if (flags & CONFIG_UPDATE_MAC) {
  1479. if (flags & CONFIG_UPDATE_TYPE &&
  1480. conf->sync == TSF_SYNC_AP_NONE) {
  1481. /*
  1482. * The BSSID register has to be set to our own mac
  1483. * address in AP mode.
  1484. */
  1485. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1486. update_bssid = true;
  1487. }
  1488. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1489. reg = le32_to_cpu(conf->mac[1]);
  1490. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1491. conf->mac[1] = cpu_to_le32(reg);
  1492. }
  1493. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1494. conf->mac, sizeof(conf->mac));
  1495. }
  1496. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1497. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1498. reg = le32_to_cpu(conf->bssid[1]);
  1499. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1500. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  1501. conf->bssid[1] = cpu_to_le32(reg);
  1502. }
  1503. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1504. conf->bssid, sizeof(conf->bssid));
  1505. }
  1506. }
  1507. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1508. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1509. struct rt2x00lib_erp *erp)
  1510. {
  1511. bool any_sta_nongf = !!(erp->ht_opmode &
  1512. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1513. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1514. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1515. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1516. u32 reg;
  1517. /* default protection rate for HT20: OFDM 24M */
  1518. mm20_rate = gf20_rate = 0x4004;
  1519. /* default protection rate for HT40: duplicate OFDM 24M */
  1520. mm40_rate = gf40_rate = 0x4084;
  1521. switch (protection) {
  1522. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1523. /*
  1524. * All STAs in this BSS are HT20/40 but there might be
  1525. * STAs not supporting greenfield mode.
  1526. * => Disable protection for HT transmissions.
  1527. */
  1528. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1529. break;
  1530. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1531. /*
  1532. * All STAs in this BSS are HT20 or HT20/40 but there
  1533. * might be STAs not supporting greenfield mode.
  1534. * => Protect all HT40 transmissions.
  1535. */
  1536. mm20_mode = gf20_mode = 0;
  1537. mm40_mode = gf40_mode = 1;
  1538. break;
  1539. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1540. /*
  1541. * Nonmember protection:
  1542. * According to 802.11n we _should_ protect all
  1543. * HT transmissions (but we don't have to).
  1544. *
  1545. * But if cts_protection is enabled we _shall_ protect
  1546. * all HT transmissions using a CCK rate.
  1547. *
  1548. * And if any station is non GF we _shall_ protect
  1549. * GF transmissions.
  1550. *
  1551. * We decide to protect everything
  1552. * -> fall through to mixed mode.
  1553. */
  1554. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1555. /*
  1556. * Legacy STAs are present
  1557. * => Protect all HT transmissions.
  1558. */
  1559. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 1;
  1560. /*
  1561. * If erp protection is needed we have to protect HT
  1562. * transmissions with CCK 11M long preamble.
  1563. */
  1564. if (erp->cts_protection) {
  1565. /* don't duplicate RTS/CTS in CCK mode */
  1566. mm20_rate = mm40_rate = 0x0003;
  1567. gf20_rate = gf40_rate = 0x0003;
  1568. }
  1569. break;
  1570. }
  1571. /* check for STAs not supporting greenfield mode */
  1572. if (any_sta_nongf)
  1573. gf20_mode = gf40_mode = 1;
  1574. /* Update HT protection config */
  1575. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1576. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1577. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1578. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1579. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1580. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1581. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1582. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1583. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1584. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1585. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1586. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1587. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1588. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1589. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1590. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1591. }
  1592. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1593. u32 changed)
  1594. {
  1595. u32 reg;
  1596. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1597. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1598. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1599. !!erp->short_preamble);
  1600. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1601. }
  1602. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1603. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1604. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1605. erp->cts_protection ? 2 : 0);
  1606. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1607. }
  1608. if (changed & BSS_CHANGED_BASIC_RATES) {
  1609. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1610. 0xff0 | erp->basic_rates);
  1611. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1612. }
  1613. if (changed & BSS_CHANGED_ERP_SLOT) {
  1614. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1615. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1616. erp->slot_time);
  1617. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1618. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1619. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1620. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1621. }
  1622. if (changed & BSS_CHANGED_BEACON_INT) {
  1623. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1624. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1625. erp->beacon_int * 16);
  1626. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1627. }
  1628. if (changed & BSS_CHANGED_HT)
  1629. rt2800_config_ht_opmode(rt2x00dev, erp);
  1630. }
  1631. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1632. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1633. {
  1634. u32 reg;
  1635. u16 eeprom;
  1636. u8 led_ctrl, led_g_mode, led_r_mode;
  1637. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1638. if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
  1639. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1640. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1641. } else {
  1642. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1643. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1644. }
  1645. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1646. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1647. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1648. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1649. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1650. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1651. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1652. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1653. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1654. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1655. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1656. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1657. } else {
  1658. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1659. (led_g_mode << 2) | led_r_mode, 1);
  1660. }
  1661. }
  1662. }
  1663. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1664. enum antenna ant)
  1665. {
  1666. u32 reg;
  1667. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1668. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1669. if (rt2x00_is_pci(rt2x00dev)) {
  1670. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1671. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1672. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1673. } else if (rt2x00_is_usb(rt2x00dev))
  1674. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1675. eesk_pin, 0);
  1676. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1677. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1678. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1679. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1680. }
  1681. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1682. {
  1683. u8 r1;
  1684. u8 r3;
  1685. u16 eeprom;
  1686. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1687. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1688. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1689. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1690. rt2800_config_3572bt_ant(rt2x00dev);
  1691. /*
  1692. * Configure the TX antenna.
  1693. */
  1694. switch (ant->tx_chain_num) {
  1695. case 1:
  1696. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1697. break;
  1698. case 2:
  1699. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1700. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1701. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1702. else
  1703. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1704. break;
  1705. case 3:
  1706. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1707. break;
  1708. }
  1709. /*
  1710. * Configure the RX antenna.
  1711. */
  1712. switch (ant->rx_chain_num) {
  1713. case 1:
  1714. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1715. rt2x00_rt(rt2x00dev, RT3090) ||
  1716. rt2x00_rt(rt2x00dev, RT3352) ||
  1717. rt2x00_rt(rt2x00dev, RT3390)) {
  1718. rt2800_eeprom_read(rt2x00dev,
  1719. EEPROM_NIC_CONF1, &eeprom);
  1720. if (rt2x00_get_field16(eeprom,
  1721. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1722. rt2800_set_ant_diversity(rt2x00dev,
  1723. rt2x00dev->default_ant.rx);
  1724. }
  1725. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1726. break;
  1727. case 2:
  1728. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1729. rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1730. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1731. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1732. rt2x00dev->curr_band == NL80211_BAND_5GHZ);
  1733. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1734. } else {
  1735. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1736. }
  1737. break;
  1738. case 3:
  1739. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1740. break;
  1741. }
  1742. rt2800_bbp_write(rt2x00dev, 3, r3);
  1743. rt2800_bbp_write(rt2x00dev, 1, r1);
  1744. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1745. if (ant->rx_chain_num == 1)
  1746. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1747. else
  1748. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1749. }
  1750. }
  1751. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1752. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1753. struct rt2x00lib_conf *libconf)
  1754. {
  1755. u16 eeprom;
  1756. short lna_gain;
  1757. if (libconf->rf.channel <= 14) {
  1758. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1759. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1760. } else if (libconf->rf.channel <= 64) {
  1761. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1762. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1763. } else if (libconf->rf.channel <= 128) {
  1764. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1765. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1766. lna_gain = rt2x00_get_field16(eeprom,
  1767. EEPROM_EXT_LNA2_A1);
  1768. } else {
  1769. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1770. lna_gain = rt2x00_get_field16(eeprom,
  1771. EEPROM_RSSI_BG2_LNA_A1);
  1772. }
  1773. } else {
  1774. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1775. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1776. lna_gain = rt2x00_get_field16(eeprom,
  1777. EEPROM_EXT_LNA2_A2);
  1778. } else {
  1779. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1780. lna_gain = rt2x00_get_field16(eeprom,
  1781. EEPROM_RSSI_A2_LNA_A2);
  1782. }
  1783. }
  1784. rt2x00dev->lna_gain = lna_gain;
  1785. }
  1786. static inline bool rt2800_clk_is_20mhz(struct rt2x00_dev *rt2x00dev)
  1787. {
  1788. return clk_get_rate(rt2x00dev->clk) == 20000000;
  1789. }
  1790. #define FREQ_OFFSET_BOUND 0x5f
  1791. static void rt2800_freq_cal_mode1(struct rt2x00_dev *rt2x00dev)
  1792. {
  1793. u8 freq_offset, prev_freq_offset;
  1794. u8 rfcsr, prev_rfcsr;
  1795. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  1796. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  1797. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1798. prev_rfcsr = rfcsr;
  1799. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  1800. if (rfcsr == prev_rfcsr)
  1801. return;
  1802. if (rt2x00_is_usb(rt2x00dev)) {
  1803. rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
  1804. freq_offset, prev_rfcsr);
  1805. return;
  1806. }
  1807. prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
  1808. while (prev_freq_offset != freq_offset) {
  1809. if (prev_freq_offset < freq_offset)
  1810. prev_freq_offset++;
  1811. else
  1812. prev_freq_offset--;
  1813. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
  1814. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1815. usleep_range(1000, 1500);
  1816. }
  1817. }
  1818. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1819. struct ieee80211_conf *conf,
  1820. struct rf_channel *rf,
  1821. struct channel_info *info)
  1822. {
  1823. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1824. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1825. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1826. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1827. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1828. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1829. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1830. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1831. if (rf->channel > 14) {
  1832. /*
  1833. * When TX power is below 0, we should increase it by 7 to
  1834. * make it a positive value (Minimum value is -7).
  1835. * However this means that values between 0 and 7 have
  1836. * double meaning, and we should set a 7DBm boost flag.
  1837. */
  1838. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1839. (info->default_power1 >= 0));
  1840. if (info->default_power1 < 0)
  1841. info->default_power1 += 7;
  1842. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1843. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1844. (info->default_power2 >= 0));
  1845. if (info->default_power2 < 0)
  1846. info->default_power2 += 7;
  1847. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1848. } else {
  1849. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1850. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1851. }
  1852. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1853. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1854. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1855. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1856. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1857. udelay(200);
  1858. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1859. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1860. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1861. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1862. udelay(200);
  1863. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1864. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1865. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1866. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1867. }
  1868. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1869. struct ieee80211_conf *conf,
  1870. struct rf_channel *rf,
  1871. struct channel_info *info)
  1872. {
  1873. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1874. u8 rfcsr, calib_tx, calib_rx;
  1875. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1876. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1877. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1878. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1879. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1880. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1881. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1882. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1883. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1884. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1885. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1886. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1887. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1888. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1889. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1890. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1891. rt2x00dev->default_ant.rx_chain_num <= 1);
  1892. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1893. rt2x00dev->default_ant.rx_chain_num <= 2);
  1894. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1895. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1896. rt2x00dev->default_ant.tx_chain_num <= 1);
  1897. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1898. rt2x00dev->default_ant.tx_chain_num <= 2);
  1899. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1900. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1901. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1902. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1903. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1904. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1905. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1906. } else {
  1907. if (conf_is_ht40(conf)) {
  1908. calib_tx = drv_data->calibration_bw40;
  1909. calib_rx = drv_data->calibration_bw40;
  1910. } else {
  1911. calib_tx = drv_data->calibration_bw20;
  1912. calib_rx = drv_data->calibration_bw20;
  1913. }
  1914. }
  1915. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1916. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1917. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1918. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1919. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1920. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1921. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1922. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1923. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1924. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1925. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1926. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1927. usleep_range(1000, 1500);
  1928. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1929. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1930. }
  1931. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1932. struct ieee80211_conf *conf,
  1933. struct rf_channel *rf,
  1934. struct channel_info *info)
  1935. {
  1936. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1937. u8 rfcsr;
  1938. u32 reg;
  1939. if (rf->channel <= 14) {
  1940. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1941. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1942. } else {
  1943. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1944. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1945. }
  1946. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1947. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1948. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1949. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1950. if (rf->channel <= 14)
  1951. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1952. else
  1953. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1954. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1955. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1956. if (rf->channel <= 14)
  1957. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1958. else
  1959. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1960. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1961. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1962. if (rf->channel <= 14) {
  1963. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1964. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1965. info->default_power1);
  1966. } else {
  1967. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1968. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1969. (info->default_power1 & 0x3) |
  1970. ((info->default_power1 & 0xC) << 1));
  1971. }
  1972. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1973. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1974. if (rf->channel <= 14) {
  1975. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1976. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1977. info->default_power2);
  1978. } else {
  1979. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1980. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1981. (info->default_power2 & 0x3) |
  1982. ((info->default_power2 & 0xC) << 1));
  1983. }
  1984. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1985. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1986. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1987. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1988. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1989. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1990. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1991. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1992. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1993. if (rf->channel <= 14) {
  1994. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1995. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1996. }
  1997. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1998. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1999. } else {
  2000. switch (rt2x00dev->default_ant.tx_chain_num) {
  2001. case 1:
  2002. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2003. case 2:
  2004. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2005. break;
  2006. }
  2007. switch (rt2x00dev->default_ant.rx_chain_num) {
  2008. case 1:
  2009. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2010. case 2:
  2011. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2012. break;
  2013. }
  2014. }
  2015. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2016. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  2017. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  2018. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2019. if (conf_is_ht40(conf)) {
  2020. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  2021. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  2022. } else {
  2023. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  2024. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  2025. }
  2026. if (rf->channel <= 14) {
  2027. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  2028. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  2029. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2030. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  2031. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2032. rfcsr = 0x4c;
  2033. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2034. drv_data->txmixer_gain_24g);
  2035. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2036. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2037. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  2038. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  2039. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  2040. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2041. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2042. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  2043. } else {
  2044. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2045. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  2046. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  2047. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  2048. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  2049. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2050. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2051. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2052. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  2053. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  2054. rfcsr = 0x7a;
  2055. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2056. drv_data->txmixer_gain_5g);
  2057. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2058. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2059. if (rf->channel <= 64) {
  2060. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  2061. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  2062. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2063. } else if (rf->channel <= 128) {
  2064. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  2065. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  2066. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2067. } else {
  2068. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  2069. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  2070. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2071. }
  2072. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  2073. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  2074. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  2075. }
  2076. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  2077. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2078. if (rf->channel <= 14)
  2079. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2080. else
  2081. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  2082. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2083. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2084. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2085. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2086. }
  2087. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  2088. struct ieee80211_conf *conf,
  2089. struct rf_channel *rf,
  2090. struct channel_info *info)
  2091. {
  2092. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2093. u8 txrx_agc_fc;
  2094. u8 txrx_h20m;
  2095. u8 rfcsr;
  2096. u8 bbp;
  2097. const bool txbf_enabled = false; /* TODO */
  2098. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  2099. rt2800_bbp_read(rt2x00dev, 109, &bbp);
  2100. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  2101. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  2102. rt2800_bbp_write(rt2x00dev, 109, bbp);
  2103. rt2800_bbp_read(rt2x00dev, 110, &bbp);
  2104. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  2105. rt2800_bbp_write(rt2x00dev, 110, bbp);
  2106. if (rf->channel <= 14) {
  2107. /* Restore BBP 25 & 26 for 2.4 GHz */
  2108. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  2109. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  2110. } else {
  2111. /* Hard code BBP 25 & 26 for 5GHz */
  2112. /* Enable IQ Phase correction */
  2113. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  2114. /* Setup IQ Phase correction value */
  2115. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  2116. }
  2117. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2118. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  2119. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2120. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  2121. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2122. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2123. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  2124. if (rf->channel <= 14)
  2125. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  2126. else
  2127. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  2128. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2129. rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
  2130. if (rf->channel <= 14) {
  2131. rfcsr = 0;
  2132. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2133. info->default_power1 & 0x1f);
  2134. } else {
  2135. if (rt2x00_is_usb(rt2x00dev))
  2136. rfcsr = 0x40;
  2137. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2138. ((info->default_power1 & 0x18) << 1) |
  2139. (info->default_power1 & 7));
  2140. }
  2141. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  2142. rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
  2143. if (rf->channel <= 14) {
  2144. rfcsr = 0;
  2145. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2146. info->default_power2 & 0x1f);
  2147. } else {
  2148. if (rt2x00_is_usb(rt2x00dev))
  2149. rfcsr = 0x40;
  2150. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2151. ((info->default_power2 & 0x18) << 1) |
  2152. (info->default_power2 & 7));
  2153. }
  2154. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  2155. rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
  2156. if (rf->channel <= 14) {
  2157. rfcsr = 0;
  2158. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2159. info->default_power3 & 0x1f);
  2160. } else {
  2161. if (rt2x00_is_usb(rt2x00dev))
  2162. rfcsr = 0x40;
  2163. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2164. ((info->default_power3 & 0x18) << 1) |
  2165. (info->default_power3 & 7));
  2166. }
  2167. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  2168. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2169. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2170. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2171. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2172. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2173. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2174. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2175. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2176. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2177. switch (rt2x00dev->default_ant.tx_chain_num) {
  2178. case 3:
  2179. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2180. /* fallthrough */
  2181. case 2:
  2182. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2183. /* fallthrough */
  2184. case 1:
  2185. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2186. break;
  2187. }
  2188. switch (rt2x00dev->default_ant.rx_chain_num) {
  2189. case 3:
  2190. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2191. /* fallthrough */
  2192. case 2:
  2193. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2194. /* fallthrough */
  2195. case 1:
  2196. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2197. break;
  2198. }
  2199. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2200. rt2800_freq_cal_mode1(rt2x00dev);
  2201. if (conf_is_ht40(conf)) {
  2202. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2203. RFCSR24_TX_AGC_FC);
  2204. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2205. RFCSR24_TX_H20M);
  2206. } else {
  2207. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2208. RFCSR24_TX_AGC_FC);
  2209. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2210. RFCSR24_TX_H20M);
  2211. }
  2212. /* NOTE: the reference driver does not writes the new value
  2213. * back to RFCSR 32
  2214. */
  2215. rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
  2216. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2217. if (rf->channel <= 14)
  2218. rfcsr = 0xa0;
  2219. else
  2220. rfcsr = 0x80;
  2221. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2222. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2223. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2224. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2225. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2226. /* Band selection */
  2227. rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
  2228. if (rf->channel <= 14)
  2229. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2230. else
  2231. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2232. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2233. rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
  2234. if (rf->channel <= 14)
  2235. rfcsr = 0x3c;
  2236. else
  2237. rfcsr = 0x20;
  2238. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2239. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  2240. if (rf->channel <= 14)
  2241. rfcsr = 0x1a;
  2242. else
  2243. rfcsr = 0x12;
  2244. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2245. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2246. if (rf->channel >= 1 && rf->channel <= 14)
  2247. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2248. else if (rf->channel >= 36 && rf->channel <= 64)
  2249. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2250. else if (rf->channel >= 100 && rf->channel <= 128)
  2251. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2252. else
  2253. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2254. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2255. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2256. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2257. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2258. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2259. if (rf->channel <= 14) {
  2260. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2261. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2262. } else {
  2263. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2264. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2265. }
  2266. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2267. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2268. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2269. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2270. if (rf->channel <= 14) {
  2271. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2272. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2273. } else {
  2274. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2275. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2276. }
  2277. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2278. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2279. if (rf->channel <= 14)
  2280. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2281. else
  2282. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2283. if (txbf_enabled)
  2284. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2285. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2286. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2287. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2288. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2289. rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
  2290. if (rf->channel <= 14)
  2291. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2292. else
  2293. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2294. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2295. if (rf->channel <= 14) {
  2296. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2297. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2298. } else {
  2299. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2300. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2301. }
  2302. /* Initiate VCO calibration */
  2303. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2304. if (rf->channel <= 14) {
  2305. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2306. } else {
  2307. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2308. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2309. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2310. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2311. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2312. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2313. }
  2314. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2315. if (rf->channel >= 1 && rf->channel <= 14) {
  2316. rfcsr = 0x23;
  2317. if (txbf_enabled)
  2318. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2319. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2320. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2321. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2322. rfcsr = 0x36;
  2323. if (txbf_enabled)
  2324. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2325. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2326. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2327. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2328. rfcsr = 0x32;
  2329. if (txbf_enabled)
  2330. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2331. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2332. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2333. } else {
  2334. rfcsr = 0x30;
  2335. if (txbf_enabled)
  2336. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2337. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2338. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2339. }
  2340. }
  2341. #define POWER_BOUND 0x27
  2342. #define POWER_BOUND_5G 0x2b
  2343. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2344. struct ieee80211_conf *conf,
  2345. struct rf_channel *rf,
  2346. struct channel_info *info)
  2347. {
  2348. u8 rfcsr;
  2349. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2350. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2351. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2352. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2353. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2354. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2355. if (info->default_power1 > POWER_BOUND)
  2356. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2357. else
  2358. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2359. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2360. rt2800_freq_cal_mode1(rt2x00dev);
  2361. if (rf->channel <= 14) {
  2362. if (rf->channel == 6)
  2363. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2364. else
  2365. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2366. if (rf->channel >= 1 && rf->channel <= 6)
  2367. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2368. else if (rf->channel >= 7 && rf->channel <= 11)
  2369. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2370. else if (rf->channel >= 12 && rf->channel <= 14)
  2371. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2372. }
  2373. }
  2374. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2375. struct ieee80211_conf *conf,
  2376. struct rf_channel *rf,
  2377. struct channel_info *info)
  2378. {
  2379. u8 rfcsr;
  2380. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2381. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2382. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2383. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2384. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2385. if (info->default_power1 > POWER_BOUND)
  2386. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2387. else
  2388. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2389. if (info->default_power2 > POWER_BOUND)
  2390. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2391. else
  2392. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2393. rt2800_freq_cal_mode1(rt2x00dev);
  2394. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2395. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2396. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2397. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2398. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2399. else
  2400. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2401. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2402. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2403. else
  2404. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2405. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2406. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2407. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2408. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2409. }
  2410. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2411. struct ieee80211_conf *conf,
  2412. struct rf_channel *rf,
  2413. struct channel_info *info)
  2414. {
  2415. u8 rfcsr;
  2416. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2417. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2418. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2419. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2420. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2421. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2422. if (info->default_power1 > POWER_BOUND)
  2423. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2424. else
  2425. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2426. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2427. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2428. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2429. if (info->default_power2 > POWER_BOUND)
  2430. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2431. else
  2432. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2433. info->default_power2);
  2434. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2435. }
  2436. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2437. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2438. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2439. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2440. }
  2441. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2442. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2443. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2444. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2445. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2446. rt2800_freq_cal_mode1(rt2x00dev);
  2447. if (rf->channel <= 14) {
  2448. int idx = rf->channel-1;
  2449. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  2450. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2451. /* r55/r59 value array of channel 1~14 */
  2452. static const char r55_bt_rev[] = {0x83, 0x83,
  2453. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2454. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2455. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2456. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2457. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2458. rt2800_rfcsr_write(rt2x00dev, 55,
  2459. r55_bt_rev[idx]);
  2460. rt2800_rfcsr_write(rt2x00dev, 59,
  2461. r59_bt_rev[idx]);
  2462. } else {
  2463. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2464. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2465. 0x88, 0x88, 0x86, 0x85, 0x84};
  2466. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2467. }
  2468. } else {
  2469. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2470. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2471. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2472. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2473. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2474. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2475. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2476. rt2800_rfcsr_write(rt2x00dev, 55,
  2477. r55_nonbt_rev[idx]);
  2478. rt2800_rfcsr_write(rt2x00dev, 59,
  2479. r59_nonbt_rev[idx]);
  2480. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2481. rt2x00_rt(rt2x00dev, RT5392) ||
  2482. rt2x00_rt(rt2x00dev, RT6352)) {
  2483. static const char r59_non_bt[] = {0x8f, 0x8f,
  2484. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2485. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2486. rt2800_rfcsr_write(rt2x00dev, 59,
  2487. r59_non_bt[idx]);
  2488. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  2489. static const char r59_non_bt[] = {0x0b, 0x0b,
  2490. 0x0b, 0x0b, 0x0b, 0x0b, 0x0b, 0x0a,
  2491. 0x0a, 0x09, 0x08, 0x07, 0x07, 0x06};
  2492. rt2800_rfcsr_write(rt2x00dev, 59,
  2493. r59_non_bt[idx]);
  2494. }
  2495. }
  2496. }
  2497. }
  2498. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2499. struct ieee80211_conf *conf,
  2500. struct rf_channel *rf,
  2501. struct channel_info *info)
  2502. {
  2503. u8 rfcsr, ep_reg;
  2504. u32 reg;
  2505. int power_bound;
  2506. /* TODO */
  2507. const bool is_11b = false;
  2508. const bool is_type_ep = false;
  2509. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2510. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2511. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2512. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2513. /* Order of values on rf_channel entry: N, K, mod, R */
  2514. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2515. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  2516. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2517. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2518. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2519. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2520. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2521. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2522. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2523. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2524. if (rf->channel <= 14) {
  2525. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2526. /* FIXME: RF11 owerwrite ? */
  2527. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2528. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2529. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2530. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2531. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2532. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2533. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2534. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2535. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2536. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2537. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2538. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2539. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2540. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2541. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2542. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2543. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2544. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2545. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2546. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2547. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2548. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2549. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2550. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2551. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2552. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2553. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2554. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2555. /* TODO RF27 <- tssi */
  2556. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2557. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2558. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2559. if (is_11b) {
  2560. /* CCK */
  2561. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2562. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2563. if (is_type_ep)
  2564. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2565. else
  2566. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2567. } else {
  2568. /* OFDM */
  2569. if (is_type_ep)
  2570. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2571. else
  2572. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2573. }
  2574. power_bound = POWER_BOUND;
  2575. ep_reg = 0x2;
  2576. } else {
  2577. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2578. /* FIMXE: RF11 overwrite */
  2579. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2580. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2581. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2582. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2583. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2584. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2585. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2586. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2587. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2588. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2589. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2590. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2591. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2592. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2593. /* TODO RF27 <- tssi */
  2594. if (rf->channel >= 36 && rf->channel <= 64) {
  2595. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2596. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2597. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2598. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2599. if (rf->channel <= 50)
  2600. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2601. else if (rf->channel >= 52)
  2602. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2603. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2604. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2605. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2606. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2607. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2608. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2609. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2610. if (rf->channel <= 50) {
  2611. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2612. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2613. } else if (rf->channel >= 52) {
  2614. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2615. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2616. }
  2617. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2618. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2619. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2620. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2621. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2622. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2623. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2624. if (rf->channel <= 153) {
  2625. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2626. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2627. } else if (rf->channel >= 155) {
  2628. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2629. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2630. }
  2631. if (rf->channel <= 138) {
  2632. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2633. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2634. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2635. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2636. } else if (rf->channel >= 140) {
  2637. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2638. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2639. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2640. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2641. }
  2642. if (rf->channel <= 124)
  2643. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2644. else if (rf->channel >= 126)
  2645. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2646. if (rf->channel <= 138)
  2647. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2648. else if (rf->channel >= 140)
  2649. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2650. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2651. if (rf->channel <= 138)
  2652. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2653. else if (rf->channel >= 140)
  2654. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2655. if (rf->channel <= 128)
  2656. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2657. else if (rf->channel >= 130)
  2658. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2659. if (rf->channel <= 116)
  2660. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2661. else if (rf->channel >= 118)
  2662. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2663. if (rf->channel <= 138)
  2664. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2665. else if (rf->channel >= 140)
  2666. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2667. if (rf->channel <= 116)
  2668. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2669. else if (rf->channel >= 118)
  2670. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2671. }
  2672. power_bound = POWER_BOUND_5G;
  2673. ep_reg = 0x3;
  2674. }
  2675. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2676. if (info->default_power1 > power_bound)
  2677. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2678. else
  2679. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2680. if (is_type_ep)
  2681. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2682. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2683. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2684. if (info->default_power2 > power_bound)
  2685. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2686. else
  2687. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2688. if (is_type_ep)
  2689. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2690. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2691. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2692. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2693. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2694. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2695. rt2x00dev->default_ant.tx_chain_num >= 1);
  2696. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2697. rt2x00dev->default_ant.tx_chain_num == 2);
  2698. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2699. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2700. rt2x00dev->default_ant.rx_chain_num >= 1);
  2701. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2702. rt2x00dev->default_ant.rx_chain_num == 2);
  2703. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2704. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2705. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2706. if (conf_is_ht40(conf))
  2707. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2708. else
  2709. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2710. if (!is_11b) {
  2711. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2712. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2713. }
  2714. /* TODO proper frequency adjustment */
  2715. rt2800_freq_cal_mode1(rt2x00dev);
  2716. /* TODO merge with others */
  2717. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2718. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2719. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2720. /* BBP settings */
  2721. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2722. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2723. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2724. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2725. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2726. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2727. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2728. /* GLRT band configuration */
  2729. rt2800_bbp_write(rt2x00dev, 195, 128);
  2730. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2731. rt2800_bbp_write(rt2x00dev, 195, 129);
  2732. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2733. rt2800_bbp_write(rt2x00dev, 195, 130);
  2734. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2735. rt2800_bbp_write(rt2x00dev, 195, 131);
  2736. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2737. rt2800_bbp_write(rt2x00dev, 195, 133);
  2738. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2739. rt2800_bbp_write(rt2x00dev, 195, 124);
  2740. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2741. }
  2742. static void rt2800_config_channel_rf7620(struct rt2x00_dev *rt2x00dev,
  2743. struct ieee80211_conf *conf,
  2744. struct rf_channel *rf,
  2745. struct channel_info *info)
  2746. {
  2747. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2748. u8 rx_agc_fc, tx_agc_fc;
  2749. u8 rfcsr;
  2750. /* Frequeny plan setting */
  2751. /* Rdiv setting (set 0x03 if Xtal==20)
  2752. * R13[1:0]
  2753. */
  2754. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  2755. rt2x00_set_field8(&rfcsr, RFCSR13_RDIV_MT7620,
  2756. rt2800_clk_is_20mhz(rt2x00dev) ? 3 : 0);
  2757. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  2758. /* N setting
  2759. * R20[7:0] in rf->rf1
  2760. * R21[0] always 0
  2761. */
  2762. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2763. rfcsr = (rf->rf1 & 0x00ff);
  2764. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2765. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2766. rt2x00_set_field8(&rfcsr, RFCSR21_BIT1, 0);
  2767. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2768. /* K setting (always 0)
  2769. * R16[3:0] (RF PLL freq selection)
  2770. */
  2771. rt2800_rfcsr_read(rt2x00dev, 16, &rfcsr);
  2772. rt2x00_set_field8(&rfcsr, RFCSR16_RF_PLL_FREQ_SEL_MT7620, 0);
  2773. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2774. /* D setting (always 0)
  2775. * R22[2:0] (D=15, R22[2:0]=<111>)
  2776. */
  2777. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2778. rt2x00_set_field8(&rfcsr, RFCSR22_FREQPLAN_D_MT7620, 0);
  2779. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2780. /* Ksd setting
  2781. * Ksd: R17<7:0> in rf->rf2
  2782. * R18<7:0> in rf->rf3
  2783. * R19<1:0> in rf->rf4
  2784. */
  2785. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2786. rfcsr = rf->rf2;
  2787. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2788. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  2789. rfcsr = rf->rf3;
  2790. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  2791. rt2800_rfcsr_read(rt2x00dev, 19, &rfcsr);
  2792. rt2x00_set_field8(&rfcsr, RFCSR19_K, rf->rf4);
  2793. rt2800_rfcsr_write(rt2x00dev, 19, rfcsr);
  2794. /* Default: XO=20MHz , SDM mode */
  2795. rt2800_rfcsr_read(rt2x00dev, 16, &rfcsr);
  2796. rt2x00_set_field8(&rfcsr, RFCSR16_SDM_MODE_MT7620, 0x80);
  2797. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2798. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2799. rt2x00_set_field8(&rfcsr, RFCSR21_BIT8, 1);
  2800. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2801. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2802. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_EN_MT7620,
  2803. rt2x00dev->default_ant.tx_chain_num != 1);
  2804. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2805. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  2806. rt2x00_set_field8(&rfcsr, RFCSR2_TX2_EN_MT7620,
  2807. rt2x00dev->default_ant.tx_chain_num != 1);
  2808. rt2x00_set_field8(&rfcsr, RFCSR2_RX2_EN_MT7620,
  2809. rt2x00dev->default_ant.rx_chain_num != 1);
  2810. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  2811. rt2800_rfcsr_read(rt2x00dev, 42, &rfcsr);
  2812. rt2x00_set_field8(&rfcsr, RFCSR42_TX2_EN_MT7620,
  2813. rt2x00dev->default_ant.tx_chain_num != 1);
  2814. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  2815. /* RF for DC Cal BW */
  2816. if (conf_is_ht40(conf)) {
  2817. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  2818. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  2819. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  2820. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  2821. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  2822. } else {
  2823. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x20);
  2824. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x20);
  2825. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x00);
  2826. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x20);
  2827. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x20);
  2828. }
  2829. if (conf_is_ht40(conf)) {
  2830. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x08);
  2831. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x08);
  2832. } else {
  2833. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x28);
  2834. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x28);
  2835. }
  2836. rt2800_rfcsr_read(rt2x00dev, 28, &rfcsr);
  2837. rt2x00_set_field8(&rfcsr, RFCSR28_CH11_HT40,
  2838. conf_is_ht40(conf) && (rf->channel == 11));
  2839. rt2800_rfcsr_write(rt2x00dev, 28, rfcsr);
  2840. if (!test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags)) {
  2841. if (conf_is_ht40(conf)) {
  2842. rx_agc_fc = drv_data->rx_calibration_bw40;
  2843. tx_agc_fc = drv_data->tx_calibration_bw40;
  2844. } else {
  2845. rx_agc_fc = drv_data->rx_calibration_bw20;
  2846. tx_agc_fc = drv_data->tx_calibration_bw20;
  2847. }
  2848. rt2800_rfcsr_read_bank(rt2x00dev, 5, 6, &rfcsr);
  2849. rfcsr &= (~0x3F);
  2850. rfcsr |= rx_agc_fc;
  2851. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rfcsr);
  2852. rt2800_rfcsr_read_bank(rt2x00dev, 5, 7, &rfcsr);
  2853. rfcsr &= (~0x3F);
  2854. rfcsr |= rx_agc_fc;
  2855. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rfcsr);
  2856. rt2800_rfcsr_read_bank(rt2x00dev, 7, 6, &rfcsr);
  2857. rfcsr &= (~0x3F);
  2858. rfcsr |= rx_agc_fc;
  2859. rt2800_rfcsr_write_bank(rt2x00dev, 7, 6, rfcsr);
  2860. rt2800_rfcsr_read_bank(rt2x00dev, 7, 7, &rfcsr);
  2861. rfcsr &= (~0x3F);
  2862. rfcsr |= rx_agc_fc;
  2863. rt2800_rfcsr_write_bank(rt2x00dev, 7, 7, rfcsr);
  2864. rt2800_rfcsr_read_bank(rt2x00dev, 5, 58, &rfcsr);
  2865. rfcsr &= (~0x3F);
  2866. rfcsr |= tx_agc_fc;
  2867. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rfcsr);
  2868. rt2800_rfcsr_read_bank(rt2x00dev, 5, 59, &rfcsr);
  2869. rfcsr &= (~0x3F);
  2870. rfcsr |= tx_agc_fc;
  2871. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rfcsr);
  2872. rt2800_rfcsr_read_bank(rt2x00dev, 7, 58, &rfcsr);
  2873. rfcsr &= (~0x3F);
  2874. rfcsr |= tx_agc_fc;
  2875. rt2800_rfcsr_write_bank(rt2x00dev, 7, 58, rfcsr);
  2876. rt2800_rfcsr_read_bank(rt2x00dev, 7, 59, &rfcsr);
  2877. rfcsr &= (~0x3F);
  2878. rfcsr |= tx_agc_fc;
  2879. rt2800_rfcsr_write_bank(rt2x00dev, 7, 59, rfcsr);
  2880. }
  2881. }
  2882. static void rt2800_config_alc(struct rt2x00_dev *rt2x00dev,
  2883. struct ieee80211_channel *chan,
  2884. int power_level) {
  2885. u16 eeprom, target_power, max_power;
  2886. u32 mac_sys_ctrl, mac_status;
  2887. u32 reg;
  2888. u8 bbp;
  2889. int i;
  2890. /* hardware unit is 0.5dBm, limited to 23.5dBm */
  2891. power_level *= 2;
  2892. if (power_level > 0x2f)
  2893. power_level = 0x2f;
  2894. max_power = chan->max_power * 2;
  2895. if (max_power > 0x2f)
  2896. max_power = 0x2f;
  2897. rt2800_register_read(rt2x00dev, TX_ALC_CFG_0, &reg);
  2898. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, power_level);
  2899. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, power_level);
  2900. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_0, max_power);
  2901. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_1, max_power);
  2902. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2903. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_INTERNAL_TX_ALC)) {
  2904. /* init base power by eeprom target power */
  2905. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_INIT,
  2906. &target_power);
  2907. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, target_power);
  2908. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, target_power);
  2909. }
  2910. rt2800_register_write(rt2x00dev, TX_ALC_CFG_0, reg);
  2911. rt2800_register_read(rt2x00dev, TX_ALC_CFG_1, &reg);
  2912. rt2x00_set_field32(&reg, TX_ALC_CFG_1_TX_TEMP_COMP, 0);
  2913. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  2914. /* Save MAC SYS CTRL registers */
  2915. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &mac_sys_ctrl);
  2916. /* Disable Tx/Rx */
  2917. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
  2918. /* Check MAC Tx/Rx idle */
  2919. for (i = 0; i < 10000; i++) {
  2920. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG,
  2921. &mac_status);
  2922. if (mac_status & 0x3)
  2923. usleep_range(50, 200);
  2924. else
  2925. break;
  2926. }
  2927. if (i == 10000)
  2928. rt2x00_warn(rt2x00dev, "Wait MAC Status to MAX !!!\n");
  2929. if (chan->center_freq > 2457) {
  2930. rt2800_bbp_read(rt2x00dev, 30, &bbp);
  2931. bbp = 0x40;
  2932. rt2800_bbp_write(rt2x00dev, 30, bbp);
  2933. rt2800_rfcsr_write(rt2x00dev, 39, 0);
  2934. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  2935. rt2800_rfcsr_write(rt2x00dev, 42, 0xfb);
  2936. else
  2937. rt2800_rfcsr_write(rt2x00dev, 42, 0x7b);
  2938. } else {
  2939. rt2800_bbp_read(rt2x00dev, 30, &bbp);
  2940. bbp = 0x1f;
  2941. rt2800_bbp_write(rt2x00dev, 30, bbp);
  2942. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  2943. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  2944. rt2800_rfcsr_write(rt2x00dev, 42, 0xdb);
  2945. else
  2946. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  2947. }
  2948. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, mac_sys_ctrl);
  2949. rt2800_vco_calibration(rt2x00dev);
  2950. }
  2951. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2952. const unsigned int word,
  2953. const u8 value)
  2954. {
  2955. u8 chain, reg;
  2956. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2957. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2958. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2959. rt2800_bbp_write(rt2x00dev, 27, reg);
  2960. rt2800_bbp_write(rt2x00dev, word, value);
  2961. }
  2962. }
  2963. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2964. {
  2965. u8 cal;
  2966. /* TX0 IQ Gain */
  2967. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2968. if (channel <= 14)
  2969. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2970. else if (channel >= 36 && channel <= 64)
  2971. cal = rt2x00_eeprom_byte(rt2x00dev,
  2972. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2973. else if (channel >= 100 && channel <= 138)
  2974. cal = rt2x00_eeprom_byte(rt2x00dev,
  2975. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2976. else if (channel >= 140 && channel <= 165)
  2977. cal = rt2x00_eeprom_byte(rt2x00dev,
  2978. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2979. else
  2980. cal = 0;
  2981. rt2800_bbp_write(rt2x00dev, 159, cal);
  2982. /* TX0 IQ Phase */
  2983. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2984. if (channel <= 14)
  2985. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2986. else if (channel >= 36 && channel <= 64)
  2987. cal = rt2x00_eeprom_byte(rt2x00dev,
  2988. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2989. else if (channel >= 100 && channel <= 138)
  2990. cal = rt2x00_eeprom_byte(rt2x00dev,
  2991. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2992. else if (channel >= 140 && channel <= 165)
  2993. cal = rt2x00_eeprom_byte(rt2x00dev,
  2994. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2995. else
  2996. cal = 0;
  2997. rt2800_bbp_write(rt2x00dev, 159, cal);
  2998. /* TX1 IQ Gain */
  2999. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  3000. if (channel <= 14)
  3001. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  3002. else if (channel >= 36 && channel <= 64)
  3003. cal = rt2x00_eeprom_byte(rt2x00dev,
  3004. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  3005. else if (channel >= 100 && channel <= 138)
  3006. cal = rt2x00_eeprom_byte(rt2x00dev,
  3007. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  3008. else if (channel >= 140 && channel <= 165)
  3009. cal = rt2x00_eeprom_byte(rt2x00dev,
  3010. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  3011. else
  3012. cal = 0;
  3013. rt2800_bbp_write(rt2x00dev, 159, cal);
  3014. /* TX1 IQ Phase */
  3015. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  3016. if (channel <= 14)
  3017. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  3018. else if (channel >= 36 && channel <= 64)
  3019. cal = rt2x00_eeprom_byte(rt2x00dev,
  3020. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  3021. else if (channel >= 100 && channel <= 138)
  3022. cal = rt2x00_eeprom_byte(rt2x00dev,
  3023. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  3024. else if (channel >= 140 && channel <= 165)
  3025. cal = rt2x00_eeprom_byte(rt2x00dev,
  3026. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  3027. else
  3028. cal = 0;
  3029. rt2800_bbp_write(rt2x00dev, 159, cal);
  3030. /* FIXME: possible RX0, RX1 callibration ? */
  3031. /* RF IQ compensation control */
  3032. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  3033. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  3034. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3035. /* RF IQ imbalance compensation control */
  3036. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  3037. cal = rt2x00_eeprom_byte(rt2x00dev,
  3038. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  3039. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3040. }
  3041. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  3042. unsigned int channel,
  3043. char txpower)
  3044. {
  3045. if (rt2x00_rt(rt2x00dev, RT3593))
  3046. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  3047. if (channel <= 14)
  3048. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  3049. if (rt2x00_rt(rt2x00dev, RT3593))
  3050. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  3051. MAX_A_TXPOWER_3593);
  3052. else
  3053. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  3054. }
  3055. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  3056. struct ieee80211_conf *conf,
  3057. struct rf_channel *rf,
  3058. struct channel_info *info)
  3059. {
  3060. u32 reg;
  3061. u32 tx_pin;
  3062. u8 bbp, rfcsr;
  3063. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3064. info->default_power1);
  3065. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3066. info->default_power2);
  3067. if (rt2x00dev->default_ant.tx_chain_num > 2)
  3068. info->default_power3 =
  3069. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3070. info->default_power3);
  3071. switch (rt2x00dev->chip.rf) {
  3072. case RF2020:
  3073. case RF3020:
  3074. case RF3021:
  3075. case RF3022:
  3076. case RF3320:
  3077. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  3078. break;
  3079. case RF3052:
  3080. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  3081. break;
  3082. case RF3053:
  3083. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  3084. break;
  3085. case RF3290:
  3086. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  3087. break;
  3088. case RF3322:
  3089. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  3090. break;
  3091. case RF3070:
  3092. case RF5350:
  3093. case RF5360:
  3094. case RF5362:
  3095. case RF5370:
  3096. case RF5372:
  3097. case RF5390:
  3098. case RF5392:
  3099. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  3100. break;
  3101. case RF5592:
  3102. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  3103. break;
  3104. case RF7620:
  3105. rt2800_config_channel_rf7620(rt2x00dev, conf, rf, info);
  3106. break;
  3107. default:
  3108. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  3109. }
  3110. if (rt2x00_rf(rt2x00dev, RF3070) ||
  3111. rt2x00_rf(rt2x00dev, RF3290) ||
  3112. rt2x00_rf(rt2x00dev, RF3322) ||
  3113. rt2x00_rf(rt2x00dev, RF5350) ||
  3114. rt2x00_rf(rt2x00dev, RF5360) ||
  3115. rt2x00_rf(rt2x00dev, RF5362) ||
  3116. rt2x00_rf(rt2x00dev, RF5370) ||
  3117. rt2x00_rf(rt2x00dev, RF5372) ||
  3118. rt2x00_rf(rt2x00dev, RF5390) ||
  3119. rt2x00_rf(rt2x00dev, RF5392)) {
  3120. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3121. if (rt2x00_rf(rt2x00dev, RF3322)) {
  3122. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_TX_H20M,
  3123. conf_is_ht40(conf));
  3124. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_RX_H20M,
  3125. conf_is_ht40(conf));
  3126. } else {
  3127. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M,
  3128. conf_is_ht40(conf));
  3129. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M,
  3130. conf_is_ht40(conf));
  3131. }
  3132. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3133. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  3134. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3135. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3136. }
  3137. /*
  3138. * Change BBP settings
  3139. */
  3140. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3141. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3142. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3143. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3144. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  3145. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3146. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  3147. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3148. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3149. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3150. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  3151. if (rf->channel > 14) {
  3152. /* Disable CCK Packet detection on 5GHz */
  3153. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  3154. } else {
  3155. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3156. }
  3157. if (conf_is_ht40(conf))
  3158. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  3159. else
  3160. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3161. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3162. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3163. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3164. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  3165. } else {
  3166. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3167. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3168. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3169. rt2800_bbp_write(rt2x00dev, 86, 0);
  3170. }
  3171. if (rf->channel <= 14) {
  3172. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3173. !rt2x00_rt(rt2x00dev, RT5392) &&
  3174. !rt2x00_rt(rt2x00dev, RT6352)) {
  3175. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3176. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3177. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3178. } else {
  3179. if (rt2x00_rt(rt2x00dev, RT3593))
  3180. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3181. else
  3182. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  3183. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3184. }
  3185. if (rt2x00_rt(rt2x00dev, RT3593))
  3186. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  3187. }
  3188. } else {
  3189. if (rt2x00_rt(rt2x00dev, RT3572))
  3190. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  3191. else if (rt2x00_rt(rt2x00dev, RT3593))
  3192. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  3193. else if (!rt2x00_rt(rt2x00dev, RT6352))
  3194. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  3195. if (rt2x00_rt(rt2x00dev, RT3593))
  3196. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  3197. if (rt2x00_has_cap_external_lna_a(rt2x00dev))
  3198. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3199. else
  3200. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3201. }
  3202. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  3203. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  3204. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  3205. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  3206. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  3207. if (rt2x00_rt(rt2x00dev, RT3572))
  3208. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  3209. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3210. switch (rt2x00dev->default_ant.tx_chain_num) {
  3211. case 3:
  3212. /* Turn on tertiary PAs */
  3213. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  3214. rf->channel > 14);
  3215. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  3216. rf->channel <= 14);
  3217. /* fall-through */
  3218. case 2:
  3219. /* Turn on secondary PAs */
  3220. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  3221. rf->channel > 14);
  3222. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  3223. rf->channel <= 14);
  3224. /* fall-through */
  3225. case 1:
  3226. /* Turn on primary PAs */
  3227. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  3228. rf->channel > 14);
  3229. if (rt2x00_has_cap_bt_coexist(rt2x00dev))
  3230. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3231. else
  3232. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  3233. rf->channel <= 14);
  3234. break;
  3235. }
  3236. switch (rt2x00dev->default_ant.rx_chain_num) {
  3237. case 3:
  3238. /* Turn on tertiary LNAs */
  3239. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  3240. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  3241. /* fall-through */
  3242. case 2:
  3243. /* Turn on secondary LNAs */
  3244. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  3245. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  3246. /* fall-through */
  3247. case 1:
  3248. /* Turn on primary LNAs */
  3249. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  3250. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  3251. break;
  3252. }
  3253. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  3254. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  3255. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFRX_EN, 1); /* mt7620 */
  3256. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3257. if (rt2x00_rt(rt2x00dev, RT3572)) {
  3258. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  3259. /* AGC init */
  3260. if (rf->channel <= 14)
  3261. reg = 0x1c + (2 * rt2x00dev->lna_gain);
  3262. else
  3263. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3264. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3265. }
  3266. if (rt2x00_rt(rt2x00dev, RT3593)) {
  3267. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  3268. /* Band selection */
  3269. if (rt2x00_is_usb(rt2x00dev) ||
  3270. rt2x00_is_pcie(rt2x00dev)) {
  3271. /* GPIO #8 controls all paths */
  3272. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  3273. if (rf->channel <= 14)
  3274. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  3275. else
  3276. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  3277. }
  3278. /* LNA PE control. */
  3279. if (rt2x00_is_usb(rt2x00dev)) {
  3280. /* GPIO #4 controls PE0 and PE1,
  3281. * GPIO #7 controls PE2
  3282. */
  3283. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3284. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  3285. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3286. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  3287. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3288. /* GPIO #4 controls PE0, PE1 and PE2 */
  3289. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3290. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3291. }
  3292. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3293. /* AGC init */
  3294. if (rf->channel <= 14)
  3295. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  3296. else
  3297. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3298. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3299. usleep_range(1000, 1500);
  3300. }
  3301. if (rt2x00_rt(rt2x00dev, RT5592) || rt2x00_rt(rt2x00dev, RT6352)) {
  3302. reg = 0x10;
  3303. if (!conf_is_ht40(conf)) {
  3304. if (rt2x00_rt(rt2x00dev, RT6352) &&
  3305. rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3306. reg |= 0x5;
  3307. } else {
  3308. reg |= 0xa;
  3309. }
  3310. }
  3311. rt2800_bbp_write(rt2x00dev, 195, 141);
  3312. rt2800_bbp_write(rt2x00dev, 196, reg);
  3313. /* AGC init */
  3314. if (rt2x00_rt(rt2x00dev, RT6352))
  3315. reg = 0x04;
  3316. else
  3317. reg = rf->channel <= 14 ? 0x1c : 0x24;
  3318. reg += 2 * rt2x00dev->lna_gain;
  3319. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3320. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  3321. }
  3322. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3323. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  3324. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3325. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  3326. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  3327. rt2800_bbp_write(rt2x00dev, 3, bbp);
  3328. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3329. if (conf_is_ht40(conf)) {
  3330. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  3331. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3332. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  3333. } else {
  3334. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3335. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  3336. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  3337. }
  3338. }
  3339. usleep_range(1000, 1500);
  3340. /*
  3341. * Clear channel statistic counters
  3342. */
  3343. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  3344. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  3345. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  3346. /*
  3347. * Clear update flag
  3348. */
  3349. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3350. rt2x00_rt(rt2x00dev, RT5350)) {
  3351. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  3352. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  3353. rt2800_bbp_write(rt2x00dev, 49, bbp);
  3354. }
  3355. }
  3356. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  3357. {
  3358. u8 tssi_bounds[9];
  3359. u8 current_tssi;
  3360. u16 eeprom;
  3361. u8 step;
  3362. int i;
  3363. /*
  3364. * First check if temperature compensation is supported.
  3365. */
  3366. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3367. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
  3368. return 0;
  3369. /*
  3370. * Read TSSI boundaries for temperature compensation from
  3371. * the EEPROM.
  3372. *
  3373. * Array idx 0 1 2 3 4 5 6 7 8
  3374. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  3375. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  3376. */
  3377. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  3378. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  3379. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3380. EEPROM_TSSI_BOUND_BG1_MINUS4);
  3381. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3382. EEPROM_TSSI_BOUND_BG1_MINUS3);
  3383. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  3384. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3385. EEPROM_TSSI_BOUND_BG2_MINUS2);
  3386. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3387. EEPROM_TSSI_BOUND_BG2_MINUS1);
  3388. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  3389. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3390. EEPROM_TSSI_BOUND_BG3_REF);
  3391. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3392. EEPROM_TSSI_BOUND_BG3_PLUS1);
  3393. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  3394. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3395. EEPROM_TSSI_BOUND_BG4_PLUS2);
  3396. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3397. EEPROM_TSSI_BOUND_BG4_PLUS3);
  3398. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  3399. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3400. EEPROM_TSSI_BOUND_BG5_PLUS4);
  3401. step = rt2x00_get_field16(eeprom,
  3402. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  3403. } else {
  3404. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  3405. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3406. EEPROM_TSSI_BOUND_A1_MINUS4);
  3407. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3408. EEPROM_TSSI_BOUND_A1_MINUS3);
  3409. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  3410. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3411. EEPROM_TSSI_BOUND_A2_MINUS2);
  3412. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3413. EEPROM_TSSI_BOUND_A2_MINUS1);
  3414. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  3415. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3416. EEPROM_TSSI_BOUND_A3_REF);
  3417. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3418. EEPROM_TSSI_BOUND_A3_PLUS1);
  3419. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  3420. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3421. EEPROM_TSSI_BOUND_A4_PLUS2);
  3422. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3423. EEPROM_TSSI_BOUND_A4_PLUS3);
  3424. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  3425. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3426. EEPROM_TSSI_BOUND_A5_PLUS4);
  3427. step = rt2x00_get_field16(eeprom,
  3428. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  3429. }
  3430. /*
  3431. * Check if temperature compensation is supported.
  3432. */
  3433. if (tssi_bounds[4] == 0xff || step == 0xff)
  3434. return 0;
  3435. /*
  3436. * Read current TSSI (BBP 49).
  3437. */
  3438. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  3439. /*
  3440. * Compare TSSI value (BBP49) with the compensation boundaries
  3441. * from the EEPROM and increase or decrease tx power.
  3442. */
  3443. for (i = 0; i <= 3; i++) {
  3444. if (current_tssi > tssi_bounds[i])
  3445. break;
  3446. }
  3447. if (i == 4) {
  3448. for (i = 8; i >= 5; i--) {
  3449. if (current_tssi < tssi_bounds[i])
  3450. break;
  3451. }
  3452. }
  3453. return (i - 4) * step;
  3454. }
  3455. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3456. enum nl80211_band band)
  3457. {
  3458. u16 eeprom;
  3459. u8 comp_en;
  3460. u8 comp_type;
  3461. int comp_value = 0;
  3462. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  3463. /*
  3464. * HT40 compensation not required.
  3465. */
  3466. if (eeprom == 0xffff ||
  3467. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3468. return 0;
  3469. if (band == NL80211_BAND_2GHZ) {
  3470. comp_en = rt2x00_get_field16(eeprom,
  3471. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3472. if (comp_en) {
  3473. comp_type = rt2x00_get_field16(eeprom,
  3474. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3475. comp_value = rt2x00_get_field16(eeprom,
  3476. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3477. if (!comp_type)
  3478. comp_value = -comp_value;
  3479. }
  3480. } else {
  3481. comp_en = rt2x00_get_field16(eeprom,
  3482. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3483. if (comp_en) {
  3484. comp_type = rt2x00_get_field16(eeprom,
  3485. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3486. comp_value = rt2x00_get_field16(eeprom,
  3487. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3488. if (!comp_type)
  3489. comp_value = -comp_value;
  3490. }
  3491. }
  3492. return comp_value;
  3493. }
  3494. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3495. int power_level, int max_power)
  3496. {
  3497. int delta;
  3498. if (rt2x00_has_cap_power_limit(rt2x00dev))
  3499. return 0;
  3500. /*
  3501. * XXX: We don't know the maximum transmit power of our hardware since
  3502. * the EEPROM doesn't expose it. We only know that we are calibrated
  3503. * to 100% tx power.
  3504. *
  3505. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3506. * the current channel is our maximum and if we are requested to lower
  3507. * the value we just reduce our tx power accordingly.
  3508. */
  3509. delta = power_level - max_power;
  3510. return min(delta, 0);
  3511. }
  3512. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3513. enum nl80211_band band, int power_level,
  3514. u8 txpower, int delta)
  3515. {
  3516. u16 eeprom;
  3517. u8 criterion;
  3518. u8 eirp_txpower;
  3519. u8 eirp_txpower_criterion;
  3520. u8 reg_limit;
  3521. if (rt2x00_rt(rt2x00dev, RT3593))
  3522. return min_t(u8, txpower, 0xc);
  3523. if (rt2x00_has_cap_power_limit(rt2x00dev)) {
  3524. /*
  3525. * Check if eirp txpower exceed txpower_limit.
  3526. * We use OFDM 6M as criterion and its eirp txpower
  3527. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3528. * .11b data rate need add additional 4dbm
  3529. * when calculating eirp txpower.
  3530. */
  3531. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3532. 1, &eeprom);
  3533. criterion = rt2x00_get_field16(eeprom,
  3534. EEPROM_TXPOWER_BYRATE_RATE0);
  3535. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  3536. &eeprom);
  3537. if (band == NL80211_BAND_2GHZ)
  3538. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3539. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3540. else
  3541. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3542. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3543. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3544. (is_rate_b ? 4 : 0) + delta;
  3545. reg_limit = (eirp_txpower > power_level) ?
  3546. (eirp_txpower - power_level) : 0;
  3547. } else
  3548. reg_limit = 0;
  3549. txpower = max(0, txpower + delta - reg_limit);
  3550. return min_t(u8, txpower, 0xc);
  3551. }
  3552. enum {
  3553. TX_PWR_CFG_0_IDX,
  3554. TX_PWR_CFG_1_IDX,
  3555. TX_PWR_CFG_2_IDX,
  3556. TX_PWR_CFG_3_IDX,
  3557. TX_PWR_CFG_4_IDX,
  3558. TX_PWR_CFG_5_IDX,
  3559. TX_PWR_CFG_6_IDX,
  3560. TX_PWR_CFG_7_IDX,
  3561. TX_PWR_CFG_8_IDX,
  3562. TX_PWR_CFG_9_IDX,
  3563. TX_PWR_CFG_0_EXT_IDX,
  3564. TX_PWR_CFG_1_EXT_IDX,
  3565. TX_PWR_CFG_2_EXT_IDX,
  3566. TX_PWR_CFG_3_EXT_IDX,
  3567. TX_PWR_CFG_4_EXT_IDX,
  3568. TX_PWR_CFG_IDX_COUNT,
  3569. };
  3570. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3571. struct ieee80211_channel *chan,
  3572. int power_level)
  3573. {
  3574. u8 txpower;
  3575. u16 eeprom;
  3576. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3577. unsigned int offset;
  3578. enum nl80211_band band = chan->band;
  3579. int delta;
  3580. int i;
  3581. memset(regs, '\0', sizeof(regs));
  3582. /* TODO: adapt TX power reduction from the rt28xx code */
  3583. /* calculate temperature compensation delta */
  3584. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3585. if (band == NL80211_BAND_5GHZ)
  3586. offset = 16;
  3587. else
  3588. offset = 0;
  3589. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3590. offset += 8;
  3591. /* read the next four txpower values */
  3592. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3593. offset, &eeprom);
  3594. /* CCK 1MBS,2MBS */
  3595. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3596. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3597. txpower, delta);
  3598. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3599. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3600. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3601. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3602. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3603. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3604. /* CCK 5.5MBS,11MBS */
  3605. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3606. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3607. txpower, delta);
  3608. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3609. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3610. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3611. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3612. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3613. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3614. /* OFDM 6MBS,9MBS */
  3615. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3616. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3617. txpower, delta);
  3618. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3619. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3620. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3621. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3622. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3623. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3624. /* OFDM 12MBS,18MBS */
  3625. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3626. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3627. txpower, delta);
  3628. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3629. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3630. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3631. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3632. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3633. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3634. /* read the next four txpower values */
  3635. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3636. offset + 1, &eeprom);
  3637. /* OFDM 24MBS,36MBS */
  3638. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3639. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3640. txpower, delta);
  3641. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3642. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3643. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3644. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3645. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3646. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3647. /* OFDM 48MBS */
  3648. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3649. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3650. txpower, delta);
  3651. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3652. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3653. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3654. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3655. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3656. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3657. /* OFDM 54MBS */
  3658. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3659. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3660. txpower, delta);
  3661. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3662. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3663. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3664. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3665. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3666. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3667. /* read the next four txpower values */
  3668. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3669. offset + 2, &eeprom);
  3670. /* MCS 0,1 */
  3671. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3672. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3673. txpower, delta);
  3674. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3675. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3676. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3677. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3678. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3679. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3680. /* MCS 2,3 */
  3681. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3682. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3683. txpower, delta);
  3684. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3685. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3686. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3687. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3688. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3689. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3690. /* MCS 4,5 */
  3691. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3692. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3693. txpower, delta);
  3694. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3695. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3696. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3697. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3698. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3699. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3700. /* MCS 6 */
  3701. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3702. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3703. txpower, delta);
  3704. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3705. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3706. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3707. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3708. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3709. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3710. /* read the next four txpower values */
  3711. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3712. offset + 3, &eeprom);
  3713. /* MCS 7 */
  3714. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3715. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3716. txpower, delta);
  3717. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3718. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3719. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3720. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3721. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3722. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3723. /* MCS 8,9 */
  3724. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3725. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3726. txpower, delta);
  3727. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3728. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3729. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3730. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3731. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3732. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3733. /* MCS 10,11 */
  3734. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3735. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3736. txpower, delta);
  3737. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3738. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3739. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3740. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3741. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3742. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3743. /* MCS 12,13 */
  3744. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3745. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3746. txpower, delta);
  3747. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3748. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3749. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3750. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3751. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3752. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3753. /* read the next four txpower values */
  3754. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3755. offset + 4, &eeprom);
  3756. /* MCS 14 */
  3757. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3758. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3759. txpower, delta);
  3760. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3761. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3762. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3763. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3764. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3765. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3766. /* MCS 15 */
  3767. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3768. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3769. txpower, delta);
  3770. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3771. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3772. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3773. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3774. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3775. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3776. /* MCS 16,17 */
  3777. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3778. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3779. txpower, delta);
  3780. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3781. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3782. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3783. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3784. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3785. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3786. /* MCS 18,19 */
  3787. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3788. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3789. txpower, delta);
  3790. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3791. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3792. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3793. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3794. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3795. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3796. /* read the next four txpower values */
  3797. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3798. offset + 5, &eeprom);
  3799. /* MCS 20,21 */
  3800. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3801. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3802. txpower, delta);
  3803. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3804. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3805. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3806. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3807. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3808. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3809. /* MCS 22 */
  3810. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3811. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3812. txpower, delta);
  3813. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3814. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3815. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3816. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3817. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3818. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3819. /* MCS 23 */
  3820. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3821. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3822. txpower, delta);
  3823. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3824. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3825. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3826. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3827. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3828. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3829. /* read the next four txpower values */
  3830. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3831. offset + 6, &eeprom);
  3832. /* STBC, MCS 0,1 */
  3833. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3834. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3835. txpower, delta);
  3836. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3837. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3838. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3839. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3840. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3841. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3842. /* STBC, MCS 2,3 */
  3843. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3844. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3845. txpower, delta);
  3846. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3847. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3848. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3849. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3850. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3851. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3852. /* STBC, MCS 4,5 */
  3853. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3854. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3855. txpower, delta);
  3856. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3857. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3858. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3859. txpower);
  3860. /* STBC, MCS 6 */
  3861. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3862. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3863. txpower, delta);
  3864. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3865. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3866. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3867. txpower);
  3868. /* read the next four txpower values */
  3869. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3870. offset + 7, &eeprom);
  3871. /* STBC, MCS 7 */
  3872. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3873. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3874. txpower, delta);
  3875. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3876. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3877. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3878. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3879. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3880. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3881. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3882. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3883. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3884. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3885. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3886. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3887. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3888. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3889. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3890. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3891. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3892. regs[TX_PWR_CFG_0_EXT_IDX]);
  3893. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3894. regs[TX_PWR_CFG_1_EXT_IDX]);
  3895. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3896. regs[TX_PWR_CFG_2_EXT_IDX]);
  3897. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3898. regs[TX_PWR_CFG_3_EXT_IDX]);
  3899. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3900. regs[TX_PWR_CFG_4_EXT_IDX]);
  3901. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3902. rt2x00_dbg(rt2x00dev,
  3903. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3904. (band == NL80211_BAND_5GHZ) ? '5' : '2',
  3905. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3906. '4' : '2',
  3907. (i > TX_PWR_CFG_9_IDX) ?
  3908. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3909. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3910. (unsigned long) regs[i]);
  3911. }
  3912. static void rt2800_config_txpower_rt6352(struct rt2x00_dev *rt2x00dev,
  3913. struct ieee80211_channel *chan,
  3914. int power_level)
  3915. {
  3916. u32 reg, pwreg;
  3917. u16 eeprom;
  3918. u32 data, gdata;
  3919. u8 t, i;
  3920. enum nl80211_band band = chan->band;
  3921. int delta;
  3922. /* Warn user if bw_comp is set in EEPROM */
  3923. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3924. if (delta)
  3925. rt2x00_warn(rt2x00dev, "ignoring EEPROM HT40 power delta: %d\n",
  3926. delta);
  3927. /* populate TX_PWR_CFG_0 up to TX_PWR_CFG_4 from EEPROM for HT20, limit
  3928. * value to 0x3f and replace 0x20 by 0x21 as this is what the vendor
  3929. * driver does as well, though it looks kinda wrong.
  3930. * Maybe some misunderstanding of what a signed 8-bit value is? Maybe
  3931. * the hardware has a problem handling 0x20, and as the code initially
  3932. * used a fixed offset between HT20 and HT40 rates they had to work-
  3933. * around that issue and most likely just forgot about it later on.
  3934. * Maybe we should use rt2800_get_txpower_bw_comp() here as well,
  3935. * however, the corresponding EEPROM value is not respected by the
  3936. * vendor driver, so maybe this is rather being taken care of the
  3937. * TXALC and the driver doesn't need to handle it...?
  3938. * Though this is all very awkward, just do as they did, as that's what
  3939. * board vendors expected when they populated the EEPROM...
  3940. */
  3941. for (i = 0; i < 5; i++) {
  3942. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3943. i * 2, &eeprom);
  3944. data = eeprom;
  3945. t = eeprom & 0x3f;
  3946. if (t == 32)
  3947. t++;
  3948. gdata = t;
  3949. t = (eeprom & 0x3f00) >> 8;
  3950. if (t == 32)
  3951. t++;
  3952. gdata |= (t << 8);
  3953. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3954. (i * 2) + 1, &eeprom);
  3955. t = eeprom & 0x3f;
  3956. if (t == 32)
  3957. t++;
  3958. gdata |= (t << 16);
  3959. t = (eeprom & 0x3f00) >> 8;
  3960. if (t == 32)
  3961. t++;
  3962. gdata |= (t << 24);
  3963. data |= (eeprom << 16);
  3964. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) {
  3965. /* HT20 */
  3966. if (data != 0xffffffff)
  3967. rt2800_register_write(rt2x00dev,
  3968. TX_PWR_CFG_0 + (i * 4),
  3969. data);
  3970. } else {
  3971. /* HT40 */
  3972. if (gdata != 0xffffffff)
  3973. rt2800_register_write(rt2x00dev,
  3974. TX_PWR_CFG_0 + (i * 4),
  3975. gdata);
  3976. }
  3977. }
  3978. /* Aparently Ralink ran out of space in the BYRATE calibration section
  3979. * of the EERPOM which is copied to the corresponding TX_PWR_CFG_x
  3980. * registers. As recent 2T chips use 8-bit instead of 4-bit values for
  3981. * power-offsets more space would be needed. Ralink decided to keep the
  3982. * EEPROM layout untouched and rather have some shared values covering
  3983. * multiple bitrates.
  3984. * Populate the registers not covered by the EEPROM in the same way the
  3985. * vendor driver does.
  3986. */
  3987. /* For OFDM 54MBS use value from OFDM 48MBS */
  3988. pwreg = 0;
  3989. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  3990. t = rt2x00_get_field32(reg, TX_PWR_CFG_1B_48MBS);
  3991. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_54MBS, t);
  3992. /* For MCS 7 use value from MCS 6 */
  3993. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  3994. t = rt2x00_get_field32(reg, TX_PWR_CFG_2B_MCS6_MCS7);
  3995. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_MCS7, t);
  3996. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, pwreg);
  3997. /* For MCS 15 use value from MCS 14 */
  3998. pwreg = 0;
  3999. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  4000. t = rt2x00_get_field32(reg, TX_PWR_CFG_3B_MCS14);
  4001. rt2x00_set_field32(&pwreg, TX_PWR_CFG_8B_MCS15, t);
  4002. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, pwreg);
  4003. /* For STBC MCS 7 use value from STBC MCS 6 */
  4004. pwreg = 0;
  4005. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  4006. t = rt2x00_get_field32(reg, TX_PWR_CFG_4B_STBC_MCS6);
  4007. rt2x00_set_field32(&pwreg, TX_PWR_CFG_9B_STBC_MCS7, t);
  4008. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, pwreg);
  4009. rt2800_config_alc(rt2x00dev, chan, power_level);
  4010. /* TODO: temperature compensation code! */
  4011. }
  4012. /*
  4013. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  4014. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  4015. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  4016. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  4017. * Reference per rate transmit power values are located in the EEPROM at
  4018. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  4019. * current conditions (i.e. band, bandwidth, temperature, user settings).
  4020. */
  4021. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  4022. struct ieee80211_channel *chan,
  4023. int power_level)
  4024. {
  4025. u8 txpower, r1;
  4026. u16 eeprom;
  4027. u32 reg, offset;
  4028. int i, is_rate_b, delta, power_ctrl;
  4029. enum nl80211_band band = chan->band;
  4030. /*
  4031. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  4032. * value read from EEPROM (different for 2GHz and for 5GHz).
  4033. */
  4034. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  4035. /*
  4036. * Calculate temperature compensation. Depends on measurement of current
  4037. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  4038. * to temperature or maybe other factors) is smaller or bigger than
  4039. * expected. We adjust it, based on TSSI reference and boundaries values
  4040. * provided in EEPROM.
  4041. */
  4042. switch (rt2x00dev->chip.rt) {
  4043. case RT2860:
  4044. case RT2872:
  4045. case RT2883:
  4046. case RT3070:
  4047. case RT3071:
  4048. case RT3090:
  4049. case RT3572:
  4050. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  4051. break;
  4052. default:
  4053. /* TODO: temperature compensation code for other chips. */
  4054. break;
  4055. }
  4056. /*
  4057. * Decrease power according to user settings, on devices with unknown
  4058. * maximum tx power. For other devices we take user power_level into
  4059. * consideration on rt2800_compensate_txpower().
  4060. */
  4061. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  4062. chan->max_power);
  4063. /*
  4064. * BBP_R1 controls TX power for all rates, it allow to set the following
  4065. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  4066. *
  4067. * TODO: we do not use +6 dBm option to do not increase power beyond
  4068. * regulatory limit, however this could be utilized for devices with
  4069. * CAPABILITY_POWER_LIMIT.
  4070. */
  4071. if (delta <= -12) {
  4072. power_ctrl = 2;
  4073. delta += 12;
  4074. } else if (delta <= -6) {
  4075. power_ctrl = 1;
  4076. delta += 6;
  4077. } else {
  4078. power_ctrl = 0;
  4079. }
  4080. rt2800_bbp_read(rt2x00dev, 1, &r1);
  4081. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  4082. rt2800_bbp_write(rt2x00dev, 1, r1);
  4083. offset = TX_PWR_CFG_0;
  4084. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  4085. /* just to be safe */
  4086. if (offset > TX_PWR_CFG_4)
  4087. break;
  4088. rt2800_register_read(rt2x00dev, offset, &reg);
  4089. /* read the next four txpower values */
  4090. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4091. i, &eeprom);
  4092. is_rate_b = i ? 0 : 1;
  4093. /*
  4094. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  4095. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  4096. * TX_PWR_CFG_4: unknown
  4097. */
  4098. txpower = rt2x00_get_field16(eeprom,
  4099. EEPROM_TXPOWER_BYRATE_RATE0);
  4100. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4101. power_level, txpower, delta);
  4102. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  4103. /*
  4104. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  4105. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  4106. * TX_PWR_CFG_4: unknown
  4107. */
  4108. txpower = rt2x00_get_field16(eeprom,
  4109. EEPROM_TXPOWER_BYRATE_RATE1);
  4110. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4111. power_level, txpower, delta);
  4112. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  4113. /*
  4114. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  4115. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  4116. * TX_PWR_CFG_4: unknown
  4117. */
  4118. txpower = rt2x00_get_field16(eeprom,
  4119. EEPROM_TXPOWER_BYRATE_RATE2);
  4120. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4121. power_level, txpower, delta);
  4122. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  4123. /*
  4124. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  4125. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  4126. * TX_PWR_CFG_4: unknown
  4127. */
  4128. txpower = rt2x00_get_field16(eeprom,
  4129. EEPROM_TXPOWER_BYRATE_RATE3);
  4130. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4131. power_level, txpower, delta);
  4132. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  4133. /* read the next four txpower values */
  4134. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4135. i + 1, &eeprom);
  4136. is_rate_b = 0;
  4137. /*
  4138. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  4139. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  4140. * TX_PWR_CFG_4: unknown
  4141. */
  4142. txpower = rt2x00_get_field16(eeprom,
  4143. EEPROM_TXPOWER_BYRATE_RATE0);
  4144. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4145. power_level, txpower, delta);
  4146. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  4147. /*
  4148. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  4149. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  4150. * TX_PWR_CFG_4: unknown
  4151. */
  4152. txpower = rt2x00_get_field16(eeprom,
  4153. EEPROM_TXPOWER_BYRATE_RATE1);
  4154. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4155. power_level, txpower, delta);
  4156. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  4157. /*
  4158. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  4159. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  4160. * TX_PWR_CFG_4: unknown
  4161. */
  4162. txpower = rt2x00_get_field16(eeprom,
  4163. EEPROM_TXPOWER_BYRATE_RATE2);
  4164. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4165. power_level, txpower, delta);
  4166. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  4167. /*
  4168. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  4169. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  4170. * TX_PWR_CFG_4: unknown
  4171. */
  4172. txpower = rt2x00_get_field16(eeprom,
  4173. EEPROM_TXPOWER_BYRATE_RATE3);
  4174. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4175. power_level, txpower, delta);
  4176. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  4177. rt2800_register_write(rt2x00dev, offset, reg);
  4178. /* next TX_PWR_CFG register */
  4179. offset += 4;
  4180. }
  4181. }
  4182. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  4183. struct ieee80211_channel *chan,
  4184. int power_level)
  4185. {
  4186. if (rt2x00_rt(rt2x00dev, RT3593))
  4187. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  4188. else if (rt2x00_rt(rt2x00dev, RT6352))
  4189. rt2800_config_txpower_rt6352(rt2x00dev, chan, power_level);
  4190. else
  4191. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  4192. }
  4193. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  4194. {
  4195. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  4196. rt2x00dev->tx_power);
  4197. }
  4198. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  4199. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  4200. {
  4201. u32 tx_pin;
  4202. u8 rfcsr;
  4203. unsigned long min_sleep = 0;
  4204. /*
  4205. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  4206. * designed to be controlled in oscillation frequency by a voltage
  4207. * input. Maybe the temperature will affect the frequency of
  4208. * oscillation to be shifted. The VCO calibration will be called
  4209. * periodically to adjust the frequency to be precision.
  4210. */
  4211. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  4212. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  4213. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4214. switch (rt2x00dev->chip.rf) {
  4215. case RF2020:
  4216. case RF3020:
  4217. case RF3021:
  4218. case RF3022:
  4219. case RF3320:
  4220. case RF3052:
  4221. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  4222. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  4223. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  4224. break;
  4225. case RF3053:
  4226. case RF3070:
  4227. case RF3290:
  4228. case RF5350:
  4229. case RF5360:
  4230. case RF5362:
  4231. case RF5370:
  4232. case RF5372:
  4233. case RF5390:
  4234. case RF5392:
  4235. case RF5592:
  4236. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  4237. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  4238. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  4239. min_sleep = 1000;
  4240. break;
  4241. case RF7620:
  4242. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  4243. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  4244. rt2800_rfcsr_read(rt2x00dev, 4, &rfcsr);
  4245. rt2x00_set_field8(&rfcsr, RFCSR4_VCOCAL_EN, 1);
  4246. rt2800_rfcsr_write(rt2x00dev, 4, rfcsr);
  4247. min_sleep = 2000;
  4248. break;
  4249. default:
  4250. WARN_ONCE(1, "Not supported RF chipet %x for VCO recalibration",
  4251. rt2x00dev->chip.rf);
  4252. return;
  4253. }
  4254. if (min_sleep > 0)
  4255. usleep_range(min_sleep, min_sleep * 2);
  4256. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  4257. if (rt2x00dev->rf_channel <= 14) {
  4258. switch (rt2x00dev->default_ant.tx_chain_num) {
  4259. case 3:
  4260. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  4261. /* fall through */
  4262. case 2:
  4263. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  4264. /* fall through */
  4265. case 1:
  4266. default:
  4267. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  4268. break;
  4269. }
  4270. } else {
  4271. switch (rt2x00dev->default_ant.tx_chain_num) {
  4272. case 3:
  4273. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  4274. /* fall through */
  4275. case 2:
  4276. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  4277. /* fall through */
  4278. case 1:
  4279. default:
  4280. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  4281. break;
  4282. }
  4283. }
  4284. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4285. if (rt2x00_rt(rt2x00dev, RT6352)) {
  4286. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  4287. rt2800_bbp_write(rt2x00dev, 91, 0x07);
  4288. rt2800_bbp_write(rt2x00dev, 95, 0x1A);
  4289. rt2800_bbp_write(rt2x00dev, 195, 128);
  4290. rt2800_bbp_write(rt2x00dev, 196, 0xA0);
  4291. rt2800_bbp_write(rt2x00dev, 195, 170);
  4292. rt2800_bbp_write(rt2x00dev, 196, 0x12);
  4293. rt2800_bbp_write(rt2x00dev, 195, 171);
  4294. rt2800_bbp_write(rt2x00dev, 196, 0x10);
  4295. } else {
  4296. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  4297. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  4298. rt2800_bbp_write(rt2x00dev, 195, 128);
  4299. rt2800_bbp_write(rt2x00dev, 196, 0xE0);
  4300. rt2800_bbp_write(rt2x00dev, 195, 170);
  4301. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4302. rt2800_bbp_write(rt2x00dev, 195, 171);
  4303. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4304. }
  4305. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  4306. rt2800_bbp_write(rt2x00dev, 75, 0x68);
  4307. rt2800_bbp_write(rt2x00dev, 76, 0x4C);
  4308. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  4309. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  4310. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  4311. }
  4312. /* On 11A, We should delay and wait RF/BBP to be stable
  4313. * and the appropriate time should be 1000 micro seconds
  4314. * 2005/06/05 - On 11G, we also need this delay time.
  4315. * Otherwise it's difficult to pass the WHQL.
  4316. */
  4317. usleep_range(1000, 1500);
  4318. }
  4319. }
  4320. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  4321. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  4322. struct rt2x00lib_conf *libconf)
  4323. {
  4324. u32 reg;
  4325. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  4326. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  4327. libconf->conf->short_frame_max_tx_count);
  4328. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  4329. libconf->conf->long_frame_max_tx_count);
  4330. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4331. }
  4332. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  4333. struct rt2x00lib_conf *libconf)
  4334. {
  4335. enum dev_state state =
  4336. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  4337. STATE_SLEEP : STATE_AWAKE;
  4338. u32 reg;
  4339. if (state == STATE_SLEEP) {
  4340. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  4341. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  4342. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  4343. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  4344. libconf->conf->listen_interval - 1);
  4345. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  4346. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4347. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4348. } else {
  4349. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  4350. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  4351. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  4352. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  4353. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4354. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4355. }
  4356. }
  4357. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  4358. struct rt2x00lib_conf *libconf,
  4359. const unsigned int flags)
  4360. {
  4361. /* Always recalculate LNA gain before changing configuration */
  4362. rt2800_config_lna_gain(rt2x00dev, libconf);
  4363. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  4364. rt2800_config_channel(rt2x00dev, libconf->conf,
  4365. &libconf->rf, &libconf->channel);
  4366. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4367. libconf->conf->power_level);
  4368. }
  4369. if (flags & IEEE80211_CONF_CHANGE_POWER)
  4370. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4371. libconf->conf->power_level);
  4372. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  4373. rt2800_config_retry_limit(rt2x00dev, libconf);
  4374. if (flags & IEEE80211_CONF_CHANGE_PS)
  4375. rt2800_config_ps(rt2x00dev, libconf);
  4376. }
  4377. EXPORT_SYMBOL_GPL(rt2800_config);
  4378. /*
  4379. * Link tuning
  4380. */
  4381. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4382. {
  4383. u32 reg;
  4384. /*
  4385. * Update FCS error count from register.
  4386. */
  4387. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  4388. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  4389. }
  4390. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  4391. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  4392. {
  4393. u8 vgc;
  4394. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  4395. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4396. rt2x00_rt(rt2x00dev, RT3071) ||
  4397. rt2x00_rt(rt2x00dev, RT3090) ||
  4398. rt2x00_rt(rt2x00dev, RT3290) ||
  4399. rt2x00_rt(rt2x00dev, RT3390) ||
  4400. rt2x00_rt(rt2x00dev, RT3572) ||
  4401. rt2x00_rt(rt2x00dev, RT3593) ||
  4402. rt2x00_rt(rt2x00dev, RT5390) ||
  4403. rt2x00_rt(rt2x00dev, RT5392) ||
  4404. rt2x00_rt(rt2x00dev, RT5592) ||
  4405. rt2x00_rt(rt2x00dev, RT6352))
  4406. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  4407. else
  4408. vgc = 0x2e + rt2x00dev->lna_gain;
  4409. } else { /* 5GHZ band */
  4410. if (rt2x00_rt(rt2x00dev, RT3593))
  4411. vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
  4412. else if (rt2x00_rt(rt2x00dev, RT5592))
  4413. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  4414. else {
  4415. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  4416. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  4417. else
  4418. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  4419. }
  4420. }
  4421. return vgc;
  4422. }
  4423. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  4424. struct link_qual *qual, u8 vgc_level)
  4425. {
  4426. if (qual->vgc_level != vgc_level) {
  4427. if (rt2x00_rt(rt2x00dev, RT3572) ||
  4428. rt2x00_rt(rt2x00dev, RT3593)) {
  4429. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
  4430. vgc_level);
  4431. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  4432. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  4433. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  4434. } else {
  4435. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  4436. }
  4437. qual->vgc_level = vgc_level;
  4438. qual->vgc_level_reg = vgc_level;
  4439. }
  4440. }
  4441. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4442. {
  4443. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  4444. }
  4445. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  4446. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  4447. const u32 count)
  4448. {
  4449. u8 vgc;
  4450. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  4451. return;
  4452. /* When RSSI is better than a certain threshold, increase VGC
  4453. * with a chip specific value in order to improve the balance
  4454. * between sensibility and noise isolation.
  4455. */
  4456. vgc = rt2800_get_default_vgc(rt2x00dev);
  4457. switch (rt2x00dev->chip.rt) {
  4458. case RT3572:
  4459. case RT3593:
  4460. if (qual->rssi > -65) {
  4461. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
  4462. vgc += 0x20;
  4463. else
  4464. vgc += 0x10;
  4465. }
  4466. break;
  4467. case RT5592:
  4468. if (qual->rssi > -65)
  4469. vgc += 0x20;
  4470. break;
  4471. default:
  4472. if (qual->rssi > -80)
  4473. vgc += 0x10;
  4474. break;
  4475. }
  4476. rt2800_set_vgc(rt2x00dev, qual, vgc);
  4477. }
  4478. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  4479. /*
  4480. * Initialization functions.
  4481. */
  4482. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  4483. {
  4484. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4485. u32 reg;
  4486. u16 eeprom;
  4487. unsigned int i;
  4488. int ret;
  4489. rt2800_disable_wpdma(rt2x00dev);
  4490. ret = rt2800_drv_init_registers(rt2x00dev);
  4491. if (ret)
  4492. return ret;
  4493. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  4494. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  4495. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  4496. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  4497. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  4498. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  4499. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  4500. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  4501. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  4502. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  4503. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  4504. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  4505. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  4506. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  4507. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  4508. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  4509. if (rt2x00_rt(rt2x00dev, RT3290)) {
  4510. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  4511. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  4512. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  4513. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  4514. }
  4515. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  4516. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  4517. rt2x00_set_field32(&reg, LDO0_EN, 1);
  4518. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  4519. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  4520. }
  4521. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  4522. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  4523. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  4524. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  4525. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  4526. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  4527. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  4528. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  4529. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  4530. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  4531. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  4532. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  4533. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  4534. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  4535. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  4536. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  4537. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  4538. }
  4539. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4540. rt2x00_rt(rt2x00dev, RT3090) ||
  4541. rt2x00_rt(rt2x00dev, RT3290) ||
  4542. rt2x00_rt(rt2x00dev, RT3390)) {
  4543. if (rt2x00_rt(rt2x00dev, RT3290))
  4544. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4545. 0x00000404);
  4546. else
  4547. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4548. 0x00000400);
  4549. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4550. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4551. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4552. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4553. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4554. &eeprom);
  4555. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4556. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4557. 0x0000002c);
  4558. else
  4559. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4560. 0x0000000f);
  4561. } else {
  4562. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4563. }
  4564. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  4565. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4566. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4567. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4568. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  4569. } else {
  4570. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4571. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4572. }
  4573. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  4574. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4575. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4576. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  4577. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  4578. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4579. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4580. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4581. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  4582. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4583. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4584. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  4585. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4586. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4587. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  4588. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4589. &eeprom);
  4590. if (rt2x00_get_field16(eeprom,
  4591. EEPROM_NIC_CONF1_DAC_TEST))
  4592. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4593. 0x0000001f);
  4594. else
  4595. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4596. 0x0000000f);
  4597. } else {
  4598. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4599. 0x00000000);
  4600. }
  4601. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  4602. rt2x00_rt(rt2x00dev, RT5392) ||
  4603. rt2x00_rt(rt2x00dev, RT6352)) {
  4604. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4605. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4606. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4607. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  4608. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4609. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4610. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4611. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  4612. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4613. } else if (rt2x00_rt(rt2x00dev, RT6352)) {
  4614. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000401);
  4615. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x000C0000);
  4616. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4617. rt2800_register_write(rt2x00dev, MIMO_PS_CFG, 0x00000002);
  4618. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x00150F0F);
  4619. rt2800_register_write(rt2x00dev, TX_ALC_VGA3, 0x06060606);
  4620. rt2800_register_write(rt2x00dev, TX0_BB_GAIN_ATTEN, 0x0);
  4621. rt2800_register_write(rt2x00dev, TX1_BB_GAIN_ATTEN, 0x0);
  4622. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_ATTEN, 0x6C6C666C);
  4623. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_ATTEN, 0x6C6C666C);
  4624. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_CORRECT,
  4625. 0x3630363A);
  4626. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_CORRECT,
  4627. 0x3630363A);
  4628. rt2800_register_read(rt2x00dev, TX_ALC_CFG_1, &reg);
  4629. rt2x00_set_field32(&reg, TX_ALC_CFG_1_ROS_BUSY_EN, 0);
  4630. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  4631. } else {
  4632. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  4633. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4634. }
  4635. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  4636. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  4637. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  4638. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  4639. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4640. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4641. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4642. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4643. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4644. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4645. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  4646. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4647. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4648. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4649. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4650. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  4651. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4652. if (rt2x00_is_usb(rt2x00dev)) {
  4653. drv_data->max_psdu = 3;
  4654. } else if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4655. rt2x00_rt(rt2x00dev, RT2883) ||
  4656. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E)) {
  4657. drv_data->max_psdu = 2;
  4658. } else {
  4659. drv_data->max_psdu = 1;
  4660. }
  4661. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, drv_data->max_psdu);
  4662. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 10);
  4663. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 10);
  4664. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4665. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  4666. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4667. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4668. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4669. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4670. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4671. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4672. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4673. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4674. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4675. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  4676. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 2);
  4677. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 2);
  4678. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4679. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4680. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4681. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4682. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4683. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  4684. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4685. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4686. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 1);
  4687. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4688. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 0);
  4689. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4690. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4691. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4692. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4693. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4694. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4695. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4696. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4697. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4698. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4699. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4700. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4701. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4702. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4703. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4704. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4705. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4706. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4707. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4708. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4709. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4710. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4711. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4712. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4713. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4714. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4715. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4716. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4717. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4718. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 1);
  4719. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4720. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4721. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4722. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4723. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4724. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4725. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4726. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4727. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4728. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4729. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4730. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 1);
  4731. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4732. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4733. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4734. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4735. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4736. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4737. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4738. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4739. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4740. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4741. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4742. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 1);
  4743. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4744. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4745. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4746. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4747. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4748. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4749. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4750. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4751. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4752. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4753. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4754. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 1);
  4755. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4756. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4757. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4758. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4759. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4760. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4761. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4762. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4763. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4764. if (rt2x00_is_usb(rt2x00dev)) {
  4765. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4766. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4767. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4768. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4769. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4770. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4771. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4772. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4773. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4774. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4775. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4776. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4777. }
  4778. /*
  4779. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4780. * although it is reserved.
  4781. */
  4782. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  4783. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4784. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4785. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4786. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4787. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4788. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4789. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4790. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4791. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4792. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4793. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4794. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4795. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4796. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4797. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 7);
  4798. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4799. IEEE80211_MAX_RTS_THRESHOLD);
  4800. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 1);
  4801. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4802. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4803. /*
  4804. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4805. * time should be set to 16. However, the original Ralink driver uses
  4806. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4807. * connection problems with 11g + CTS protection. Hence, use the same
  4808. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4809. */
  4810. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  4811. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4812. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4813. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4814. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4815. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4816. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4817. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4818. /*
  4819. * ASIC will keep garbage value after boot, clear encryption keys.
  4820. */
  4821. for (i = 0; i < 4; i++)
  4822. rt2800_register_write(rt2x00dev,
  4823. SHARED_KEY_MODE_ENTRY(i), 0);
  4824. for (i = 0; i < 256; i++) {
  4825. rt2800_config_wcid(rt2x00dev, NULL, i);
  4826. rt2800_delete_wcid_attr(rt2x00dev, i);
  4827. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4828. }
  4829. /*
  4830. * Clear all beacons
  4831. */
  4832. for (i = 0; i < 8; i++)
  4833. rt2800_clear_beacon_register(rt2x00dev, i);
  4834. if (rt2x00_is_usb(rt2x00dev)) {
  4835. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4836. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4837. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4838. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4839. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4840. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4841. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4842. }
  4843. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  4844. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4845. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4846. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4847. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4848. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4849. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4850. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4851. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4852. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4853. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  4854. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4855. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4856. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4857. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4858. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4859. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4860. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4861. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4862. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4863. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  4864. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4865. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4866. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4867. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4868. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4869. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4870. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4871. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4872. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4873. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  4874. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4875. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4876. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4877. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4878. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4879. /*
  4880. * Do not force the BA window size, we use the TXWI to set it
  4881. */
  4882. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  4883. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4884. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4885. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4886. /*
  4887. * We must clear the error counters.
  4888. * These registers are cleared on read,
  4889. * so we may pass a useless variable to store the value.
  4890. */
  4891. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  4892. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  4893. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  4894. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  4895. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  4896. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  4897. /*
  4898. * Setup leadtime for pre tbtt interrupt to 6ms
  4899. */
  4900. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  4901. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4902. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4903. /*
  4904. * Set up channel statistics timer
  4905. */
  4906. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  4907. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4908. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4909. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4910. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4911. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4912. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4913. return 0;
  4914. }
  4915. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4916. {
  4917. unsigned int i;
  4918. u32 reg;
  4919. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4920. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  4921. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4922. return 0;
  4923. udelay(REGISTER_BUSY_DELAY);
  4924. }
  4925. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4926. return -EACCES;
  4927. }
  4928. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4929. {
  4930. unsigned int i;
  4931. u8 value;
  4932. /*
  4933. * BBP was enabled after firmware was loaded,
  4934. * but we need to reactivate it now.
  4935. */
  4936. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4937. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4938. msleep(1);
  4939. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4940. rt2800_bbp_read(rt2x00dev, 0, &value);
  4941. if ((value != 0xff) && (value != 0x00))
  4942. return 0;
  4943. udelay(REGISTER_BUSY_DELAY);
  4944. }
  4945. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4946. return -EACCES;
  4947. }
  4948. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4949. {
  4950. u8 value;
  4951. rt2800_bbp_read(rt2x00dev, 4, &value);
  4952. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4953. rt2800_bbp_write(rt2x00dev, 4, value);
  4954. }
  4955. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4956. {
  4957. rt2800_bbp_write(rt2x00dev, 142, 1);
  4958. rt2800_bbp_write(rt2x00dev, 143, 57);
  4959. }
  4960. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4961. {
  4962. const u8 glrt_table[] = {
  4963. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4964. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4965. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4966. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4967. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4968. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4969. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4970. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4971. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4972. };
  4973. int i;
  4974. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4975. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4976. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4977. }
  4978. };
  4979. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4980. {
  4981. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4982. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4983. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4984. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4985. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4986. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4987. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4988. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4989. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4990. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4991. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4992. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4993. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4994. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4995. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4996. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4997. }
  4998. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  4999. {
  5000. u16 eeprom;
  5001. u8 value;
  5002. rt2800_bbp_read(rt2x00dev, 138, &value);
  5003. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5004. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5005. value |= 0x20;
  5006. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5007. value &= ~0x02;
  5008. rt2800_bbp_write(rt2x00dev, 138, value);
  5009. }
  5010. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  5011. {
  5012. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5013. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5014. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5015. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5016. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5017. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5018. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5019. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5020. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5021. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5022. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5023. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5024. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5025. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5026. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5027. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  5028. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5029. }
  5030. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  5031. {
  5032. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5033. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5034. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  5035. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  5036. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  5037. } else {
  5038. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5039. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5040. }
  5041. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5042. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5043. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5044. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5045. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  5046. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5047. else
  5048. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5049. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5050. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5051. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5052. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5053. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5054. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5055. }
  5056. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  5057. {
  5058. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5059. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5060. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5061. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5062. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5063. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5064. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5065. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5066. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5067. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5068. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5069. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5070. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5071. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5072. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  5073. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  5074. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  5075. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5076. else
  5077. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5078. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5079. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5080. if (rt2x00_rt(rt2x00dev, RT3071) ||
  5081. rt2x00_rt(rt2x00dev, RT3090))
  5082. rt2800_disable_unused_dac_adc(rt2x00dev);
  5083. }
  5084. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  5085. {
  5086. u8 value;
  5087. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5088. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5089. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5090. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5091. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5092. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5093. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5094. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5095. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5096. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  5097. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5098. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  5099. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  5100. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  5101. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5102. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5103. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5104. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5105. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5106. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5107. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5108. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5109. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5110. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  5111. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5112. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5113. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  5114. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  5115. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  5116. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  5117. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  5118. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  5119. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  5120. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  5121. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  5122. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  5123. rt2800_bbp_read(rt2x00dev, 47, &value);
  5124. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  5125. rt2800_bbp_write(rt2x00dev, 47, value);
  5126. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  5127. rt2800_bbp_read(rt2x00dev, 3, &value);
  5128. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  5129. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  5130. rt2800_bbp_write(rt2x00dev, 3, value);
  5131. }
  5132. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  5133. {
  5134. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  5135. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  5136. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5137. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5138. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5139. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5140. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5141. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5142. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5143. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5144. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5145. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5146. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5147. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5148. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5149. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5150. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5151. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5152. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5153. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5154. } else {
  5155. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5156. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5157. }
  5158. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5159. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5160. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5161. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5162. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5163. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5164. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5165. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5166. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5167. } else {
  5168. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  5169. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5170. }
  5171. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5172. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5173. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5174. /* Set ITxBF timeout to 0x9c40=1000msec */
  5175. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  5176. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  5177. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  5178. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  5179. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  5180. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  5181. /* Reprogram the inband interface to put right values in RXWI */
  5182. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  5183. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  5184. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  5185. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  5186. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  5187. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  5188. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  5189. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  5190. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5191. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5192. /* Antenna Software OFDM */
  5193. rt2800_bbp_write(rt2x00dev, 150, 0x40);
  5194. /* Antenna Software CCK */
  5195. rt2800_bbp_write(rt2x00dev, 151, 0x30);
  5196. rt2800_bbp_write(rt2x00dev, 152, 0xa3);
  5197. /* Clear previously selected antenna */
  5198. rt2800_bbp_write(rt2x00dev, 154, 0);
  5199. }
  5200. }
  5201. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  5202. {
  5203. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5204. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5205. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5206. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5207. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5208. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5209. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5210. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5211. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5212. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5213. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5214. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5215. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5216. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5217. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  5218. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5219. else
  5220. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5221. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5222. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5223. rt2800_disable_unused_dac_adc(rt2x00dev);
  5224. }
  5225. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  5226. {
  5227. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5228. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5229. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5230. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5231. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5232. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5233. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5234. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5235. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5236. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5237. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5238. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5239. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5240. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5241. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5242. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5243. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5244. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5245. rt2800_disable_unused_dac_adc(rt2x00dev);
  5246. }
  5247. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  5248. {
  5249. rt2800_init_bbp_early(rt2x00dev);
  5250. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5251. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5252. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5253. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5254. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5255. /* Enable DC filter */
  5256. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  5257. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5258. }
  5259. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  5260. {
  5261. int ant, div_mode;
  5262. u16 eeprom;
  5263. u8 value;
  5264. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5265. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5266. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5267. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5268. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5269. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5270. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5271. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5272. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5273. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5274. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5275. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5276. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5277. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5278. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5279. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5280. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5281. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5282. if (rt2x00_rt(rt2x00dev, RT5392))
  5283. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5284. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5285. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5286. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5287. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5288. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5289. }
  5290. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5291. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5292. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5293. if (rt2x00_rt(rt2x00dev, RT5390))
  5294. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5295. else if (rt2x00_rt(rt2x00dev, RT5392))
  5296. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5297. else
  5298. WARN_ON(1);
  5299. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5300. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5301. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  5302. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  5303. }
  5304. rt2800_disable_unused_dac_adc(rt2x00dev);
  5305. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  5306. div_mode = rt2x00_get_field16(eeprom,
  5307. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5308. ant = (div_mode == 3) ? 1 : 0;
  5309. /* check if this is a Bluetooth combo card */
  5310. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  5311. u32 reg;
  5312. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  5313. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  5314. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  5315. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  5316. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  5317. if (ant == 0)
  5318. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  5319. else if (ant == 1)
  5320. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  5321. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  5322. }
  5323. /* This chip has hardware antenna diversity*/
  5324. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  5325. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  5326. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  5327. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  5328. }
  5329. rt2800_bbp_read(rt2x00dev, 152, &value);
  5330. if (ant == 0)
  5331. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5332. else
  5333. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5334. rt2800_bbp_write(rt2x00dev, 152, value);
  5335. rt2800_init_freq_calibration(rt2x00dev);
  5336. }
  5337. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  5338. {
  5339. int ant, div_mode;
  5340. u16 eeprom;
  5341. u8 value;
  5342. rt2800_init_bbp_early(rt2x00dev);
  5343. rt2800_bbp_read(rt2x00dev, 105, &value);
  5344. rt2x00_set_field8(&value, BBP105_MLD,
  5345. rt2x00dev->default_ant.rx_chain_num == 2);
  5346. rt2800_bbp_write(rt2x00dev, 105, value);
  5347. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5348. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  5349. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5350. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5351. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  5352. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  5353. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  5354. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5355. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  5356. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  5357. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5358. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5359. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  5360. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5361. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5362. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5363. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5364. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5365. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5366. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  5367. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5368. /* FIXME BBP105 owerwrite */
  5369. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  5370. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5371. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5372. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  5373. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  5374. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  5375. /* Initialize GLRT (Generalized Likehood Radio Test) */
  5376. rt2800_init_bbp_5592_glrt(rt2x00dev);
  5377. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5378. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  5379. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5380. ant = (div_mode == 3) ? 1 : 0;
  5381. rt2800_bbp_read(rt2x00dev, 152, &value);
  5382. if (ant == 0) {
  5383. /* Main antenna */
  5384. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5385. } else {
  5386. /* Auxiliary antenna */
  5387. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5388. }
  5389. rt2800_bbp_write(rt2x00dev, 152, value);
  5390. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  5391. rt2800_bbp_read(rt2x00dev, 254, &value);
  5392. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  5393. rt2800_bbp_write(rt2x00dev, 254, value);
  5394. }
  5395. rt2800_init_freq_calibration(rt2x00dev);
  5396. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5397. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5398. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5399. }
  5400. static void rt2800_bbp_glrt_write(struct rt2x00_dev *rt2x00dev,
  5401. const u8 reg, const u8 value)
  5402. {
  5403. rt2800_bbp_write(rt2x00dev, 195, reg);
  5404. rt2800_bbp_write(rt2x00dev, 196, value);
  5405. }
  5406. static void rt2800_bbp_dcoc_write(struct rt2x00_dev *rt2x00dev,
  5407. const u8 reg, const u8 value)
  5408. {
  5409. rt2800_bbp_write(rt2x00dev, 158, reg);
  5410. rt2800_bbp_write(rt2x00dev, 159, value);
  5411. }
  5412. static void rt2800_bbp_dcoc_read(struct rt2x00_dev *rt2x00dev,
  5413. const u8 reg, u8 *value)
  5414. {
  5415. rt2800_bbp_write(rt2x00dev, 158, reg);
  5416. rt2800_bbp_read(rt2x00dev, 159, value);
  5417. }
  5418. static void rt2800_init_bbp_6352(struct rt2x00_dev *rt2x00dev)
  5419. {
  5420. u8 bbp;
  5421. /* Apply Maximum Likelihood Detection (MLD) for 2 stream case */
  5422. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  5423. rt2x00_set_field8(&bbp, BBP105_MLD,
  5424. rt2x00dev->default_ant.rx_chain_num == 2);
  5425. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5426. /* Avoid data loss and CRC errors */
  5427. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5428. /* Fix I/Q swap issue */
  5429. rt2800_bbp_read(rt2x00dev, 1, &bbp);
  5430. bbp |= 0x04;
  5431. rt2800_bbp_write(rt2x00dev, 1, bbp);
  5432. /* BBP for G band */
  5433. rt2800_bbp_write(rt2x00dev, 3, 0x08);
  5434. rt2800_bbp_write(rt2x00dev, 4, 0x00); /* rt2800_bbp4_mac_if_ctrl? */
  5435. rt2800_bbp_write(rt2x00dev, 6, 0x08);
  5436. rt2800_bbp_write(rt2x00dev, 14, 0x09);
  5437. rt2800_bbp_write(rt2x00dev, 15, 0xFF);
  5438. rt2800_bbp_write(rt2x00dev, 16, 0x01);
  5439. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  5440. rt2800_bbp_write(rt2x00dev, 21, 0x00);
  5441. rt2800_bbp_write(rt2x00dev, 22, 0x00);
  5442. rt2800_bbp_write(rt2x00dev, 27, 0x00);
  5443. rt2800_bbp_write(rt2x00dev, 28, 0x00);
  5444. rt2800_bbp_write(rt2x00dev, 30, 0x00);
  5445. rt2800_bbp_write(rt2x00dev, 31, 0x48);
  5446. rt2800_bbp_write(rt2x00dev, 47, 0x40);
  5447. rt2800_bbp_write(rt2x00dev, 62, 0x00);
  5448. rt2800_bbp_write(rt2x00dev, 63, 0x00);
  5449. rt2800_bbp_write(rt2x00dev, 64, 0x00);
  5450. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5451. rt2800_bbp_write(rt2x00dev, 66, 0x1C);
  5452. rt2800_bbp_write(rt2x00dev, 67, 0x20);
  5453. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  5454. rt2800_bbp_write(rt2x00dev, 69, 0x10);
  5455. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  5456. rt2800_bbp_write(rt2x00dev, 73, 0x18);
  5457. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  5458. rt2800_bbp_write(rt2x00dev, 75, 0x60);
  5459. rt2800_bbp_write(rt2x00dev, 76, 0x44);
  5460. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5461. rt2800_bbp_write(rt2x00dev, 78, 0x1E);
  5462. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  5463. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  5464. rt2800_bbp_write(rt2x00dev, 81, 0x3A);
  5465. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  5466. rt2800_bbp_write(rt2x00dev, 83, 0x9A);
  5467. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  5468. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5469. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5470. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5471. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5472. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  5473. rt2800_bbp_write(rt2x00dev, 96, 0x00);
  5474. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  5475. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5476. /* FIXME BBP105 owerwrite */
  5477. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  5478. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5479. rt2800_bbp_write(rt2x00dev, 109, 0x00);
  5480. rt2800_bbp_write(rt2x00dev, 134, 0x10);
  5481. rt2800_bbp_write(rt2x00dev, 135, 0xA6);
  5482. rt2800_bbp_write(rt2x00dev, 137, 0x04);
  5483. rt2800_bbp_write(rt2x00dev, 142, 0x30);
  5484. rt2800_bbp_write(rt2x00dev, 143, 0xF7);
  5485. rt2800_bbp_write(rt2x00dev, 160, 0xEC);
  5486. rt2800_bbp_write(rt2x00dev, 161, 0xC4);
  5487. rt2800_bbp_write(rt2x00dev, 162, 0x77);
  5488. rt2800_bbp_write(rt2x00dev, 163, 0xF9);
  5489. rt2800_bbp_write(rt2x00dev, 164, 0x00);
  5490. rt2800_bbp_write(rt2x00dev, 165, 0x00);
  5491. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  5492. rt2800_bbp_write(rt2x00dev, 187, 0x00);
  5493. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  5494. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  5495. rt2800_bbp_write(rt2x00dev, 187, 0x01);
  5496. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  5497. rt2800_bbp_write(rt2x00dev, 189, 0x00);
  5498. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  5499. rt2800_bbp_write(rt2x00dev, 92, 0x04);
  5500. rt2800_bbp_write(rt2x00dev, 93, 0x54);
  5501. rt2800_bbp_write(rt2x00dev, 99, 0x50);
  5502. rt2800_bbp_write(rt2x00dev, 148, 0x84);
  5503. rt2800_bbp_write(rt2x00dev, 167, 0x80);
  5504. rt2800_bbp_write(rt2x00dev, 178, 0xFF);
  5505. rt2800_bbp_write(rt2x00dev, 106, 0x13);
  5506. /* BBP for G band GLRT function (BBP_128 ~ BBP_221) */
  5507. rt2800_bbp_glrt_write(rt2x00dev, 0, 0x00);
  5508. rt2800_bbp_glrt_write(rt2x00dev, 1, 0x14);
  5509. rt2800_bbp_glrt_write(rt2x00dev, 2, 0x20);
  5510. rt2800_bbp_glrt_write(rt2x00dev, 3, 0x0A);
  5511. rt2800_bbp_glrt_write(rt2x00dev, 10, 0x16);
  5512. rt2800_bbp_glrt_write(rt2x00dev, 11, 0x06);
  5513. rt2800_bbp_glrt_write(rt2x00dev, 12, 0x02);
  5514. rt2800_bbp_glrt_write(rt2x00dev, 13, 0x07);
  5515. rt2800_bbp_glrt_write(rt2x00dev, 14, 0x05);
  5516. rt2800_bbp_glrt_write(rt2x00dev, 15, 0x09);
  5517. rt2800_bbp_glrt_write(rt2x00dev, 16, 0x20);
  5518. rt2800_bbp_glrt_write(rt2x00dev, 17, 0x08);
  5519. rt2800_bbp_glrt_write(rt2x00dev, 18, 0x4A);
  5520. rt2800_bbp_glrt_write(rt2x00dev, 19, 0x00);
  5521. rt2800_bbp_glrt_write(rt2x00dev, 20, 0x00);
  5522. rt2800_bbp_glrt_write(rt2x00dev, 128, 0xE0);
  5523. rt2800_bbp_glrt_write(rt2x00dev, 129, 0x1F);
  5524. rt2800_bbp_glrt_write(rt2x00dev, 130, 0x4F);
  5525. rt2800_bbp_glrt_write(rt2x00dev, 131, 0x32);
  5526. rt2800_bbp_glrt_write(rt2x00dev, 132, 0x08);
  5527. rt2800_bbp_glrt_write(rt2x00dev, 133, 0x28);
  5528. rt2800_bbp_glrt_write(rt2x00dev, 134, 0x19);
  5529. rt2800_bbp_glrt_write(rt2x00dev, 135, 0x0A);
  5530. rt2800_bbp_glrt_write(rt2x00dev, 138, 0x16);
  5531. rt2800_bbp_glrt_write(rt2x00dev, 139, 0x10);
  5532. rt2800_bbp_glrt_write(rt2x00dev, 140, 0x10);
  5533. rt2800_bbp_glrt_write(rt2x00dev, 141, 0x1A);
  5534. rt2800_bbp_glrt_write(rt2x00dev, 142, 0x36);
  5535. rt2800_bbp_glrt_write(rt2x00dev, 143, 0x2C);
  5536. rt2800_bbp_glrt_write(rt2x00dev, 144, 0x26);
  5537. rt2800_bbp_glrt_write(rt2x00dev, 145, 0x24);
  5538. rt2800_bbp_glrt_write(rt2x00dev, 146, 0x42);
  5539. rt2800_bbp_glrt_write(rt2x00dev, 147, 0x40);
  5540. rt2800_bbp_glrt_write(rt2x00dev, 148, 0x30);
  5541. rt2800_bbp_glrt_write(rt2x00dev, 149, 0x29);
  5542. rt2800_bbp_glrt_write(rt2x00dev, 150, 0x4C);
  5543. rt2800_bbp_glrt_write(rt2x00dev, 151, 0x46);
  5544. rt2800_bbp_glrt_write(rt2x00dev, 152, 0x3D);
  5545. rt2800_bbp_glrt_write(rt2x00dev, 153, 0x40);
  5546. rt2800_bbp_glrt_write(rt2x00dev, 154, 0x3E);
  5547. rt2800_bbp_glrt_write(rt2x00dev, 155, 0x38);
  5548. rt2800_bbp_glrt_write(rt2x00dev, 156, 0x3D);
  5549. rt2800_bbp_glrt_write(rt2x00dev, 157, 0x2F);
  5550. rt2800_bbp_glrt_write(rt2x00dev, 158, 0x3C);
  5551. rt2800_bbp_glrt_write(rt2x00dev, 159, 0x34);
  5552. rt2800_bbp_glrt_write(rt2x00dev, 160, 0x2C);
  5553. rt2800_bbp_glrt_write(rt2x00dev, 161, 0x2F);
  5554. rt2800_bbp_glrt_write(rt2x00dev, 162, 0x3C);
  5555. rt2800_bbp_glrt_write(rt2x00dev, 163, 0x35);
  5556. rt2800_bbp_glrt_write(rt2x00dev, 164, 0x2E);
  5557. rt2800_bbp_glrt_write(rt2x00dev, 165, 0x2F);
  5558. rt2800_bbp_glrt_write(rt2x00dev, 166, 0x49);
  5559. rt2800_bbp_glrt_write(rt2x00dev, 167, 0x41);
  5560. rt2800_bbp_glrt_write(rt2x00dev, 168, 0x36);
  5561. rt2800_bbp_glrt_write(rt2x00dev, 169, 0x39);
  5562. rt2800_bbp_glrt_write(rt2x00dev, 170, 0x30);
  5563. rt2800_bbp_glrt_write(rt2x00dev, 171, 0x30);
  5564. rt2800_bbp_glrt_write(rt2x00dev, 172, 0x0E);
  5565. rt2800_bbp_glrt_write(rt2x00dev, 173, 0x0D);
  5566. rt2800_bbp_glrt_write(rt2x00dev, 174, 0x28);
  5567. rt2800_bbp_glrt_write(rt2x00dev, 175, 0x21);
  5568. rt2800_bbp_glrt_write(rt2x00dev, 176, 0x1C);
  5569. rt2800_bbp_glrt_write(rt2x00dev, 177, 0x16);
  5570. rt2800_bbp_glrt_write(rt2x00dev, 178, 0x50);
  5571. rt2800_bbp_glrt_write(rt2x00dev, 179, 0x4A);
  5572. rt2800_bbp_glrt_write(rt2x00dev, 180, 0x43);
  5573. rt2800_bbp_glrt_write(rt2x00dev, 181, 0x50);
  5574. rt2800_bbp_glrt_write(rt2x00dev, 182, 0x10);
  5575. rt2800_bbp_glrt_write(rt2x00dev, 183, 0x10);
  5576. rt2800_bbp_glrt_write(rt2x00dev, 184, 0x10);
  5577. rt2800_bbp_glrt_write(rt2x00dev, 185, 0x10);
  5578. rt2800_bbp_glrt_write(rt2x00dev, 200, 0x7D);
  5579. rt2800_bbp_glrt_write(rt2x00dev, 201, 0x14);
  5580. rt2800_bbp_glrt_write(rt2x00dev, 202, 0x32);
  5581. rt2800_bbp_glrt_write(rt2x00dev, 203, 0x2C);
  5582. rt2800_bbp_glrt_write(rt2x00dev, 204, 0x36);
  5583. rt2800_bbp_glrt_write(rt2x00dev, 205, 0x4C);
  5584. rt2800_bbp_glrt_write(rt2x00dev, 206, 0x43);
  5585. rt2800_bbp_glrt_write(rt2x00dev, 207, 0x2C);
  5586. rt2800_bbp_glrt_write(rt2x00dev, 208, 0x2E);
  5587. rt2800_bbp_glrt_write(rt2x00dev, 209, 0x36);
  5588. rt2800_bbp_glrt_write(rt2x00dev, 210, 0x30);
  5589. rt2800_bbp_glrt_write(rt2x00dev, 211, 0x6E);
  5590. /* BBP for G band DCOC function */
  5591. rt2800_bbp_dcoc_write(rt2x00dev, 140, 0x0C);
  5592. rt2800_bbp_dcoc_write(rt2x00dev, 141, 0x00);
  5593. rt2800_bbp_dcoc_write(rt2x00dev, 142, 0x10);
  5594. rt2800_bbp_dcoc_write(rt2x00dev, 143, 0x10);
  5595. rt2800_bbp_dcoc_write(rt2x00dev, 144, 0x10);
  5596. rt2800_bbp_dcoc_write(rt2x00dev, 145, 0x10);
  5597. rt2800_bbp_dcoc_write(rt2x00dev, 146, 0x08);
  5598. rt2800_bbp_dcoc_write(rt2x00dev, 147, 0x40);
  5599. rt2800_bbp_dcoc_write(rt2x00dev, 148, 0x04);
  5600. rt2800_bbp_dcoc_write(rt2x00dev, 149, 0x04);
  5601. rt2800_bbp_dcoc_write(rt2x00dev, 150, 0x08);
  5602. rt2800_bbp_dcoc_write(rt2x00dev, 151, 0x08);
  5603. rt2800_bbp_dcoc_write(rt2x00dev, 152, 0x03);
  5604. rt2800_bbp_dcoc_write(rt2x00dev, 153, 0x03);
  5605. rt2800_bbp_dcoc_write(rt2x00dev, 154, 0x03);
  5606. rt2800_bbp_dcoc_write(rt2x00dev, 155, 0x02);
  5607. rt2800_bbp_dcoc_write(rt2x00dev, 156, 0x40);
  5608. rt2800_bbp_dcoc_write(rt2x00dev, 157, 0x40);
  5609. rt2800_bbp_dcoc_write(rt2x00dev, 158, 0x64);
  5610. rt2800_bbp_dcoc_write(rt2x00dev, 159, 0x64);
  5611. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5612. }
  5613. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  5614. {
  5615. unsigned int i;
  5616. u16 eeprom;
  5617. u8 reg_id;
  5618. u8 value;
  5619. if (rt2800_is_305x_soc(rt2x00dev))
  5620. rt2800_init_bbp_305x_soc(rt2x00dev);
  5621. switch (rt2x00dev->chip.rt) {
  5622. case RT2860:
  5623. case RT2872:
  5624. case RT2883:
  5625. rt2800_init_bbp_28xx(rt2x00dev);
  5626. break;
  5627. case RT3070:
  5628. case RT3071:
  5629. case RT3090:
  5630. rt2800_init_bbp_30xx(rt2x00dev);
  5631. break;
  5632. case RT3290:
  5633. rt2800_init_bbp_3290(rt2x00dev);
  5634. break;
  5635. case RT3352:
  5636. case RT5350:
  5637. rt2800_init_bbp_3352(rt2x00dev);
  5638. break;
  5639. case RT3390:
  5640. rt2800_init_bbp_3390(rt2x00dev);
  5641. break;
  5642. case RT3572:
  5643. rt2800_init_bbp_3572(rt2x00dev);
  5644. break;
  5645. case RT3593:
  5646. rt2800_init_bbp_3593(rt2x00dev);
  5647. return;
  5648. case RT5390:
  5649. case RT5392:
  5650. rt2800_init_bbp_53xx(rt2x00dev);
  5651. break;
  5652. case RT5592:
  5653. rt2800_init_bbp_5592(rt2x00dev);
  5654. return;
  5655. case RT6352:
  5656. rt2800_init_bbp_6352(rt2x00dev);
  5657. break;
  5658. }
  5659. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  5660. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
  5661. &eeprom);
  5662. if (eeprom != 0xffff && eeprom != 0x0000) {
  5663. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  5664. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  5665. rt2800_bbp_write(rt2x00dev, reg_id, value);
  5666. }
  5667. }
  5668. }
  5669. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  5670. {
  5671. u32 reg;
  5672. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  5673. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  5674. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  5675. }
  5676. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  5677. u8 filter_target)
  5678. {
  5679. unsigned int i;
  5680. u8 bbp;
  5681. u8 rfcsr;
  5682. u8 passband;
  5683. u8 stopband;
  5684. u8 overtuned = 0;
  5685. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  5686. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5687. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  5688. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  5689. rt2800_bbp_write(rt2x00dev, 4, bbp);
  5690. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  5691. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  5692. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  5693. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  5694. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  5695. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  5696. /*
  5697. * Set power & frequency of passband test tone
  5698. */
  5699. rt2800_bbp_write(rt2x00dev, 24, 0);
  5700. for (i = 0; i < 100; i++) {
  5701. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  5702. msleep(1);
  5703. rt2800_bbp_read(rt2x00dev, 55, &passband);
  5704. if (passband)
  5705. break;
  5706. }
  5707. /*
  5708. * Set power & frequency of stopband test tone
  5709. */
  5710. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  5711. for (i = 0; i < 100; i++) {
  5712. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  5713. msleep(1);
  5714. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  5715. if ((passband - stopband) <= filter_target) {
  5716. rfcsr24++;
  5717. overtuned += ((passband - stopband) == filter_target);
  5718. } else
  5719. break;
  5720. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5721. }
  5722. rfcsr24 -= !!overtuned;
  5723. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5724. return rfcsr24;
  5725. }
  5726. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  5727. const unsigned int rf_reg)
  5728. {
  5729. u8 rfcsr;
  5730. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  5731. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  5732. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  5733. msleep(1);
  5734. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  5735. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  5736. }
  5737. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  5738. {
  5739. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5740. u8 filter_tgt_bw20;
  5741. u8 filter_tgt_bw40;
  5742. u8 rfcsr, bbp;
  5743. /*
  5744. * TODO: sync filter_tgt values with vendor driver
  5745. */
  5746. if (rt2x00_rt(rt2x00dev, RT3070)) {
  5747. filter_tgt_bw20 = 0x16;
  5748. filter_tgt_bw40 = 0x19;
  5749. } else {
  5750. filter_tgt_bw20 = 0x13;
  5751. filter_tgt_bw40 = 0x15;
  5752. }
  5753. drv_data->calibration_bw20 =
  5754. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  5755. drv_data->calibration_bw40 =
  5756. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  5757. /*
  5758. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  5759. */
  5760. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  5761. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  5762. /*
  5763. * Set back to initial state
  5764. */
  5765. rt2800_bbp_write(rt2x00dev, 24, 0);
  5766. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  5767. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  5768. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  5769. /*
  5770. * Set BBP back to BW20
  5771. */
  5772. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  5773. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  5774. rt2800_bbp_write(rt2x00dev, 4, bbp);
  5775. }
  5776. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  5777. {
  5778. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5779. u8 min_gain, rfcsr, bbp;
  5780. u16 eeprom;
  5781. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  5782. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  5783. if (rt2x00_rt(rt2x00dev, RT3070) ||
  5784. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5785. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  5786. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  5787. if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
  5788. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  5789. }
  5790. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  5791. if (drv_data->txmixer_gain_24g >= min_gain) {
  5792. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  5793. drv_data->txmixer_gain_24g);
  5794. }
  5795. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  5796. if (rt2x00_rt(rt2x00dev, RT3090)) {
  5797. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5798. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  5799. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5800. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5801. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  5802. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5803. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  5804. rt2800_bbp_write(rt2x00dev, 138, bbp);
  5805. }
  5806. if (rt2x00_rt(rt2x00dev, RT3070)) {
  5807. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  5808. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  5809. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  5810. else
  5811. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  5812. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  5813. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  5814. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  5815. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  5816. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5817. rt2x00_rt(rt2x00dev, RT3090) ||
  5818. rt2x00_rt(rt2x00dev, RT3390)) {
  5819. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  5820. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5821. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  5822. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  5823. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  5824. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  5825. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5826. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  5827. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  5828. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  5829. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  5830. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  5831. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  5832. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  5833. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  5834. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  5835. }
  5836. }
  5837. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  5838. {
  5839. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5840. u8 rfcsr;
  5841. u8 tx_gain;
  5842. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  5843. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  5844. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  5845. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  5846. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  5847. RFCSR17_TXMIXER_GAIN);
  5848. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  5849. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  5850. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  5851. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  5852. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  5853. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  5854. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  5855. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  5856. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  5857. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5858. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  5859. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5860. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  5861. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  5862. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  5863. /* TODO: enable stream mode */
  5864. }
  5865. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  5866. {
  5867. u8 reg;
  5868. u16 eeprom;
  5869. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5870. rt2800_bbp_read(rt2x00dev, 138, &reg);
  5871. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5872. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5873. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  5874. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5875. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5876. rt2800_bbp_write(rt2x00dev, 138, reg);
  5877. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  5878. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5879. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5880. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  5881. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5882. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5883. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5884. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  5885. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5886. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5887. }
  5888. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5889. {
  5890. rt2800_rf_init_calibration(rt2x00dev, 30);
  5891. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5892. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5893. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5894. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5895. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5896. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5897. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5898. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5899. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5900. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5901. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5902. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5903. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5904. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5905. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5906. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5907. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5908. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5909. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5910. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5911. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5912. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5913. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5914. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5915. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5916. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5917. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5918. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5919. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5920. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5921. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5922. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5923. }
  5924. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5925. {
  5926. u8 rfcsr;
  5927. u16 eeprom;
  5928. u32 reg;
  5929. /* XXX vendor driver do this only for 3070 */
  5930. rt2800_rf_init_calibration(rt2x00dev, 30);
  5931. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5932. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5933. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5934. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5935. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5936. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5937. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5938. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5939. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5940. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5941. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5942. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5943. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5944. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5945. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5946. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5947. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5948. rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
  5949. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5950. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5951. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5952. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5953. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5954. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5955. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5956. rt2x00_rt(rt2x00dev, RT3090)) {
  5957. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5958. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5959. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5960. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5961. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5962. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5963. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5964. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5965. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  5966. &eeprom);
  5967. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5968. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5969. else
  5970. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5971. }
  5972. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5973. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5974. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5975. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5976. }
  5977. rt2800_rx_filter_calibration(rt2x00dev);
  5978. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5979. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5980. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5981. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5982. rt2800_led_open_drain_enable(rt2x00dev);
  5983. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5984. }
  5985. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5986. {
  5987. u8 rfcsr;
  5988. rt2800_rf_init_calibration(rt2x00dev, 2);
  5989. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5990. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5991. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5992. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5993. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5994. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  5995. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5996. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5997. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5998. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5999. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6000. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  6001. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6002. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  6003. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6004. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6005. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6006. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6007. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6008. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6009. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6010. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  6011. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6012. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6013. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6014. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6015. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6016. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6017. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6018. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  6019. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6020. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6021. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6022. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6023. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6024. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  6025. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6026. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6027. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  6028. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6029. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  6030. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  6031. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  6032. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  6033. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6034. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  6035. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  6036. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  6037. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  6038. rt2800_led_open_drain_enable(rt2x00dev);
  6039. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6040. }
  6041. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  6042. {
  6043. int tx0_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX0,
  6044. &rt2x00dev->cap_flags);
  6045. int tx1_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX1,
  6046. &rt2x00dev->cap_flags);
  6047. u8 rfcsr;
  6048. rt2800_rf_init_calibration(rt2x00dev, 30);
  6049. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6050. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6051. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6052. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  6053. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  6054. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6055. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  6056. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6057. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6058. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6059. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  6060. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  6061. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  6062. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6063. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  6064. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6065. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  6066. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  6067. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  6068. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6069. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6070. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6071. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6072. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6073. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6074. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6075. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6076. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  6077. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  6078. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6079. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6080. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6081. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6082. rfcsr = 0x01;
  6083. if (tx0_ext_pa)
  6084. rt2x00_set_field8(&rfcsr, RFCSR34_TX0_EXT_PA, 1);
  6085. if (tx1_ext_pa)
  6086. rt2x00_set_field8(&rfcsr, RFCSR34_TX1_EXT_PA, 1);
  6087. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  6088. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  6089. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  6090. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  6091. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  6092. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  6093. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  6094. rfcsr = 0x52;
  6095. if (!tx0_ext_pa) {
  6096. rt2x00_set_field8(&rfcsr, RFCSR41_BIT1, 1);
  6097. rt2x00_set_field8(&rfcsr, RFCSR41_BIT4, 1);
  6098. }
  6099. rt2800_rfcsr_write(rt2x00dev, 41, rfcsr);
  6100. rfcsr = 0x52;
  6101. if (!tx1_ext_pa) {
  6102. rt2x00_set_field8(&rfcsr, RFCSR42_BIT1, 1);
  6103. rt2x00_set_field8(&rfcsr, RFCSR42_BIT4, 1);
  6104. }
  6105. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  6106. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  6107. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  6108. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  6109. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  6110. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  6111. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  6112. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  6113. rfcsr = 0x2d;
  6114. if (tx0_ext_pa)
  6115. rt2x00_set_field8(&rfcsr, RFCSR50_TX0_EXT_PA, 1);
  6116. if (tx1_ext_pa)
  6117. rt2x00_set_field8(&rfcsr, RFCSR50_TX1_EXT_PA, 1);
  6118. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  6119. rt2800_rfcsr_write(rt2x00dev, 51, (tx0_ext_pa ? 0x52 : 0x7f));
  6120. rt2800_rfcsr_write(rt2x00dev, 52, (tx0_ext_pa ? 0xc0 : 0x00));
  6121. rt2800_rfcsr_write(rt2x00dev, 53, (tx0_ext_pa ? 0xd2 : 0x52));
  6122. rt2800_rfcsr_write(rt2x00dev, 54, (tx0_ext_pa ? 0xc0 : 0x1b));
  6123. rt2800_rfcsr_write(rt2x00dev, 55, (tx1_ext_pa ? 0x52 : 0x7f));
  6124. rt2800_rfcsr_write(rt2x00dev, 56, (tx1_ext_pa ? 0xc0 : 0x00));
  6125. rt2800_rfcsr_write(rt2x00dev, 57, (tx0_ext_pa ? 0x49 : 0x52));
  6126. rt2800_rfcsr_write(rt2x00dev, 58, (tx1_ext_pa ? 0xc0 : 0x1b));
  6127. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  6128. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  6129. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  6130. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6131. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6132. rt2800_rx_filter_calibration(rt2x00dev);
  6133. rt2800_led_open_drain_enable(rt2x00dev);
  6134. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6135. }
  6136. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  6137. {
  6138. u32 reg;
  6139. rt2800_rf_init_calibration(rt2x00dev, 30);
  6140. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  6141. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  6142. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6143. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  6144. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  6145. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  6146. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  6147. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  6148. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  6149. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  6150. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  6151. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6152. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  6153. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  6154. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  6155. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6156. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  6157. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  6158. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  6159. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  6160. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  6161. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  6162. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6163. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  6164. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  6165. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  6166. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6167. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6168. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  6169. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  6170. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  6171. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  6172. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  6173. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  6174. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6175. rt2800_rx_filter_calibration(rt2x00dev);
  6176. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  6177. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6178. rt2800_led_open_drain_enable(rt2x00dev);
  6179. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6180. }
  6181. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  6182. {
  6183. u8 rfcsr;
  6184. u32 reg;
  6185. rt2800_rf_init_calibration(rt2x00dev, 30);
  6186. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  6187. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  6188. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6189. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  6190. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  6191. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  6192. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  6193. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  6194. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  6195. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  6196. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  6197. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  6198. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  6199. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  6200. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6201. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  6202. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  6203. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  6204. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  6205. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  6206. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  6207. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6208. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  6209. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  6210. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  6211. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6212. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6213. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6214. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  6215. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  6216. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  6217. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  6218. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  6219. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  6220. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  6221. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6222. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6223. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6224. msleep(1);
  6225. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  6226. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6227. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6228. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6229. rt2800_rx_filter_calibration(rt2x00dev);
  6230. rt2800_led_open_drain_enable(rt2x00dev);
  6231. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6232. }
  6233. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  6234. {
  6235. u8 bbp;
  6236. bool txbf_enabled = false; /* FIXME */
  6237. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  6238. if (rt2x00dev->default_ant.rx_chain_num == 1)
  6239. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  6240. else
  6241. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  6242. rt2800_bbp_write(rt2x00dev, 105, bbp);
  6243. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  6244. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  6245. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  6246. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  6247. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  6248. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  6249. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  6250. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  6251. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  6252. if (txbf_enabled)
  6253. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  6254. else
  6255. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  6256. /* SNR mapping */
  6257. rt2800_bbp_write(rt2x00dev, 142, 6);
  6258. rt2800_bbp_write(rt2x00dev, 143, 160);
  6259. rt2800_bbp_write(rt2x00dev, 142, 7);
  6260. rt2800_bbp_write(rt2x00dev, 143, 161);
  6261. rt2800_bbp_write(rt2x00dev, 142, 8);
  6262. rt2800_bbp_write(rt2x00dev, 143, 162);
  6263. /* ADC/DAC control */
  6264. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  6265. /* RX AGC energy lower bound in log2 */
  6266. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  6267. /* FIXME: BBP 105 owerwrite? */
  6268. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  6269. }
  6270. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  6271. {
  6272. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6273. u32 reg;
  6274. u8 rfcsr;
  6275. /* Disable GPIO #4 and #7 function for LAN PE control */
  6276. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  6277. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  6278. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  6279. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6280. /* Initialize default register values */
  6281. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6282. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  6283. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6284. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  6285. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6286. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6287. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  6288. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  6289. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  6290. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  6291. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  6292. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6293. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6294. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6295. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  6296. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  6297. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  6298. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  6299. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  6300. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  6301. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  6302. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  6303. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  6304. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  6305. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  6306. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  6307. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  6308. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  6309. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  6310. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  6311. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  6312. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  6313. /* Initiate calibration */
  6314. /* TODO: use rt2800_rf_init_calibration ? */
  6315. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  6316. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  6317. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  6318. rt2800_freq_cal_mode1(rt2x00dev);
  6319. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  6320. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  6321. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  6322. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  6323. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6324. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6325. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6326. usleep_range(1000, 1500);
  6327. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  6328. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6329. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6330. /* Set initial values for RX filter calibration */
  6331. drv_data->calibration_bw20 = 0x1f;
  6332. drv_data->calibration_bw40 = 0x2f;
  6333. /* Save BBP 25 & 26 values for later use in channel switching */
  6334. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  6335. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  6336. rt2800_led_open_drain_enable(rt2x00dev);
  6337. rt2800_normal_mode_setup_3593(rt2x00dev);
  6338. rt3593_post_bbp_init(rt2x00dev);
  6339. /* TODO: enable stream mode support */
  6340. }
  6341. static void rt2800_init_rfcsr_5350(struct rt2x00_dev *rt2x00dev)
  6342. {
  6343. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6344. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6345. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6346. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6347. rt2800_rfcsr_write(rt2x00dev, 4, 0x49);
  6348. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6349. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6350. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6351. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6352. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6353. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6354. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6355. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6356. if (rt2800_clk_is_20mhz(rt2x00dev))
  6357. rt2800_rfcsr_write(rt2x00dev, 13, 0x1f);
  6358. else
  6359. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6360. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6361. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6362. rt2800_rfcsr_write(rt2x00dev, 16, 0xc0);
  6363. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6364. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6365. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6366. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6367. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6368. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6369. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6370. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6371. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6372. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6373. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6374. rt2800_rfcsr_write(rt2x00dev, 29, 0xd0);
  6375. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6376. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6377. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6378. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6379. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6380. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6381. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6382. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6383. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6384. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6385. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6386. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6387. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6388. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  6389. rt2800_rfcsr_write(rt2x00dev, 44, 0x0c);
  6390. rt2800_rfcsr_write(rt2x00dev, 45, 0xa6);
  6391. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6392. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6393. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6394. rt2800_rfcsr_write(rt2x00dev, 49, 0x80);
  6395. rt2800_rfcsr_write(rt2x00dev, 50, 0x00);
  6396. rt2800_rfcsr_write(rt2x00dev, 51, 0x00);
  6397. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6398. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6399. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  6400. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6401. rt2800_rfcsr_write(rt2x00dev, 56, 0x82);
  6402. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  6403. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  6404. rt2800_rfcsr_write(rt2x00dev, 59, 0x0b);
  6405. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6406. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  6407. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6408. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6409. }
  6410. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  6411. {
  6412. rt2800_rf_init_calibration(rt2x00dev, 2);
  6413. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  6414. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  6415. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  6416. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6417. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6418. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6419. else
  6420. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  6421. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6422. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6423. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6424. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6425. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6426. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6427. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6428. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6429. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6430. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6431. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6432. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6433. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6434. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6435. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6436. if (rt2x00_is_usb(rt2x00dev) &&
  6437. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6438. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6439. else
  6440. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  6441. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6442. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6443. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6444. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6445. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6446. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6447. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6448. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6449. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6450. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6451. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6452. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6453. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6454. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6455. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6456. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6457. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  6458. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  6459. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6460. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6461. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6462. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6463. else
  6464. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  6465. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6466. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6467. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  6468. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6469. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6470. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6471. else
  6472. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  6473. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  6474. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  6475. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6476. rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
  6477. else
  6478. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  6479. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  6480. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  6481. rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
  6482. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6483. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  6484. if (rt2x00_is_usb(rt2x00dev))
  6485. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  6486. else
  6487. rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
  6488. } else {
  6489. if (rt2x00_is_usb(rt2x00dev))
  6490. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  6491. else
  6492. rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
  6493. }
  6494. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6495. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6496. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6497. rt2800_led_open_drain_enable(rt2x00dev);
  6498. }
  6499. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  6500. {
  6501. rt2800_rf_init_calibration(rt2x00dev, 2);
  6502. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  6503. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  6504. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6505. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6506. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6507. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6508. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6509. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6510. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6511. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6512. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6513. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6514. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6515. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  6516. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6517. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  6518. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6519. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  6520. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  6521. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6522. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6523. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6524. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6525. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6526. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6527. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6528. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  6529. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  6530. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6531. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6532. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6533. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6534. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  6535. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6536. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  6537. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6538. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6539. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  6540. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6541. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6542. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6543. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  6544. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6545. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  6546. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  6547. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  6548. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  6549. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  6550. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  6551. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6552. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  6553. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  6554. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  6555. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  6556. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6557. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  6558. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  6559. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  6560. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6561. rt2800_led_open_drain_enable(rt2x00dev);
  6562. }
  6563. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  6564. {
  6565. rt2800_rf_init_calibration(rt2x00dev, 30);
  6566. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  6567. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6568. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6569. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  6570. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6571. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6572. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6573. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6574. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6575. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  6576. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  6577. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  6578. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6579. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6580. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6581. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  6582. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6583. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6584. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  6585. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  6586. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  6587. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  6588. msleep(1);
  6589. rt2800_freq_cal_mode1(rt2x00dev);
  6590. /* Enable DC filter */
  6591. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  6592. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  6593. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6594. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  6595. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6596. rt2800_led_open_drain_enable(rt2x00dev);
  6597. }
  6598. static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
  6599. bool set_bw, bool is_ht40)
  6600. {
  6601. u8 bbp_val;
  6602. rt2800_bbp_read(rt2x00dev, 21, &bbp_val);
  6603. bbp_val |= 0x1;
  6604. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  6605. usleep_range(100, 200);
  6606. if (set_bw) {
  6607. rt2800_bbp_read(rt2x00dev, 4, &bbp_val);
  6608. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH, 2 * is_ht40);
  6609. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  6610. usleep_range(100, 200);
  6611. }
  6612. rt2800_bbp_read(rt2x00dev, 21, &bbp_val);
  6613. bbp_val &= (~0x1);
  6614. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  6615. usleep_range(100, 200);
  6616. }
  6617. static int rt2800_rf_lp_config(struct rt2x00_dev *rt2x00dev, bool btxcal)
  6618. {
  6619. u8 rf_val;
  6620. if (btxcal)
  6621. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  6622. else
  6623. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x02);
  6624. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x06);
  6625. rt2800_rfcsr_read_bank(rt2x00dev, 5, 17, &rf_val);
  6626. rf_val |= 0x80;
  6627. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, rf_val);
  6628. if (btxcal) {
  6629. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xC1);
  6630. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x20);
  6631. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  6632. rt2800_rfcsr_read_bank(rt2x00dev, 5, 3, &rf_val);
  6633. rf_val &= (~0x3F);
  6634. rf_val |= 0x3F;
  6635. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  6636. rt2800_rfcsr_read_bank(rt2x00dev, 5, 4, &rf_val);
  6637. rf_val &= (~0x3F);
  6638. rf_val |= 0x3F;
  6639. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  6640. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, 0x31);
  6641. } else {
  6642. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xF1);
  6643. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x18);
  6644. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  6645. rt2800_rfcsr_read_bank(rt2x00dev, 5, 3, &rf_val);
  6646. rf_val &= (~0x3F);
  6647. rf_val |= 0x34;
  6648. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  6649. rt2800_rfcsr_read_bank(rt2x00dev, 5, 4, &rf_val);
  6650. rf_val &= (~0x3F);
  6651. rf_val |= 0x34;
  6652. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  6653. }
  6654. return 0;
  6655. }
  6656. static char rt2800_lp_tx_filter_bw_cal(struct rt2x00_dev *rt2x00dev)
  6657. {
  6658. unsigned int cnt;
  6659. u8 bbp_val;
  6660. char cal_val;
  6661. rt2800_bbp_dcoc_write(rt2x00dev, 0, 0x82);
  6662. cnt = 0;
  6663. do {
  6664. usleep_range(500, 2000);
  6665. rt2800_bbp_read(rt2x00dev, 159, &bbp_val);
  6666. if (bbp_val == 0x02 || cnt == 20)
  6667. break;
  6668. cnt++;
  6669. } while (cnt < 20);
  6670. rt2800_bbp_dcoc_read(rt2x00dev, 0x39, &bbp_val);
  6671. cal_val = bbp_val & 0x7F;
  6672. if (cal_val >= 0x40)
  6673. cal_val -= 128;
  6674. return cal_val;
  6675. }
  6676. static void rt2800_bw_filter_calibration(struct rt2x00_dev *rt2x00dev,
  6677. bool btxcal)
  6678. {
  6679. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6680. u8 tx_agc_fc = 0, rx_agc_fc = 0, cmm_agc_fc;
  6681. u8 filter_target;
  6682. u8 tx_filter_target_20m = 0x09, tx_filter_target_40m = 0x02;
  6683. u8 rx_filter_target_20m = 0x27, rx_filter_target_40m = 0x31;
  6684. int loop = 0, is_ht40, cnt;
  6685. u8 bbp_val, rf_val;
  6686. char cal_r32_init, cal_r32_val, cal_diff;
  6687. u8 saverfb5r00, saverfb5r01, saverfb5r03, saverfb5r04, saverfb5r05;
  6688. u8 saverfb5r06, saverfb5r07;
  6689. u8 saverfb5r08, saverfb5r17, saverfb5r18, saverfb5r19, saverfb5r20;
  6690. u8 saverfb5r37, saverfb5r38, saverfb5r39, saverfb5r40, saverfb5r41;
  6691. u8 saverfb5r42, saverfb5r43, saverfb5r44, saverfb5r45, saverfb5r46;
  6692. u8 saverfb5r58, saverfb5r59;
  6693. u8 savebbp159r0, savebbp159r2, savebbpr23;
  6694. u32 MAC_RF_CONTROL0, MAC_RF_BYPASS0;
  6695. /* Save MAC registers */
  6696. rt2800_register_read(rt2x00dev, RF_CONTROL0, &MAC_RF_CONTROL0);
  6697. rt2800_register_read(rt2x00dev, RF_BYPASS0, &MAC_RF_BYPASS0);
  6698. /* save BBP registers */
  6699. rt2800_bbp_read(rt2x00dev, 23, &savebbpr23);
  6700. rt2800_bbp_dcoc_read(rt2x00dev, 0, &savebbp159r0);
  6701. rt2800_bbp_dcoc_read(rt2x00dev, 2, &savebbp159r2);
  6702. /* Save RF registers */
  6703. rt2800_rfcsr_read_bank(rt2x00dev, 5, 0, &saverfb5r00);
  6704. rt2800_rfcsr_read_bank(rt2x00dev, 5, 1, &saverfb5r01);
  6705. rt2800_rfcsr_read_bank(rt2x00dev, 5, 3, &saverfb5r03);
  6706. rt2800_rfcsr_read_bank(rt2x00dev, 5, 4, &saverfb5r04);
  6707. rt2800_rfcsr_read_bank(rt2x00dev, 5, 5, &saverfb5r05);
  6708. rt2800_rfcsr_read_bank(rt2x00dev, 5, 6, &saverfb5r06);
  6709. rt2800_rfcsr_read_bank(rt2x00dev, 5, 7, &saverfb5r07);
  6710. rt2800_rfcsr_read_bank(rt2x00dev, 5, 8, &saverfb5r08);
  6711. rt2800_rfcsr_read_bank(rt2x00dev, 5, 17, &saverfb5r17);
  6712. rt2800_rfcsr_read_bank(rt2x00dev, 5, 18, &saverfb5r18);
  6713. rt2800_rfcsr_read_bank(rt2x00dev, 5, 19, &saverfb5r19);
  6714. rt2800_rfcsr_read_bank(rt2x00dev, 5, 20, &saverfb5r20);
  6715. rt2800_rfcsr_read_bank(rt2x00dev, 5, 37, &saverfb5r37);
  6716. rt2800_rfcsr_read_bank(rt2x00dev, 5, 38, &saverfb5r38);
  6717. rt2800_rfcsr_read_bank(rt2x00dev, 5, 39, &saverfb5r39);
  6718. rt2800_rfcsr_read_bank(rt2x00dev, 5, 40, &saverfb5r40);
  6719. rt2800_rfcsr_read_bank(rt2x00dev, 5, 41, &saverfb5r41);
  6720. rt2800_rfcsr_read_bank(rt2x00dev, 5, 42, &saverfb5r42);
  6721. rt2800_rfcsr_read_bank(rt2x00dev, 5, 43, &saverfb5r43);
  6722. rt2800_rfcsr_read_bank(rt2x00dev, 5, 44, &saverfb5r44);
  6723. rt2800_rfcsr_read_bank(rt2x00dev, 5, 45, &saverfb5r45);
  6724. rt2800_rfcsr_read_bank(rt2x00dev, 5, 46, &saverfb5r46);
  6725. rt2800_rfcsr_read_bank(rt2x00dev, 5, 58, &saverfb5r58);
  6726. rt2800_rfcsr_read_bank(rt2x00dev, 5, 59, &saverfb5r59);
  6727. rt2800_rfcsr_read_bank(rt2x00dev, 5, 0, &rf_val);
  6728. rf_val |= 0x3;
  6729. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  6730. rt2800_rfcsr_read_bank(rt2x00dev, 5, 1, &rf_val);
  6731. rf_val |= 0x1;
  6732. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, rf_val);
  6733. cnt = 0;
  6734. do {
  6735. usleep_range(500, 2000);
  6736. rt2800_rfcsr_read_bank(rt2x00dev, 5, 1, &rf_val);
  6737. if (((rf_val & 0x1) == 0x00) || (cnt == 40))
  6738. break;
  6739. cnt++;
  6740. } while (cnt < 40);
  6741. rt2800_rfcsr_read_bank(rt2x00dev, 5, 0, &rf_val);
  6742. rf_val &= (~0x3);
  6743. rf_val |= 0x1;
  6744. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  6745. /* I-3 */
  6746. rt2800_bbp_read(rt2x00dev, 23, &bbp_val);
  6747. bbp_val &= (~0x1F);
  6748. bbp_val |= 0x10;
  6749. rt2800_bbp_write(rt2x00dev, 23, bbp_val);
  6750. do {
  6751. /* I-4,5,6,7,8,9 */
  6752. if (loop == 0) {
  6753. is_ht40 = false;
  6754. if (btxcal)
  6755. filter_target = tx_filter_target_20m;
  6756. else
  6757. filter_target = rx_filter_target_20m;
  6758. } else {
  6759. is_ht40 = true;
  6760. if (btxcal)
  6761. filter_target = tx_filter_target_40m;
  6762. else
  6763. filter_target = rx_filter_target_40m;
  6764. }
  6765. rt2800_rfcsr_read_bank(rt2x00dev, 5, 8, &rf_val);
  6766. rf_val &= (~0x04);
  6767. if (loop == 1)
  6768. rf_val |= 0x4;
  6769. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, rf_val);
  6770. rt2800_bbp_core_soft_reset(rt2x00dev, true, is_ht40);
  6771. rt2800_rf_lp_config(rt2x00dev, btxcal);
  6772. if (btxcal) {
  6773. tx_agc_fc = 0;
  6774. rt2800_rfcsr_read_bank(rt2x00dev, 5, 58, &rf_val);
  6775. rf_val &= (~0x7F);
  6776. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  6777. rt2800_rfcsr_read_bank(rt2x00dev, 5, 59, &rf_val);
  6778. rf_val &= (~0x7F);
  6779. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  6780. } else {
  6781. rx_agc_fc = 0;
  6782. rt2800_rfcsr_read_bank(rt2x00dev, 5, 6, &rf_val);
  6783. rf_val &= (~0x7F);
  6784. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  6785. rt2800_rfcsr_read_bank(rt2x00dev, 5, 7, &rf_val);
  6786. rf_val &= (~0x7F);
  6787. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  6788. }
  6789. usleep_range(1000, 2000);
  6790. rt2800_bbp_dcoc_read(rt2x00dev, 2, &bbp_val);
  6791. bbp_val &= (~0x6);
  6792. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  6793. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  6794. cal_r32_init = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  6795. rt2800_bbp_dcoc_read(rt2x00dev, 2, &bbp_val);
  6796. bbp_val |= 0x6;
  6797. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  6798. do_cal:
  6799. if (btxcal) {
  6800. rt2800_rfcsr_read_bank(rt2x00dev, 5, 58, &rf_val);
  6801. rf_val &= (~0x7F);
  6802. rf_val |= tx_agc_fc;
  6803. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  6804. rt2800_rfcsr_read_bank(rt2x00dev, 5, 59, &rf_val);
  6805. rf_val &= (~0x7F);
  6806. rf_val |= tx_agc_fc;
  6807. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  6808. } else {
  6809. rt2800_rfcsr_read_bank(rt2x00dev, 5, 6, &rf_val);
  6810. rf_val &= (~0x7F);
  6811. rf_val |= rx_agc_fc;
  6812. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  6813. rt2800_rfcsr_read_bank(rt2x00dev, 5, 7, &rf_val);
  6814. rf_val &= (~0x7F);
  6815. rf_val |= rx_agc_fc;
  6816. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  6817. }
  6818. usleep_range(500, 1000);
  6819. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  6820. cal_r32_val = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  6821. cal_diff = cal_r32_init - cal_r32_val;
  6822. if (btxcal)
  6823. cmm_agc_fc = tx_agc_fc;
  6824. else
  6825. cmm_agc_fc = rx_agc_fc;
  6826. if (((cal_diff > filter_target) && (cmm_agc_fc == 0)) ||
  6827. ((cal_diff < filter_target) && (cmm_agc_fc == 0x3f))) {
  6828. if (btxcal)
  6829. tx_agc_fc = 0;
  6830. else
  6831. rx_agc_fc = 0;
  6832. } else if ((cal_diff <= filter_target) && (cmm_agc_fc < 0x3f)) {
  6833. if (btxcal)
  6834. tx_agc_fc++;
  6835. else
  6836. rx_agc_fc++;
  6837. goto do_cal;
  6838. }
  6839. if (btxcal) {
  6840. if (loop == 0)
  6841. drv_data->tx_calibration_bw20 = tx_agc_fc;
  6842. else
  6843. drv_data->tx_calibration_bw40 = tx_agc_fc;
  6844. } else {
  6845. if (loop == 0)
  6846. drv_data->rx_calibration_bw20 = rx_agc_fc;
  6847. else
  6848. drv_data->rx_calibration_bw40 = rx_agc_fc;
  6849. }
  6850. loop++;
  6851. } while (loop <= 1);
  6852. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, saverfb5r00);
  6853. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, saverfb5r01);
  6854. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, saverfb5r03);
  6855. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r04);
  6856. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, saverfb5r05);
  6857. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, saverfb5r06);
  6858. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, saverfb5r07);
  6859. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, saverfb5r08);
  6860. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, saverfb5r17);
  6861. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, saverfb5r18);
  6862. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, saverfb5r19);
  6863. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, saverfb5r20);
  6864. rt2800_rfcsr_write_bank(rt2x00dev, 5, 37, saverfb5r37);
  6865. rt2800_rfcsr_write_bank(rt2x00dev, 5, 38, saverfb5r38);
  6866. rt2800_rfcsr_write_bank(rt2x00dev, 5, 39, saverfb5r39);
  6867. rt2800_rfcsr_write_bank(rt2x00dev, 5, 40, saverfb5r40);
  6868. rt2800_rfcsr_write_bank(rt2x00dev, 5, 41, saverfb5r41);
  6869. rt2800_rfcsr_write_bank(rt2x00dev, 5, 42, saverfb5r42);
  6870. rt2800_rfcsr_write_bank(rt2x00dev, 5, 43, saverfb5r43);
  6871. rt2800_rfcsr_write_bank(rt2x00dev, 5, 44, saverfb5r44);
  6872. rt2800_rfcsr_write_bank(rt2x00dev, 5, 45, saverfb5r45);
  6873. rt2800_rfcsr_write_bank(rt2x00dev, 5, 46, saverfb5r46);
  6874. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, saverfb5r58);
  6875. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, saverfb5r59);
  6876. rt2800_bbp_write(rt2x00dev, 23, savebbpr23);
  6877. rt2800_bbp_dcoc_write(rt2x00dev, 0, savebbp159r0);
  6878. rt2800_bbp_dcoc_write(rt2x00dev, 2, savebbp159r2);
  6879. rt2800_bbp_read(rt2x00dev, 4, &bbp_val);
  6880. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH,
  6881. 2 * test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags));
  6882. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  6883. rt2800_register_write(rt2x00dev, RF_CONTROL0, MAC_RF_CONTROL0);
  6884. rt2800_register_write(rt2x00dev, RF_BYPASS0, MAC_RF_BYPASS0);
  6885. }
  6886. static void rt2800_init_rfcsr_6352(struct rt2x00_dev *rt2x00dev)
  6887. {
  6888. /* Initialize RF central register to default value */
  6889. rt2800_rfcsr_write(rt2x00dev, 0, 0x02);
  6890. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6891. rt2800_rfcsr_write(rt2x00dev, 2, 0x33);
  6892. rt2800_rfcsr_write(rt2x00dev, 3, 0xFF);
  6893. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  6894. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  6895. rt2800_rfcsr_write(rt2x00dev, 6, 0x00);
  6896. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6897. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  6898. rt2800_rfcsr_write(rt2x00dev, 9, 0x00);
  6899. rt2800_rfcsr_write(rt2x00dev, 10, 0x00);
  6900. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  6901. rt2800_rfcsr_write(rt2x00dev, 12, rt2x00dev->freq_offset);
  6902. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6903. rt2800_rfcsr_write(rt2x00dev, 14, 0x40);
  6904. rt2800_rfcsr_write(rt2x00dev, 15, 0x22);
  6905. rt2800_rfcsr_write(rt2x00dev, 16, 0x4C);
  6906. rt2800_rfcsr_write(rt2x00dev, 17, 0x00);
  6907. rt2800_rfcsr_write(rt2x00dev, 18, 0x00);
  6908. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6909. rt2800_rfcsr_write(rt2x00dev, 20, 0xA0);
  6910. rt2800_rfcsr_write(rt2x00dev, 21, 0x12);
  6911. rt2800_rfcsr_write(rt2x00dev, 22, 0x07);
  6912. rt2800_rfcsr_write(rt2x00dev, 23, 0x13);
  6913. rt2800_rfcsr_write(rt2x00dev, 24, 0xFE);
  6914. rt2800_rfcsr_write(rt2x00dev, 25, 0x24);
  6915. rt2800_rfcsr_write(rt2x00dev, 26, 0x7A);
  6916. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6917. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6918. rt2800_rfcsr_write(rt2x00dev, 29, 0x05);
  6919. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  6920. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  6921. rt2800_rfcsr_write(rt2x00dev, 32, 0x00);
  6922. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6923. rt2800_rfcsr_write(rt2x00dev, 34, 0x00);
  6924. rt2800_rfcsr_write(rt2x00dev, 35, 0x00);
  6925. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6926. rt2800_rfcsr_write(rt2x00dev, 37, 0x00);
  6927. rt2800_rfcsr_write(rt2x00dev, 38, 0x00);
  6928. rt2800_rfcsr_write(rt2x00dev, 39, 0x00);
  6929. rt2800_rfcsr_write(rt2x00dev, 40, 0x00);
  6930. rt2800_rfcsr_write(rt2x00dev, 41, 0xD0);
  6931. rt2800_rfcsr_write(rt2x00dev, 42, 0x5B);
  6932. rt2800_rfcsr_write(rt2x00dev, 43, 0x00);
  6933. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6934. if (rt2800_clk_is_20mhz(rt2x00dev))
  6935. rt2800_rfcsr_write(rt2x00dev, 13, 0x03);
  6936. else
  6937. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6938. rt2800_rfcsr_write(rt2x00dev, 14, 0x7C);
  6939. rt2800_rfcsr_write(rt2x00dev, 16, 0x80);
  6940. rt2800_rfcsr_write(rt2x00dev, 17, 0x99);
  6941. rt2800_rfcsr_write(rt2x00dev, 18, 0x99);
  6942. rt2800_rfcsr_write(rt2x00dev, 19, 0x09);
  6943. rt2800_rfcsr_write(rt2x00dev, 20, 0x50);
  6944. rt2800_rfcsr_write(rt2x00dev, 21, 0xB0);
  6945. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6946. rt2800_rfcsr_write(rt2x00dev, 23, 0x06);
  6947. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6948. rt2800_rfcsr_write(rt2x00dev, 25, 0x00);
  6949. rt2800_rfcsr_write(rt2x00dev, 26, 0x5D);
  6950. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6951. rt2800_rfcsr_write(rt2x00dev, 28, 0x61);
  6952. rt2800_rfcsr_write(rt2x00dev, 29, 0xB5);
  6953. rt2800_rfcsr_write(rt2x00dev, 43, 0x02);
  6954. rt2800_rfcsr_write(rt2x00dev, 28, 0x62);
  6955. rt2800_rfcsr_write(rt2x00dev, 29, 0xAD);
  6956. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  6957. /* Initialize RF channel register to default value */
  6958. rt2800_rfcsr_write_chanreg(rt2x00dev, 0, 0x03);
  6959. rt2800_rfcsr_write_chanreg(rt2x00dev, 1, 0x00);
  6960. rt2800_rfcsr_write_chanreg(rt2x00dev, 2, 0x00);
  6961. rt2800_rfcsr_write_chanreg(rt2x00dev, 3, 0x00);
  6962. rt2800_rfcsr_write_chanreg(rt2x00dev, 4, 0x00);
  6963. rt2800_rfcsr_write_chanreg(rt2x00dev, 5, 0x08);
  6964. rt2800_rfcsr_write_chanreg(rt2x00dev, 6, 0x00);
  6965. rt2800_rfcsr_write_chanreg(rt2x00dev, 7, 0x51);
  6966. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x53);
  6967. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x16);
  6968. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x61);
  6969. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  6970. rt2800_rfcsr_write_chanreg(rt2x00dev, 12, 0x22);
  6971. rt2800_rfcsr_write_chanreg(rt2x00dev, 13, 0x3D);
  6972. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  6973. rt2800_rfcsr_write_chanreg(rt2x00dev, 15, 0x13);
  6974. rt2800_rfcsr_write_chanreg(rt2x00dev, 16, 0x22);
  6975. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x27);
  6976. rt2800_rfcsr_write_chanreg(rt2x00dev, 18, 0x02);
  6977. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  6978. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x01);
  6979. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x52);
  6980. rt2800_rfcsr_write_chanreg(rt2x00dev, 22, 0x80);
  6981. rt2800_rfcsr_write_chanreg(rt2x00dev, 23, 0xB3);
  6982. rt2800_rfcsr_write_chanreg(rt2x00dev, 24, 0x00);
  6983. rt2800_rfcsr_write_chanreg(rt2x00dev, 25, 0x00);
  6984. rt2800_rfcsr_write_chanreg(rt2x00dev, 26, 0x00);
  6985. rt2800_rfcsr_write_chanreg(rt2x00dev, 27, 0x00);
  6986. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x5C);
  6987. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0x6B);
  6988. rt2800_rfcsr_write_chanreg(rt2x00dev, 30, 0x6B);
  6989. rt2800_rfcsr_write_chanreg(rt2x00dev, 31, 0x31);
  6990. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x5D);
  6991. rt2800_rfcsr_write_chanreg(rt2x00dev, 33, 0x00);
  6992. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xE6);
  6993. rt2800_rfcsr_write_chanreg(rt2x00dev, 35, 0x55);
  6994. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x00);
  6995. rt2800_rfcsr_write_chanreg(rt2x00dev, 37, 0xBB);
  6996. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB3);
  6997. rt2800_rfcsr_write_chanreg(rt2x00dev, 39, 0xB3);
  6998. rt2800_rfcsr_write_chanreg(rt2x00dev, 40, 0x03);
  6999. rt2800_rfcsr_write_chanreg(rt2x00dev, 41, 0x00);
  7000. rt2800_rfcsr_write_chanreg(rt2x00dev, 42, 0x00);
  7001. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xB3);
  7002. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xD3);
  7003. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  7004. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x07);
  7005. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x68);
  7006. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xEF);
  7007. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1C);
  7008. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x07);
  7009. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0xA8);
  7010. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0x85);
  7011. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x10);
  7012. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x07);
  7013. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6A);
  7014. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0x85);
  7015. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x10);
  7016. rt2800_rfcsr_write_chanreg(rt2x00dev, 62, 0x1C);
  7017. rt2800_rfcsr_write_chanreg(rt2x00dev, 63, 0x00);
  7018. rt2800_rfcsr_write_bank(rt2x00dev, 6, 45, 0xC5);
  7019. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x47);
  7020. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x71);
  7021. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x33);
  7022. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x0E);
  7023. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x23);
  7024. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA4);
  7025. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x02);
  7026. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x12);
  7027. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x1C);
  7028. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0xEB);
  7029. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x7D);
  7030. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xD6);
  7031. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x08);
  7032. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB4);
  7033. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  7034. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xB3);
  7035. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  7036. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x27);
  7037. rt2800_rfcsr_write_bank(rt2x00dev, 4, 47, 0x67);
  7038. rt2800_rfcsr_write_bank(rt2x00dev, 6, 47, 0x69);
  7039. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFF);
  7040. rt2800_rfcsr_write_bank(rt2x00dev, 4, 54, 0x27);
  7041. rt2800_rfcsr_write_bank(rt2x00dev, 6, 54, 0x20);
  7042. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  7043. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xFF);
  7044. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x1C);
  7045. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x20);
  7046. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  7047. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xF7);
  7048. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x09);
  7049. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x51);
  7050. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  7051. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  7052. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x2C);
  7053. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x64);
  7054. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x51);
  7055. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x36);
  7056. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  7057. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x16);
  7058. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x6C);
  7059. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFC);
  7060. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1F);
  7061. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x27);
  7062. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  7063. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  7064. /* Initialize RF channel register for DRQFN */
  7065. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  7066. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xE3);
  7067. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xE5);
  7068. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x28);
  7069. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x68);
  7070. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xF7);
  7071. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x02);
  7072. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xC7);
  7073. /* Initialize RF DC calibration register to default value */
  7074. rt2800_rfcsr_write_dccal(rt2x00dev, 0, 0x47);
  7075. rt2800_rfcsr_write_dccal(rt2x00dev, 1, 0x00);
  7076. rt2800_rfcsr_write_dccal(rt2x00dev, 2, 0x00);
  7077. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x00);
  7078. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x00);
  7079. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  7080. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  7081. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  7082. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  7083. rt2800_rfcsr_write_dccal(rt2x00dev, 9, 0x00);
  7084. rt2800_rfcsr_write_dccal(rt2x00dev, 10, 0x07);
  7085. rt2800_rfcsr_write_dccal(rt2x00dev, 11, 0x01);
  7086. rt2800_rfcsr_write_dccal(rt2x00dev, 12, 0x07);
  7087. rt2800_rfcsr_write_dccal(rt2x00dev, 13, 0x07);
  7088. rt2800_rfcsr_write_dccal(rt2x00dev, 14, 0x07);
  7089. rt2800_rfcsr_write_dccal(rt2x00dev, 15, 0x20);
  7090. rt2800_rfcsr_write_dccal(rt2x00dev, 16, 0x22);
  7091. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x00);
  7092. rt2800_rfcsr_write_dccal(rt2x00dev, 18, 0x00);
  7093. rt2800_rfcsr_write_dccal(rt2x00dev, 19, 0x00);
  7094. rt2800_rfcsr_write_dccal(rt2x00dev, 20, 0x00);
  7095. rt2800_rfcsr_write_dccal(rt2x00dev, 21, 0xF1);
  7096. rt2800_rfcsr_write_dccal(rt2x00dev, 22, 0x11);
  7097. rt2800_rfcsr_write_dccal(rt2x00dev, 23, 0x02);
  7098. rt2800_rfcsr_write_dccal(rt2x00dev, 24, 0x41);
  7099. rt2800_rfcsr_write_dccal(rt2x00dev, 25, 0x20);
  7100. rt2800_rfcsr_write_dccal(rt2x00dev, 26, 0x00);
  7101. rt2800_rfcsr_write_dccal(rt2x00dev, 27, 0xD7);
  7102. rt2800_rfcsr_write_dccal(rt2x00dev, 28, 0xA2);
  7103. rt2800_rfcsr_write_dccal(rt2x00dev, 29, 0x20);
  7104. rt2800_rfcsr_write_dccal(rt2x00dev, 30, 0x49);
  7105. rt2800_rfcsr_write_dccal(rt2x00dev, 31, 0x20);
  7106. rt2800_rfcsr_write_dccal(rt2x00dev, 32, 0x04);
  7107. rt2800_rfcsr_write_dccal(rt2x00dev, 33, 0xF1);
  7108. rt2800_rfcsr_write_dccal(rt2x00dev, 34, 0xA1);
  7109. rt2800_rfcsr_write_dccal(rt2x00dev, 35, 0x01);
  7110. rt2800_rfcsr_write_dccal(rt2x00dev, 41, 0x00);
  7111. rt2800_rfcsr_write_dccal(rt2x00dev, 42, 0x00);
  7112. rt2800_rfcsr_write_dccal(rt2x00dev, 43, 0x00);
  7113. rt2800_rfcsr_write_dccal(rt2x00dev, 44, 0x00);
  7114. rt2800_rfcsr_write_dccal(rt2x00dev, 45, 0x00);
  7115. rt2800_rfcsr_write_dccal(rt2x00dev, 46, 0x00);
  7116. rt2800_rfcsr_write_dccal(rt2x00dev, 47, 0x3E);
  7117. rt2800_rfcsr_write_dccal(rt2x00dev, 48, 0x3D);
  7118. rt2800_rfcsr_write_dccal(rt2x00dev, 49, 0x3E);
  7119. rt2800_rfcsr_write_dccal(rt2x00dev, 50, 0x3D);
  7120. rt2800_rfcsr_write_dccal(rt2x00dev, 51, 0x3E);
  7121. rt2800_rfcsr_write_dccal(rt2x00dev, 52, 0x3D);
  7122. rt2800_rfcsr_write_dccal(rt2x00dev, 53, 0x00);
  7123. rt2800_rfcsr_write_dccal(rt2x00dev, 54, 0x00);
  7124. rt2800_rfcsr_write_dccal(rt2x00dev, 55, 0x00);
  7125. rt2800_rfcsr_write_dccal(rt2x00dev, 56, 0x00);
  7126. rt2800_rfcsr_write_dccal(rt2x00dev, 57, 0x00);
  7127. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  7128. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  7129. rt2800_rfcsr_write_dccal(rt2x00dev, 60, 0x0A);
  7130. rt2800_rfcsr_write_dccal(rt2x00dev, 61, 0x00);
  7131. rt2800_rfcsr_write_dccal(rt2x00dev, 62, 0x00);
  7132. rt2800_rfcsr_write_dccal(rt2x00dev, 63, 0x00);
  7133. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x08);
  7134. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x04);
  7135. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x20);
  7136. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  7137. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x7C);
  7138. rt2800_bw_filter_calibration(rt2x00dev, true);
  7139. rt2800_bw_filter_calibration(rt2x00dev, false);
  7140. }
  7141. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  7142. {
  7143. if (rt2800_is_305x_soc(rt2x00dev)) {
  7144. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  7145. return;
  7146. }
  7147. switch (rt2x00dev->chip.rt) {
  7148. case RT3070:
  7149. case RT3071:
  7150. case RT3090:
  7151. rt2800_init_rfcsr_30xx(rt2x00dev);
  7152. break;
  7153. case RT3290:
  7154. rt2800_init_rfcsr_3290(rt2x00dev);
  7155. break;
  7156. case RT3352:
  7157. rt2800_init_rfcsr_3352(rt2x00dev);
  7158. break;
  7159. case RT3390:
  7160. rt2800_init_rfcsr_3390(rt2x00dev);
  7161. break;
  7162. case RT3572:
  7163. rt2800_init_rfcsr_3572(rt2x00dev);
  7164. break;
  7165. case RT3593:
  7166. rt2800_init_rfcsr_3593(rt2x00dev);
  7167. break;
  7168. case RT5350:
  7169. rt2800_init_rfcsr_5350(rt2x00dev);
  7170. break;
  7171. case RT5390:
  7172. rt2800_init_rfcsr_5390(rt2x00dev);
  7173. break;
  7174. case RT5392:
  7175. rt2800_init_rfcsr_5392(rt2x00dev);
  7176. break;
  7177. case RT5592:
  7178. rt2800_init_rfcsr_5592(rt2x00dev);
  7179. break;
  7180. case RT6352:
  7181. rt2800_init_rfcsr_6352(rt2x00dev);
  7182. break;
  7183. }
  7184. }
  7185. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  7186. {
  7187. u32 reg;
  7188. u16 word;
  7189. /*
  7190. * Initialize MAC registers.
  7191. */
  7192. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  7193. rt2800_init_registers(rt2x00dev)))
  7194. return -EIO;
  7195. /*
  7196. * Wait BBP/RF to wake up.
  7197. */
  7198. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
  7199. return -EIO;
  7200. /*
  7201. * Send signal during boot time to initialize firmware.
  7202. */
  7203. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  7204. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  7205. if (rt2x00_is_usb(rt2x00dev))
  7206. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  7207. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  7208. msleep(1);
  7209. /*
  7210. * Make sure BBP is up and running.
  7211. */
  7212. if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
  7213. return -EIO;
  7214. /*
  7215. * Initialize BBP/RF registers.
  7216. */
  7217. rt2800_init_bbp(rt2x00dev);
  7218. rt2800_init_rfcsr(rt2x00dev);
  7219. if (rt2x00_is_usb(rt2x00dev) &&
  7220. (rt2x00_rt(rt2x00dev, RT3070) ||
  7221. rt2x00_rt(rt2x00dev, RT3071) ||
  7222. rt2x00_rt(rt2x00dev, RT3572))) {
  7223. udelay(200);
  7224. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  7225. udelay(10);
  7226. }
  7227. /*
  7228. * Enable RX.
  7229. */
  7230. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  7231. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  7232. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  7233. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7234. udelay(50);
  7235. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  7236. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  7237. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  7238. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  7239. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  7240. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  7241. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  7242. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  7243. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7244. /*
  7245. * Initialize LED control
  7246. */
  7247. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  7248. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  7249. word & 0xff, (word >> 8) & 0xff);
  7250. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  7251. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  7252. word & 0xff, (word >> 8) & 0xff);
  7253. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  7254. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  7255. word & 0xff, (word >> 8) & 0xff);
  7256. return 0;
  7257. }
  7258. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  7259. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  7260. {
  7261. u32 reg;
  7262. rt2800_disable_wpdma(rt2x00dev);
  7263. /* Wait for DMA, ignore error */
  7264. rt2800_wait_wpdma_ready(rt2x00dev);
  7265. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  7266. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  7267. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  7268. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7269. }
  7270. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  7271. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  7272. {
  7273. u32 reg;
  7274. u16 efuse_ctrl_reg;
  7275. if (rt2x00_rt(rt2x00dev, RT3290))
  7276. efuse_ctrl_reg = EFUSE_CTRL_3290;
  7277. else
  7278. efuse_ctrl_reg = EFUSE_CTRL;
  7279. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  7280. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  7281. }
  7282. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  7283. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  7284. {
  7285. u32 reg;
  7286. u16 efuse_ctrl_reg;
  7287. u16 efuse_data0_reg;
  7288. u16 efuse_data1_reg;
  7289. u16 efuse_data2_reg;
  7290. u16 efuse_data3_reg;
  7291. if (rt2x00_rt(rt2x00dev, RT3290)) {
  7292. efuse_ctrl_reg = EFUSE_CTRL_3290;
  7293. efuse_data0_reg = EFUSE_DATA0_3290;
  7294. efuse_data1_reg = EFUSE_DATA1_3290;
  7295. efuse_data2_reg = EFUSE_DATA2_3290;
  7296. efuse_data3_reg = EFUSE_DATA3_3290;
  7297. } else {
  7298. efuse_ctrl_reg = EFUSE_CTRL;
  7299. efuse_data0_reg = EFUSE_DATA0;
  7300. efuse_data1_reg = EFUSE_DATA1;
  7301. efuse_data2_reg = EFUSE_DATA2;
  7302. efuse_data3_reg = EFUSE_DATA3;
  7303. }
  7304. mutex_lock(&rt2x00dev->csr_mutex);
  7305. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  7306. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  7307. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  7308. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  7309. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  7310. /* Wait until the EEPROM has been loaded */
  7311. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  7312. /* Apparently the data is read from end to start */
  7313. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  7314. /* The returned value is in CPU order, but eeprom is le */
  7315. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  7316. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  7317. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  7318. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  7319. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  7320. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  7321. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  7322. mutex_unlock(&rt2x00dev->csr_mutex);
  7323. }
  7324. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  7325. {
  7326. unsigned int i;
  7327. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  7328. rt2800_efuse_read(rt2x00dev, i);
  7329. return 0;
  7330. }
  7331. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  7332. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  7333. {
  7334. u16 word;
  7335. if (rt2x00_rt(rt2x00dev, RT3593))
  7336. return 0;
  7337. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  7338. if ((word & 0x00ff) != 0x00ff)
  7339. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  7340. return 0;
  7341. }
  7342. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  7343. {
  7344. u16 word;
  7345. if (rt2x00_rt(rt2x00dev, RT3593))
  7346. return 0;
  7347. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  7348. if ((word & 0x00ff) != 0x00ff)
  7349. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  7350. return 0;
  7351. }
  7352. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  7353. {
  7354. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  7355. u16 word;
  7356. u8 *mac;
  7357. u8 default_lna_gain;
  7358. int retval;
  7359. /*
  7360. * Read the EEPROM.
  7361. */
  7362. retval = rt2800_read_eeprom(rt2x00dev);
  7363. if (retval)
  7364. return retval;
  7365. /*
  7366. * Start validation of the data that has been read.
  7367. */
  7368. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  7369. rt2x00lib_set_mac_address(rt2x00dev, mac);
  7370. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  7371. if (word == 0xffff) {
  7372. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  7373. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  7374. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  7375. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  7376. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  7377. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  7378. rt2x00_rt(rt2x00dev, RT2872)) {
  7379. /*
  7380. * There is a max of 2 RX streams for RT28x0 series
  7381. */
  7382. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  7383. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  7384. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  7385. }
  7386. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  7387. if (word == 0xffff) {
  7388. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  7389. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  7390. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  7391. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  7392. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  7393. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  7394. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  7395. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  7396. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  7397. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  7398. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  7399. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  7400. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  7401. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  7402. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  7403. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  7404. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  7405. }
  7406. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  7407. if ((word & 0x00ff) == 0x00ff) {
  7408. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  7409. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  7410. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  7411. }
  7412. if ((word & 0xff00) == 0xff00) {
  7413. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  7414. LED_MODE_TXRX_ACTIVITY);
  7415. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  7416. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  7417. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  7418. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  7419. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  7420. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  7421. }
  7422. /*
  7423. * During the LNA validation we are going to use
  7424. * lna0 as correct value. Note that EEPROM_LNA
  7425. * is never validated.
  7426. */
  7427. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  7428. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  7429. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  7430. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  7431. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  7432. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  7433. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  7434. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  7435. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  7436. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  7437. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  7438. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  7439. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  7440. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  7441. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  7442. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  7443. default_lna_gain);
  7444. }
  7445. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  7446. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  7447. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  7448. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  7449. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  7450. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  7451. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  7452. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  7453. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  7454. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  7455. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  7456. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  7457. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  7458. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  7459. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  7460. default_lna_gain);
  7461. }
  7462. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  7463. if (rt2x00_rt(rt2x00dev, RT3593)) {
  7464. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
  7465. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  7466. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  7467. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  7468. default_lna_gain);
  7469. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  7470. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  7471. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  7472. default_lna_gain);
  7473. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  7474. }
  7475. return 0;
  7476. }
  7477. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  7478. {
  7479. u16 value;
  7480. u16 eeprom;
  7481. u16 rf;
  7482. /*
  7483. * Read EEPROM word for configuration.
  7484. */
  7485. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  7486. /*
  7487. * Identify RF chipset by EEPROM value
  7488. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  7489. * RT53xx: defined in "EEPROM_CHIP_ID" field
  7490. */
  7491. if (rt2x00_rt(rt2x00dev, RT3290) ||
  7492. rt2x00_rt(rt2x00dev, RT5390) ||
  7493. rt2x00_rt(rt2x00dev, RT5392) ||
  7494. rt2x00_rt(rt2x00dev, RT6352))
  7495. rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  7496. else if (rt2x00_rt(rt2x00dev, RT3352))
  7497. rf = RF3322;
  7498. else if (rt2x00_rt(rt2x00dev, RT5350))
  7499. rf = RF5350;
  7500. else
  7501. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  7502. switch (rf) {
  7503. case RF2820:
  7504. case RF2850:
  7505. case RF2720:
  7506. case RF2750:
  7507. case RF3020:
  7508. case RF2020:
  7509. case RF3021:
  7510. case RF3022:
  7511. case RF3052:
  7512. case RF3053:
  7513. case RF3070:
  7514. case RF3290:
  7515. case RF3320:
  7516. case RF3322:
  7517. case RF5350:
  7518. case RF5360:
  7519. case RF5362:
  7520. case RF5370:
  7521. case RF5372:
  7522. case RF5390:
  7523. case RF5392:
  7524. case RF5592:
  7525. case RF7620:
  7526. break;
  7527. default:
  7528. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  7529. rf);
  7530. return -ENODEV;
  7531. }
  7532. rt2x00_set_rf(rt2x00dev, rf);
  7533. /*
  7534. * Identify default antenna configuration.
  7535. */
  7536. rt2x00dev->default_ant.tx_chain_num =
  7537. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  7538. rt2x00dev->default_ant.rx_chain_num =
  7539. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  7540. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  7541. if (rt2x00_rt(rt2x00dev, RT3070) ||
  7542. rt2x00_rt(rt2x00dev, RT3090) ||
  7543. rt2x00_rt(rt2x00dev, RT3352) ||
  7544. rt2x00_rt(rt2x00dev, RT3390)) {
  7545. value = rt2x00_get_field16(eeprom,
  7546. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  7547. switch (value) {
  7548. case 0:
  7549. case 1:
  7550. case 2:
  7551. rt2x00dev->default_ant.tx = ANTENNA_A;
  7552. rt2x00dev->default_ant.rx = ANTENNA_A;
  7553. break;
  7554. case 3:
  7555. rt2x00dev->default_ant.tx = ANTENNA_A;
  7556. rt2x00dev->default_ant.rx = ANTENNA_B;
  7557. break;
  7558. }
  7559. } else {
  7560. rt2x00dev->default_ant.tx = ANTENNA_A;
  7561. rt2x00dev->default_ant.rx = ANTENNA_A;
  7562. }
  7563. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  7564. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  7565. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  7566. }
  7567. /*
  7568. * Determine external LNA informations.
  7569. */
  7570. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  7571. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  7572. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  7573. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  7574. /*
  7575. * Detect if this device has an hardware controlled radio.
  7576. */
  7577. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  7578. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  7579. /*
  7580. * Detect if this device has Bluetooth co-existence.
  7581. */
  7582. if (!rt2x00_rt(rt2x00dev, RT3352) &&
  7583. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  7584. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  7585. /*
  7586. * Read frequency offset and RF programming sequence.
  7587. */
  7588. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  7589. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  7590. /*
  7591. * Store led settings, for correct led behaviour.
  7592. */
  7593. #ifdef CONFIG_RT2X00_LIB_LEDS
  7594. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  7595. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  7596. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  7597. rt2x00dev->led_mcu_reg = eeprom;
  7598. #endif /* CONFIG_RT2X00_LIB_LEDS */
  7599. /*
  7600. * Check if support EIRP tx power limit feature.
  7601. */
  7602. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  7603. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  7604. EIRP_MAX_TX_POWER_LIMIT)
  7605. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  7606. /*
  7607. * Detect if device uses internal or external PA
  7608. */
  7609. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  7610. if (rt2x00_rt(rt2x00dev, RT3352)) {
  7611. if (rt2x00_get_field16(eeprom,
  7612. EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352))
  7613. __set_bit(CAPABILITY_EXTERNAL_PA_TX0,
  7614. &rt2x00dev->cap_flags);
  7615. if (rt2x00_get_field16(eeprom,
  7616. EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352))
  7617. __set_bit(CAPABILITY_EXTERNAL_PA_TX1,
  7618. &rt2x00dev->cap_flags);
  7619. }
  7620. return 0;
  7621. }
  7622. /*
  7623. * RF value list for rt28xx
  7624. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  7625. */
  7626. static const struct rf_channel rf_vals[] = {
  7627. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  7628. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  7629. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  7630. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  7631. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  7632. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  7633. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  7634. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  7635. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  7636. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  7637. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  7638. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  7639. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  7640. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  7641. /* 802.11 UNI / HyperLan 2 */
  7642. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  7643. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  7644. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  7645. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  7646. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  7647. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  7648. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  7649. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  7650. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  7651. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  7652. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  7653. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  7654. /* 802.11 HyperLan 2 */
  7655. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  7656. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  7657. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  7658. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  7659. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  7660. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  7661. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  7662. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  7663. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  7664. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  7665. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  7666. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  7667. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  7668. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  7669. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  7670. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  7671. /* 802.11 UNII */
  7672. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  7673. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  7674. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  7675. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  7676. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  7677. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  7678. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  7679. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  7680. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  7681. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  7682. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  7683. /* 802.11 Japan */
  7684. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  7685. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  7686. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  7687. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  7688. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  7689. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  7690. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  7691. };
  7692. /*
  7693. * RF value list for rt3xxx
  7694. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
  7695. */
  7696. static const struct rf_channel rf_vals_3x[] = {
  7697. {1, 241, 2, 2 },
  7698. {2, 241, 2, 7 },
  7699. {3, 242, 2, 2 },
  7700. {4, 242, 2, 7 },
  7701. {5, 243, 2, 2 },
  7702. {6, 243, 2, 7 },
  7703. {7, 244, 2, 2 },
  7704. {8, 244, 2, 7 },
  7705. {9, 245, 2, 2 },
  7706. {10, 245, 2, 7 },
  7707. {11, 246, 2, 2 },
  7708. {12, 246, 2, 7 },
  7709. {13, 247, 2, 2 },
  7710. {14, 248, 2, 4 },
  7711. /* 802.11 UNI / HyperLan 2 */
  7712. {36, 0x56, 0, 4},
  7713. {38, 0x56, 0, 6},
  7714. {40, 0x56, 0, 8},
  7715. {44, 0x57, 0, 0},
  7716. {46, 0x57, 0, 2},
  7717. {48, 0x57, 0, 4},
  7718. {52, 0x57, 0, 8},
  7719. {54, 0x57, 0, 10},
  7720. {56, 0x58, 0, 0},
  7721. {60, 0x58, 0, 4},
  7722. {62, 0x58, 0, 6},
  7723. {64, 0x58, 0, 8},
  7724. /* 802.11 HyperLan 2 */
  7725. {100, 0x5b, 0, 8},
  7726. {102, 0x5b, 0, 10},
  7727. {104, 0x5c, 0, 0},
  7728. {108, 0x5c, 0, 4},
  7729. {110, 0x5c, 0, 6},
  7730. {112, 0x5c, 0, 8},
  7731. {116, 0x5d, 0, 0},
  7732. {118, 0x5d, 0, 2},
  7733. {120, 0x5d, 0, 4},
  7734. {124, 0x5d, 0, 8},
  7735. {126, 0x5d, 0, 10},
  7736. {128, 0x5e, 0, 0},
  7737. {132, 0x5e, 0, 4},
  7738. {134, 0x5e, 0, 6},
  7739. {136, 0x5e, 0, 8},
  7740. {140, 0x5f, 0, 0},
  7741. /* 802.11 UNII */
  7742. {149, 0x5f, 0, 9},
  7743. {151, 0x5f, 0, 11},
  7744. {153, 0x60, 0, 1},
  7745. {157, 0x60, 0, 5},
  7746. {159, 0x60, 0, 7},
  7747. {161, 0x60, 0, 9},
  7748. {165, 0x61, 0, 1},
  7749. {167, 0x61, 0, 3},
  7750. {169, 0x61, 0, 5},
  7751. {171, 0x61, 0, 7},
  7752. {173, 0x61, 0, 9},
  7753. };
  7754. /*
  7755. * RF value list for rt3xxx with Xtal20MHz
  7756. * Supports: 2.4 GHz (all) (RF3322)
  7757. */
  7758. static const struct rf_channel rf_vals_3x_xtal20[] = {
  7759. {1, 0xE2, 2, 0x14},
  7760. {2, 0xE3, 2, 0x14},
  7761. {3, 0xE4, 2, 0x14},
  7762. {4, 0xE5, 2, 0x14},
  7763. {5, 0xE6, 2, 0x14},
  7764. {6, 0xE7, 2, 0x14},
  7765. {7, 0xE8, 2, 0x14},
  7766. {8, 0xE9, 2, 0x14},
  7767. {9, 0xEA, 2, 0x14},
  7768. {10, 0xEB, 2, 0x14},
  7769. {11, 0xEC, 2, 0x14},
  7770. {12, 0xED, 2, 0x14},
  7771. {13, 0xEE, 2, 0x14},
  7772. {14, 0xF0, 2, 0x18},
  7773. };
  7774. static const struct rf_channel rf_vals_5592_xtal20[] = {
  7775. /* Channel, N, K, mod, R */
  7776. {1, 482, 4, 10, 3},
  7777. {2, 483, 4, 10, 3},
  7778. {3, 484, 4, 10, 3},
  7779. {4, 485, 4, 10, 3},
  7780. {5, 486, 4, 10, 3},
  7781. {6, 487, 4, 10, 3},
  7782. {7, 488, 4, 10, 3},
  7783. {8, 489, 4, 10, 3},
  7784. {9, 490, 4, 10, 3},
  7785. {10, 491, 4, 10, 3},
  7786. {11, 492, 4, 10, 3},
  7787. {12, 493, 4, 10, 3},
  7788. {13, 494, 4, 10, 3},
  7789. {14, 496, 8, 10, 3},
  7790. {36, 172, 8, 12, 1},
  7791. {38, 173, 0, 12, 1},
  7792. {40, 173, 4, 12, 1},
  7793. {42, 173, 8, 12, 1},
  7794. {44, 174, 0, 12, 1},
  7795. {46, 174, 4, 12, 1},
  7796. {48, 174, 8, 12, 1},
  7797. {50, 175, 0, 12, 1},
  7798. {52, 175, 4, 12, 1},
  7799. {54, 175, 8, 12, 1},
  7800. {56, 176, 0, 12, 1},
  7801. {58, 176, 4, 12, 1},
  7802. {60, 176, 8, 12, 1},
  7803. {62, 177, 0, 12, 1},
  7804. {64, 177, 4, 12, 1},
  7805. {100, 183, 4, 12, 1},
  7806. {102, 183, 8, 12, 1},
  7807. {104, 184, 0, 12, 1},
  7808. {106, 184, 4, 12, 1},
  7809. {108, 184, 8, 12, 1},
  7810. {110, 185, 0, 12, 1},
  7811. {112, 185, 4, 12, 1},
  7812. {114, 185, 8, 12, 1},
  7813. {116, 186, 0, 12, 1},
  7814. {118, 186, 4, 12, 1},
  7815. {120, 186, 8, 12, 1},
  7816. {122, 187, 0, 12, 1},
  7817. {124, 187, 4, 12, 1},
  7818. {126, 187, 8, 12, 1},
  7819. {128, 188, 0, 12, 1},
  7820. {130, 188, 4, 12, 1},
  7821. {132, 188, 8, 12, 1},
  7822. {134, 189, 0, 12, 1},
  7823. {136, 189, 4, 12, 1},
  7824. {138, 189, 8, 12, 1},
  7825. {140, 190, 0, 12, 1},
  7826. {149, 191, 6, 12, 1},
  7827. {151, 191, 10, 12, 1},
  7828. {153, 192, 2, 12, 1},
  7829. {155, 192, 6, 12, 1},
  7830. {157, 192, 10, 12, 1},
  7831. {159, 193, 2, 12, 1},
  7832. {161, 193, 6, 12, 1},
  7833. {165, 194, 2, 12, 1},
  7834. {184, 164, 0, 12, 1},
  7835. {188, 164, 4, 12, 1},
  7836. {192, 165, 8, 12, 1},
  7837. {196, 166, 0, 12, 1},
  7838. };
  7839. static const struct rf_channel rf_vals_5592_xtal40[] = {
  7840. /* Channel, N, K, mod, R */
  7841. {1, 241, 2, 10, 3},
  7842. {2, 241, 7, 10, 3},
  7843. {3, 242, 2, 10, 3},
  7844. {4, 242, 7, 10, 3},
  7845. {5, 243, 2, 10, 3},
  7846. {6, 243, 7, 10, 3},
  7847. {7, 244, 2, 10, 3},
  7848. {8, 244, 7, 10, 3},
  7849. {9, 245, 2, 10, 3},
  7850. {10, 245, 7, 10, 3},
  7851. {11, 246, 2, 10, 3},
  7852. {12, 246, 7, 10, 3},
  7853. {13, 247, 2, 10, 3},
  7854. {14, 248, 4, 10, 3},
  7855. {36, 86, 4, 12, 1},
  7856. {38, 86, 6, 12, 1},
  7857. {40, 86, 8, 12, 1},
  7858. {42, 86, 10, 12, 1},
  7859. {44, 87, 0, 12, 1},
  7860. {46, 87, 2, 12, 1},
  7861. {48, 87, 4, 12, 1},
  7862. {50, 87, 6, 12, 1},
  7863. {52, 87, 8, 12, 1},
  7864. {54, 87, 10, 12, 1},
  7865. {56, 88, 0, 12, 1},
  7866. {58, 88, 2, 12, 1},
  7867. {60, 88, 4, 12, 1},
  7868. {62, 88, 6, 12, 1},
  7869. {64, 88, 8, 12, 1},
  7870. {100, 91, 8, 12, 1},
  7871. {102, 91, 10, 12, 1},
  7872. {104, 92, 0, 12, 1},
  7873. {106, 92, 2, 12, 1},
  7874. {108, 92, 4, 12, 1},
  7875. {110, 92, 6, 12, 1},
  7876. {112, 92, 8, 12, 1},
  7877. {114, 92, 10, 12, 1},
  7878. {116, 93, 0, 12, 1},
  7879. {118, 93, 2, 12, 1},
  7880. {120, 93, 4, 12, 1},
  7881. {122, 93, 6, 12, 1},
  7882. {124, 93, 8, 12, 1},
  7883. {126, 93, 10, 12, 1},
  7884. {128, 94, 0, 12, 1},
  7885. {130, 94, 2, 12, 1},
  7886. {132, 94, 4, 12, 1},
  7887. {134, 94, 6, 12, 1},
  7888. {136, 94, 8, 12, 1},
  7889. {138, 94, 10, 12, 1},
  7890. {140, 95, 0, 12, 1},
  7891. {149, 95, 9, 12, 1},
  7892. {151, 95, 11, 12, 1},
  7893. {153, 96, 1, 12, 1},
  7894. {155, 96, 3, 12, 1},
  7895. {157, 96, 5, 12, 1},
  7896. {159, 96, 7, 12, 1},
  7897. {161, 96, 9, 12, 1},
  7898. {165, 97, 1, 12, 1},
  7899. {184, 82, 0, 12, 1},
  7900. {188, 82, 4, 12, 1},
  7901. {192, 82, 8, 12, 1},
  7902. {196, 83, 0, 12, 1},
  7903. };
  7904. static const struct rf_channel rf_vals_7620[] = {
  7905. {1, 0x50, 0x99, 0x99, 1},
  7906. {2, 0x50, 0x44, 0x44, 2},
  7907. {3, 0x50, 0xEE, 0xEE, 2},
  7908. {4, 0x50, 0x99, 0x99, 3},
  7909. {5, 0x51, 0x44, 0x44, 0},
  7910. {6, 0x51, 0xEE, 0xEE, 0},
  7911. {7, 0x51, 0x99, 0x99, 1},
  7912. {8, 0x51, 0x44, 0x44, 2},
  7913. {9, 0x51, 0xEE, 0xEE, 2},
  7914. {10, 0x51, 0x99, 0x99, 3},
  7915. {11, 0x52, 0x44, 0x44, 0},
  7916. {12, 0x52, 0xEE, 0xEE, 0},
  7917. {13, 0x52, 0x99, 0x99, 1},
  7918. {14, 0x52, 0x33, 0x33, 3},
  7919. };
  7920. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  7921. {
  7922. struct hw_mode_spec *spec = &rt2x00dev->spec;
  7923. struct channel_info *info;
  7924. char *default_power1;
  7925. char *default_power2;
  7926. char *default_power3;
  7927. unsigned int i, tx_chains, rx_chains;
  7928. u32 reg;
  7929. /*
  7930. * Disable powersaving as default.
  7931. */
  7932. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  7933. /*
  7934. * Change default retry settings to values corresponding more closely
  7935. * to rate[0].count setting of minstrel rate control algorithm.
  7936. */
  7937. rt2x00dev->hw->wiphy->retry_short = 2;
  7938. rt2x00dev->hw->wiphy->retry_long = 2;
  7939. /*
  7940. * Initialize all hw fields.
  7941. */
  7942. ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
  7943. ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
  7944. ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
  7945. ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
  7946. ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
  7947. /*
  7948. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  7949. * unless we are capable of sending the buffered frames out after the
  7950. * DTIM transmission using rt2x00lib_beacondone. This will send out
  7951. * multicast and broadcast traffic immediately instead of buffering it
  7952. * infinitly and thus dropping it after some time.
  7953. */
  7954. if (!rt2x00_is_usb(rt2x00dev))
  7955. ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
  7956. /* Set MFP if HW crypto is disabled. */
  7957. if (rt2800_hwcrypt_disabled(rt2x00dev))
  7958. ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
  7959. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  7960. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  7961. rt2800_eeprom_addr(rt2x00dev,
  7962. EEPROM_MAC_ADDR_0));
  7963. /*
  7964. * As rt2800 has a global fallback table we cannot specify
  7965. * more then one tx rate per frame but since the hw will
  7966. * try several rates (based on the fallback table) we should
  7967. * initialize max_report_rates to the maximum number of rates
  7968. * we are going to try. Otherwise mac80211 will truncate our
  7969. * reported tx rates and the rc algortihm will end up with
  7970. * incorrect data.
  7971. */
  7972. rt2x00dev->hw->max_rates = 1;
  7973. rt2x00dev->hw->max_report_rates = 7;
  7974. rt2x00dev->hw->max_rate_tries = 1;
  7975. /*
  7976. * Initialize hw_mode information.
  7977. */
  7978. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  7979. switch (rt2x00dev->chip.rf) {
  7980. case RF2720:
  7981. case RF2820:
  7982. spec->num_channels = 14;
  7983. spec->channels = rf_vals;
  7984. break;
  7985. case RF2750:
  7986. case RF2850:
  7987. spec->num_channels = ARRAY_SIZE(rf_vals);
  7988. spec->channels = rf_vals;
  7989. break;
  7990. case RF2020:
  7991. case RF3020:
  7992. case RF3021:
  7993. case RF3022:
  7994. case RF3070:
  7995. case RF3290:
  7996. case RF3320:
  7997. case RF3322:
  7998. case RF5350:
  7999. case RF5360:
  8000. case RF5362:
  8001. case RF5370:
  8002. case RF5372:
  8003. case RF5390:
  8004. case RF5392:
  8005. spec->num_channels = 14;
  8006. if (rt2800_clk_is_20mhz(rt2x00dev))
  8007. spec->channels = rf_vals_3x_xtal20;
  8008. else
  8009. spec->channels = rf_vals_3x;
  8010. break;
  8011. case RF7620:
  8012. spec->num_channels = ARRAY_SIZE(rf_vals_7620);
  8013. spec->channels = rf_vals_7620;
  8014. break;
  8015. case RF3052:
  8016. case RF3053:
  8017. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  8018. spec->channels = rf_vals_3x;
  8019. break;
  8020. case RF5592:
  8021. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  8022. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  8023. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  8024. spec->channels = rf_vals_5592_xtal40;
  8025. } else {
  8026. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  8027. spec->channels = rf_vals_5592_xtal20;
  8028. }
  8029. break;
  8030. }
  8031. if (WARN_ON_ONCE(!spec->channels))
  8032. return -ENODEV;
  8033. spec->supported_bands = SUPPORT_BAND_2GHZ;
  8034. if (spec->num_channels > 14)
  8035. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  8036. /*
  8037. * Initialize HT information.
  8038. */
  8039. if (!rt2x00_rf(rt2x00dev, RF2020))
  8040. spec->ht.ht_supported = true;
  8041. else
  8042. spec->ht.ht_supported = false;
  8043. spec->ht.cap =
  8044. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  8045. IEEE80211_HT_CAP_GRN_FLD |
  8046. IEEE80211_HT_CAP_SGI_20 |
  8047. IEEE80211_HT_CAP_SGI_40;
  8048. tx_chains = rt2x00dev->default_ant.tx_chain_num;
  8049. rx_chains = rt2x00dev->default_ant.rx_chain_num;
  8050. if (tx_chains >= 2)
  8051. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  8052. spec->ht.cap |= rx_chains << IEEE80211_HT_CAP_RX_STBC_SHIFT;
  8053. spec->ht.ampdu_factor = (rx_chains > 1) ? 3 : 2;
  8054. spec->ht.ampdu_density = 4;
  8055. spec->ht.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  8056. if (tx_chains != rx_chains) {
  8057. spec->ht.mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  8058. spec->ht.mcs.tx_params |=
  8059. (tx_chains - 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  8060. }
  8061. switch (rx_chains) {
  8062. case 3:
  8063. spec->ht.mcs.rx_mask[2] = 0xff;
  8064. case 2:
  8065. spec->ht.mcs.rx_mask[1] = 0xff;
  8066. case 1:
  8067. spec->ht.mcs.rx_mask[0] = 0xff;
  8068. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  8069. break;
  8070. }
  8071. /*
  8072. * Create channel information array
  8073. */
  8074. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  8075. if (!info)
  8076. return -ENOMEM;
  8077. spec->channels_info = info;
  8078. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  8079. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  8080. if (rt2x00dev->default_ant.tx_chain_num > 2)
  8081. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  8082. EEPROM_EXT_TXPOWER_BG3);
  8083. else
  8084. default_power3 = NULL;
  8085. for (i = 0; i < 14; i++) {
  8086. info[i].default_power1 = default_power1[i];
  8087. info[i].default_power2 = default_power2[i];
  8088. if (default_power3)
  8089. info[i].default_power3 = default_power3[i];
  8090. }
  8091. if (spec->num_channels > 14) {
  8092. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  8093. EEPROM_TXPOWER_A1);
  8094. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  8095. EEPROM_TXPOWER_A2);
  8096. if (rt2x00dev->default_ant.tx_chain_num > 2)
  8097. default_power3 =
  8098. rt2800_eeprom_addr(rt2x00dev,
  8099. EEPROM_EXT_TXPOWER_A3);
  8100. else
  8101. default_power3 = NULL;
  8102. for (i = 14; i < spec->num_channels; i++) {
  8103. info[i].default_power1 = default_power1[i - 14];
  8104. info[i].default_power2 = default_power2[i - 14];
  8105. if (default_power3)
  8106. info[i].default_power3 = default_power3[i - 14];
  8107. }
  8108. }
  8109. switch (rt2x00dev->chip.rf) {
  8110. case RF2020:
  8111. case RF3020:
  8112. case RF3021:
  8113. case RF3022:
  8114. case RF3320:
  8115. case RF3052:
  8116. case RF3053:
  8117. case RF3070:
  8118. case RF3290:
  8119. case RF5350:
  8120. case RF5360:
  8121. case RF5362:
  8122. case RF5370:
  8123. case RF5372:
  8124. case RF5390:
  8125. case RF5392:
  8126. case RF5592:
  8127. case RF7620:
  8128. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  8129. break;
  8130. }
  8131. return 0;
  8132. }
  8133. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  8134. {
  8135. u32 reg;
  8136. u32 rt;
  8137. u32 rev;
  8138. if (rt2x00_rt(rt2x00dev, RT3290))
  8139. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  8140. else
  8141. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  8142. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  8143. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  8144. switch (rt) {
  8145. case RT2860:
  8146. case RT2872:
  8147. case RT2883:
  8148. case RT3070:
  8149. case RT3071:
  8150. case RT3090:
  8151. case RT3290:
  8152. case RT3352:
  8153. case RT3390:
  8154. case RT3572:
  8155. case RT3593:
  8156. case RT5350:
  8157. case RT5390:
  8158. case RT5392:
  8159. case RT5592:
  8160. break;
  8161. default:
  8162. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  8163. rt, rev);
  8164. return -ENODEV;
  8165. }
  8166. if (rt == RT5390 && rt2x00_is_soc(rt2x00dev))
  8167. rt = RT6352;
  8168. rt2x00_set_rt(rt2x00dev, rt, rev);
  8169. return 0;
  8170. }
  8171. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  8172. {
  8173. int retval;
  8174. u32 reg;
  8175. retval = rt2800_probe_rt(rt2x00dev);
  8176. if (retval)
  8177. return retval;
  8178. /*
  8179. * Allocate eeprom data.
  8180. */
  8181. retval = rt2800_validate_eeprom(rt2x00dev);
  8182. if (retval)
  8183. return retval;
  8184. retval = rt2800_init_eeprom(rt2x00dev);
  8185. if (retval)
  8186. return retval;
  8187. /*
  8188. * Enable rfkill polling by setting GPIO direction of the
  8189. * rfkill switch GPIO pin correctly.
  8190. */
  8191. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  8192. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  8193. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  8194. /*
  8195. * Initialize hw specifications.
  8196. */
  8197. retval = rt2800_probe_hw_mode(rt2x00dev);
  8198. if (retval)
  8199. return retval;
  8200. /*
  8201. * Set device capabilities.
  8202. */
  8203. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  8204. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  8205. if (!rt2x00_is_usb(rt2x00dev))
  8206. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  8207. /*
  8208. * Set device requirements.
  8209. */
  8210. if (!rt2x00_is_soc(rt2x00dev))
  8211. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  8212. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  8213. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  8214. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  8215. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  8216. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  8217. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  8218. if (rt2x00_is_usb(rt2x00dev))
  8219. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  8220. else {
  8221. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  8222. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  8223. }
  8224. /*
  8225. * Set the rssi offset.
  8226. */
  8227. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  8228. return 0;
  8229. }
  8230. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  8231. /*
  8232. * IEEE80211 stack callback functions.
  8233. */
  8234. void rt2800_get_key_seq(struct ieee80211_hw *hw,
  8235. struct ieee80211_key_conf *key,
  8236. struct ieee80211_key_seq *seq)
  8237. {
  8238. struct rt2x00_dev *rt2x00dev = hw->priv;
  8239. struct mac_iveiv_entry iveiv_entry;
  8240. u32 offset;
  8241. if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
  8242. return;
  8243. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  8244. rt2800_register_multiread(rt2x00dev, offset,
  8245. &iveiv_entry, sizeof(iveiv_entry));
  8246. memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
  8247. memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
  8248. }
  8249. EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
  8250. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  8251. {
  8252. struct rt2x00_dev *rt2x00dev = hw->priv;
  8253. u32 reg;
  8254. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  8255. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  8256. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  8257. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  8258. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  8259. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  8260. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  8261. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  8262. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  8263. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  8264. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  8265. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  8266. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  8267. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  8268. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  8269. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  8270. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  8271. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  8272. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  8273. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  8274. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  8275. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  8276. return 0;
  8277. }
  8278. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  8279. int rt2800_conf_tx(struct ieee80211_hw *hw,
  8280. struct ieee80211_vif *vif, u16 queue_idx,
  8281. const struct ieee80211_tx_queue_params *params)
  8282. {
  8283. struct rt2x00_dev *rt2x00dev = hw->priv;
  8284. struct data_queue *queue;
  8285. struct rt2x00_field32 field;
  8286. int retval;
  8287. u32 reg;
  8288. u32 offset;
  8289. /*
  8290. * First pass the configuration through rt2x00lib, that will
  8291. * update the queue settings and validate the input. After that
  8292. * we are free to update the registers based on the value
  8293. * in the queue parameter.
  8294. */
  8295. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  8296. if (retval)
  8297. return retval;
  8298. /*
  8299. * We only need to perform additional register initialization
  8300. * for WMM queues/
  8301. */
  8302. if (queue_idx >= 4)
  8303. return 0;
  8304. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  8305. /* Update WMM TXOP register */
  8306. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  8307. field.bit_offset = (queue_idx & 1) * 16;
  8308. field.bit_mask = 0xffff << field.bit_offset;
  8309. rt2800_register_read(rt2x00dev, offset, &reg);
  8310. rt2x00_set_field32(&reg, field, queue->txop);
  8311. rt2800_register_write(rt2x00dev, offset, reg);
  8312. /* Update WMM registers */
  8313. field.bit_offset = queue_idx * 4;
  8314. field.bit_mask = 0xf << field.bit_offset;
  8315. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  8316. rt2x00_set_field32(&reg, field, queue->aifs);
  8317. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  8318. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  8319. rt2x00_set_field32(&reg, field, queue->cw_min);
  8320. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  8321. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  8322. rt2x00_set_field32(&reg, field, queue->cw_max);
  8323. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  8324. /* Update EDCA registers */
  8325. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  8326. rt2800_register_read(rt2x00dev, offset, &reg);
  8327. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  8328. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  8329. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  8330. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  8331. rt2800_register_write(rt2x00dev, offset, reg);
  8332. return 0;
  8333. }
  8334. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  8335. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  8336. {
  8337. struct rt2x00_dev *rt2x00dev = hw->priv;
  8338. u64 tsf;
  8339. u32 reg;
  8340. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  8341. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  8342. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  8343. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  8344. return tsf;
  8345. }
  8346. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  8347. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  8348. struct ieee80211_ampdu_params *params)
  8349. {
  8350. struct ieee80211_sta *sta = params->sta;
  8351. enum ieee80211_ampdu_mlme_action action = params->action;
  8352. u16 tid = params->tid;
  8353. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  8354. int ret = 0;
  8355. /*
  8356. * Don't allow aggregation for stations the hardware isn't aware
  8357. * of because tx status reports for frames to an unknown station
  8358. * always contain wcid=WCID_END+1 and thus we can't distinguish
  8359. * between multiple stations which leads to unwanted situations
  8360. * when the hw reorders frames due to aggregation.
  8361. */
  8362. if (sta_priv->wcid > WCID_END)
  8363. return 1;
  8364. switch (action) {
  8365. case IEEE80211_AMPDU_RX_START:
  8366. case IEEE80211_AMPDU_RX_STOP:
  8367. /*
  8368. * The hw itself takes care of setting up BlockAck mechanisms.
  8369. * So, we only have to allow mac80211 to nagotiate a BlockAck
  8370. * agreement. Once that is done, the hw will BlockAck incoming
  8371. * AMPDUs without further setup.
  8372. */
  8373. break;
  8374. case IEEE80211_AMPDU_TX_START:
  8375. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  8376. break;
  8377. case IEEE80211_AMPDU_TX_STOP_CONT:
  8378. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  8379. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  8380. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  8381. break;
  8382. case IEEE80211_AMPDU_TX_OPERATIONAL:
  8383. break;
  8384. default:
  8385. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  8386. "Unknown AMPDU action\n");
  8387. }
  8388. return ret;
  8389. }
  8390. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  8391. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  8392. struct survey_info *survey)
  8393. {
  8394. struct rt2x00_dev *rt2x00dev = hw->priv;
  8395. struct ieee80211_conf *conf = &hw->conf;
  8396. u32 idle, busy, busy_ext;
  8397. if (idx != 0)
  8398. return -ENOENT;
  8399. survey->channel = conf->chandef.chan;
  8400. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  8401. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  8402. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  8403. if (idle || busy) {
  8404. survey->filled = SURVEY_INFO_TIME |
  8405. SURVEY_INFO_TIME_BUSY |
  8406. SURVEY_INFO_TIME_EXT_BUSY;
  8407. survey->time = (idle + busy) / 1000;
  8408. survey->time_busy = busy / 1000;
  8409. survey->time_ext_busy = busy_ext / 1000;
  8410. }
  8411. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  8412. survey->filled |= SURVEY_INFO_IN_USE;
  8413. return 0;
  8414. }
  8415. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  8416. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  8417. MODULE_VERSION(DRV_VERSION);
  8418. MODULE_DESCRIPTION("Ralink RT2800 library");
  8419. MODULE_LICENSE("GPL");