rt2800.h 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, see <http://www.gnu.org/licenses/>.
  22. */
  23. /*
  24. Module: rt2800
  25. Abstract: Data structures and registers for the rt2800 modules.
  26. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  27. */
  28. #ifndef RT2800_H
  29. #define RT2800_H
  30. /*
  31. * RF chip defines.
  32. *
  33. * RF2820 2.4G 2T3R
  34. * RF2850 2.4G/5G 2T3R
  35. * RF2720 2.4G 1T2R
  36. * RF2750 2.4G/5G 1T2R
  37. * RF3020 2.4G 1T1R
  38. * RF2020 2.4G B/G
  39. * RF3021 2.4G 1T2R
  40. * RF3022 2.4G 2T2R
  41. * RF3052 2.4G/5G 2T2R
  42. * RF2853 2.4G/5G 3T3R
  43. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  44. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  45. * RF3053 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
  46. * RF5592 2.4G/5G 2T2R
  47. * RF3070 2.4G 1T1R
  48. * RF5360 2.4G 1T1R
  49. * RF5362 2.4G 1T1R
  50. * RF5370 2.4G 1T1R
  51. * RF5390 2.4G 1T1R
  52. */
  53. #define RF2820 0x0001
  54. #define RF2850 0x0002
  55. #define RF2720 0x0003
  56. #define RF2750 0x0004
  57. #define RF3020 0x0005
  58. #define RF2020 0x0006
  59. #define RF3021 0x0007
  60. #define RF3022 0x0008
  61. #define RF3052 0x0009
  62. #define RF2853 0x000a
  63. #define RF3320 0x000b
  64. #define RF3322 0x000c
  65. #define RF3053 0x000d
  66. #define RF5592 0x000f
  67. #define RF3070 0x3070
  68. #define RF3290 0x3290
  69. #define RF5350 0x5350
  70. #define RF5360 0x5360
  71. #define RF5362 0x5362
  72. #define RF5370 0x5370
  73. #define RF5372 0x5372
  74. #define RF5390 0x5390
  75. #define RF5392 0x5392
  76. #define RF7620 0x7620
  77. /*
  78. * Chipset revisions.
  79. */
  80. #define REV_RT2860C 0x0100
  81. #define REV_RT2860D 0x0101
  82. #define REV_RT2872E 0x0200
  83. #define REV_RT3070E 0x0200
  84. #define REV_RT3070F 0x0201
  85. #define REV_RT3071E 0x0211
  86. #define REV_RT3090E 0x0211
  87. #define REV_RT3390E 0x0211
  88. #define REV_RT3593E 0x0211
  89. #define REV_RT5390F 0x0502
  90. #define REV_RT5390R 0x1502
  91. #define REV_RT5592C 0x0221
  92. #define DEFAULT_RSSI_OFFSET 120
  93. /*
  94. * Register layout information.
  95. */
  96. #define CSR_REG_BASE 0x1000
  97. #define CSR_REG_SIZE 0x0800
  98. #define EEPROM_BASE 0x0000
  99. #define EEPROM_SIZE 0x0200
  100. #define BBP_BASE 0x0000
  101. #define BBP_SIZE 0x00ff
  102. #define RF_BASE 0x0004
  103. #define RF_SIZE 0x0010
  104. #define RFCSR_BASE 0x0000
  105. #define RFCSR_SIZE 0x0040
  106. /*
  107. * Number of TX queues.
  108. */
  109. #define NUM_TX_QUEUES 4
  110. /*
  111. * Registers.
  112. */
  113. /*
  114. * MAC_CSR0_3290: MAC_CSR0 for RT3290 to identity MAC version number.
  115. */
  116. #define MAC_CSR0_3290 0x0000
  117. /*
  118. * E2PROM_CSR: PCI EEPROM control register.
  119. * RELOAD: Write 1 to reload eeprom content.
  120. * TYPE: 0: 93c46, 1:93c66.
  121. * LOAD_STATUS: 1:loading, 0:done.
  122. */
  123. #define E2PROM_CSR 0x0004
  124. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  125. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  126. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  127. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  128. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  129. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  130. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  131. /*
  132. * CMB_CTRL_CFG
  133. */
  134. #define CMB_CTRL 0x0020
  135. #define AUX_OPT_BIT0 FIELD32(0x00000001)
  136. #define AUX_OPT_BIT1 FIELD32(0x00000002)
  137. #define AUX_OPT_BIT2 FIELD32(0x00000004)
  138. #define AUX_OPT_BIT3 FIELD32(0x00000008)
  139. #define AUX_OPT_BIT4 FIELD32(0x00000010)
  140. #define AUX_OPT_BIT5 FIELD32(0x00000020)
  141. #define AUX_OPT_BIT6 FIELD32(0x00000040)
  142. #define AUX_OPT_BIT7 FIELD32(0x00000080)
  143. #define AUX_OPT_BIT8 FIELD32(0x00000100)
  144. #define AUX_OPT_BIT9 FIELD32(0x00000200)
  145. #define AUX_OPT_BIT10 FIELD32(0x00000400)
  146. #define AUX_OPT_BIT11 FIELD32(0x00000800)
  147. #define AUX_OPT_BIT12 FIELD32(0x00001000)
  148. #define AUX_OPT_BIT13 FIELD32(0x00002000)
  149. #define AUX_OPT_BIT14 FIELD32(0x00004000)
  150. #define AUX_OPT_BIT15 FIELD32(0x00008000)
  151. #define LDO25_LEVEL FIELD32(0x00030000)
  152. #define LDO25_LARGEA FIELD32(0x00040000)
  153. #define LDO25_FRC_ON FIELD32(0x00080000)
  154. #define CMB_RSV FIELD32(0x00300000)
  155. #define XTAL_RDY FIELD32(0x00400000)
  156. #define PLL_LD FIELD32(0x00800000)
  157. #define LDO_CORE_LEVEL FIELD32(0x0F000000)
  158. #define LDO_BGSEL FIELD32(0x30000000)
  159. #define LDO3_EN FIELD32(0x40000000)
  160. #define LDO0_EN FIELD32(0x80000000)
  161. /*
  162. * EFUSE_CSR_3290: RT3290 EEPROM
  163. */
  164. #define EFUSE_CTRL_3290 0x0024
  165. /*
  166. * EFUSE_DATA3 of 3290
  167. */
  168. #define EFUSE_DATA3_3290 0x0028
  169. /*
  170. * EFUSE_DATA2 of 3290
  171. */
  172. #define EFUSE_DATA2_3290 0x002c
  173. /*
  174. * EFUSE_DATA1 of 3290
  175. */
  176. #define EFUSE_DATA1_3290 0x0030
  177. /*
  178. * EFUSE_DATA0 of 3290
  179. */
  180. #define EFUSE_DATA0_3290 0x0034
  181. /*
  182. * OSC_CTRL_CFG
  183. * Ring oscillator configuration
  184. */
  185. #define OSC_CTRL 0x0038
  186. #define OSC_REF_CYCLE FIELD32(0x00001fff)
  187. #define OSC_RSV FIELD32(0x0000e000)
  188. #define OSC_CAL_CNT FIELD32(0x0fff0000)
  189. #define OSC_CAL_ACK FIELD32(0x10000000)
  190. #define OSC_CLK_32K_VLD FIELD32(0x20000000)
  191. #define OSC_CAL_REQ FIELD32(0x40000000)
  192. #define OSC_ROSC_EN FIELD32(0x80000000)
  193. /*
  194. * COEX_CFG_0
  195. */
  196. #define COEX_CFG0 0x0040
  197. #define COEX_CFG_ANT FIELD32(0xff000000)
  198. /*
  199. * COEX_CFG_1
  200. */
  201. #define COEX_CFG1 0x0044
  202. /*
  203. * COEX_CFG_2
  204. */
  205. #define COEX_CFG2 0x0048
  206. #define BT_COEX_CFG1 FIELD32(0xff000000)
  207. #define BT_COEX_CFG0 FIELD32(0x00ff0000)
  208. #define WL_COEX_CFG1 FIELD32(0x0000ff00)
  209. #define WL_COEX_CFG0 FIELD32(0x000000ff)
  210. /*
  211. * PLL_CTRL_CFG
  212. * PLL configuration register
  213. */
  214. #define PLL_CTRL 0x0050
  215. #define PLL_RESERVED_INPUT1 FIELD32(0x000000ff)
  216. #define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00)
  217. #define PLL_CONTROL FIELD32(0x00070000)
  218. #define PLL_LPF_R1 FIELD32(0x00080000)
  219. #define PLL_LPF_C1_CTRL FIELD32(0x00300000)
  220. #define PLL_LPF_C2_CTRL FIELD32(0x00c00000)
  221. #define PLL_CP_CURRENT_CTRL FIELD32(0x03000000)
  222. #define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000)
  223. #define PLL_LOCK_CTRL FIELD32(0x70000000)
  224. #define PLL_VBGBK_EN FIELD32(0x80000000)
  225. /*
  226. * WLAN_CTRL_CFG
  227. * RT3290 wlan configuration
  228. */
  229. #define WLAN_FUN_CTRL 0x0080
  230. #define WLAN_EN FIELD32(0x00000001)
  231. #define WLAN_CLK_EN FIELD32(0x00000002)
  232. #define WLAN_RSV1 FIELD32(0x00000004)
  233. #define WLAN_RESET FIELD32(0x00000008)
  234. #define PCIE_APP0_CLK_REQ FIELD32(0x00000010)
  235. #define FRC_WL_ANT_SET FIELD32(0x00000020)
  236. #define INV_TR_SW0 FIELD32(0x00000040)
  237. #define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100)
  238. #define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200)
  239. #define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400)
  240. #define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800)
  241. #define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000)
  242. #define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000)
  243. #define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000)
  244. #define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000)
  245. #define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00)
  246. #define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000)
  247. #define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000)
  248. #define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000)
  249. #define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000)
  250. #define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000)
  251. #define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000)
  252. #define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000)
  253. #define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000)
  254. #define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000)
  255. #define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000)
  256. #define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000)
  257. #define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000)
  258. #define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000)
  259. #define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000)
  260. #define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000)
  261. #define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000)
  262. #define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000)
  263. #define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000)
  264. /*
  265. * AUX_CTRL: Aux/PCI-E related configuration
  266. */
  267. #define AUX_CTRL 0x10c
  268. #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
  269. #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
  270. /*
  271. * OPT_14: Unknown register used by rt3xxx devices.
  272. */
  273. #define OPT_14_CSR 0x0114
  274. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  275. /*
  276. * INT_SOURCE_CSR: Interrupt source register.
  277. * Write one to clear corresponding bit.
  278. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  279. */
  280. #define INT_SOURCE_CSR 0x0200
  281. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  282. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  283. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  284. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  285. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  286. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  287. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  288. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  289. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  290. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  291. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  292. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  293. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  294. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  295. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  296. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  297. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  298. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  299. /*
  300. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  301. */
  302. #define INT_MASK_CSR 0x0204
  303. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  304. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  305. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  306. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  307. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  308. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  309. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  310. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  311. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  312. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  313. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  314. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  315. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  316. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  317. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  318. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  319. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  320. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  321. /*
  322. * WPDMA_GLO_CFG
  323. */
  324. #define WPDMA_GLO_CFG 0x0208
  325. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  326. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  327. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  328. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  329. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  330. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  331. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  332. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  333. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  334. /*
  335. * WPDMA_RST_IDX
  336. */
  337. #define WPDMA_RST_IDX 0x020c
  338. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  339. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  340. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  341. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  342. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  343. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  344. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  345. /*
  346. * DELAY_INT_CFG
  347. */
  348. #define DELAY_INT_CFG 0x0210
  349. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  350. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  351. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  352. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  353. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  354. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  355. /*
  356. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  357. * AIFSN0: AC_VO
  358. * AIFSN1: AC_VI
  359. * AIFSN2: AC_BE
  360. * AIFSN3: AC_BK
  361. */
  362. #define WMM_AIFSN_CFG 0x0214
  363. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  364. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  365. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  366. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  367. /*
  368. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  369. * CWMIN0: AC_VO
  370. * CWMIN1: AC_VI
  371. * CWMIN2: AC_BE
  372. * CWMIN3: AC_BK
  373. */
  374. #define WMM_CWMIN_CFG 0x0218
  375. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  376. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  377. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  378. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  379. /*
  380. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  381. * CWMAX0: AC_VO
  382. * CWMAX1: AC_VI
  383. * CWMAX2: AC_BE
  384. * CWMAX3: AC_BK
  385. */
  386. #define WMM_CWMAX_CFG 0x021c
  387. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  388. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  389. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  390. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  391. /*
  392. * AC_TXOP0: AC_VO/AC_VI TXOP register
  393. * AC0TXOP: AC_VO in unit of 32us
  394. * AC1TXOP: AC_VI in unit of 32us
  395. */
  396. #define WMM_TXOP0_CFG 0x0220
  397. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  398. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  399. /*
  400. * AC_TXOP1: AC_BE/AC_BK TXOP register
  401. * AC2TXOP: AC_BE in unit of 32us
  402. * AC3TXOP: AC_BK in unit of 32us
  403. */
  404. #define WMM_TXOP1_CFG 0x0224
  405. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  406. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  407. /*
  408. * GPIO_CTRL:
  409. * GPIO_CTRL_VALx: GPIO value
  410. * GPIO_CTRL_DIRx: GPIO direction: 0 = output; 1 = input
  411. */
  412. #define GPIO_CTRL 0x0228
  413. #define GPIO_CTRL_VAL0 FIELD32(0x00000001)
  414. #define GPIO_CTRL_VAL1 FIELD32(0x00000002)
  415. #define GPIO_CTRL_VAL2 FIELD32(0x00000004)
  416. #define GPIO_CTRL_VAL3 FIELD32(0x00000008)
  417. #define GPIO_CTRL_VAL4 FIELD32(0x00000010)
  418. #define GPIO_CTRL_VAL5 FIELD32(0x00000020)
  419. #define GPIO_CTRL_VAL6 FIELD32(0x00000040)
  420. #define GPIO_CTRL_VAL7 FIELD32(0x00000080)
  421. #define GPIO_CTRL_DIR0 FIELD32(0x00000100)
  422. #define GPIO_CTRL_DIR1 FIELD32(0x00000200)
  423. #define GPIO_CTRL_DIR2 FIELD32(0x00000400)
  424. #define GPIO_CTRL_DIR3 FIELD32(0x00000800)
  425. #define GPIO_CTRL_DIR4 FIELD32(0x00001000)
  426. #define GPIO_CTRL_DIR5 FIELD32(0x00002000)
  427. #define GPIO_CTRL_DIR6 FIELD32(0x00004000)
  428. #define GPIO_CTRL_DIR7 FIELD32(0x00008000)
  429. #define GPIO_CTRL_VAL8 FIELD32(0x00010000)
  430. #define GPIO_CTRL_VAL9 FIELD32(0x00020000)
  431. #define GPIO_CTRL_VAL10 FIELD32(0x00040000)
  432. #define GPIO_CTRL_DIR8 FIELD32(0x01000000)
  433. #define GPIO_CTRL_DIR9 FIELD32(0x02000000)
  434. #define GPIO_CTRL_DIR10 FIELD32(0x04000000)
  435. /*
  436. * MCU_CMD_CFG
  437. */
  438. #define MCU_CMD_CFG 0x022c
  439. /*
  440. * AC_VO register offsets
  441. */
  442. #define TX_BASE_PTR0 0x0230
  443. #define TX_MAX_CNT0 0x0234
  444. #define TX_CTX_IDX0 0x0238
  445. #define TX_DTX_IDX0 0x023c
  446. /*
  447. * AC_VI register offsets
  448. */
  449. #define TX_BASE_PTR1 0x0240
  450. #define TX_MAX_CNT1 0x0244
  451. #define TX_CTX_IDX1 0x0248
  452. #define TX_DTX_IDX1 0x024c
  453. /*
  454. * AC_BE register offsets
  455. */
  456. #define TX_BASE_PTR2 0x0250
  457. #define TX_MAX_CNT2 0x0254
  458. #define TX_CTX_IDX2 0x0258
  459. #define TX_DTX_IDX2 0x025c
  460. /*
  461. * AC_BK register offsets
  462. */
  463. #define TX_BASE_PTR3 0x0260
  464. #define TX_MAX_CNT3 0x0264
  465. #define TX_CTX_IDX3 0x0268
  466. #define TX_DTX_IDX3 0x026c
  467. /*
  468. * HCCA register offsets
  469. */
  470. #define TX_BASE_PTR4 0x0270
  471. #define TX_MAX_CNT4 0x0274
  472. #define TX_CTX_IDX4 0x0278
  473. #define TX_DTX_IDX4 0x027c
  474. /*
  475. * MGMT register offsets
  476. */
  477. #define TX_BASE_PTR5 0x0280
  478. #define TX_MAX_CNT5 0x0284
  479. #define TX_CTX_IDX5 0x0288
  480. #define TX_DTX_IDX5 0x028c
  481. /*
  482. * RX register offsets
  483. */
  484. #define RX_BASE_PTR 0x0290
  485. #define RX_MAX_CNT 0x0294
  486. #define RX_CRX_IDX 0x0298
  487. #define RX_DRX_IDX 0x029c
  488. /*
  489. * USB_DMA_CFG
  490. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  491. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  492. * PHY_CLEAR: phy watch dog enable.
  493. * TX_CLEAR: Clear USB DMA TX path.
  494. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  495. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  496. * RX_BULK_EN: Enable USB DMA Rx.
  497. * TX_BULK_EN: Enable USB DMA Tx.
  498. * EP_OUT_VALID: OUT endpoint data valid.
  499. * RX_BUSY: USB DMA RX FSM busy.
  500. * TX_BUSY: USB DMA TX FSM busy.
  501. */
  502. #define USB_DMA_CFG 0x02a0
  503. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  504. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  505. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  506. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  507. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  508. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  509. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  510. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  511. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  512. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  513. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  514. /*
  515. * US_CYC_CNT
  516. * BT_MODE_EN: Bluetooth mode enable
  517. * CLOCK CYCLE: Clock cycle count in 1us.
  518. * PCI:0x21, PCIE:0x7d, USB:0x1e
  519. */
  520. #define US_CYC_CNT 0x02a4
  521. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  522. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  523. /*
  524. * PBF_SYS_CTRL
  525. * HOST_RAM_WRITE: enable Host program ram write selection
  526. */
  527. #define PBF_SYS_CTRL 0x0400
  528. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  529. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  530. /*
  531. * HOST-MCU shared memory
  532. */
  533. #define HOST_CMD_CSR 0x0404
  534. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  535. /*
  536. * PBF registers
  537. * Most are for debug. Driver doesn't touch PBF register.
  538. */
  539. #define PBF_CFG 0x0408
  540. #define PBF_MAX_PCNT 0x040c
  541. #define PBF_CTRL 0x0410
  542. #define PBF_INT_STA 0x0414
  543. #define PBF_INT_ENA 0x0418
  544. /*
  545. * BCN_OFFSET0:
  546. */
  547. #define BCN_OFFSET0 0x042c
  548. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  549. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  550. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  551. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  552. /*
  553. * BCN_OFFSET1:
  554. */
  555. #define BCN_OFFSET1 0x0430
  556. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  557. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  558. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  559. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  560. /*
  561. * TXRXQ_PCNT: PBF register
  562. * PCNT_TX0Q: Page count for TX hardware queue 0
  563. * PCNT_TX1Q: Page count for TX hardware queue 1
  564. * PCNT_TX2Q: Page count for TX hardware queue 2
  565. * PCNT_RX0Q: Page count for RX hardware queue
  566. */
  567. #define TXRXQ_PCNT 0x0438
  568. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  569. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  570. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  571. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  572. /*
  573. * PBF register
  574. * Debug. Driver doesn't touch PBF register.
  575. */
  576. #define PBF_DBG 0x043c
  577. /*
  578. * RF registers
  579. */
  580. #define RF_CSR_CFG 0x0500
  581. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  582. #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
  583. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  584. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  585. /*
  586. * MT7620 RF registers (reversed order)
  587. */
  588. #define RF_CSR_CFG_DATA_MT7620 FIELD32(0x0000ff00)
  589. #define RF_CSR_CFG_REGNUM_MT7620 FIELD32(0x03ff0000)
  590. #define RF_CSR_CFG_WRITE_MT7620 FIELD32(0x00000010)
  591. #define RF_CSR_CFG_BUSY_MT7620 FIELD32(0x00000001)
  592. /* undocumented registers for calibration of new MAC */
  593. #define RF_CONTROL0 0x0518
  594. #define RF_BYPASS0 0x051c
  595. #define RF_CONTROL1 0x0520
  596. #define RF_BYPASS1 0x0524
  597. #define RF_CONTROL2 0x0528
  598. #define RF_BYPASS2 0x052c
  599. #define RF_CONTROL3 0x0530
  600. #define RF_BYPASS3 0x0534
  601. /*
  602. * EFUSE_CSR: RT30x0 EEPROM
  603. */
  604. #define EFUSE_CTRL 0x0580
  605. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  606. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  607. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  608. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  609. /*
  610. * EFUSE_DATA0
  611. */
  612. #define EFUSE_DATA0 0x0590
  613. /*
  614. * EFUSE_DATA1
  615. */
  616. #define EFUSE_DATA1 0x0594
  617. /*
  618. * EFUSE_DATA2
  619. */
  620. #define EFUSE_DATA2 0x0598
  621. /*
  622. * EFUSE_DATA3
  623. */
  624. #define EFUSE_DATA3 0x059c
  625. /*
  626. * LDO_CFG0
  627. */
  628. #define LDO_CFG0 0x05d4
  629. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  630. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  631. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  632. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  633. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  634. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  635. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  636. /*
  637. * GPIO_SWITCH
  638. */
  639. #define GPIO_SWITCH 0x05dc
  640. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  641. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  642. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  643. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  644. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  645. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  646. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  647. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  648. /*
  649. * FIXME: where the DEBUG_INDEX name come from?
  650. */
  651. #define MAC_DEBUG_INDEX 0x05e8
  652. #define MAC_DEBUG_INDEX_XTAL FIELD32(0x80000000)
  653. /*
  654. * MAC Control/Status Registers(CSR).
  655. * Some values are set in TU, whereas 1 TU == 1024 us.
  656. */
  657. /*
  658. * MAC_CSR0: ASIC revision number.
  659. * ASIC_REV: 0
  660. * ASIC_VER: 2860 or 2870
  661. */
  662. #define MAC_CSR0 0x1000
  663. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  664. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  665. /*
  666. * MAC_SYS_CTRL:
  667. */
  668. #define MAC_SYS_CTRL 0x1004
  669. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  670. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  671. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  672. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  673. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  674. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  675. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  676. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  677. /*
  678. * MAC_ADDR_DW0: STA MAC register 0
  679. */
  680. #define MAC_ADDR_DW0 0x1008
  681. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  682. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  683. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  684. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  685. /*
  686. * MAC_ADDR_DW1: STA MAC register 1
  687. * UNICAST_TO_ME_MASK:
  688. * Used to mask off bits from byte 5 of the MAC address
  689. * to determine the UNICAST_TO_ME bit for RX frames.
  690. * The full mask is complemented by BSS_ID_MASK:
  691. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  692. */
  693. #define MAC_ADDR_DW1 0x100c
  694. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  695. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  696. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  697. /*
  698. * MAC_BSSID_DW0: BSSID register 0
  699. */
  700. #define MAC_BSSID_DW0 0x1010
  701. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  702. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  703. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  704. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  705. /*
  706. * MAC_BSSID_DW1: BSSID register 1
  707. * BSS_ID_MASK:
  708. * 0: 1-BSSID mode (BSS index = 0)
  709. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  710. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  711. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  712. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  713. * BSSID. This will make sure that those bits will be ignored
  714. * when determining the MY_BSS of RX frames.
  715. */
  716. #define MAC_BSSID_DW1 0x1014
  717. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  718. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  719. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  720. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  721. /*
  722. * MAX_LEN_CFG: Maximum frame length register.
  723. * MAX_MPDU: rt2860b max 16k bytes
  724. * MAX_PSDU: Maximum PSDU length
  725. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  726. */
  727. #define MAX_LEN_CFG 0x1018
  728. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  729. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  730. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  731. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  732. /*
  733. * BBP_CSR_CFG: BBP serial control register
  734. * VALUE: Register value to program into BBP
  735. * REG_NUM: Selected BBP register
  736. * READ_CONTROL: 0 write BBP, 1 read BBP
  737. * BUSY: ASIC is busy executing BBP commands
  738. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  739. * BBP_RW_MODE: 0 serial, 1 parallel
  740. */
  741. #define BBP_CSR_CFG 0x101c
  742. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  743. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  744. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  745. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  746. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  747. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  748. /*
  749. * RF_CSR_CFG0: RF control register
  750. * REGID_AND_VALUE: Register value to program into RF
  751. * BITWIDTH: Selected RF register
  752. * STANDBYMODE: 0 high when standby, 1 low when standby
  753. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  754. * BUSY: ASIC is busy executing RF commands
  755. */
  756. #define RF_CSR_CFG0 0x1020
  757. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  758. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  759. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  760. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  761. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  762. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  763. /*
  764. * RF_CSR_CFG1: RF control register
  765. * REGID_AND_VALUE: Register value to program into RF
  766. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  767. * 0: 3 system clock cycle (37.5usec)
  768. * 1: 5 system clock cycle (62.5usec)
  769. */
  770. #define RF_CSR_CFG1 0x1024
  771. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  772. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  773. /*
  774. * RF_CSR_CFG2: RF control register
  775. * VALUE: Register value to program into RF
  776. */
  777. #define RF_CSR_CFG2 0x1028
  778. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  779. /*
  780. * LED_CFG: LED control
  781. * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
  782. * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
  783. * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
  784. * color LED's:
  785. * 0: off
  786. * 1: blinking upon TX2
  787. * 2: periodic slow blinking
  788. * 3: always on
  789. * LED polarity:
  790. * 0: active low
  791. * 1: active high
  792. */
  793. #define LED_CFG 0x102c
  794. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  795. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  796. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  797. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  798. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  799. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  800. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  801. /*
  802. * AMPDU_BA_WINSIZE: Force BlockAck window size
  803. * FORCE_WINSIZE_ENABLE:
  804. * 0: Disable forcing of BlockAck window size
  805. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  806. * window size values in the TXWI
  807. * FORCE_WINSIZE: BlockAck window size
  808. */
  809. #define AMPDU_BA_WINSIZE 0x1040
  810. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  811. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  812. /*
  813. * XIFS_TIME_CFG: MAC timing
  814. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  815. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  816. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  817. * when MAC doesn't reference BBP signal BBRXEND
  818. * EIFS: unit 1us
  819. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  820. *
  821. */
  822. #define XIFS_TIME_CFG 0x1100
  823. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  824. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  825. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  826. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  827. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  828. /*
  829. * BKOFF_SLOT_CFG:
  830. */
  831. #define BKOFF_SLOT_CFG 0x1104
  832. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  833. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  834. /*
  835. * NAV_TIME_CFG:
  836. */
  837. #define NAV_TIME_CFG 0x1108
  838. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  839. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  840. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  841. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  842. /*
  843. * CH_TIME_CFG: count as channel busy
  844. * EIFS_BUSY: Count EIFS as channel busy
  845. * NAV_BUSY: Count NAS as channel busy
  846. * RX_BUSY: Count RX as channel busy
  847. * TX_BUSY: Count TX as channel busy
  848. * TMR_EN: Enable channel statistics timer
  849. */
  850. #define CH_TIME_CFG 0x110c
  851. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  852. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  853. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  854. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  855. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  856. /*
  857. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  858. */
  859. #define PBF_LIFE_TIMER 0x1110
  860. /*
  861. * BCN_TIME_CFG:
  862. * BEACON_INTERVAL: in unit of 1/16 TU
  863. * TSF_TICKING: Enable TSF auto counting
  864. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  865. * BEACON_GEN: Enable beacon generator
  866. */
  867. #define BCN_TIME_CFG 0x1114
  868. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  869. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  870. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  871. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  872. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  873. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  874. /*
  875. * TBTT_SYNC_CFG:
  876. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  877. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  878. */
  879. #define TBTT_SYNC_CFG 0x1118
  880. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  881. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  882. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  883. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  884. /*
  885. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  886. */
  887. #define TSF_TIMER_DW0 0x111c
  888. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  889. /*
  890. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  891. */
  892. #define TSF_TIMER_DW1 0x1120
  893. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  894. /*
  895. * TBTT_TIMER: TImer remains till next TBTT, read-only
  896. */
  897. #define TBTT_TIMER 0x1124
  898. /*
  899. * INT_TIMER_CFG: timer configuration
  900. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  901. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  902. */
  903. #define INT_TIMER_CFG 0x1128
  904. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  905. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  906. /*
  907. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  908. */
  909. #define INT_TIMER_EN 0x112c
  910. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  911. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  912. /*
  913. * CH_IDLE_STA: channel idle time (in us)
  914. */
  915. #define CH_IDLE_STA 0x1130
  916. /*
  917. * CH_BUSY_STA: channel busy time on primary channel (in us)
  918. */
  919. #define CH_BUSY_STA 0x1134
  920. /*
  921. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  922. */
  923. #define CH_BUSY_STA_SEC 0x1138
  924. /*
  925. * MAC_STATUS_CFG:
  926. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  927. * if 1 or higher one of the 2 registers is busy.
  928. */
  929. #define MAC_STATUS_CFG 0x1200
  930. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  931. /*
  932. * PWR_PIN_CFG:
  933. */
  934. #define PWR_PIN_CFG 0x1204
  935. /*
  936. * AUTOWAKEUP_CFG: Manual power control / status register
  937. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  938. * AUTOWAKE: 0:sleep, 1:awake
  939. */
  940. #define AUTOWAKEUP_CFG 0x1208
  941. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  942. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  943. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  944. /*
  945. * MIMO_PS_CFG: MIMO Power-save Configuration
  946. */
  947. #define MIMO_PS_CFG 0x1210
  948. #define MIMO_PS_CFG_MMPS_BB_EN FIELD32(0x00000001)
  949. #define MIMO_PS_CFG_MMPS_RX_ANT_NUM FIELD32(0x00000006)
  950. #define MIMO_PS_CFG_MMPS_RF_EN FIELD32(0x00000008)
  951. #define MIMO_PS_CFG_RX_STBY_POL FIELD32(0x00000010)
  952. #define MIMO_PS_CFG_RX_RX_STBY0 FIELD32(0x00000020)
  953. /*
  954. * EDCA_AC0_CFG:
  955. */
  956. #define EDCA_AC0_CFG 0x1300
  957. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  958. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  959. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  960. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  961. /*
  962. * EDCA_AC1_CFG:
  963. */
  964. #define EDCA_AC1_CFG 0x1304
  965. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  966. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  967. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  968. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  969. /*
  970. * EDCA_AC2_CFG:
  971. */
  972. #define EDCA_AC2_CFG 0x1308
  973. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  974. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  975. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  976. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  977. /*
  978. * EDCA_AC3_CFG:
  979. */
  980. #define EDCA_AC3_CFG 0x130c
  981. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  982. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  983. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  984. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  985. /*
  986. * EDCA_TID_AC_MAP:
  987. */
  988. #define EDCA_TID_AC_MAP 0x1310
  989. /*
  990. * TX_PWR_CFG:
  991. */
  992. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  993. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  994. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  995. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  996. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  997. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  998. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  999. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  1000. /*
  1001. * TX_PWR_CFG_0:
  1002. */
  1003. #define TX_PWR_CFG_0 0x1314
  1004. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  1005. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  1006. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  1007. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  1008. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  1009. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  1010. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  1011. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  1012. /* bits for 3T devices */
  1013. #define TX_PWR_CFG_0_CCK1_CH0 FIELD32(0x0000000f)
  1014. #define TX_PWR_CFG_0_CCK1_CH1 FIELD32(0x000000f0)
  1015. #define TX_PWR_CFG_0_CCK5_CH0 FIELD32(0x00000f00)
  1016. #define TX_PWR_CFG_0_CCK5_CH1 FIELD32(0x0000f000)
  1017. #define TX_PWR_CFG_0_OFDM6_CH0 FIELD32(0x000f0000)
  1018. #define TX_PWR_CFG_0_OFDM6_CH1 FIELD32(0x00f00000)
  1019. #define TX_PWR_CFG_0_OFDM12_CH0 FIELD32(0x0f000000)
  1020. #define TX_PWR_CFG_0_OFDM12_CH1 FIELD32(0xf0000000)
  1021. /* bits for new 2T devices */
  1022. #define TX_PWR_CFG_0B_1MBS_2MBS FIELD32(0x000000ff)
  1023. #define TX_PWR_CFG_0B_5MBS_11MBS FIELD32(0x0000ff00)
  1024. #define TX_PWR_CFG_0B_6MBS_9MBS FIELD32(0x00ff0000)
  1025. #define TX_PWR_CFG_0B_12MBS_18MBS FIELD32(0xff000000)
  1026. /*
  1027. * TX_PWR_CFG_1:
  1028. */
  1029. #define TX_PWR_CFG_1 0x1318
  1030. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  1031. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  1032. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  1033. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  1034. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  1035. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  1036. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  1037. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  1038. /* bits for 3T devices */
  1039. #define TX_PWR_CFG_1_OFDM24_CH0 FIELD32(0x0000000f)
  1040. #define TX_PWR_CFG_1_OFDM24_CH1 FIELD32(0x000000f0)
  1041. #define TX_PWR_CFG_1_OFDM48_CH0 FIELD32(0x00000f00)
  1042. #define TX_PWR_CFG_1_OFDM48_CH1 FIELD32(0x0000f000)
  1043. #define TX_PWR_CFG_1_MCS0_CH0 FIELD32(0x000f0000)
  1044. #define TX_PWR_CFG_1_MCS0_CH1 FIELD32(0x00f00000)
  1045. #define TX_PWR_CFG_1_MCS2_CH0 FIELD32(0x0f000000)
  1046. #define TX_PWR_CFG_1_MCS2_CH1 FIELD32(0xf0000000)
  1047. /* bits for new 2T devices */
  1048. #define TX_PWR_CFG_1B_24MBS_36MBS FIELD32(0x000000ff)
  1049. #define TX_PWR_CFG_1B_48MBS FIELD32(0x0000ff00)
  1050. #define TX_PWR_CFG_1B_MCS0_MCS1 FIELD32(0x00ff0000)
  1051. #define TX_PWR_CFG_1B_MCS2_MCS3 FIELD32(0xff000000)
  1052. /*
  1053. * TX_PWR_CFG_2:
  1054. */
  1055. #define TX_PWR_CFG_2 0x131c
  1056. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  1057. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  1058. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  1059. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  1060. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  1061. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  1062. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  1063. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  1064. /* bits for 3T devices */
  1065. #define TX_PWR_CFG_2_MCS4_CH0 FIELD32(0x0000000f)
  1066. #define TX_PWR_CFG_2_MCS4_CH1 FIELD32(0x000000f0)
  1067. #define TX_PWR_CFG_2_MCS6_CH0 FIELD32(0x00000f00)
  1068. #define TX_PWR_CFG_2_MCS6_CH1 FIELD32(0x0000f000)
  1069. #define TX_PWR_CFG_2_MCS8_CH0 FIELD32(0x000f0000)
  1070. #define TX_PWR_CFG_2_MCS8_CH1 FIELD32(0x00f00000)
  1071. #define TX_PWR_CFG_2_MCS10_CH0 FIELD32(0x0f000000)
  1072. #define TX_PWR_CFG_2_MCS10_CH1 FIELD32(0xf0000000)
  1073. /* bits for new 2T devices */
  1074. #define TX_PWR_CFG_2B_MCS4_MCS5 FIELD32(0x000000ff)
  1075. #define TX_PWR_CFG_2B_MCS6_MCS7 FIELD32(0x0000ff00)
  1076. #define TX_PWR_CFG_2B_MCS8_MCS9 FIELD32(0x00ff0000)
  1077. #define TX_PWR_CFG_2B_MCS10_MCS11 FIELD32(0xff000000)
  1078. /*
  1079. * TX_PWR_CFG_3:
  1080. */
  1081. #define TX_PWR_CFG_3 0x1320
  1082. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  1083. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  1084. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  1085. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  1086. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  1087. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  1088. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  1089. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  1090. /* bits for 3T devices */
  1091. #define TX_PWR_CFG_3_MCS12_CH0 FIELD32(0x0000000f)
  1092. #define TX_PWR_CFG_3_MCS12_CH1 FIELD32(0x000000f0)
  1093. #define TX_PWR_CFG_3_MCS14_CH0 FIELD32(0x00000f00)
  1094. #define TX_PWR_CFG_3_MCS14_CH1 FIELD32(0x0000f000)
  1095. #define TX_PWR_CFG_3_STBC0_CH0 FIELD32(0x000f0000)
  1096. #define TX_PWR_CFG_3_STBC0_CH1 FIELD32(0x00f00000)
  1097. #define TX_PWR_CFG_3_STBC2_CH0 FIELD32(0x0f000000)
  1098. #define TX_PWR_CFG_3_STBC2_CH1 FIELD32(0xf0000000)
  1099. /* bits for new 2T devices */
  1100. #define TX_PWR_CFG_3B_MCS12_MCS13 FIELD32(0x000000ff)
  1101. #define TX_PWR_CFG_3B_MCS14 FIELD32(0x0000ff00)
  1102. #define TX_PWR_CFG_3B_STBC_MCS0_MCS1 FIELD32(0x00ff0000)
  1103. #define TX_PWR_CFG_3B_STBC_MCS2_MSC3 FIELD32(0xff000000)
  1104. /*
  1105. * TX_PWR_CFG_4:
  1106. */
  1107. #define TX_PWR_CFG_4 0x1324
  1108. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  1109. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  1110. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  1111. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  1112. /* bits for 3T devices */
  1113. #define TX_PWR_CFG_4_STBC4_CH0 FIELD32(0x0000000f)
  1114. #define TX_PWR_CFG_4_STBC4_CH1 FIELD32(0x000000f0)
  1115. #define TX_PWR_CFG_4_STBC6_CH0 FIELD32(0x00000f00)
  1116. #define TX_PWR_CFG_4_STBC6_CH1 FIELD32(0x0000f000)
  1117. /* bits for new 2T devices */
  1118. #define TX_PWR_CFG_4B_STBC_MCS4_MCS5 FIELD32(0x000000ff)
  1119. #define TX_PWR_CFG_4B_STBC_MCS6 FIELD32(0x0000ff00)
  1120. /*
  1121. * TX_PIN_CFG:
  1122. */
  1123. #define TX_PIN_CFG 0x1328
  1124. #define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
  1125. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  1126. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  1127. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  1128. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  1129. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  1130. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  1131. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  1132. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  1133. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  1134. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  1135. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  1136. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  1137. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  1138. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  1139. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  1140. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  1141. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  1142. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  1143. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  1144. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  1145. #define TX_PIN_CFG_RFRX_EN FIELD32(0x00100000)
  1146. #define TX_PIN_CFG_RFRX_POL FIELD32(0x00200000)
  1147. #define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
  1148. #define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
  1149. #define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
  1150. #define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
  1151. #define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
  1152. #define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
  1153. #define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
  1154. #define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
  1155. /*
  1156. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  1157. */
  1158. #define TX_BAND_CFG 0x132c
  1159. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  1160. #define TX_BAND_CFG_A FIELD32(0x00000002)
  1161. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  1162. /*
  1163. * TX_SW_CFG0:
  1164. */
  1165. #define TX_SW_CFG0 0x1330
  1166. /*
  1167. * TX_SW_CFG1:
  1168. */
  1169. #define TX_SW_CFG1 0x1334
  1170. /*
  1171. * TX_SW_CFG2:
  1172. */
  1173. #define TX_SW_CFG2 0x1338
  1174. /*
  1175. * TXOP_THRES_CFG:
  1176. */
  1177. #define TXOP_THRES_CFG 0x133c
  1178. /*
  1179. * TXOP_CTRL_CFG:
  1180. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  1181. * AC_TRUN_EN: Enable/Disable truncation for AC change
  1182. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  1183. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  1184. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  1185. * RESERVED_TRUN_EN: Reserved
  1186. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  1187. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  1188. * transmissions if extension CCA is clear).
  1189. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  1190. * EXT_CWMIN: CwMin for extension channel backoff
  1191. * 0: Disabled
  1192. *
  1193. */
  1194. #define TXOP_CTRL_CFG 0x1340
  1195. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  1196. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  1197. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  1198. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  1199. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  1200. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  1201. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  1202. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  1203. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  1204. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  1205. /*
  1206. * TX_RTS_CFG:
  1207. * RTS_THRES: unit:byte
  1208. * RTS_FBK_EN: enable rts rate fallback
  1209. */
  1210. #define TX_RTS_CFG 0x1344
  1211. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  1212. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  1213. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  1214. /*
  1215. * TX_TIMEOUT_CFG:
  1216. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  1217. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  1218. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  1219. * it is recommended that:
  1220. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  1221. */
  1222. #define TX_TIMEOUT_CFG 0x1348
  1223. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  1224. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  1225. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  1226. /*
  1227. * TX_RTY_CFG:
  1228. * SHORT_RTY_LIMIT: short retry limit
  1229. * LONG_RTY_LIMIT: long retry limit
  1230. * LONG_RTY_THRE: Long retry threshoold
  1231. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  1232. * 0:expired by retry limit, 1: expired by mpdu life timer
  1233. * AGG_RTY_MODE: Aggregate MPDU retry mode
  1234. * 0:expired by retry limit, 1: expired by mpdu life timer
  1235. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  1236. */
  1237. #define TX_RTY_CFG 0x134c
  1238. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  1239. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  1240. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  1241. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  1242. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  1243. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  1244. /*
  1245. * TX_LINK_CFG:
  1246. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  1247. * MFB_ENABLE: TX apply remote MFB 1:enable
  1248. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  1249. * 0: not apply remote remote unsolicit (MFS=7)
  1250. * TX_MRQ_EN: MCS request TX enable
  1251. * TX_RDG_EN: RDG TX enable
  1252. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  1253. * REMOTE_MFB: remote MCS feedback
  1254. * REMOTE_MFS: remote MCS feedback sequence number
  1255. */
  1256. #define TX_LINK_CFG 0x1350
  1257. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  1258. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  1259. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  1260. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  1261. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  1262. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  1263. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  1264. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  1265. /*
  1266. * HT_FBK_CFG0:
  1267. */
  1268. #define HT_FBK_CFG0 0x1354
  1269. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  1270. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  1271. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  1272. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  1273. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  1274. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1275. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1276. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1277. /*
  1278. * HT_FBK_CFG1:
  1279. */
  1280. #define HT_FBK_CFG1 0x1358
  1281. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1282. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1283. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1284. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1285. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1286. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1287. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1288. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1289. /*
  1290. * LG_FBK_CFG0:
  1291. */
  1292. #define LG_FBK_CFG0 0x135c
  1293. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1294. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1295. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1296. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1297. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1298. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1299. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1300. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1301. /*
  1302. * LG_FBK_CFG1:
  1303. */
  1304. #define LG_FBK_CFG1 0x1360
  1305. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1306. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1307. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1308. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1309. /*
  1310. * CCK_PROT_CFG: CCK Protection
  1311. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1312. * PROTECT_CTRL: Protection control frame type for CCK TX
  1313. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1314. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1315. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1316. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1317. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1318. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1319. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1320. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1321. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1322. * RTS_TH_EN: RTS threshold enable on CCK TX
  1323. */
  1324. #define CCK_PROT_CFG 0x1364
  1325. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1326. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1327. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1328. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1329. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1330. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1331. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1332. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1333. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1334. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1335. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1336. /*
  1337. * OFDM_PROT_CFG: OFDM Protection
  1338. */
  1339. #define OFDM_PROT_CFG 0x1368
  1340. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1341. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1342. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1343. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1344. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1345. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1346. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1347. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1348. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1349. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1350. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1351. /*
  1352. * MM20_PROT_CFG: MM20 Protection
  1353. */
  1354. #define MM20_PROT_CFG 0x136c
  1355. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1356. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1357. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1358. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1359. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1360. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1361. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1362. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1363. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1364. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1365. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1366. /*
  1367. * MM40_PROT_CFG: MM40 Protection
  1368. */
  1369. #define MM40_PROT_CFG 0x1370
  1370. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1371. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1372. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1373. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1374. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1375. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1376. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1377. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1378. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1379. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1380. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1381. /*
  1382. * GF20_PROT_CFG: GF20 Protection
  1383. */
  1384. #define GF20_PROT_CFG 0x1374
  1385. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1386. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1387. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1388. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1389. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1390. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1391. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1392. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1393. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1394. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1395. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1396. /*
  1397. * GF40_PROT_CFG: GF40 Protection
  1398. */
  1399. #define GF40_PROT_CFG 0x1378
  1400. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1401. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1402. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1403. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1404. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1405. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1406. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1407. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1408. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1409. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1410. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1411. /*
  1412. * EXP_CTS_TIME:
  1413. */
  1414. #define EXP_CTS_TIME 0x137c
  1415. /*
  1416. * EXP_ACK_TIME:
  1417. */
  1418. #define EXP_ACK_TIME 0x1380
  1419. /* TX_PWR_CFG_5 */
  1420. #define TX_PWR_CFG_5 0x1384
  1421. #define TX_PWR_CFG_5_MCS16_CH0 FIELD32(0x0000000f)
  1422. #define TX_PWR_CFG_5_MCS16_CH1 FIELD32(0x000000f0)
  1423. #define TX_PWR_CFG_5_MCS16_CH2 FIELD32(0x00000f00)
  1424. #define TX_PWR_CFG_5_MCS18_CH0 FIELD32(0x000f0000)
  1425. #define TX_PWR_CFG_5_MCS18_CH1 FIELD32(0x00f00000)
  1426. #define TX_PWR_CFG_5_MCS18_CH2 FIELD32(0x0f000000)
  1427. /* TX_PWR_CFG_6 */
  1428. #define TX_PWR_CFG_6 0x1388
  1429. #define TX_PWR_CFG_6_MCS20_CH0 FIELD32(0x0000000f)
  1430. #define TX_PWR_CFG_6_MCS20_CH1 FIELD32(0x000000f0)
  1431. #define TX_PWR_CFG_6_MCS20_CH2 FIELD32(0x00000f00)
  1432. #define TX_PWR_CFG_6_MCS22_CH0 FIELD32(0x000f0000)
  1433. #define TX_PWR_CFG_6_MCS22_CH1 FIELD32(0x00f00000)
  1434. #define TX_PWR_CFG_6_MCS22_CH2 FIELD32(0x0f000000)
  1435. /* TX_PWR_CFG_0_EXT */
  1436. #define TX_PWR_CFG_0_EXT 0x1390
  1437. #define TX_PWR_CFG_0_EXT_CCK1_CH2 FIELD32(0x0000000f)
  1438. #define TX_PWR_CFG_0_EXT_CCK5_CH2 FIELD32(0x00000f00)
  1439. #define TX_PWR_CFG_0_EXT_OFDM6_CH2 FIELD32(0x000f0000)
  1440. #define TX_PWR_CFG_0_EXT_OFDM12_CH2 FIELD32(0x0f000000)
  1441. /* TX_PWR_CFG_1_EXT */
  1442. #define TX_PWR_CFG_1_EXT 0x1394
  1443. #define TX_PWR_CFG_1_EXT_OFDM24_CH2 FIELD32(0x0000000f)
  1444. #define TX_PWR_CFG_1_EXT_OFDM48_CH2 FIELD32(0x00000f00)
  1445. #define TX_PWR_CFG_1_EXT_MCS0_CH2 FIELD32(0x000f0000)
  1446. #define TX_PWR_CFG_1_EXT_MCS2_CH2 FIELD32(0x0f000000)
  1447. /* TX_PWR_CFG_2_EXT */
  1448. #define TX_PWR_CFG_2_EXT 0x1398
  1449. #define TX_PWR_CFG_2_EXT_MCS4_CH2 FIELD32(0x0000000f)
  1450. #define TX_PWR_CFG_2_EXT_MCS6_CH2 FIELD32(0x00000f00)
  1451. #define TX_PWR_CFG_2_EXT_MCS8_CH2 FIELD32(0x000f0000)
  1452. #define TX_PWR_CFG_2_EXT_MCS10_CH2 FIELD32(0x0f000000)
  1453. /* TX_PWR_CFG_3_EXT */
  1454. #define TX_PWR_CFG_3_EXT 0x139c
  1455. #define TX_PWR_CFG_3_EXT_MCS12_CH2 FIELD32(0x0000000f)
  1456. #define TX_PWR_CFG_3_EXT_MCS14_CH2 FIELD32(0x00000f00)
  1457. #define TX_PWR_CFG_3_EXT_STBC0_CH2 FIELD32(0x000f0000)
  1458. #define TX_PWR_CFG_3_EXT_STBC2_CH2 FIELD32(0x0f000000)
  1459. /* TX_PWR_CFG_4_EXT */
  1460. #define TX_PWR_CFG_4_EXT 0x13a0
  1461. #define TX_PWR_CFG_4_EXT_STBC4_CH2 FIELD32(0x0000000f)
  1462. #define TX_PWR_CFG_4_EXT_STBC6_CH2 FIELD32(0x00000f00)
  1463. /* TXn_RF_GAIN_CORRECT: RF Gain Correction for each RF_ALC[3:2]
  1464. * Unit: 0.1 dB, Range: -3.2 dB to 3.1 dB
  1465. */
  1466. #define TX0_RF_GAIN_CORRECT 0x13a0
  1467. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f)
  1468. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00)
  1469. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000)
  1470. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000)
  1471. #define TX1_RF_GAIN_CORRECT 0x13a4
  1472. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f)
  1473. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00)
  1474. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000)
  1475. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000)
  1476. /* TXn_RF_GAIN_ATTEN: TXn RF Gain Attenuation Level
  1477. * Format: 7-bit, signed value
  1478. * Unit: 0.5 dB, Range: -20 dB to -5 dB
  1479. */
  1480. #define TX0_RF_GAIN_ATTEN 0x13a8
  1481. #define TX0_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f)
  1482. #define TX0_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00)
  1483. #define TX0_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000)
  1484. #define TX0_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000)
  1485. #define TX1_RF_GAIN_ATTEN 0x13ac
  1486. #define TX1_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f)
  1487. #define TX1_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00)
  1488. #define TX1_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000)
  1489. #define TX1_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000)
  1490. /* TX_ALC_CFG_0: TX Automatic Level Control Configuration 0
  1491. * TX_ALC_LIMIT_n: TXn upper limit
  1492. * TX_ALC_CH_INIT_n: TXn channel initial transmission gain
  1493. * Unit: 0.5 dB, Range: 0 to 23.5 dB
  1494. */
  1495. #define TX_ALC_CFG_0 0x13b0
  1496. #define TX_ALC_CFG_0_CH_INIT_0 FIELD32(0x0000003f)
  1497. #define TX_ALC_CFG_0_CH_INIT_1 FIELD32(0x00003f00)
  1498. #define TX_ALC_CFG_0_LIMIT_0 FIELD32(0x003f0000)
  1499. #define TX_ALC_CFG_0_LIMIT_1 FIELD32(0x3f000000)
  1500. /* TX_ALC_CFG_1: TX Automatic Level Control Configuration 1
  1501. * TX_TEMP_COMP: TX Power Temperature Compensation
  1502. * Unit: 0.5 dB, Range: -10 dB to 10 dB
  1503. * TXn_GAIN_FINE: TXn Gain Fine Adjustment
  1504. * Unit: 0.1 dB, Range: -0.8 dB to 0.7 dB
  1505. * RF_TOS_DLY: Sets the RF_TOS_EN assertion delay after
  1506. * deassertion of PA_PE.
  1507. * Unit: 0.25 usec
  1508. * TXn_RF_GAIN_ATTEN: TXn RF gain attentuation selector
  1509. * RF_TOS_TIMEOUT: time-out value for RF_TOS_ENABLE
  1510. * deassertion if RF_TOS_DONE is missing.
  1511. * Unit: 0.25 usec
  1512. * RF_TOS_ENABLE: TX offset calibration enable
  1513. * ROS_BUSY_EN: RX offset calibration busy enable
  1514. */
  1515. #define TX_ALC_CFG_1 0x13b4
  1516. #define TX_ALC_CFG_1_TX_TEMP_COMP FIELD32(0x0000003f)
  1517. #define TX_ALC_CFG_1_TX0_GAIN_FINE FIELD32(0x00000f00)
  1518. #define TX_ALC_CFG_1_TX1_GAIN_FINE FIELD32(0x0000f000)
  1519. #define TX_ALC_CFG_1_RF_TOS_DLY FIELD32(0x00070000)
  1520. #define TX_ALC_CFG_1_TX0_RF_GAIN_ATTEN FIELD32(0x00300000)
  1521. #define TX_ALC_CFG_1_TX1_RF_GAIN_ATTEN FIELD32(0x00c00000)
  1522. #define TX_ALC_CFG_1_RF_TOS_TIMEOUT FIELD32(0x3f000000)
  1523. #define TX_ALC_CFG_1_RF_TOS_ENABLE FIELD32(0x40000000)
  1524. #define TX_ALC_CFG_1_ROS_BUSY_EN FIELD32(0x80000000)
  1525. /* TXn_BB_GAIN_ATTEN: TXn RF Gain Attenuation Level
  1526. * Format: 5-bit signed values
  1527. * Unit: 0.5 dB, Range: -8 dB to 7 dB
  1528. */
  1529. #define TX0_BB_GAIN_ATTEN 0x13c0
  1530. #define TX0_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f)
  1531. #define TX0_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00)
  1532. #define TX0_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000)
  1533. #define TX0_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000)
  1534. #define TX1_BB_GAIN_ATTEN 0x13c4
  1535. #define TX1_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f)
  1536. #define TX1_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00)
  1537. #define TX1_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000)
  1538. #define TX1_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000)
  1539. /* TX_ALC_VGA3: TX Automatic Level Correction Variable Gain Amplifier 3 */
  1540. #define TX_ALC_VGA3 0x13c8
  1541. #define TX_ALC_VGA3_TX0_ALC_VGA3 FIELD32(0x0000001f)
  1542. #define TX_ALC_VGA3_TX1_ALC_VGA3 FIELD32(0x00001f00)
  1543. #define TX_ALC_VGA3_TX0_ALC_VGA2 FIELD32(0x001f0000)
  1544. #define TX_ALC_VGA3_TX1_ALC_VGA2 FIELD32(0x1f000000)
  1545. /* TX_PWR_CFG_7 */
  1546. #define TX_PWR_CFG_7 0x13d4
  1547. #define TX_PWR_CFG_7_OFDM54_CH0 FIELD32(0x0000000f)
  1548. #define TX_PWR_CFG_7_OFDM54_CH1 FIELD32(0x000000f0)
  1549. #define TX_PWR_CFG_7_OFDM54_CH2 FIELD32(0x00000f00)
  1550. #define TX_PWR_CFG_7_MCS7_CH0 FIELD32(0x000f0000)
  1551. #define TX_PWR_CFG_7_MCS7_CH1 FIELD32(0x00f00000)
  1552. #define TX_PWR_CFG_7_MCS7_CH2 FIELD32(0x0f000000)
  1553. /* bits for new 2T devices */
  1554. #define TX_PWR_CFG_7B_54MBS FIELD32(0x000000ff)
  1555. #define TX_PWR_CFG_7B_MCS7 FIELD32(0x00ff0000)
  1556. /* TX_PWR_CFG_8 */
  1557. #define TX_PWR_CFG_8 0x13d8
  1558. #define TX_PWR_CFG_8_MCS15_CH0 FIELD32(0x0000000f)
  1559. #define TX_PWR_CFG_8_MCS15_CH1 FIELD32(0x000000f0)
  1560. #define TX_PWR_CFG_8_MCS15_CH2 FIELD32(0x00000f00)
  1561. #define TX_PWR_CFG_8_MCS23_CH0 FIELD32(0x000f0000)
  1562. #define TX_PWR_CFG_8_MCS23_CH1 FIELD32(0x00f00000)
  1563. #define TX_PWR_CFG_8_MCS23_CH2 FIELD32(0x0f000000)
  1564. /* bits for new 2T devices */
  1565. #define TX_PWR_CFG_8B_MCS15 FIELD32(0x000000ff)
  1566. /* TX_PWR_CFG_9 */
  1567. #define TX_PWR_CFG_9 0x13dc
  1568. #define TX_PWR_CFG_9_STBC7_CH0 FIELD32(0x0000000f)
  1569. #define TX_PWR_CFG_9_STBC7_CH1 FIELD32(0x000000f0)
  1570. #define TX_PWR_CFG_9_STBC7_CH2 FIELD32(0x00000f00)
  1571. /* bits for new 2T devices */
  1572. #define TX_PWR_CFG_9B_STBC_MCS7 FIELD32(0x000000ff)
  1573. /*
  1574. * RX_FILTER_CFG: RX configuration register.
  1575. */
  1576. #define RX_FILTER_CFG 0x1400
  1577. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1578. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1579. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1580. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1581. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1582. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1583. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1584. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1585. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1586. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1587. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1588. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1589. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1590. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1591. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1592. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1593. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1594. /*
  1595. * AUTO_RSP_CFG:
  1596. * AUTORESPONDER: 0: disable, 1: enable
  1597. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1598. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1599. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1600. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1601. * DUAL_CTS_EN: Power bit value in control frame
  1602. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1603. */
  1604. #define AUTO_RSP_CFG 0x1404
  1605. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1606. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1607. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1608. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1609. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1610. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1611. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1612. /*
  1613. * LEGACY_BASIC_RATE:
  1614. */
  1615. #define LEGACY_BASIC_RATE 0x1408
  1616. /*
  1617. * HT_BASIC_RATE:
  1618. */
  1619. #define HT_BASIC_RATE 0x140c
  1620. /*
  1621. * HT_CTRL_CFG:
  1622. */
  1623. #define HT_CTRL_CFG 0x1410
  1624. /*
  1625. * SIFS_COST_CFG:
  1626. */
  1627. #define SIFS_COST_CFG 0x1414
  1628. /*
  1629. * RX_PARSER_CFG:
  1630. * Set NAV for all received frames
  1631. */
  1632. #define RX_PARSER_CFG 0x1418
  1633. /*
  1634. * TX_SEC_CNT0:
  1635. */
  1636. #define TX_SEC_CNT0 0x1500
  1637. /*
  1638. * RX_SEC_CNT0:
  1639. */
  1640. #define RX_SEC_CNT0 0x1504
  1641. /*
  1642. * CCMP_FC_MUTE:
  1643. */
  1644. #define CCMP_FC_MUTE 0x1508
  1645. /*
  1646. * TXOP_HLDR_ADDR0:
  1647. */
  1648. #define TXOP_HLDR_ADDR0 0x1600
  1649. /*
  1650. * TXOP_HLDR_ADDR1:
  1651. */
  1652. #define TXOP_HLDR_ADDR1 0x1604
  1653. /*
  1654. * TXOP_HLDR_ET:
  1655. */
  1656. #define TXOP_HLDR_ET 0x1608
  1657. /*
  1658. * QOS_CFPOLL_RA_DW0:
  1659. */
  1660. #define QOS_CFPOLL_RA_DW0 0x160c
  1661. /*
  1662. * QOS_CFPOLL_RA_DW1:
  1663. */
  1664. #define QOS_CFPOLL_RA_DW1 0x1610
  1665. /*
  1666. * QOS_CFPOLL_QC:
  1667. */
  1668. #define QOS_CFPOLL_QC 0x1614
  1669. /*
  1670. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1671. */
  1672. #define RX_STA_CNT0 0x1700
  1673. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1674. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1675. /*
  1676. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1677. */
  1678. #define RX_STA_CNT1 0x1704
  1679. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1680. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1681. /*
  1682. * RX_STA_CNT2:
  1683. */
  1684. #define RX_STA_CNT2 0x1708
  1685. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1686. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1687. /*
  1688. * TX_STA_CNT0: TX Beacon count
  1689. */
  1690. #define TX_STA_CNT0 0x170c
  1691. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1692. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1693. /*
  1694. * TX_STA_CNT1: TX tx count
  1695. */
  1696. #define TX_STA_CNT1 0x1710
  1697. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1698. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1699. /*
  1700. * TX_STA_CNT2: TX tx count
  1701. */
  1702. #define TX_STA_CNT2 0x1714
  1703. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1704. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1705. /*
  1706. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1707. *
  1708. * This register is implemented as FIFO with 16 entries in the HW. Each
  1709. * register read fetches the next tx result. If the FIFO is full because
  1710. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1711. * triggered, the hw seems to simply drop further tx results.
  1712. *
  1713. * VALID: 1: this tx result is valid
  1714. * 0: no valid tx result -> driver should stop reading
  1715. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1716. * to match a frame with its tx result (even though the PID is
  1717. * only 4 bits wide).
  1718. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1719. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1720. * This identification number is calculated by ((idx % 3) + 1).
  1721. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1722. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1723. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1724. * WCID: The wireless client ID.
  1725. * MCS: The tx rate used during the last transmission of this frame, be it
  1726. * successful or not.
  1727. * PHYMODE: The phymode used for the transmission.
  1728. */
  1729. #define TX_STA_FIFO 0x1718
  1730. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1731. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1732. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1733. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1734. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1735. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1736. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1737. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1738. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1739. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1740. #define TX_STA_FIFO_BW FIELD32(0x00800000)
  1741. #define TX_STA_FIFO_SGI FIELD32(0x01000000)
  1742. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1743. /*
  1744. * TX_AGG_CNT: Debug counter
  1745. */
  1746. #define TX_AGG_CNT 0x171c
  1747. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1748. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1749. /*
  1750. * TX_AGG_CNT0:
  1751. */
  1752. #define TX_AGG_CNT0 0x1720
  1753. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1754. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1755. /*
  1756. * TX_AGG_CNT1:
  1757. */
  1758. #define TX_AGG_CNT1 0x1724
  1759. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1760. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1761. /*
  1762. * TX_AGG_CNT2:
  1763. */
  1764. #define TX_AGG_CNT2 0x1728
  1765. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1766. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1767. /*
  1768. * TX_AGG_CNT3:
  1769. */
  1770. #define TX_AGG_CNT3 0x172c
  1771. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1772. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1773. /*
  1774. * TX_AGG_CNT4:
  1775. */
  1776. #define TX_AGG_CNT4 0x1730
  1777. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1778. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1779. /*
  1780. * TX_AGG_CNT5:
  1781. */
  1782. #define TX_AGG_CNT5 0x1734
  1783. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1784. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1785. /*
  1786. * TX_AGG_CNT6:
  1787. */
  1788. #define TX_AGG_CNT6 0x1738
  1789. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1790. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1791. /*
  1792. * TX_AGG_CNT7:
  1793. */
  1794. #define TX_AGG_CNT7 0x173c
  1795. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1796. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1797. /*
  1798. * MPDU_DENSITY_CNT:
  1799. * TX_ZERO_DEL: TX zero length delimiter count
  1800. * RX_ZERO_DEL: RX zero length delimiter count
  1801. */
  1802. #define MPDU_DENSITY_CNT 0x1740
  1803. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1804. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1805. /*
  1806. * Security key table memory.
  1807. *
  1808. * The pairwise key table shares some memory with the beacon frame
  1809. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1810. * are used we should only use the reduced pairwise key table which
  1811. * has a maximum of 222 entries.
  1812. *
  1813. * ---------------------------------------------
  1814. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1815. * | | Table | Key Table |
  1816. * | | Size: 256 * 32 | Size: 222 * 32 |
  1817. * |0x5BC0 | |-------------------
  1818. * | | | Beacon 6 |
  1819. * |0x5DC0 | |-------------------
  1820. * | | | Beacon 7 |
  1821. * |0x5FC0 | |-------------------
  1822. * |0x5FFF | |
  1823. * --------------------------
  1824. *
  1825. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1826. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1827. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1828. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1829. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1830. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1831. */
  1832. #define MAC_WCID_BASE 0x1800
  1833. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1834. #define MAC_IVEIV_TABLE_BASE 0x6000
  1835. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1836. #define SHARED_KEY_TABLE_BASE 0x6c00
  1837. #define SHARED_KEY_MODE_BASE 0x7000
  1838. #define MAC_WCID_ENTRY(__idx) \
  1839. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1840. #define PAIRWISE_KEY_ENTRY(__idx) \
  1841. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1842. #define MAC_IVEIV_ENTRY(__idx) \
  1843. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1844. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1845. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1846. #define SHARED_KEY_ENTRY(__idx) \
  1847. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1848. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1849. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1850. struct mac_wcid_entry {
  1851. u8 mac[6];
  1852. u8 reserved[2];
  1853. } __packed;
  1854. struct hw_key_entry {
  1855. u8 key[16];
  1856. u8 tx_mic[8];
  1857. u8 rx_mic[8];
  1858. } __packed;
  1859. struct mac_iveiv_entry {
  1860. u8 iv[8];
  1861. } __packed;
  1862. /*
  1863. * MAC_WCID_ATTRIBUTE:
  1864. */
  1865. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1866. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1867. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1868. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1869. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1870. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1871. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1872. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1873. /*
  1874. * SHARED_KEY_MODE:
  1875. */
  1876. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1877. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1878. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1879. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1880. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1881. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1882. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1883. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1884. /*
  1885. * HOST-MCU communication
  1886. */
  1887. /*
  1888. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1889. * CMD_TOKEN: Command id, 0xff disable status reporting.
  1890. */
  1891. #define H2M_MAILBOX_CSR 0x7010
  1892. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1893. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1894. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1895. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1896. /*
  1897. * H2M_MAILBOX_CID:
  1898. * Free slots contain 0xff. MCU will store command's token to lowest free slot.
  1899. * If all slots are occupied status will be dropped.
  1900. */
  1901. #define H2M_MAILBOX_CID 0x7014
  1902. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1903. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1904. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1905. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1906. /*
  1907. * H2M_MAILBOX_STATUS:
  1908. * Command status will be saved to same slot as command id.
  1909. */
  1910. #define H2M_MAILBOX_STATUS 0x701c
  1911. /*
  1912. * H2M_INT_SRC:
  1913. */
  1914. #define H2M_INT_SRC 0x7024
  1915. /*
  1916. * H2M_BBP_AGENT:
  1917. */
  1918. #define H2M_BBP_AGENT 0x7028
  1919. /*
  1920. * MCU_LEDCS: LED control for MCU Mailbox.
  1921. */
  1922. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1923. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1924. /*
  1925. * HW_CS_CTS_BASE:
  1926. * Carrier-sense CTS frame base address.
  1927. * It's where mac stores carrier-sense frame for carrier-sense function.
  1928. */
  1929. #define HW_CS_CTS_BASE 0x7700
  1930. /*
  1931. * HW_DFS_CTS_BASE:
  1932. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1933. */
  1934. #define HW_DFS_CTS_BASE 0x7780
  1935. /*
  1936. * TXRX control registers - base address 0x3000
  1937. */
  1938. /*
  1939. * TXRX_CSR1:
  1940. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1941. */
  1942. #define TXRX_CSR1 0x77d0
  1943. /*
  1944. * HW_DEBUG_SETTING_BASE:
  1945. * since NULL frame won't be that long (256 byte)
  1946. * We steal 16 tail bytes to save debugging settings
  1947. */
  1948. #define HW_DEBUG_SETTING_BASE 0x77f0
  1949. #define HW_DEBUG_SETTING_BASE2 0x7770
  1950. /*
  1951. * HW_BEACON_BASE
  1952. * In order to support maximum 8 MBSS and its maximum length
  1953. * is 512 bytes for each beacon
  1954. * Three section discontinue memory segments will be used.
  1955. * 1. The original region for BCN 0~3
  1956. * 2. Extract memory from FCE table for BCN 4~5
  1957. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1958. * It occupied those memory of wcid 238~253 for BCN 6
  1959. * and wcid 222~237 for BCN 7 (see Security key table memory
  1960. * for more info).
  1961. *
  1962. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1963. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1964. */
  1965. #define HW_BEACON_BASE0 0x7800
  1966. #define HW_BEACON_BASE1 0x7a00
  1967. #define HW_BEACON_BASE2 0x7c00
  1968. #define HW_BEACON_BASE3 0x7e00
  1969. #define HW_BEACON_BASE4 0x7200
  1970. #define HW_BEACON_BASE5 0x7400
  1971. #define HW_BEACON_BASE6 0x5dc0
  1972. #define HW_BEACON_BASE7 0x5bc0
  1973. #define HW_BEACON_BASE(__index) \
  1974. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1975. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1976. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1977. #define BEACON_BASE_TO_OFFSET(_base) (((_base) - 0x4000) / 64)
  1978. /*
  1979. * BBP registers.
  1980. * The wordsize of the BBP is 8 bits.
  1981. */
  1982. /*
  1983. * BBP 1: TX Antenna & Power Control
  1984. * POWER_CTRL:
  1985. * 0 - normal,
  1986. * 1 - drop tx power by 6dBm,
  1987. * 2 - drop tx power by 12dBm,
  1988. * 3 - increase tx power by 6dBm
  1989. */
  1990. #define BBP1_TX_POWER_CTRL FIELD8(0x03)
  1991. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1992. /*
  1993. * BBP 3: RX Antenna
  1994. */
  1995. #define BBP3_RX_ADC FIELD8(0x03)
  1996. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1997. #define BBP3_HT40_MINUS FIELD8(0x20)
  1998. #define BBP3_ADC_MODE_SWITCH FIELD8(0x40)
  1999. #define BBP3_ADC_INIT_MODE FIELD8(0x80)
  2000. /*
  2001. * BBP 4: Bandwidth
  2002. */
  2003. #define BBP4_TX_BF FIELD8(0x01)
  2004. #define BBP4_BANDWIDTH FIELD8(0x18)
  2005. #define BBP4_MAC_IF_CTRL FIELD8(0x40)
  2006. /* BBP27 */
  2007. #define BBP27_RX_CHAIN_SEL FIELD8(0x60)
  2008. /*
  2009. * BBP 47: Bandwidth
  2010. */
  2011. #define BBP47_TSSI_REPORT_SEL FIELD8(0x03)
  2012. #define BBP47_TSSI_UPDATE_REQ FIELD8(0x04)
  2013. #define BBP47_TSSI_TSSI_MODE FIELD8(0x18)
  2014. #define BBP47_TSSI_ADC6 FIELD8(0x80)
  2015. /*
  2016. * BBP 49
  2017. */
  2018. #define BBP49_UPDATE_FLAG FIELD8(0x01)
  2019. /*
  2020. * BBP 105:
  2021. * - bit0: detect SIG on primary channel only (on 40MHz bandwidth)
  2022. * - bit1: FEQ (Feed Forward Compensation) for independend streams
  2023. * - bit2: MLD (Maximum Likehood Detection) for 2 streams (reserved on single
  2024. * stream)
  2025. * - bit4: channel estimation updates based on remodulation of
  2026. * L-SIG and HT-SIG symbols
  2027. */
  2028. #define BBP105_DETECT_SIG_ON_PRIMARY FIELD8(0x01)
  2029. #define BBP105_FEQ FIELD8(0x02)
  2030. #define BBP105_MLD FIELD8(0x04)
  2031. #define BBP105_SIG_REMODULATION FIELD8(0x08)
  2032. /*
  2033. * BBP 109
  2034. */
  2035. #define BBP109_TX0_POWER FIELD8(0x0f)
  2036. #define BBP109_TX1_POWER FIELD8(0xf0)
  2037. /* BBP 110 */
  2038. #define BBP110_TX2_POWER FIELD8(0x0f)
  2039. /*
  2040. * BBP 138: Unknown
  2041. */
  2042. #define BBP138_RX_ADC1 FIELD8(0x02)
  2043. #define BBP138_RX_ADC2 FIELD8(0x04)
  2044. #define BBP138_TX_DAC1 FIELD8(0x20)
  2045. #define BBP138_TX_DAC2 FIELD8(0x40)
  2046. /*
  2047. * BBP 152: Rx Ant
  2048. */
  2049. #define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
  2050. /*
  2051. * BBP 254: unknown
  2052. */
  2053. #define BBP254_BIT7 FIELD8(0x80)
  2054. /*
  2055. * RFCSR registers
  2056. * The wordsize of the RFCSR is 8 bits.
  2057. */
  2058. /*
  2059. * RFCSR 1:
  2060. */
  2061. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  2062. #define RFCSR1_PLL_PD FIELD8(0x02)
  2063. #define RFCSR1_RX0_PD FIELD8(0x04)
  2064. #define RFCSR1_TX0_PD FIELD8(0x08)
  2065. #define RFCSR1_RX1_PD FIELD8(0x10)
  2066. #define RFCSR1_TX1_PD FIELD8(0x20)
  2067. #define RFCSR1_RX2_PD FIELD8(0x40)
  2068. #define RFCSR1_TX2_PD FIELD8(0x80)
  2069. #define RFCSR1_TX2_EN_MT7620 FIELD8(0x02)
  2070. /*
  2071. * RFCSR 2:
  2072. */
  2073. #define RFCSR2_RESCAL_EN FIELD8(0x80)
  2074. #define RFCSR2_RX2_EN_MT7620 FIELD8(0x02)
  2075. #define RFCSR2_TX2_EN_MT7620 FIELD8(0x20)
  2076. /*
  2077. * RFCSR 3:
  2078. */
  2079. #define RFCSR3_K FIELD8(0x0f)
  2080. /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
  2081. #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70)
  2082. #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80)
  2083. /* Bits for RF3290/RF5360/RF5362/RF5370/RF5372/RF5390/RF5392 */
  2084. #define RFCSR3_VCOCAL_EN FIELD8(0x80)
  2085. /* Bits for RF3050 */
  2086. #define RFCSR3_BIT1 FIELD8(0x02)
  2087. #define RFCSR3_BIT2 FIELD8(0x04)
  2088. #define RFCSR3_BIT3 FIELD8(0x08)
  2089. #define RFCSR3_BIT4 FIELD8(0x10)
  2090. #define RFCSR3_BIT5 FIELD8(0x20)
  2091. /*
  2092. * RFCSR 4:
  2093. * VCOCAL_EN used by MT7620
  2094. */
  2095. #define RFCSR4_VCOCAL_EN FIELD8(0x80)
  2096. /*
  2097. * FRCSR 5:
  2098. */
  2099. #define RFCSR5_R1 FIELD8(0x0c)
  2100. /*
  2101. * RFCSR 6:
  2102. */
  2103. #define RFCSR6_R1 FIELD8(0x03)
  2104. #define RFCSR6_R2 FIELD8(0x40)
  2105. #define RFCSR6_TXDIV FIELD8(0x0c)
  2106. /* bits for RF3053 */
  2107. #define RFCSR6_VCO_IC FIELD8(0xc0)
  2108. /*
  2109. * RFCSR 7:
  2110. */
  2111. #define RFCSR7_RF_TUNING FIELD8(0x01)
  2112. #define RFCSR7_BIT1 FIELD8(0x02)
  2113. #define RFCSR7_BIT2 FIELD8(0x04)
  2114. #define RFCSR7_BIT3 FIELD8(0x08)
  2115. #define RFCSR7_BIT4 FIELD8(0x10)
  2116. #define RFCSR7_BIT5 FIELD8(0x20)
  2117. #define RFCSR7_BITS67 FIELD8(0xc0)
  2118. /*
  2119. * RFCSR 9:
  2120. */
  2121. #define RFCSR9_K FIELD8(0x0f)
  2122. #define RFCSR9_N FIELD8(0x10)
  2123. #define RFCSR9_UNKNOWN FIELD8(0x60)
  2124. #define RFCSR9_MOD FIELD8(0x80)
  2125. /*
  2126. * RFCSR 11:
  2127. */
  2128. #define RFCSR11_R FIELD8(0x03)
  2129. #define RFCSR11_PLL_MOD FIELD8(0x0c)
  2130. #define RFCSR11_MOD FIELD8(0xc0)
  2131. /* bits for RF3053 */
  2132. /* TODO: verify RFCSR11_MOD usage on other chips */
  2133. #define RFCSR11_PLL_IDOH FIELD8(0x40)
  2134. /*
  2135. * RFCSR 12:
  2136. */
  2137. #define RFCSR12_TX_POWER FIELD8(0x1f)
  2138. #define RFCSR12_DR0 FIELD8(0xe0)
  2139. /*
  2140. * RFCSR 13:
  2141. */
  2142. #define RFCSR13_TX_POWER FIELD8(0x1f)
  2143. #define RFCSR13_DR0 FIELD8(0xe0)
  2144. #define RFCSR13_RDIV_MT7620 FIELD8(0x03)
  2145. /*
  2146. * RFCSR 15:
  2147. */
  2148. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  2149. /*
  2150. * RFCSR 16:
  2151. */
  2152. #define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
  2153. #define RFCSR16_RF_PLL_FREQ_SEL_MT7620 FIELD8(0x0F)
  2154. #define RFCSR16_SDM_MODE_MT7620 FIELD8(0xE0)
  2155. /*
  2156. * RFCSR 17:
  2157. */
  2158. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  2159. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  2160. #define RFCSR17_R FIELD8(0x20)
  2161. #define RFCSR17_CODE FIELD8(0x7f)
  2162. /* RFCSR 18 */
  2163. #define RFCSR18_XO_TUNE_BYPASS FIELD8(0x40)
  2164. /* RFCSR 19 */
  2165. #define RFCSR19_K FIELD8(0x03)
  2166. /*
  2167. * RFCSR 20:
  2168. */
  2169. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  2170. /*
  2171. * RFCSR 21:
  2172. */
  2173. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  2174. #define RFCSR21_BIT1 FIELD8(0x01)
  2175. #define RFCSR21_BIT8 FIELD8(0x80)
  2176. /*
  2177. * RFCSR 22:
  2178. */
  2179. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  2180. #define RFCSR22_FREQPLAN_D_MT7620 FIELD8(0x07)
  2181. /*
  2182. * RFCSR 23:
  2183. */
  2184. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  2185. /*
  2186. * RFCSR 24:
  2187. */
  2188. #define RFCSR24_TX_AGC_FC FIELD8(0x1f)
  2189. #define RFCSR24_TX_H20M FIELD8(0x20)
  2190. #define RFCSR24_TX_CALIB FIELD8(0x7f)
  2191. /*
  2192. * RFCSR 27:
  2193. */
  2194. #define RFCSR27_R1 FIELD8(0x03)
  2195. #define RFCSR27_R2 FIELD8(0x04)
  2196. #define RFCSR27_R3 FIELD8(0x30)
  2197. #define RFCSR27_R4 FIELD8(0x40)
  2198. /*
  2199. * RFCSR 28:
  2200. */
  2201. #define RFCSR28_CH11_HT40 FIELD8(0x04)
  2202. /*
  2203. * RFCSR 29:
  2204. */
  2205. #define RFCSR29_ADC6_TEST FIELD8(0x01)
  2206. #define RFCSR29_ADC6_INT_TEST FIELD8(0x02)
  2207. #define RFCSR29_RSSI_RESET FIELD8(0x04)
  2208. #define RFCSR29_RSSI_ON FIELD8(0x08)
  2209. #define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30)
  2210. #define RFCSR29_RSSI_GAIN FIELD8(0xc0)
  2211. /*
  2212. * RFCSR 30:
  2213. */
  2214. #define RFCSR30_TX_H20M FIELD8(0x02)
  2215. #define RFCSR30_RX_H20M FIELD8(0x04)
  2216. #define RFCSR30_RX_VCM FIELD8(0x18)
  2217. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  2218. #define RF3322_RFCSR30_TX_H20M FIELD8(0x01)
  2219. #define RF3322_RFCSR30_RX_H20M FIELD8(0x02)
  2220. /*
  2221. * RFCSR 31:
  2222. */
  2223. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  2224. #define RFCSR31_RX_H20M FIELD8(0x20)
  2225. #define RFCSR31_RX_CALIB FIELD8(0x7f)
  2226. /* RFCSR 32 bits for RF3053 */
  2227. #define RFCSR32_TX_AGC_FC FIELD8(0xf8)
  2228. /* RFCSR 36 bits for RF3053 */
  2229. #define RFCSR36_RF_BS FIELD8(0x80)
  2230. /*
  2231. * RFCSR 34:
  2232. */
  2233. #define RFCSR34_TX0_EXT_PA FIELD8(0x04)
  2234. #define RFCSR34_TX1_EXT_PA FIELD8(0x08)
  2235. /*
  2236. * RFCSR 38:
  2237. */
  2238. #define RFCSR38_RX_LO1_EN FIELD8(0x20)
  2239. /*
  2240. * RFCSR 39:
  2241. */
  2242. #define RFCSR39_RX_DIV FIELD8(0x40)
  2243. #define RFCSR39_RX_LO2_EN FIELD8(0x80)
  2244. /*
  2245. * RFCSR 41:
  2246. */
  2247. #define RFCSR41_BIT1 FIELD8(0x01)
  2248. #define RFCSR41_BIT4 FIELD8(0x08)
  2249. /*
  2250. * RFCSR 42:
  2251. */
  2252. #define RFCSR42_BIT1 FIELD8(0x01)
  2253. #define RFCSR42_BIT4 FIELD8(0x08)
  2254. #define RFCSR42_TX2_EN_MT7620 FIELD8(0x40)
  2255. /*
  2256. * RFCSR 49:
  2257. */
  2258. #define RFCSR49_TX FIELD8(0x3f)
  2259. #define RFCSR49_EP FIELD8(0xc0)
  2260. /* bits for RT3593 */
  2261. #define RFCSR49_TX_LO1_IC FIELD8(0x1c)
  2262. #define RFCSR49_TX_DIV FIELD8(0x20)
  2263. /*
  2264. * RFCSR 50:
  2265. */
  2266. #define RFCSR50_TX FIELD8(0x3f)
  2267. #define RFCSR50_TX0_EXT_PA FIELD8(0x02)
  2268. #define RFCSR50_TX1_EXT_PA FIELD8(0x10)
  2269. #define RFCSR50_EP FIELD8(0xc0)
  2270. /* bits for RT3593 */
  2271. #define RFCSR50_TX_LO1_EN FIELD8(0x20)
  2272. #define RFCSR50_TX_LO2_EN FIELD8(0x10)
  2273. /* RFCSR 51 */
  2274. /* bits for RT3593 */
  2275. #define RFCSR51_BITS01 FIELD8(0x03)
  2276. #define RFCSR51_BITS24 FIELD8(0x1c)
  2277. #define RFCSR51_BITS57 FIELD8(0xe0)
  2278. #define RFCSR53_TX_POWER FIELD8(0x3f)
  2279. #define RFCSR53_UNKNOWN FIELD8(0xc0)
  2280. #define RFCSR54_TX_POWER FIELD8(0x3f)
  2281. #define RFCSR54_UNKNOWN FIELD8(0xc0)
  2282. #define RFCSR55_TX_POWER FIELD8(0x3f)
  2283. #define RFCSR55_UNKNOWN FIELD8(0xc0)
  2284. #define RFCSR57_DRV_CC FIELD8(0xfc)
  2285. /*
  2286. * RF registers
  2287. */
  2288. /*
  2289. * RF 2
  2290. */
  2291. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  2292. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  2293. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  2294. /*
  2295. * RF 3
  2296. */
  2297. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  2298. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  2299. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  2300. /*
  2301. * RF 4
  2302. */
  2303. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  2304. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  2305. #define RF4_TXPOWER_A FIELD32(0x00000780)
  2306. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  2307. #define RF4_HT40 FIELD32(0x00200000)
  2308. /*
  2309. * EEPROM content.
  2310. * The wordsize of the EEPROM is 16 bits.
  2311. */
  2312. enum rt2800_eeprom_word {
  2313. EEPROM_CHIP_ID = 0,
  2314. EEPROM_VERSION,
  2315. EEPROM_MAC_ADDR_0,
  2316. EEPROM_MAC_ADDR_1,
  2317. EEPROM_MAC_ADDR_2,
  2318. EEPROM_NIC_CONF0,
  2319. EEPROM_NIC_CONF1,
  2320. EEPROM_FREQ,
  2321. EEPROM_LED_AG_CONF,
  2322. EEPROM_LED_ACT_CONF,
  2323. EEPROM_LED_POLARITY,
  2324. EEPROM_NIC_CONF2,
  2325. EEPROM_LNA,
  2326. EEPROM_RSSI_BG,
  2327. EEPROM_RSSI_BG2,
  2328. EEPROM_TXMIXER_GAIN_BG,
  2329. EEPROM_RSSI_A,
  2330. EEPROM_RSSI_A2,
  2331. EEPROM_TXMIXER_GAIN_A,
  2332. EEPROM_EIRP_MAX_TX_POWER,
  2333. EEPROM_TXPOWER_DELTA,
  2334. EEPROM_TXPOWER_BG1,
  2335. EEPROM_TXPOWER_BG2,
  2336. EEPROM_TSSI_BOUND_BG1,
  2337. EEPROM_TSSI_BOUND_BG2,
  2338. EEPROM_TSSI_BOUND_BG3,
  2339. EEPROM_TSSI_BOUND_BG4,
  2340. EEPROM_TSSI_BOUND_BG5,
  2341. EEPROM_TXPOWER_A1,
  2342. EEPROM_TXPOWER_A2,
  2343. EEPROM_TXPOWER_INIT,
  2344. EEPROM_TSSI_BOUND_A1,
  2345. EEPROM_TSSI_BOUND_A2,
  2346. EEPROM_TSSI_BOUND_A3,
  2347. EEPROM_TSSI_BOUND_A4,
  2348. EEPROM_TSSI_BOUND_A5,
  2349. EEPROM_TXPOWER_BYRATE,
  2350. EEPROM_BBP_START,
  2351. /* IDs for extended EEPROM format used by three-chain devices */
  2352. EEPROM_EXT_LNA2,
  2353. EEPROM_EXT_TXPOWER_BG3,
  2354. EEPROM_EXT_TXPOWER_A3,
  2355. /* New values must be added before this */
  2356. EEPROM_WORD_COUNT
  2357. };
  2358. /*
  2359. * EEPROM Version
  2360. */
  2361. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  2362. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  2363. /*
  2364. * HW MAC address.
  2365. */
  2366. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  2367. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  2368. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  2369. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  2370. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  2371. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  2372. /*
  2373. * EEPROM NIC Configuration 0
  2374. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  2375. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  2376. * RF_TYPE: RFIC type
  2377. */
  2378. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  2379. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  2380. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  2381. /*
  2382. * EEPROM NIC Configuration 1
  2383. * HW_RADIO: 0: disable, 1: enable
  2384. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  2385. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  2386. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  2387. * CARDBUS_ACCEL: 0: enable, 1: disable
  2388. * BW40M_SB_2G: 0: disable, 1: enable
  2389. * BW40M_SB_5G: 0: disable, 1: enable
  2390. * WPS_PBC: 0: disable, 1: enable
  2391. * BW40M_2G: 0: enable, 1: disable
  2392. * BW40M_5G: 0: enable, 1: disable
  2393. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  2394. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  2395. * 10: Main antenna, 11: Aux antenna
  2396. * INTERNAL_TX_ALC: 0: disable, 1: enable
  2397. * BT_COEXIST: 0: disable, 1: enable
  2398. * DAC_TEST: 0: disable, 1: enable
  2399. * EXTERNAL_TX0_PA: 0: disable, 1: enable (only on RT3352)
  2400. * EXTERNAL_TX1_PA: 0: disable, 1: enable (only on RT3352)
  2401. */
  2402. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  2403. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  2404. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  2405. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  2406. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  2407. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  2408. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  2409. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  2410. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  2411. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  2412. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  2413. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  2414. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  2415. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  2416. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  2417. #define EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352 FIELD16(0x4000)
  2418. #define EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352 FIELD16(0x8000)
  2419. /*
  2420. * EEPROM frequency
  2421. */
  2422. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  2423. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  2424. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  2425. /*
  2426. * EEPROM LED
  2427. * POLARITY_RDY_G: Polarity RDY_G setting.
  2428. * POLARITY_RDY_A: Polarity RDY_A setting.
  2429. * POLARITY_ACT: Polarity ACT setting.
  2430. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  2431. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  2432. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  2433. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  2434. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  2435. * LED_MODE: Led mode.
  2436. */
  2437. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  2438. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  2439. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  2440. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  2441. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  2442. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  2443. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  2444. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  2445. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  2446. /*
  2447. * EEPROM NIC Configuration 2
  2448. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2449. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2450. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  2451. */
  2452. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  2453. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  2454. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  2455. /*
  2456. * EEPROM LNA
  2457. */
  2458. #define EEPROM_LNA_BG FIELD16(0x00ff)
  2459. #define EEPROM_LNA_A0 FIELD16(0xff00)
  2460. /*
  2461. * EEPROM RSSI BG offset
  2462. */
  2463. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  2464. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  2465. /*
  2466. * EEPROM RSSI BG2 offset
  2467. */
  2468. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  2469. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  2470. /*
  2471. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  2472. */
  2473. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  2474. /*
  2475. * EEPROM RSSI A offset
  2476. */
  2477. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  2478. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  2479. /*
  2480. * EEPROM RSSI A2 offset
  2481. */
  2482. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  2483. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  2484. /*
  2485. * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
  2486. */
  2487. #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
  2488. /*
  2489. * EEPROM EIRP Maximum TX power values(unit: dbm)
  2490. */
  2491. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  2492. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  2493. /*
  2494. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  2495. * This is delta in 40MHZ.
  2496. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  2497. * TYPE: 1: Plus the delta value, 0: minus the delta value
  2498. * ENABLE: enable tx power compensation for 40BW
  2499. */
  2500. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  2501. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  2502. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  2503. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  2504. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  2505. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  2506. /*
  2507. * EEPROM TXPOWER 802.11BG
  2508. */
  2509. #define EEPROM_TXPOWER_BG_SIZE 7
  2510. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  2511. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  2512. /*
  2513. * EEPROM temperature compensation boundaries 802.11BG
  2514. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2515. * reduced by (agc_step * -4)
  2516. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2517. * reduced by (agc_step * -3)
  2518. */
  2519. #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
  2520. #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
  2521. /*
  2522. * EEPROM temperature compensation boundaries 802.11BG
  2523. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2524. * reduced by (agc_step * -2)
  2525. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2526. * reduced by (agc_step * -1)
  2527. */
  2528. #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
  2529. #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
  2530. /*
  2531. * EEPROM temperature compensation boundaries 802.11BG
  2532. * REF: Reference TSSI value, no tx power changes needed
  2533. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2534. * increased by (agc_step * 1)
  2535. */
  2536. #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
  2537. #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
  2538. /*
  2539. * EEPROM temperature compensation boundaries 802.11BG
  2540. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2541. * increased by (agc_step * 2)
  2542. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2543. * increased by (agc_step * 3)
  2544. */
  2545. #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
  2546. #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
  2547. /*
  2548. * EEPROM temperature compensation boundaries 802.11BG
  2549. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2550. * increased by (agc_step * 4)
  2551. * AGC_STEP: Temperature compensation step.
  2552. */
  2553. #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
  2554. #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
  2555. /*
  2556. * EEPROM TXPOWER 802.11A
  2557. */
  2558. #define EEPROM_TXPOWER_A_SIZE 6
  2559. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  2560. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  2561. /* EEPROM_TXPOWER_{A,G} fields for RT3593 */
  2562. #define EEPROM_TXPOWER_ALC FIELD8(0x1f)
  2563. #define EEPROM_TXPOWER_FINE_CTRL FIELD8(0xe0)
  2564. /*
  2565. * EEPROM temperature compensation boundaries 802.11A
  2566. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2567. * reduced by (agc_step * -4)
  2568. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2569. * reduced by (agc_step * -3)
  2570. */
  2571. #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
  2572. #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
  2573. /*
  2574. * EEPROM temperature compensation boundaries 802.11A
  2575. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2576. * reduced by (agc_step * -2)
  2577. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2578. * reduced by (agc_step * -1)
  2579. */
  2580. #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
  2581. #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
  2582. /*
  2583. * EEPROM temperature compensation boundaries 802.11A
  2584. * REF: Reference TSSI value, no tx power changes needed
  2585. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2586. * increased by (agc_step * 1)
  2587. */
  2588. #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
  2589. #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
  2590. /*
  2591. * EEPROM temperature compensation boundaries 802.11A
  2592. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2593. * increased by (agc_step * 2)
  2594. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2595. * increased by (agc_step * 3)
  2596. */
  2597. #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
  2598. #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
  2599. /*
  2600. * EEPROM temperature compensation boundaries 802.11A
  2601. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2602. * increased by (agc_step * 4)
  2603. * AGC_STEP: Temperature compensation step.
  2604. */
  2605. #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
  2606. #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
  2607. /*
  2608. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  2609. */
  2610. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  2611. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  2612. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  2613. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  2614. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  2615. /*
  2616. * EEPROM BBP.
  2617. */
  2618. #define EEPROM_BBP_SIZE 16
  2619. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  2620. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  2621. /* EEPROM_EXT_LNA2 */
  2622. #define EEPROM_EXT_LNA2_A1 FIELD16(0x00ff)
  2623. #define EEPROM_EXT_LNA2_A2 FIELD16(0xff00)
  2624. /*
  2625. * EEPROM IQ Calibration, unlike other entries those are byte addresses.
  2626. */
  2627. #define EEPROM_IQ_GAIN_CAL_TX0_2G 0x130
  2628. #define EEPROM_IQ_PHASE_CAL_TX0_2G 0x131
  2629. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_2G 0x132
  2630. #define EEPROM_IQ_GAIN_CAL_TX1_2G 0x133
  2631. #define EEPROM_IQ_PHASE_CAL_TX1_2G 0x134
  2632. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_2G 0x135
  2633. #define EEPROM_IQ_GAIN_CAL_RX0_2G 0x136
  2634. #define EEPROM_IQ_PHASE_CAL_RX0_2G 0x137
  2635. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_2G 0x138
  2636. #define EEPROM_IQ_GAIN_CAL_RX1_2G 0x139
  2637. #define EEPROM_IQ_PHASE_CAL_RX1_2G 0x13A
  2638. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_2G 0x13B
  2639. #define EEPROM_RF_IQ_COMPENSATION_CONTROL 0x13C
  2640. #define EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL 0x13D
  2641. #define EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G 0x144
  2642. #define EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G 0x145
  2643. #define EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G 0X146
  2644. #define EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G 0x147
  2645. #define EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G 0x148
  2646. #define EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G 0x149
  2647. #define EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G 0x14A
  2648. #define EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G 0x14B
  2649. #define EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G 0X14C
  2650. #define EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G 0x14D
  2651. #define EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G 0x14E
  2652. #define EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G 0x14F
  2653. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH36_TO_CH64_5G 0x150
  2654. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH36_TO_CH64_5G 0x151
  2655. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH100_TO_CH138_5G 0x152
  2656. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH100_TO_CH138_5G 0x153
  2657. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH140_TO_CH165_5G 0x154
  2658. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH140_TO_CH165_5G 0x155
  2659. #define EEPROM_IQ_GAIN_CAL_RX0_CH36_TO_CH64_5G 0x156
  2660. #define EEPROM_IQ_PHASE_CAL_RX0_CH36_TO_CH64_5G 0x157
  2661. #define EEPROM_IQ_GAIN_CAL_RX0_CH100_TO_CH138_5G 0X158
  2662. #define EEPROM_IQ_PHASE_CAL_RX0_CH100_TO_CH138_5G 0x159
  2663. #define EEPROM_IQ_GAIN_CAL_RX0_CH140_TO_CH165_5G 0x15A
  2664. #define EEPROM_IQ_PHASE_CAL_RX0_CH140_TO_CH165_5G 0x15B
  2665. #define EEPROM_IQ_GAIN_CAL_RX1_CH36_TO_CH64_5G 0x15C
  2666. #define EEPROM_IQ_PHASE_CAL_RX1_CH36_TO_CH64_5G 0x15D
  2667. #define EEPROM_IQ_GAIN_CAL_RX1_CH100_TO_CH138_5G 0X15E
  2668. #define EEPROM_IQ_PHASE_CAL_RX1_CH100_TO_CH138_5G 0x15F
  2669. #define EEPROM_IQ_GAIN_CAL_RX1_CH140_TO_CH165_5G 0x160
  2670. #define EEPROM_IQ_PHASE_CAL_RX1_CH140_TO_CH165_5G 0x161
  2671. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH36_TO_CH64_5G 0x162
  2672. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH36_TO_CH64_5G 0x163
  2673. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH100_TO_CH138_5G 0x164
  2674. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH100_TO_CH138_5G 0x165
  2675. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH140_TO_CH165_5G 0x166
  2676. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH140_TO_CH165_5G 0x167
  2677. /*
  2678. * MCU mailbox commands.
  2679. * MCU_SLEEP - go to power-save mode.
  2680. * arg1: 1: save as much power as possible, 0: save less power.
  2681. * status: 1: success, 2: already asleep,
  2682. * 3: maybe MAC is busy so can't finish this task.
  2683. * MCU_RADIO_OFF
  2684. * arg0: 0: do power-saving, NOT turn off radio.
  2685. */
  2686. #define MCU_SLEEP 0x30
  2687. #define MCU_WAKEUP 0x31
  2688. #define MCU_RADIO_OFF 0x35
  2689. #define MCU_CURRENT 0x36
  2690. #define MCU_LED 0x50
  2691. #define MCU_LED_STRENGTH 0x51
  2692. #define MCU_LED_AG_CONF 0x52
  2693. #define MCU_LED_ACT_CONF 0x53
  2694. #define MCU_LED_LED_POLARITY 0x54
  2695. #define MCU_RADAR 0x60
  2696. #define MCU_BOOT_SIGNAL 0x72
  2697. #define MCU_ANT_SELECT 0X73
  2698. #define MCU_FREQ_OFFSET 0x74
  2699. #define MCU_BBP_SIGNAL 0x80
  2700. #define MCU_POWER_SAVE 0x83
  2701. #define MCU_BAND_SELECT 0x91
  2702. /*
  2703. * MCU mailbox tokens
  2704. */
  2705. #define TOKEN_SLEEP 1
  2706. #define TOKEN_RADIO_OFF 2
  2707. #define TOKEN_WAKEUP 3
  2708. /*
  2709. * DMA descriptor defines.
  2710. */
  2711. #define TXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32))
  2712. #define TXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32))
  2713. #define RXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32))
  2714. #define RXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32))
  2715. #define RXWI_DESC_SIZE_6WORDS (6 * sizeof(__le32))
  2716. /*
  2717. * TX WI structure
  2718. */
  2719. /*
  2720. * Word0
  2721. * FRAG: 1 To inform TKIP engine this is a fragment.
  2722. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  2723. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  2724. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  2725. * duplicate the frame to both channels).
  2726. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  2727. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  2728. * aggregate consecutive frames with the same RA and QoS TID. If
  2729. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  2730. * directly after a frame B with AMPDU=1, frame A might still
  2731. * get aggregated into the AMPDU started by frame B. So, setting
  2732. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  2733. * MPDU, it can still end up in an AMPDU if the previous frame
  2734. * was tagged as AMPDU.
  2735. */
  2736. #define TXWI_W0_FRAG FIELD32(0x00000001)
  2737. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  2738. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  2739. #define TXWI_W0_TS FIELD32(0x00000008)
  2740. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  2741. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  2742. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  2743. #define TXWI_W0_MCS FIELD32(0x007f0000)
  2744. #define TXWI_W0_BW FIELD32(0x00800000)
  2745. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  2746. #define TXWI_W0_STBC FIELD32(0x06000000)
  2747. #define TXWI_W0_IFS FIELD32(0x08000000)
  2748. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  2749. /*
  2750. * Word1
  2751. * ACK: 0: No Ack needed, 1: Ack needed
  2752. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  2753. * BW_WIN_SIZE: BA windows size of the recipient
  2754. * WIRELESS_CLI_ID: Client ID for WCID table access
  2755. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  2756. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  2757. * frame was processed. If multiple frames are aggregated together
  2758. * (AMPDU==1) the reported tx status will always contain the packet
  2759. * id of the first frame. 0: Don't report tx status for this frame.
  2760. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  2761. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  2762. * This identification number is calculated by ((idx % 3) + 1).
  2763. * The (+1) is required to prevent PACKETID to become 0.
  2764. */
  2765. #define TXWI_W1_ACK FIELD32(0x00000001)
  2766. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  2767. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  2768. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  2769. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2770. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  2771. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  2772. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  2773. /*
  2774. * Word2
  2775. */
  2776. #define TXWI_W2_IV FIELD32(0xffffffff)
  2777. /*
  2778. * Word3
  2779. */
  2780. #define TXWI_W3_EIV FIELD32(0xffffffff)
  2781. /*
  2782. * RX WI structure
  2783. */
  2784. /*
  2785. * Word0
  2786. */
  2787. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  2788. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  2789. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  2790. #define RXWI_W0_UDF FIELD32(0x0000e000)
  2791. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2792. #define RXWI_W0_TID FIELD32(0xf0000000)
  2793. /*
  2794. * Word1
  2795. */
  2796. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  2797. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  2798. #define RXWI_W1_MCS FIELD32(0x007f0000)
  2799. #define RXWI_W1_BW FIELD32(0x00800000)
  2800. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  2801. #define RXWI_W1_STBC FIELD32(0x06000000)
  2802. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  2803. /*
  2804. * Word2
  2805. */
  2806. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  2807. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  2808. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  2809. /*
  2810. * Word3
  2811. */
  2812. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  2813. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  2814. /*
  2815. * Macros for converting txpower from EEPROM to mac80211 value
  2816. * and from mac80211 value to register value.
  2817. */
  2818. #define MIN_G_TXPOWER 0
  2819. #define MIN_A_TXPOWER -7
  2820. #define MAX_G_TXPOWER 31
  2821. #define MAX_A_TXPOWER 15
  2822. #define DEFAULT_TXPOWER 5
  2823. #define MIN_A_TXPOWER_3593 0
  2824. #define MAX_A_TXPOWER_3593 31
  2825. #define TXPOWER_G_FROM_DEV(__txpower) \
  2826. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2827. #define TXPOWER_A_FROM_DEV(__txpower) \
  2828. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2829. /*
  2830. * Board's maximun TX power limitation
  2831. */
  2832. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2833. /*
  2834. * Number of TBTT intervals after which we have to adjust
  2835. * the hw beacon timer.
  2836. */
  2837. #define BCN_TBTT_OFFSET 64
  2838. #endif /* RT2800_H */