sdio.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/atomic.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched/signal.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_ids.h>
  27. #include <linux/mmc/sdio_func.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/semaphore.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <linux/bcma/bcma.h>
  33. #include <linux/debugfs.h>
  34. #include <linux/vmalloc.h>
  35. #include <asm/unaligned.h>
  36. #include <defs.h>
  37. #include <brcmu_wifi.h>
  38. #include <brcmu_utils.h>
  39. #include <brcm_hw_ids.h>
  40. #include <soc.h>
  41. #include "sdio.h"
  42. #include "chip.h"
  43. #include "firmware.h"
  44. #include "core.h"
  45. #include "common.h"
  46. #include "bcdc.h"
  47. #define DCMD_RESP_TIMEOUT msecs_to_jiffies(2500)
  48. #define CTL_DONE_TIMEOUT msecs_to_jiffies(2500)
  49. #ifdef DEBUG
  50. #define BRCMF_TRAP_INFO_SIZE 80
  51. #define CBUF_LEN (128)
  52. /* Device console log buffer state */
  53. #define CONSOLE_BUFFER_MAX 2024
  54. struct rte_log_le {
  55. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  56. __le32 buf_size;
  57. __le32 idx;
  58. char *_buf_compat; /* Redundant pointer for backward compat. */
  59. };
  60. struct rte_console {
  61. /* Virtual UART
  62. * When there is no UART (e.g. Quickturn),
  63. * the host should write a complete
  64. * input line directly into cbuf and then write
  65. * the length into vcons_in.
  66. * This may also be used when there is a real UART
  67. * (at risk of conflicting with
  68. * the real UART). vcons_out is currently unused.
  69. */
  70. uint vcons_in;
  71. uint vcons_out;
  72. /* Output (logging) buffer
  73. * Console output is written to a ring buffer log_buf at index log_idx.
  74. * The host may read the output when it sees log_idx advance.
  75. * Output will be lost if the output wraps around faster than the host
  76. * polls.
  77. */
  78. struct rte_log_le log_le;
  79. /* Console input line buffer
  80. * Characters are read one at a time into cbuf
  81. * until <CR> is received, then
  82. * the buffer is processed as a command line.
  83. * Also used for virtual UART.
  84. */
  85. uint cbuf_idx;
  86. char cbuf[CBUF_LEN];
  87. };
  88. #endif /* DEBUG */
  89. #include <chipcommon.h>
  90. #include "bus.h"
  91. #include "debug.h"
  92. #include "tracepoint.h"
  93. #define TXQLEN 2048 /* bulk tx queue length */
  94. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  95. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  96. #define PRIOMASK 7
  97. #define TXRETRIES 2 /* # of retries for tx frames */
  98. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  99. one scheduling */
  100. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  101. one scheduling */
  102. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  103. #define MEMBLOCK 2048 /* Block size used for downloading
  104. of dongle image */
  105. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  106. biggest possible glom */
  107. #define BRCMF_FIRSTREAD (1 << 6)
  108. #define BRCMF_CONSOLE 10 /* watchdog interval to poll console */
  109. /* SBSDIO_DEVICE_CTL */
  110. /* 1: device will assert busy signal when receiving CMD53 */
  111. #define SBSDIO_DEVCTL_SETBUSY 0x01
  112. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  113. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  114. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  115. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  116. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  117. * sdio bus power cycle to clear (rev 9) */
  118. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  119. /* Force SD->SB reset mapping (rev 11) */
  120. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  121. /* Determined by CoreControl bit */
  122. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  123. /* Force backplane reset */
  124. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  125. /* Force no backplane reset */
  126. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  127. /* direct(mapped) cis space */
  128. /* MAPPED common CIS address */
  129. #define SBSDIO_CIS_BASE_COMMON 0x1000
  130. /* maximum bytes in one CIS */
  131. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  132. /* cis offset addr is < 17 bits */
  133. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  134. /* manfid tuple length, include tuple, link bytes */
  135. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  136. #define CORE_BUS_REG(base, field) \
  137. (base + offsetof(struct sdpcmd_regs, field))
  138. /* SDIO function 1 register CHIPCLKCSR */
  139. /* Force ALP request to backplane */
  140. #define SBSDIO_FORCE_ALP 0x01
  141. /* Force HT request to backplane */
  142. #define SBSDIO_FORCE_HT 0x02
  143. /* Force ILP request to backplane */
  144. #define SBSDIO_FORCE_ILP 0x04
  145. /* Make ALP ready (power up xtal) */
  146. #define SBSDIO_ALP_AVAIL_REQ 0x08
  147. /* Make HT ready (power up PLL) */
  148. #define SBSDIO_HT_AVAIL_REQ 0x10
  149. /* Squelch clock requests from HW */
  150. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  151. /* Status: ALP is ready */
  152. #define SBSDIO_ALP_AVAIL 0x40
  153. /* Status: HT is ready */
  154. #define SBSDIO_HT_AVAIL 0x80
  155. #define SBSDIO_CSR_MASK 0x1F
  156. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  157. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  158. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  159. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  160. #define SBSDIO_CLKAV(regval, alponly) \
  161. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  162. /* intstatus */
  163. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  164. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  165. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  166. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  167. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  168. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  169. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  170. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  171. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  172. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  173. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  174. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  175. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  176. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  177. #define I_PC (1 << 10) /* descriptor error */
  178. #define I_PD (1 << 11) /* data error */
  179. #define I_DE (1 << 12) /* Descriptor protocol Error */
  180. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  181. #define I_RO (1 << 14) /* Receive fifo Overflow */
  182. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  183. #define I_RI (1 << 16) /* Receive Interrupt */
  184. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  185. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  186. #define I_XI (1 << 24) /* Transmit Interrupt */
  187. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  188. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  189. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  190. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  191. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  192. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  193. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  194. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  195. #define I_DMA (I_RI | I_XI | I_ERRORS)
  196. /* corecontrol */
  197. #define CC_CISRDY (1 << 0) /* CIS Ready */
  198. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  199. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  200. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  201. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  202. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  203. /* SDA_FRAMECTRL */
  204. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  205. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  206. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  207. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  208. /*
  209. * Software allocation of To SB Mailbox resources
  210. */
  211. /* tosbmailbox bits corresponding to intstatus bits */
  212. #define SMB_NAK (1 << 0) /* Frame NAK */
  213. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  214. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  215. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  216. /* tosbmailboxdata */
  217. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  218. /*
  219. * Software allocation of To Host Mailbox resources
  220. */
  221. /* intstatus bits */
  222. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  223. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  224. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  225. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  226. /* tohostmailboxdata */
  227. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  228. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  229. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  230. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  231. #define HMB_DATA_FCDATA_MASK 0xff000000
  232. #define HMB_DATA_FCDATA_SHIFT 24
  233. #define HMB_DATA_VERSION_MASK 0x00ff0000
  234. #define HMB_DATA_VERSION_SHIFT 16
  235. /*
  236. * Software-defined protocol header
  237. */
  238. /* Current protocol version */
  239. #define SDPCM_PROT_VERSION 4
  240. /*
  241. * Shared structure between dongle and the host.
  242. * The structure contains pointers to trap or assert information.
  243. */
  244. #define SDPCM_SHARED_VERSION 0x0003
  245. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  246. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  247. #define SDPCM_SHARED_ASSERT 0x0200
  248. #define SDPCM_SHARED_TRAP 0x0400
  249. /* Space for header read, limit for data packets */
  250. #define MAX_HDR_READ (1 << 6)
  251. #define MAX_RX_DATASZ 2048
  252. /* Bump up limit on waiting for HT to account for first startup;
  253. * if the image is doing a CRC calculation before programming the PMU
  254. * for HT availability, it could take a couple hundred ms more, so
  255. * max out at a 1 second (1000000us).
  256. */
  257. #undef PMU_MAX_TRANSITION_DLY
  258. #define PMU_MAX_TRANSITION_DLY 1000000
  259. /* Value for ChipClockCSR during initial setup */
  260. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  261. SBSDIO_ALP_AVAIL_REQ)
  262. /* Flags for SDH calls */
  263. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  264. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  265. * when idle
  266. */
  267. #define BRCMF_IDLE_INTERVAL 1
  268. #define KSO_WAIT_US 50
  269. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  270. #define BRCMF_SDIO_MAX_ACCESS_ERRORS 5
  271. /*
  272. * Conversion of 802.1D priority to precedence level
  273. */
  274. static uint prio2prec(u32 prio)
  275. {
  276. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  277. (prio^2) : prio;
  278. }
  279. #ifdef DEBUG
  280. /* Device console log buffer state */
  281. struct brcmf_console {
  282. uint count; /* Poll interval msec counter */
  283. uint log_addr; /* Log struct address (fixed) */
  284. struct rte_log_le log_le; /* Log struct (host copy) */
  285. uint bufsize; /* Size of log buffer */
  286. u8 *buf; /* Log buffer (host copy) */
  287. uint last; /* Last buffer read index */
  288. };
  289. struct brcmf_trap_info {
  290. __le32 type;
  291. __le32 epc;
  292. __le32 cpsr;
  293. __le32 spsr;
  294. __le32 r0; /* a1 */
  295. __le32 r1; /* a2 */
  296. __le32 r2; /* a3 */
  297. __le32 r3; /* a4 */
  298. __le32 r4; /* v1 */
  299. __le32 r5; /* v2 */
  300. __le32 r6; /* v3 */
  301. __le32 r7; /* v4 */
  302. __le32 r8; /* v5 */
  303. __le32 r9; /* sb/v6 */
  304. __le32 r10; /* sl/v7 */
  305. __le32 r11; /* fp/v8 */
  306. __le32 r12; /* ip */
  307. __le32 r13; /* sp */
  308. __le32 r14; /* lr */
  309. __le32 pc; /* r15 */
  310. };
  311. #endif /* DEBUG */
  312. struct sdpcm_shared {
  313. u32 flags;
  314. u32 trap_addr;
  315. u32 assert_exp_addr;
  316. u32 assert_file_addr;
  317. u32 assert_line;
  318. u32 console_addr; /* Address of struct rte_console */
  319. u32 msgtrace_addr;
  320. u8 tag[32];
  321. u32 brpt_addr;
  322. };
  323. struct sdpcm_shared_le {
  324. __le32 flags;
  325. __le32 trap_addr;
  326. __le32 assert_exp_addr;
  327. __le32 assert_file_addr;
  328. __le32 assert_line;
  329. __le32 console_addr; /* Address of struct rte_console */
  330. __le32 msgtrace_addr;
  331. u8 tag[32];
  332. __le32 brpt_addr;
  333. };
  334. /* dongle SDIO bus specific header info */
  335. struct brcmf_sdio_hdrinfo {
  336. u8 seq_num;
  337. u8 channel;
  338. u16 len;
  339. u16 len_left;
  340. u16 len_nxtfrm;
  341. u8 dat_offset;
  342. bool lastfrm;
  343. u16 tail_pad;
  344. };
  345. /*
  346. * hold counter variables
  347. */
  348. struct brcmf_sdio_count {
  349. uint intrcount; /* Count of device interrupt callbacks */
  350. uint lastintrs; /* Count as of last watchdog timer */
  351. uint pollcnt; /* Count of active polls */
  352. uint regfails; /* Count of R_REG failures */
  353. uint tx_sderrs; /* Count of tx attempts with sd errors */
  354. uint fcqueued; /* Tx packets that got queued */
  355. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  356. uint rx_toolong; /* Receive frames too long to receive */
  357. uint rxc_errors; /* SDIO errors when reading control frames */
  358. uint rx_hdrfail; /* SDIO errors on header reads */
  359. uint rx_badhdr; /* Bad received headers (roosync?) */
  360. uint rx_badseq; /* Mismatched rx sequence number */
  361. uint fc_rcvd; /* Number of flow-control events received */
  362. uint fc_xoff; /* Number which turned on flow-control */
  363. uint fc_xon; /* Number which turned off flow-control */
  364. uint rxglomfail; /* Failed deglom attempts */
  365. uint rxglomframes; /* Number of glom frames (superframes) */
  366. uint rxglompkts; /* Number of packets from glom frames */
  367. uint f2rxhdrs; /* Number of header reads */
  368. uint f2rxdata; /* Number of frame data reads */
  369. uint f2txdata; /* Number of f2 frame writes */
  370. uint f1regdata; /* Number of f1 register accesses */
  371. uint tickcnt; /* Number of watchdog been schedule */
  372. ulong tx_ctlerrs; /* Err of sending ctrl frames */
  373. ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
  374. ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
  375. ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
  376. ulong rx_readahead_cnt; /* packets where header read-ahead was used */
  377. };
  378. /* misc chip info needed by some of the routines */
  379. /* Private data for SDIO bus interaction */
  380. struct brcmf_sdio {
  381. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  382. struct brcmf_chip *ci; /* Chip info struct */
  383. u32 hostintmask; /* Copy of Host Interrupt Mask */
  384. atomic_t intstatus; /* Intstatus bits (events) pending */
  385. atomic_t fcstate; /* State of dongle flow-control */
  386. uint blocksize; /* Block size of SDIO transfers */
  387. uint roundup; /* Max roundup limit */
  388. struct pktq txq; /* Queue length used for flow-control */
  389. u8 flowcontrol; /* per prio flow control bitmask */
  390. u8 tx_seq; /* Transmit sequence number (next) */
  391. u8 tx_max; /* Maximum transmit sequence allowed */
  392. u8 *hdrbuf; /* buffer for handling rx frame */
  393. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  394. u8 rx_seq; /* Receive sequence number (expected) */
  395. struct brcmf_sdio_hdrinfo cur_read;
  396. /* info of current read frame */
  397. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  398. bool rxpending; /* Data frame pending in dongle */
  399. uint rxbound; /* Rx frames to read before resched */
  400. uint txbound; /* Tx frames to send before resched */
  401. uint txminmax;
  402. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  403. struct sk_buff_head glom; /* Packet list for glommed superframe */
  404. u8 *rxbuf; /* Buffer for receiving control packets */
  405. uint rxblen; /* Allocated length of rxbuf */
  406. u8 *rxctl; /* Aligned pointer into rxbuf */
  407. u8 *rxctl_orig; /* pointer for freeing rxctl */
  408. uint rxlen; /* Length of valid data in buffer */
  409. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  410. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  411. bool intr; /* Use interrupts */
  412. bool poll; /* Use polling */
  413. atomic_t ipend; /* Device interrupt is pending */
  414. uint spurious; /* Count of spurious interrupts */
  415. uint pollrate; /* Ticks between device polls */
  416. uint polltick; /* Tick counter */
  417. #ifdef DEBUG
  418. uint console_interval;
  419. struct brcmf_console console; /* Console output polling support */
  420. uint console_addr; /* Console address from shared struct */
  421. #endif /* DEBUG */
  422. uint clkstate; /* State of sd and backplane clock(s) */
  423. s32 idletime; /* Control for activity timeout */
  424. s32 idlecount; /* Activity timeout counter */
  425. s32 idleclock; /* How to set bus driver when idle */
  426. bool rxflow_mode; /* Rx flow control mode */
  427. bool rxflow; /* Is rx flow control on */
  428. bool alp_only; /* Don't use HT clock (ALP only) */
  429. u8 *ctrl_frame_buf;
  430. u16 ctrl_frame_len;
  431. bool ctrl_frame_stat;
  432. int ctrl_frame_err;
  433. spinlock_t txq_lock; /* protect bus->txq */
  434. wait_queue_head_t ctrl_wait;
  435. wait_queue_head_t dcmd_resp_wait;
  436. struct timer_list timer;
  437. struct completion watchdog_wait;
  438. struct task_struct *watchdog_tsk;
  439. bool wd_active;
  440. struct workqueue_struct *brcmf_wq;
  441. struct work_struct datawork;
  442. bool dpc_triggered;
  443. bool dpc_running;
  444. bool txoff; /* Transmit flow-controlled */
  445. struct brcmf_sdio_count sdcnt;
  446. bool sr_enabled; /* SaveRestore enabled */
  447. bool sleeping;
  448. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  449. bool txglom; /* host tx glomming enable flag */
  450. u16 head_align; /* buffer pointer alignment */
  451. u16 sgentry_align; /* scatter-gather buffer alignment */
  452. };
  453. /* clkstate */
  454. #define CLK_NONE 0
  455. #define CLK_SDONLY 1
  456. #define CLK_PENDING 2
  457. #define CLK_AVAIL 3
  458. #ifdef DEBUG
  459. static int qcount[NUMPRIO];
  460. #endif /* DEBUG */
  461. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  462. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  463. /* Limit on rounding up frames */
  464. static const uint max_roundup = 512;
  465. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  466. #define ALIGNMENT 8
  467. #else
  468. #define ALIGNMENT 4
  469. #endif
  470. enum brcmf_sdio_frmtype {
  471. BRCMF_SDIO_FT_NORMAL,
  472. BRCMF_SDIO_FT_SUPER,
  473. BRCMF_SDIO_FT_SUB,
  474. };
  475. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  476. /* SDIO Pad drive strength to select value mappings */
  477. struct sdiod_drive_str {
  478. u8 strength; /* Pad Drive Strength in mA */
  479. u8 sel; /* Chip-specific select value */
  480. };
  481. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  482. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  483. {32, 0x6},
  484. {26, 0x7},
  485. {22, 0x4},
  486. {16, 0x5},
  487. {12, 0x2},
  488. {8, 0x3},
  489. {4, 0x0},
  490. {0, 0x1}
  491. };
  492. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  493. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  494. {6, 0x7},
  495. {5, 0x6},
  496. {4, 0x5},
  497. {3, 0x4},
  498. {2, 0x2},
  499. {1, 0x1},
  500. {0, 0x0}
  501. };
  502. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  503. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  504. {3, 0x3},
  505. {2, 0x2},
  506. {1, 0x1},
  507. {0, 0x0} };
  508. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  509. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  510. {16, 0x7},
  511. {12, 0x5},
  512. {8, 0x3},
  513. {4, 0x1}
  514. };
  515. BRCMF_FW_NVRAM_DEF(43143, "brcmfmac43143-sdio.bin", "brcmfmac43143-sdio.txt");
  516. BRCMF_FW_NVRAM_DEF(43241B0, "brcmfmac43241b0-sdio.bin",
  517. "brcmfmac43241b0-sdio.txt");
  518. BRCMF_FW_NVRAM_DEF(43241B4, "brcmfmac43241b4-sdio.bin",
  519. "brcmfmac43241b4-sdio.txt");
  520. BRCMF_FW_NVRAM_DEF(43241B5, "brcmfmac43241b5-sdio.bin",
  521. "brcmfmac43241b5-sdio.txt");
  522. BRCMF_FW_NVRAM_DEF(4329, "brcmfmac4329-sdio.bin", "brcmfmac4329-sdio.txt");
  523. BRCMF_FW_NVRAM_DEF(4330, "brcmfmac4330-sdio.bin", "brcmfmac4330-sdio.txt");
  524. BRCMF_FW_NVRAM_DEF(4334, "brcmfmac4334-sdio.bin", "brcmfmac4334-sdio.txt");
  525. BRCMF_FW_NVRAM_DEF(43340, "brcmfmac43340-sdio.bin", "brcmfmac43340-sdio.txt");
  526. BRCMF_FW_NVRAM_DEF(4335, "brcmfmac4335-sdio.bin", "brcmfmac4335-sdio.txt");
  527. BRCMF_FW_NVRAM_DEF(43362, "brcmfmac43362-sdio.bin", "brcmfmac43362-sdio.txt");
  528. BRCMF_FW_NVRAM_DEF(4339, "brcmfmac4339-sdio.bin", "brcmfmac4339-sdio.txt");
  529. BRCMF_FW_NVRAM_DEF(43430, "brcmfmac43430-sdio.bin", "brcmfmac43430-sdio.txt");
  530. BRCMF_FW_NVRAM_DEF(43455, "brcmfmac43455-sdio.bin", "brcmfmac43455-sdio.txt");
  531. BRCMF_FW_NVRAM_DEF(4354, "brcmfmac4354-sdio.bin", "brcmfmac4354-sdio.txt");
  532. BRCMF_FW_NVRAM_DEF(4356, "brcmfmac4356-sdio.bin", "brcmfmac4356-sdio.txt");
  533. static struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
  534. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
  535. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
  536. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
  537. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
  538. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
  539. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
  540. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
  541. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
  542. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
  543. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
  544. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
  545. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
  546. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFF, 43430),
  547. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, 43455),
  548. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
  549. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356)
  550. };
  551. static void pkt_align(struct sk_buff *p, int len, int align)
  552. {
  553. uint datalign;
  554. datalign = (unsigned long)(p->data);
  555. datalign = roundup(datalign, (align)) - datalign;
  556. if (datalign)
  557. skb_pull(p, datalign);
  558. __skb_trim(p, len);
  559. }
  560. /* To check if there's window offered */
  561. static bool data_ok(struct brcmf_sdio *bus)
  562. {
  563. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  564. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  565. }
  566. /*
  567. * Reads a register in the SDIO hardware block. This block occupies a series of
  568. * adresses on the 32 bit backplane bus.
  569. */
  570. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  571. {
  572. struct brcmf_core *core;
  573. int ret;
  574. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  575. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  576. return ret;
  577. }
  578. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  579. {
  580. struct brcmf_core *core;
  581. int ret;
  582. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  583. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  584. return ret;
  585. }
  586. static int
  587. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  588. {
  589. u8 wr_val = 0, rd_val, cmp_val, bmask;
  590. int err = 0;
  591. int err_cnt = 0;
  592. int try_cnt = 0;
  593. brcmf_dbg(TRACE, "Enter: on=%d\n", on);
  594. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  595. /* 1st KSO write goes to AOS wake up core if device is asleep */
  596. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  597. wr_val, &err);
  598. if (on) {
  599. /* device WAKEUP through KSO:
  600. * write bit 0 & read back until
  601. * both bits 0 (kso bit) & 1 (dev on status) are set
  602. */
  603. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  604. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  605. bmask = cmp_val;
  606. usleep_range(2000, 3000);
  607. } else {
  608. /* Put device to sleep, turn off KSO */
  609. cmp_val = 0;
  610. /* only check for bit0, bit1(dev on status) may not
  611. * get cleared right away
  612. */
  613. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  614. }
  615. do {
  616. /* reliable KSO bit set/clr:
  617. * the sdiod sleep write access is synced to PMU 32khz clk
  618. * just one write attempt may fail,
  619. * read it back until it matches written value
  620. */
  621. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  622. &err);
  623. if (!err) {
  624. if ((rd_val & bmask) == cmp_val)
  625. break;
  626. err_cnt = 0;
  627. }
  628. /* bail out upon subsequent access errors */
  629. if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
  630. break;
  631. udelay(KSO_WAIT_US);
  632. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  633. wr_val, &err);
  634. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  635. if (try_cnt > 2)
  636. brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
  637. rd_val, err);
  638. if (try_cnt > MAX_KSO_ATTEMPTS)
  639. brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
  640. return err;
  641. }
  642. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  643. /* Turn backplane clock on or off */
  644. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  645. {
  646. int err;
  647. u8 clkctl, clkreq, devctl;
  648. unsigned long timeout;
  649. brcmf_dbg(SDIO, "Enter\n");
  650. clkctl = 0;
  651. if (bus->sr_enabled) {
  652. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  653. return 0;
  654. }
  655. if (on) {
  656. /* Request HT Avail */
  657. clkreq =
  658. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  659. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  660. clkreq, &err);
  661. if (err) {
  662. brcmf_err("HT Avail request error: %d\n", err);
  663. return -EBADE;
  664. }
  665. /* Check current status */
  666. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  667. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  668. if (err) {
  669. brcmf_err("HT Avail read error: %d\n", err);
  670. return -EBADE;
  671. }
  672. /* Go to pending and await interrupt if appropriate */
  673. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  674. /* Allow only clock-available interrupt */
  675. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  676. SBSDIO_DEVICE_CTL, &err);
  677. if (err) {
  678. brcmf_err("Devctl error setting CA: %d\n",
  679. err);
  680. return -EBADE;
  681. }
  682. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  683. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  684. devctl, &err);
  685. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  686. bus->clkstate = CLK_PENDING;
  687. return 0;
  688. } else if (bus->clkstate == CLK_PENDING) {
  689. /* Cancel CA-only interrupt filter */
  690. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  691. SBSDIO_DEVICE_CTL, &err);
  692. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  693. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  694. devctl, &err);
  695. }
  696. /* Otherwise, wait here (polling) for HT Avail */
  697. timeout = jiffies +
  698. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  699. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  700. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  701. SBSDIO_FUNC1_CHIPCLKCSR,
  702. &err);
  703. if (time_after(jiffies, timeout))
  704. break;
  705. else
  706. usleep_range(5000, 10000);
  707. }
  708. if (err) {
  709. brcmf_err("HT Avail request error: %d\n", err);
  710. return -EBADE;
  711. }
  712. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  713. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  714. PMU_MAX_TRANSITION_DLY, clkctl);
  715. return -EBADE;
  716. }
  717. /* Mark clock available */
  718. bus->clkstate = CLK_AVAIL;
  719. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  720. #if defined(DEBUG)
  721. if (!bus->alp_only) {
  722. if (SBSDIO_ALPONLY(clkctl))
  723. brcmf_err("HT Clock should be on\n");
  724. }
  725. #endif /* defined (DEBUG) */
  726. } else {
  727. clkreq = 0;
  728. if (bus->clkstate == CLK_PENDING) {
  729. /* Cancel CA-only interrupt filter */
  730. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  731. SBSDIO_DEVICE_CTL, &err);
  732. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  733. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  734. devctl, &err);
  735. }
  736. bus->clkstate = CLK_SDONLY;
  737. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  738. clkreq, &err);
  739. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  740. if (err) {
  741. brcmf_err("Failed access turning clock off: %d\n",
  742. err);
  743. return -EBADE;
  744. }
  745. }
  746. return 0;
  747. }
  748. /* Change idle/active SD state */
  749. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  750. {
  751. brcmf_dbg(SDIO, "Enter\n");
  752. if (on)
  753. bus->clkstate = CLK_SDONLY;
  754. else
  755. bus->clkstate = CLK_NONE;
  756. return 0;
  757. }
  758. /* Transition SD and backplane clock readiness */
  759. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  760. {
  761. #ifdef DEBUG
  762. uint oldstate = bus->clkstate;
  763. #endif /* DEBUG */
  764. brcmf_dbg(SDIO, "Enter\n");
  765. /* Early exit if we're already there */
  766. if (bus->clkstate == target)
  767. return 0;
  768. switch (target) {
  769. case CLK_AVAIL:
  770. /* Make sure SD clock is available */
  771. if (bus->clkstate == CLK_NONE)
  772. brcmf_sdio_sdclk(bus, true);
  773. /* Now request HT Avail on the backplane */
  774. brcmf_sdio_htclk(bus, true, pendok);
  775. break;
  776. case CLK_SDONLY:
  777. /* Remove HT request, or bring up SD clock */
  778. if (bus->clkstate == CLK_NONE)
  779. brcmf_sdio_sdclk(bus, true);
  780. else if (bus->clkstate == CLK_AVAIL)
  781. brcmf_sdio_htclk(bus, false, false);
  782. else
  783. brcmf_err("request for %d -> %d\n",
  784. bus->clkstate, target);
  785. break;
  786. case CLK_NONE:
  787. /* Make sure to remove HT request */
  788. if (bus->clkstate == CLK_AVAIL)
  789. brcmf_sdio_htclk(bus, false, false);
  790. /* Now remove the SD clock */
  791. brcmf_sdio_sdclk(bus, false);
  792. break;
  793. }
  794. #ifdef DEBUG
  795. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  796. #endif /* DEBUG */
  797. return 0;
  798. }
  799. static int
  800. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  801. {
  802. int err = 0;
  803. u8 clkcsr;
  804. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  805. (sleep ? "SLEEP" : "WAKE"),
  806. (bus->sleeping ? "SLEEP" : "WAKE"));
  807. /* If SR is enabled control bus state with KSO */
  808. if (bus->sr_enabled) {
  809. /* Done if we're already in the requested state */
  810. if (sleep == bus->sleeping)
  811. goto end;
  812. /* Going to sleep */
  813. if (sleep) {
  814. clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
  815. SBSDIO_FUNC1_CHIPCLKCSR,
  816. &err);
  817. if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
  818. brcmf_dbg(SDIO, "no clock, set ALP\n");
  819. brcmf_sdiod_regwb(bus->sdiodev,
  820. SBSDIO_FUNC1_CHIPCLKCSR,
  821. SBSDIO_ALP_AVAIL_REQ, &err);
  822. }
  823. err = brcmf_sdio_kso_control(bus, false);
  824. } else {
  825. err = brcmf_sdio_kso_control(bus, true);
  826. }
  827. if (err) {
  828. brcmf_err("error while changing bus sleep state %d\n",
  829. err);
  830. goto done;
  831. }
  832. }
  833. end:
  834. /* control clocks */
  835. if (sleep) {
  836. if (!bus->sr_enabled)
  837. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  838. } else {
  839. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  840. brcmf_sdio_wd_timer(bus, true);
  841. }
  842. bus->sleeping = sleep;
  843. brcmf_dbg(SDIO, "new state %s\n",
  844. (sleep ? "SLEEP" : "WAKE"));
  845. done:
  846. brcmf_dbg(SDIO, "Exit: err=%d\n", err);
  847. return err;
  848. }
  849. #ifdef DEBUG
  850. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  851. {
  852. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  853. }
  854. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  855. struct sdpcm_shared *sh)
  856. {
  857. u32 addr = 0;
  858. int rv;
  859. u32 shaddr = 0;
  860. struct sdpcm_shared_le sh_le;
  861. __le32 addr_le;
  862. sdio_claim_host(bus->sdiodev->func[1]);
  863. brcmf_sdio_bus_sleep(bus, false, false);
  864. /*
  865. * Read last word in socram to determine
  866. * address of sdpcm_shared structure
  867. */
  868. shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
  869. if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
  870. shaddr -= bus->ci->srsize;
  871. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
  872. (u8 *)&addr_le, 4);
  873. if (rv < 0)
  874. goto fail;
  875. /*
  876. * Check if addr is valid.
  877. * NVRAM length at the end of memory should have been overwritten.
  878. */
  879. addr = le32_to_cpu(addr_le);
  880. if (!brcmf_sdio_valid_shared_address(addr)) {
  881. brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
  882. rv = -EINVAL;
  883. goto fail;
  884. }
  885. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  886. /* Read hndrte_shared structure */
  887. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  888. sizeof(struct sdpcm_shared_le));
  889. if (rv < 0)
  890. goto fail;
  891. sdio_release_host(bus->sdiodev->func[1]);
  892. /* Endianness */
  893. sh->flags = le32_to_cpu(sh_le.flags);
  894. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  895. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  896. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  897. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  898. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  899. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  900. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  901. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  902. SDPCM_SHARED_VERSION,
  903. sh->flags & SDPCM_SHARED_VERSION_MASK);
  904. return -EPROTO;
  905. }
  906. return 0;
  907. fail:
  908. brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
  909. rv, addr);
  910. sdio_release_host(bus->sdiodev->func[1]);
  911. return rv;
  912. }
  913. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  914. {
  915. struct sdpcm_shared sh;
  916. if (brcmf_sdio_readshared(bus, &sh) == 0)
  917. bus->console_addr = sh.console_addr;
  918. }
  919. #else
  920. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  921. {
  922. }
  923. #endif /* DEBUG */
  924. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  925. {
  926. u32 intstatus = 0;
  927. u32 hmb_data;
  928. u8 fcbits;
  929. int ret;
  930. brcmf_dbg(SDIO, "Enter\n");
  931. /* Read mailbox data and ack that we did so */
  932. ret = r_sdreg32(bus, &hmb_data,
  933. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  934. if (ret == 0)
  935. w_sdreg32(bus, SMB_INT_ACK,
  936. offsetof(struct sdpcmd_regs, tosbmailbox));
  937. bus->sdcnt.f1regdata += 2;
  938. /* Dongle recomposed rx frames, accept them again */
  939. if (hmb_data & HMB_DATA_NAKHANDLED) {
  940. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  941. bus->rx_seq);
  942. if (!bus->rxskip)
  943. brcmf_err("unexpected NAKHANDLED!\n");
  944. bus->rxskip = false;
  945. intstatus |= I_HMB_FRAME_IND;
  946. }
  947. /*
  948. * DEVREADY does not occur with gSPI.
  949. */
  950. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  951. bus->sdpcm_ver =
  952. (hmb_data & HMB_DATA_VERSION_MASK) >>
  953. HMB_DATA_VERSION_SHIFT;
  954. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  955. brcmf_err("Version mismatch, dongle reports %d, "
  956. "expecting %d\n",
  957. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  958. else
  959. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  960. bus->sdpcm_ver);
  961. /*
  962. * Retrieve console state address now that firmware should have
  963. * updated it.
  964. */
  965. brcmf_sdio_get_console_addr(bus);
  966. }
  967. /*
  968. * Flow Control has been moved into the RX headers and this out of band
  969. * method isn't used any more.
  970. * remaining backward compatible with older dongles.
  971. */
  972. if (hmb_data & HMB_DATA_FC) {
  973. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  974. HMB_DATA_FCDATA_SHIFT;
  975. if (fcbits & ~bus->flowcontrol)
  976. bus->sdcnt.fc_xoff++;
  977. if (bus->flowcontrol & ~fcbits)
  978. bus->sdcnt.fc_xon++;
  979. bus->sdcnt.fc_rcvd++;
  980. bus->flowcontrol = fcbits;
  981. }
  982. /* Shouldn't be any others */
  983. if (hmb_data & ~(HMB_DATA_DEVREADY |
  984. HMB_DATA_NAKHANDLED |
  985. HMB_DATA_FC |
  986. HMB_DATA_FWREADY |
  987. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  988. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  989. hmb_data);
  990. return intstatus;
  991. }
  992. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  993. {
  994. uint retries = 0;
  995. u16 lastrbc;
  996. u8 hi, lo;
  997. int err;
  998. brcmf_err("%sterminate frame%s\n",
  999. abort ? "abort command, " : "",
  1000. rtx ? ", send NAK" : "");
  1001. if (abort)
  1002. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1003. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1004. SFC_RF_TERM, &err);
  1005. bus->sdcnt.f1regdata++;
  1006. /* Wait until the packet has been flushed (device/FIFO stable) */
  1007. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1008. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1009. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1010. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1011. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1012. bus->sdcnt.f1regdata += 2;
  1013. if ((hi == 0) && (lo == 0))
  1014. break;
  1015. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1016. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1017. lastrbc, (hi << 8) + lo);
  1018. }
  1019. lastrbc = (hi << 8) + lo;
  1020. }
  1021. if (!retries)
  1022. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1023. else
  1024. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1025. if (rtx) {
  1026. bus->sdcnt.rxrtx++;
  1027. err = w_sdreg32(bus, SMB_NAK,
  1028. offsetof(struct sdpcmd_regs, tosbmailbox));
  1029. bus->sdcnt.f1regdata++;
  1030. if (err == 0)
  1031. bus->rxskip = true;
  1032. }
  1033. /* Clear partial in any case */
  1034. bus->cur_read.len = 0;
  1035. }
  1036. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1037. {
  1038. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1039. u8 i, hi, lo;
  1040. /* On failure, abort the command and terminate the frame */
  1041. brcmf_err("sdio error, abort command and terminate frame\n");
  1042. bus->sdcnt.tx_sderrs++;
  1043. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1044. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1045. bus->sdcnt.f1regdata++;
  1046. for (i = 0; i < 3; i++) {
  1047. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1048. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1049. bus->sdcnt.f1regdata += 2;
  1050. if ((hi == 0) && (lo == 0))
  1051. break;
  1052. }
  1053. }
  1054. /* return total length of buffer chain */
  1055. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1056. {
  1057. struct sk_buff *p;
  1058. uint total;
  1059. total = 0;
  1060. skb_queue_walk(&bus->glom, p)
  1061. total += p->len;
  1062. return total;
  1063. }
  1064. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1065. {
  1066. struct sk_buff *cur, *next;
  1067. skb_queue_walk_safe(&bus->glom, cur, next) {
  1068. skb_unlink(cur, &bus->glom);
  1069. brcmu_pkt_buf_free_skb(cur);
  1070. }
  1071. }
  1072. /**
  1073. * brcmfmac sdio bus specific header
  1074. * This is the lowest layer header wrapped on the packets transmitted between
  1075. * host and WiFi dongle which contains information needed for SDIO core and
  1076. * firmware
  1077. *
  1078. * It consists of 3 parts: hardware header, hardware extension header and
  1079. * software header
  1080. * hardware header (frame tag) - 4 bytes
  1081. * Byte 0~1: Frame length
  1082. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1083. * hardware extension header - 8 bytes
  1084. * Tx glom mode only, N/A for Rx or normal Tx
  1085. * Byte 0~1: Packet length excluding hw frame tag
  1086. * Byte 2: Reserved
  1087. * Byte 3: Frame flags, bit 0: last frame indication
  1088. * Byte 4~5: Reserved
  1089. * Byte 6~7: Tail padding length
  1090. * software header - 8 bytes
  1091. * Byte 0: Rx/Tx sequence number
  1092. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1093. * Byte 2: Length of next data frame, reserved for Tx
  1094. * Byte 3: Data offset
  1095. * Byte 4: Flow control bits, reserved for Tx
  1096. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1097. * Byte 6~7: Reserved
  1098. */
  1099. #define SDPCM_HWHDR_LEN 4
  1100. #define SDPCM_HWEXT_LEN 8
  1101. #define SDPCM_SWHDR_LEN 8
  1102. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1103. /* software header */
  1104. #define SDPCM_SEQ_MASK 0x000000ff
  1105. #define SDPCM_SEQ_WRAP 256
  1106. #define SDPCM_CHANNEL_MASK 0x00000f00
  1107. #define SDPCM_CHANNEL_SHIFT 8
  1108. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1109. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1110. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1111. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1112. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1113. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1114. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1115. #define SDPCM_NEXTLEN_SHIFT 16
  1116. #define SDPCM_DOFFSET_MASK 0xff000000
  1117. #define SDPCM_DOFFSET_SHIFT 24
  1118. #define SDPCM_FCMASK_MASK 0x000000ff
  1119. #define SDPCM_WINDOW_MASK 0x0000ff00
  1120. #define SDPCM_WINDOW_SHIFT 8
  1121. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1122. {
  1123. u32 hdrvalue;
  1124. hdrvalue = *(u32 *)swheader;
  1125. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1126. }
  1127. static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
  1128. {
  1129. u32 hdrvalue;
  1130. u8 ret;
  1131. hdrvalue = *(u32 *)swheader;
  1132. ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);
  1133. return (ret == SDPCM_EVENT_CHANNEL);
  1134. }
  1135. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1136. struct brcmf_sdio_hdrinfo *rd,
  1137. enum brcmf_sdio_frmtype type)
  1138. {
  1139. u16 len, checksum;
  1140. u8 rx_seq, fc, tx_seq_max;
  1141. u32 swheader;
  1142. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1143. /* hw header */
  1144. len = get_unaligned_le16(header);
  1145. checksum = get_unaligned_le16(header + sizeof(u16));
  1146. /* All zero means no more to read */
  1147. if (!(len | checksum)) {
  1148. bus->rxpending = false;
  1149. return -ENODATA;
  1150. }
  1151. if ((u16)(~(len ^ checksum))) {
  1152. brcmf_err("HW header checksum error\n");
  1153. bus->sdcnt.rx_badhdr++;
  1154. brcmf_sdio_rxfail(bus, false, false);
  1155. return -EIO;
  1156. }
  1157. if (len < SDPCM_HDRLEN) {
  1158. brcmf_err("HW header length error\n");
  1159. return -EPROTO;
  1160. }
  1161. if (type == BRCMF_SDIO_FT_SUPER &&
  1162. (roundup(len, bus->blocksize) != rd->len)) {
  1163. brcmf_err("HW superframe header length error\n");
  1164. return -EPROTO;
  1165. }
  1166. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1167. brcmf_err("HW subframe header length error\n");
  1168. return -EPROTO;
  1169. }
  1170. rd->len = len;
  1171. /* software header */
  1172. header += SDPCM_HWHDR_LEN;
  1173. swheader = le32_to_cpu(*(__le32 *)header);
  1174. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1175. brcmf_err("Glom descriptor found in superframe head\n");
  1176. rd->len = 0;
  1177. return -EINVAL;
  1178. }
  1179. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1180. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1181. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1182. type != BRCMF_SDIO_FT_SUPER) {
  1183. brcmf_err("HW header length too long\n");
  1184. bus->sdcnt.rx_toolong++;
  1185. brcmf_sdio_rxfail(bus, false, false);
  1186. rd->len = 0;
  1187. return -EPROTO;
  1188. }
  1189. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1190. brcmf_err("Wrong channel for superframe\n");
  1191. rd->len = 0;
  1192. return -EINVAL;
  1193. }
  1194. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1195. rd->channel != SDPCM_EVENT_CHANNEL) {
  1196. brcmf_err("Wrong channel for subframe\n");
  1197. rd->len = 0;
  1198. return -EINVAL;
  1199. }
  1200. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1201. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1202. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1203. bus->sdcnt.rx_badhdr++;
  1204. brcmf_sdio_rxfail(bus, false, false);
  1205. rd->len = 0;
  1206. return -ENXIO;
  1207. }
  1208. if (rd->seq_num != rx_seq) {
  1209. brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
  1210. bus->sdcnt.rx_badseq++;
  1211. rd->seq_num = rx_seq;
  1212. }
  1213. /* no need to check the reset for subframe */
  1214. if (type == BRCMF_SDIO_FT_SUB)
  1215. return 0;
  1216. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1217. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1218. /* only warm for NON glom packet */
  1219. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1220. brcmf_err("seq %d: next length error\n", rx_seq);
  1221. rd->len_nxtfrm = 0;
  1222. }
  1223. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1224. fc = swheader & SDPCM_FCMASK_MASK;
  1225. if (bus->flowcontrol != fc) {
  1226. if (~bus->flowcontrol & fc)
  1227. bus->sdcnt.fc_xoff++;
  1228. if (bus->flowcontrol & ~fc)
  1229. bus->sdcnt.fc_xon++;
  1230. bus->sdcnt.fc_rcvd++;
  1231. bus->flowcontrol = fc;
  1232. }
  1233. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1234. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1235. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1236. tx_seq_max = bus->tx_seq + 2;
  1237. }
  1238. bus->tx_max = tx_seq_max;
  1239. return 0;
  1240. }
  1241. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1242. {
  1243. *(__le16 *)header = cpu_to_le16(frm_length);
  1244. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1245. }
  1246. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1247. struct brcmf_sdio_hdrinfo *hd_info)
  1248. {
  1249. u32 hdrval;
  1250. u8 hdr_offset;
  1251. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1252. hdr_offset = SDPCM_HWHDR_LEN;
  1253. if (bus->txglom) {
  1254. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1255. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1256. hdrval = (u16)hd_info->tail_pad << 16;
  1257. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1258. hdr_offset += SDPCM_HWEXT_LEN;
  1259. }
  1260. hdrval = hd_info->seq_num;
  1261. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1262. SDPCM_CHANNEL_MASK;
  1263. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1264. SDPCM_DOFFSET_MASK;
  1265. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1266. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1267. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1268. }
  1269. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1270. {
  1271. u16 dlen, totlen;
  1272. u8 *dptr, num = 0;
  1273. u16 sublen;
  1274. struct sk_buff *pfirst, *pnext;
  1275. int errcode;
  1276. u8 doff, sfdoff;
  1277. struct brcmf_sdio_hdrinfo rd_new;
  1278. /* If packets, issue read(s) and send up packet chain */
  1279. /* Return sequence numbers consumed? */
  1280. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1281. bus->glomd, skb_peek(&bus->glom));
  1282. /* If there's a descriptor, generate the packet chain */
  1283. if (bus->glomd) {
  1284. pfirst = pnext = NULL;
  1285. dlen = (u16) (bus->glomd->len);
  1286. dptr = bus->glomd->data;
  1287. if (!dlen || (dlen & 1)) {
  1288. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1289. dlen);
  1290. dlen = 0;
  1291. }
  1292. for (totlen = num = 0; dlen; num++) {
  1293. /* Get (and move past) next length */
  1294. sublen = get_unaligned_le16(dptr);
  1295. dlen -= sizeof(u16);
  1296. dptr += sizeof(u16);
  1297. if ((sublen < SDPCM_HDRLEN) ||
  1298. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1299. brcmf_err("descriptor len %d bad: %d\n",
  1300. num, sublen);
  1301. pnext = NULL;
  1302. break;
  1303. }
  1304. if (sublen % bus->sgentry_align) {
  1305. brcmf_err("sublen %d not multiple of %d\n",
  1306. sublen, bus->sgentry_align);
  1307. }
  1308. totlen += sublen;
  1309. /* For last frame, adjust read len so total
  1310. is a block multiple */
  1311. if (!dlen) {
  1312. sublen +=
  1313. (roundup(totlen, bus->blocksize) - totlen);
  1314. totlen = roundup(totlen, bus->blocksize);
  1315. }
  1316. /* Allocate/chain packet for next subframe */
  1317. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1318. if (pnext == NULL) {
  1319. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1320. num, sublen);
  1321. break;
  1322. }
  1323. skb_queue_tail(&bus->glom, pnext);
  1324. /* Adhere to start alignment requirements */
  1325. pkt_align(pnext, sublen, bus->sgentry_align);
  1326. }
  1327. /* If all allocations succeeded, save packet chain
  1328. in bus structure */
  1329. if (pnext) {
  1330. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1331. totlen, num);
  1332. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1333. totlen != bus->cur_read.len) {
  1334. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1335. bus->cur_read.len, totlen, rxseq);
  1336. }
  1337. pfirst = pnext = NULL;
  1338. } else {
  1339. brcmf_sdio_free_glom(bus);
  1340. num = 0;
  1341. }
  1342. /* Done with descriptor packet */
  1343. brcmu_pkt_buf_free_skb(bus->glomd);
  1344. bus->glomd = NULL;
  1345. bus->cur_read.len = 0;
  1346. }
  1347. /* Ok -- either we just generated a packet chain,
  1348. or had one from before */
  1349. if (!skb_queue_empty(&bus->glom)) {
  1350. if (BRCMF_GLOM_ON()) {
  1351. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1352. skb_queue_walk(&bus->glom, pnext) {
  1353. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1354. pnext, (u8 *) (pnext->data),
  1355. pnext->len, pnext->len);
  1356. }
  1357. }
  1358. pfirst = skb_peek(&bus->glom);
  1359. dlen = (u16) brcmf_sdio_glom_len(bus);
  1360. /* Do an SDIO read for the superframe. Configurable iovar to
  1361. * read directly into the chained packet, or allocate a large
  1362. * packet and and copy into the chain.
  1363. */
  1364. sdio_claim_host(bus->sdiodev->func[1]);
  1365. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1366. &bus->glom, dlen);
  1367. sdio_release_host(bus->sdiodev->func[1]);
  1368. bus->sdcnt.f2rxdata++;
  1369. /* On failure, kill the superframe */
  1370. if (errcode < 0) {
  1371. brcmf_err("glom read of %d bytes failed: %d\n",
  1372. dlen, errcode);
  1373. sdio_claim_host(bus->sdiodev->func[1]);
  1374. brcmf_sdio_rxfail(bus, true, false);
  1375. bus->sdcnt.rxglomfail++;
  1376. brcmf_sdio_free_glom(bus);
  1377. sdio_release_host(bus->sdiodev->func[1]);
  1378. return 0;
  1379. }
  1380. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1381. pfirst->data, min_t(int, pfirst->len, 48),
  1382. "SUPERFRAME:\n");
  1383. rd_new.seq_num = rxseq;
  1384. rd_new.len = dlen;
  1385. sdio_claim_host(bus->sdiodev->func[1]);
  1386. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1387. BRCMF_SDIO_FT_SUPER);
  1388. sdio_release_host(bus->sdiodev->func[1]);
  1389. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1390. /* Remove superframe header, remember offset */
  1391. skb_pull(pfirst, rd_new.dat_offset);
  1392. sfdoff = rd_new.dat_offset;
  1393. num = 0;
  1394. /* Validate all the subframe headers */
  1395. skb_queue_walk(&bus->glom, pnext) {
  1396. /* leave when invalid subframe is found */
  1397. if (errcode)
  1398. break;
  1399. rd_new.len = pnext->len;
  1400. rd_new.seq_num = rxseq++;
  1401. sdio_claim_host(bus->sdiodev->func[1]);
  1402. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1403. BRCMF_SDIO_FT_SUB);
  1404. sdio_release_host(bus->sdiodev->func[1]);
  1405. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1406. pnext->data, 32, "subframe:\n");
  1407. num++;
  1408. }
  1409. if (errcode) {
  1410. /* Terminate frame on error */
  1411. sdio_claim_host(bus->sdiodev->func[1]);
  1412. brcmf_sdio_rxfail(bus, true, false);
  1413. bus->sdcnt.rxglomfail++;
  1414. brcmf_sdio_free_glom(bus);
  1415. sdio_release_host(bus->sdiodev->func[1]);
  1416. bus->cur_read.len = 0;
  1417. return 0;
  1418. }
  1419. /* Basic SD framing looks ok - process each packet (header) */
  1420. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1421. dptr = (u8 *) (pfirst->data);
  1422. sublen = get_unaligned_le16(dptr);
  1423. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1424. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1425. dptr, pfirst->len,
  1426. "Rx Subframe Data:\n");
  1427. __skb_trim(pfirst, sublen);
  1428. skb_pull(pfirst, doff);
  1429. if (pfirst->len == 0) {
  1430. skb_unlink(pfirst, &bus->glom);
  1431. brcmu_pkt_buf_free_skb(pfirst);
  1432. continue;
  1433. }
  1434. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1435. pfirst->data,
  1436. min_t(int, pfirst->len, 32),
  1437. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1438. bus->glom.qlen, pfirst, pfirst->data,
  1439. pfirst->len, pfirst->next,
  1440. pfirst->prev);
  1441. skb_unlink(pfirst, &bus->glom);
  1442. if (brcmf_sdio_fromevntchan(&dptr[SDPCM_HWHDR_LEN]))
  1443. brcmf_rx_event(bus->sdiodev->dev, pfirst);
  1444. else
  1445. brcmf_rx_frame(bus->sdiodev->dev, pfirst,
  1446. false);
  1447. bus->sdcnt.rxglompkts++;
  1448. }
  1449. bus->sdcnt.rxglomframes++;
  1450. }
  1451. return num;
  1452. }
  1453. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1454. bool *pending)
  1455. {
  1456. DECLARE_WAITQUEUE(wait, current);
  1457. int timeout = DCMD_RESP_TIMEOUT;
  1458. /* Wait until control frame is available */
  1459. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1460. set_current_state(TASK_INTERRUPTIBLE);
  1461. while (!(*condition) && (!signal_pending(current) && timeout))
  1462. timeout = schedule_timeout(timeout);
  1463. if (signal_pending(current))
  1464. *pending = true;
  1465. set_current_state(TASK_RUNNING);
  1466. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1467. return timeout;
  1468. }
  1469. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1470. {
  1471. wake_up_interruptible(&bus->dcmd_resp_wait);
  1472. return 0;
  1473. }
  1474. static void
  1475. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1476. {
  1477. uint rdlen, pad;
  1478. u8 *buf = NULL, *rbuf;
  1479. int sdret;
  1480. brcmf_dbg(TRACE, "Enter\n");
  1481. if (bus->rxblen)
  1482. buf = vzalloc(bus->rxblen);
  1483. if (!buf)
  1484. goto done;
  1485. rbuf = bus->rxbuf;
  1486. pad = ((unsigned long)rbuf % bus->head_align);
  1487. if (pad)
  1488. rbuf += (bus->head_align - pad);
  1489. /* Copy the already-read portion over */
  1490. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1491. if (len <= BRCMF_FIRSTREAD)
  1492. goto gotpkt;
  1493. /* Raise rdlen to next SDIO block to avoid tail command */
  1494. rdlen = len - BRCMF_FIRSTREAD;
  1495. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1496. pad = bus->blocksize - (rdlen % bus->blocksize);
  1497. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1498. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1499. rdlen += pad;
  1500. } else if (rdlen % bus->head_align) {
  1501. rdlen += bus->head_align - (rdlen % bus->head_align);
  1502. }
  1503. /* Drop if the read is too big or it exceeds our maximum */
  1504. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1505. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1506. rdlen, bus->sdiodev->bus_if->maxctl);
  1507. brcmf_sdio_rxfail(bus, false, false);
  1508. goto done;
  1509. }
  1510. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1511. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1512. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1513. bus->sdcnt.rx_toolong++;
  1514. brcmf_sdio_rxfail(bus, false, false);
  1515. goto done;
  1516. }
  1517. /* Read remain of frame body */
  1518. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1519. bus->sdcnt.f2rxdata++;
  1520. /* Control frame failures need retransmission */
  1521. if (sdret < 0) {
  1522. brcmf_err("read %d control bytes failed: %d\n",
  1523. rdlen, sdret);
  1524. bus->sdcnt.rxc_errors++;
  1525. brcmf_sdio_rxfail(bus, true, true);
  1526. goto done;
  1527. } else
  1528. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1529. gotpkt:
  1530. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1531. buf, len, "RxCtrl:\n");
  1532. /* Point to valid data and indicate its length */
  1533. spin_lock_bh(&bus->rxctl_lock);
  1534. if (bus->rxctl) {
  1535. brcmf_err("last control frame is being processed.\n");
  1536. spin_unlock_bh(&bus->rxctl_lock);
  1537. vfree(buf);
  1538. goto done;
  1539. }
  1540. bus->rxctl = buf + doff;
  1541. bus->rxctl_orig = buf;
  1542. bus->rxlen = len - doff;
  1543. spin_unlock_bh(&bus->rxctl_lock);
  1544. done:
  1545. /* Awake any waiters */
  1546. brcmf_sdio_dcmd_resp_wake(bus);
  1547. }
  1548. /* Pad read to blocksize for efficiency */
  1549. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1550. {
  1551. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1552. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1553. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1554. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1555. *rdlen += *pad;
  1556. } else if (*rdlen % bus->head_align) {
  1557. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1558. }
  1559. }
  1560. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1561. {
  1562. struct sk_buff *pkt; /* Packet for event or data frames */
  1563. u16 pad; /* Number of pad bytes to read */
  1564. uint rxleft = 0; /* Remaining number of frames allowed */
  1565. int ret; /* Return code from calls */
  1566. uint rxcount = 0; /* Total frames read */
  1567. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1568. u8 head_read = 0;
  1569. brcmf_dbg(TRACE, "Enter\n");
  1570. /* Not finished unless we encounter no more frames indication */
  1571. bus->rxpending = true;
  1572. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1573. !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
  1574. rd->seq_num++, rxleft--) {
  1575. /* Handle glomming separately */
  1576. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1577. u8 cnt;
  1578. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1579. bus->glomd, skb_peek(&bus->glom));
  1580. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1581. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1582. rd->seq_num += cnt - 1;
  1583. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1584. continue;
  1585. }
  1586. rd->len_left = rd->len;
  1587. /* read header first for unknow frame length */
  1588. sdio_claim_host(bus->sdiodev->func[1]);
  1589. if (!rd->len) {
  1590. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1591. bus->rxhdr, BRCMF_FIRSTREAD);
  1592. bus->sdcnt.f2rxhdrs++;
  1593. if (ret < 0) {
  1594. brcmf_err("RXHEADER FAILED: %d\n",
  1595. ret);
  1596. bus->sdcnt.rx_hdrfail++;
  1597. brcmf_sdio_rxfail(bus, true, true);
  1598. sdio_release_host(bus->sdiodev->func[1]);
  1599. continue;
  1600. }
  1601. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1602. bus->rxhdr, SDPCM_HDRLEN,
  1603. "RxHdr:\n");
  1604. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1605. BRCMF_SDIO_FT_NORMAL)) {
  1606. sdio_release_host(bus->sdiodev->func[1]);
  1607. if (!bus->rxpending)
  1608. break;
  1609. else
  1610. continue;
  1611. }
  1612. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1613. brcmf_sdio_read_control(bus, bus->rxhdr,
  1614. rd->len,
  1615. rd->dat_offset);
  1616. /* prepare the descriptor for the next read */
  1617. rd->len = rd->len_nxtfrm << 4;
  1618. rd->len_nxtfrm = 0;
  1619. /* treat all packet as event if we don't know */
  1620. rd->channel = SDPCM_EVENT_CHANNEL;
  1621. sdio_release_host(bus->sdiodev->func[1]);
  1622. continue;
  1623. }
  1624. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1625. rd->len - BRCMF_FIRSTREAD : 0;
  1626. head_read = BRCMF_FIRSTREAD;
  1627. }
  1628. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1629. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1630. bus->head_align);
  1631. if (!pkt) {
  1632. /* Give up on data, request rtx of events */
  1633. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1634. brcmf_sdio_rxfail(bus, false,
  1635. RETRYCHAN(rd->channel));
  1636. sdio_release_host(bus->sdiodev->func[1]);
  1637. continue;
  1638. }
  1639. skb_pull(pkt, head_read);
  1640. pkt_align(pkt, rd->len_left, bus->head_align);
  1641. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1642. bus->sdcnt.f2rxdata++;
  1643. sdio_release_host(bus->sdiodev->func[1]);
  1644. if (ret < 0) {
  1645. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1646. rd->len, rd->channel, ret);
  1647. brcmu_pkt_buf_free_skb(pkt);
  1648. sdio_claim_host(bus->sdiodev->func[1]);
  1649. brcmf_sdio_rxfail(bus, true,
  1650. RETRYCHAN(rd->channel));
  1651. sdio_release_host(bus->sdiodev->func[1]);
  1652. continue;
  1653. }
  1654. if (head_read) {
  1655. skb_push(pkt, head_read);
  1656. memcpy(pkt->data, bus->rxhdr, head_read);
  1657. head_read = 0;
  1658. } else {
  1659. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1660. rd_new.seq_num = rd->seq_num;
  1661. sdio_claim_host(bus->sdiodev->func[1]);
  1662. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1663. BRCMF_SDIO_FT_NORMAL)) {
  1664. rd->len = 0;
  1665. brcmu_pkt_buf_free_skb(pkt);
  1666. }
  1667. bus->sdcnt.rx_readahead_cnt++;
  1668. if (rd->len != roundup(rd_new.len, 16)) {
  1669. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1670. rd->len,
  1671. roundup(rd_new.len, 16) >> 4);
  1672. rd->len = 0;
  1673. brcmf_sdio_rxfail(bus, true, true);
  1674. sdio_release_host(bus->sdiodev->func[1]);
  1675. brcmu_pkt_buf_free_skb(pkt);
  1676. continue;
  1677. }
  1678. sdio_release_host(bus->sdiodev->func[1]);
  1679. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1680. rd->channel = rd_new.channel;
  1681. rd->dat_offset = rd_new.dat_offset;
  1682. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1683. BRCMF_DATA_ON()) &&
  1684. BRCMF_HDRS_ON(),
  1685. bus->rxhdr, SDPCM_HDRLEN,
  1686. "RxHdr:\n");
  1687. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1688. brcmf_err("readahead on control packet %d?\n",
  1689. rd_new.seq_num);
  1690. /* Force retry w/normal header read */
  1691. rd->len = 0;
  1692. sdio_claim_host(bus->sdiodev->func[1]);
  1693. brcmf_sdio_rxfail(bus, false, true);
  1694. sdio_release_host(bus->sdiodev->func[1]);
  1695. brcmu_pkt_buf_free_skb(pkt);
  1696. continue;
  1697. }
  1698. }
  1699. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1700. pkt->data, rd->len, "Rx Data:\n");
  1701. /* Save superframe descriptor and allocate packet frame */
  1702. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1703. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1704. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1705. rd->len);
  1706. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1707. pkt->data, rd->len,
  1708. "Glom Data:\n");
  1709. __skb_trim(pkt, rd->len);
  1710. skb_pull(pkt, SDPCM_HDRLEN);
  1711. bus->glomd = pkt;
  1712. } else {
  1713. brcmf_err("%s: glom superframe w/o "
  1714. "descriptor!\n", __func__);
  1715. sdio_claim_host(bus->sdiodev->func[1]);
  1716. brcmf_sdio_rxfail(bus, false, false);
  1717. sdio_release_host(bus->sdiodev->func[1]);
  1718. }
  1719. /* prepare the descriptor for the next read */
  1720. rd->len = rd->len_nxtfrm << 4;
  1721. rd->len_nxtfrm = 0;
  1722. /* treat all packet as event if we don't know */
  1723. rd->channel = SDPCM_EVENT_CHANNEL;
  1724. continue;
  1725. }
  1726. /* Fill in packet len and prio, deliver upward */
  1727. __skb_trim(pkt, rd->len);
  1728. skb_pull(pkt, rd->dat_offset);
  1729. if (pkt->len == 0)
  1730. brcmu_pkt_buf_free_skb(pkt);
  1731. else if (rd->channel == SDPCM_EVENT_CHANNEL)
  1732. brcmf_rx_event(bus->sdiodev->dev, pkt);
  1733. else
  1734. brcmf_rx_frame(bus->sdiodev->dev, pkt,
  1735. false);
  1736. /* prepare the descriptor for the next read */
  1737. rd->len = rd->len_nxtfrm << 4;
  1738. rd->len_nxtfrm = 0;
  1739. /* treat all packet as event if we don't know */
  1740. rd->channel = SDPCM_EVENT_CHANNEL;
  1741. }
  1742. rxcount = maxframes - rxleft;
  1743. /* Message if we hit the limit */
  1744. if (!rxleft)
  1745. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1746. else
  1747. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1748. /* Back off rxseq if awaiting rtx, update rx_seq */
  1749. if (bus->rxskip)
  1750. rd->seq_num--;
  1751. bus->rx_seq = rd->seq_num;
  1752. return rxcount;
  1753. }
  1754. static void
  1755. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1756. {
  1757. wake_up_interruptible(&bus->ctrl_wait);
  1758. return;
  1759. }
  1760. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1761. {
  1762. u16 head_pad;
  1763. u8 *dat_buf;
  1764. dat_buf = (u8 *)(pkt->data);
  1765. /* Check head padding */
  1766. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1767. if (head_pad) {
  1768. if (skb_headroom(pkt) < head_pad) {
  1769. bus->sdiodev->bus_if->tx_realloc++;
  1770. head_pad = 0;
  1771. if (skb_cow(pkt, head_pad))
  1772. return -ENOMEM;
  1773. }
  1774. skb_push(pkt, head_pad);
  1775. dat_buf = (u8 *)(pkt->data);
  1776. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1777. }
  1778. return head_pad;
  1779. }
  1780. /**
  1781. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1782. * bus layer usage.
  1783. */
  1784. /* flag marking a dummy skb added for DMA alignment requirement */
  1785. #define ALIGN_SKB_FLAG 0x8000
  1786. /* bit mask of data length chopped from the previous packet */
  1787. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1788. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1789. struct sk_buff_head *pktq,
  1790. struct sk_buff *pkt, u16 total_len)
  1791. {
  1792. struct brcmf_sdio_dev *sdiodev;
  1793. struct sk_buff *pkt_pad;
  1794. u16 tail_pad, tail_chop, chain_pad;
  1795. unsigned int blksize;
  1796. bool lastfrm;
  1797. int ntail, ret;
  1798. sdiodev = bus->sdiodev;
  1799. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1800. /* sg entry alignment should be a divisor of block size */
  1801. WARN_ON(blksize % bus->sgentry_align);
  1802. /* Check tail padding */
  1803. lastfrm = skb_queue_is_last(pktq, pkt);
  1804. tail_pad = 0;
  1805. tail_chop = pkt->len % bus->sgentry_align;
  1806. if (tail_chop)
  1807. tail_pad = bus->sgentry_align - tail_chop;
  1808. chain_pad = (total_len + tail_pad) % blksize;
  1809. if (lastfrm && chain_pad)
  1810. tail_pad += blksize - chain_pad;
  1811. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1812. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1813. bus->head_align);
  1814. if (pkt_pad == NULL)
  1815. return -ENOMEM;
  1816. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1817. if (unlikely(ret < 0)) {
  1818. kfree_skb(pkt_pad);
  1819. return ret;
  1820. }
  1821. memcpy(pkt_pad->data,
  1822. pkt->data + pkt->len - tail_chop,
  1823. tail_chop);
  1824. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1825. skb_trim(pkt, pkt->len - tail_chop);
  1826. skb_trim(pkt_pad, tail_pad + tail_chop);
  1827. __skb_queue_after(pktq, pkt, pkt_pad);
  1828. } else {
  1829. ntail = pkt->data_len + tail_pad -
  1830. (pkt->end - pkt->tail);
  1831. if (skb_cloned(pkt) || ntail > 0)
  1832. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1833. return -ENOMEM;
  1834. if (skb_linearize(pkt))
  1835. return -ENOMEM;
  1836. __skb_put(pkt, tail_pad);
  1837. }
  1838. return tail_pad;
  1839. }
  1840. /**
  1841. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1842. * @bus: brcmf_sdio structure pointer
  1843. * @pktq: packet list pointer
  1844. * @chan: virtual channel to transmit the packet
  1845. *
  1846. * Processes to be applied to the packet
  1847. * - Align data buffer pointer
  1848. * - Align data buffer length
  1849. * - Prepare header
  1850. * Return: negative value if there is error
  1851. */
  1852. static int
  1853. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1854. uint chan)
  1855. {
  1856. u16 head_pad, total_len;
  1857. struct sk_buff *pkt_next;
  1858. u8 txseq;
  1859. int ret;
  1860. struct brcmf_sdio_hdrinfo hd_info = {0};
  1861. txseq = bus->tx_seq;
  1862. total_len = 0;
  1863. skb_queue_walk(pktq, pkt_next) {
  1864. /* alignment packet inserted in previous
  1865. * loop cycle can be skipped as it is
  1866. * already properly aligned and does not
  1867. * need an sdpcm header.
  1868. */
  1869. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1870. continue;
  1871. /* align packet data pointer */
  1872. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1873. if (ret < 0)
  1874. return ret;
  1875. head_pad = (u16)ret;
  1876. if (head_pad)
  1877. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1878. total_len += pkt_next->len;
  1879. hd_info.len = pkt_next->len;
  1880. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1881. if (bus->txglom && pktq->qlen > 1) {
  1882. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1883. pkt_next, total_len);
  1884. if (ret < 0)
  1885. return ret;
  1886. hd_info.tail_pad = (u16)ret;
  1887. total_len += (u16)ret;
  1888. }
  1889. hd_info.channel = chan;
  1890. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1891. hd_info.seq_num = txseq++;
  1892. /* Now fill the header */
  1893. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1894. if (BRCMF_BYTES_ON() &&
  1895. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1896. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1897. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1898. "Tx Frame:\n");
  1899. else if (BRCMF_HDRS_ON())
  1900. brcmf_dbg_hex_dump(true, pkt_next->data,
  1901. head_pad + bus->tx_hdrlen,
  1902. "Tx Header:\n");
  1903. }
  1904. /* Hardware length tag of the first packet should be total
  1905. * length of the chain (including padding)
  1906. */
  1907. if (bus->txglom)
  1908. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1909. return 0;
  1910. }
  1911. /**
  1912. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1913. * @bus: brcmf_sdio structure pointer
  1914. * @pktq: packet list pointer
  1915. *
  1916. * Processes to be applied to the packet
  1917. * - Remove head padding
  1918. * - Remove tail padding
  1919. */
  1920. static void
  1921. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1922. {
  1923. u8 *hdr;
  1924. u32 dat_offset;
  1925. u16 tail_pad;
  1926. u16 dummy_flags, chop_len;
  1927. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1928. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1929. dummy_flags = *(u16 *)(pkt_next->cb);
  1930. if (dummy_flags & ALIGN_SKB_FLAG) {
  1931. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1932. if (chop_len) {
  1933. pkt_prev = pkt_next->prev;
  1934. skb_put(pkt_prev, chop_len);
  1935. }
  1936. __skb_unlink(pkt_next, pktq);
  1937. brcmu_pkt_buf_free_skb(pkt_next);
  1938. } else {
  1939. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1940. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1941. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1942. SDPCM_DOFFSET_SHIFT;
  1943. skb_pull(pkt_next, dat_offset);
  1944. if (bus->txglom) {
  1945. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1946. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1947. }
  1948. }
  1949. }
  1950. }
  1951. /* Writes a HW/SW header into the packet and sends it. */
  1952. /* Assumes: (a) header space already there, (b) caller holds lock */
  1953. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1954. uint chan)
  1955. {
  1956. int ret;
  1957. struct sk_buff *pkt_next, *tmp;
  1958. brcmf_dbg(TRACE, "Enter\n");
  1959. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1960. if (ret)
  1961. goto done;
  1962. sdio_claim_host(bus->sdiodev->func[1]);
  1963. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  1964. bus->sdcnt.f2txdata++;
  1965. if (ret < 0)
  1966. brcmf_sdio_txfail(bus);
  1967. sdio_release_host(bus->sdiodev->func[1]);
  1968. done:
  1969. brcmf_sdio_txpkt_postp(bus, pktq);
  1970. if (ret == 0)
  1971. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1972. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1973. __skb_unlink(pkt_next, pktq);
  1974. brcmf_proto_bcdc_txcomplete(bus->sdiodev->dev, pkt_next,
  1975. ret == 0);
  1976. }
  1977. return ret;
  1978. }
  1979. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1980. {
  1981. struct sk_buff *pkt;
  1982. struct sk_buff_head pktq;
  1983. u32 intstatus = 0;
  1984. int ret = 0, prec_out, i;
  1985. uint cnt = 0;
  1986. u8 tx_prec_map, pkt_num;
  1987. brcmf_dbg(TRACE, "Enter\n");
  1988. tx_prec_map = ~bus->flowcontrol;
  1989. /* Send frames until the limit or some other event */
  1990. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  1991. pkt_num = 1;
  1992. if (bus->txglom)
  1993. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  1994. bus->sdiodev->txglomsz);
  1995. pkt_num = min_t(u32, pkt_num,
  1996. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  1997. __skb_queue_head_init(&pktq);
  1998. spin_lock_bh(&bus->txq_lock);
  1999. for (i = 0; i < pkt_num; i++) {
  2000. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2001. &prec_out);
  2002. if (pkt == NULL)
  2003. break;
  2004. __skb_queue_tail(&pktq, pkt);
  2005. }
  2006. spin_unlock_bh(&bus->txq_lock);
  2007. if (i == 0)
  2008. break;
  2009. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2010. cnt += i;
  2011. /* In poll mode, need to check for other events */
  2012. if (!bus->intr) {
  2013. /* Check device status, signal pending interrupt */
  2014. sdio_claim_host(bus->sdiodev->func[1]);
  2015. ret = r_sdreg32(bus, &intstatus,
  2016. offsetof(struct sdpcmd_regs,
  2017. intstatus));
  2018. sdio_release_host(bus->sdiodev->func[1]);
  2019. bus->sdcnt.f2txdata++;
  2020. if (ret != 0)
  2021. break;
  2022. if (intstatus & bus->hostintmask)
  2023. atomic_set(&bus->ipend, 1);
  2024. }
  2025. }
  2026. /* Deflow-control stack if needed */
  2027. if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
  2028. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2029. bus->txoff = false;
  2030. brcmf_proto_bcdc_txflowblock(bus->sdiodev->dev, false);
  2031. }
  2032. return cnt;
  2033. }
  2034. static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2035. {
  2036. u8 doff;
  2037. u16 pad;
  2038. uint retries = 0;
  2039. struct brcmf_sdio_hdrinfo hd_info = {0};
  2040. int ret;
  2041. brcmf_dbg(TRACE, "Enter\n");
  2042. /* Back the pointer to make room for bus header */
  2043. frame -= bus->tx_hdrlen;
  2044. len += bus->tx_hdrlen;
  2045. /* Add alignment padding (optional for ctl frames) */
  2046. doff = ((unsigned long)frame % bus->head_align);
  2047. if (doff) {
  2048. frame -= doff;
  2049. len += doff;
  2050. memset(frame + bus->tx_hdrlen, 0, doff);
  2051. }
  2052. /* Round send length to next SDIO block */
  2053. pad = 0;
  2054. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2055. pad = bus->blocksize - (len % bus->blocksize);
  2056. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2057. pad = 0;
  2058. } else if (len % bus->head_align) {
  2059. pad = bus->head_align - (len % bus->head_align);
  2060. }
  2061. len += pad;
  2062. hd_info.len = len - pad;
  2063. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2064. hd_info.dat_offset = doff + bus->tx_hdrlen;
  2065. hd_info.seq_num = bus->tx_seq;
  2066. hd_info.lastfrm = true;
  2067. hd_info.tail_pad = pad;
  2068. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2069. if (bus->txglom)
  2070. brcmf_sdio_update_hwhdr(frame, len);
  2071. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2072. frame, len, "Tx Frame:\n");
  2073. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2074. BRCMF_HDRS_ON(),
  2075. frame, min_t(u16, len, 16), "TxHdr:\n");
  2076. do {
  2077. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2078. if (ret < 0)
  2079. brcmf_sdio_txfail(bus);
  2080. else
  2081. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2082. } while (ret < 0 && retries++ < TXRETRIES);
  2083. return ret;
  2084. }
  2085. static void brcmf_sdio_bus_stop(struct device *dev)
  2086. {
  2087. u32 local_hostintmask;
  2088. u8 saveclk;
  2089. int err;
  2090. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2091. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2092. struct brcmf_sdio *bus = sdiodev->bus;
  2093. brcmf_dbg(TRACE, "Enter\n");
  2094. if (bus->watchdog_tsk) {
  2095. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2096. kthread_stop(bus->watchdog_tsk);
  2097. bus->watchdog_tsk = NULL;
  2098. }
  2099. if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  2100. sdio_claim_host(sdiodev->func[1]);
  2101. /* Enable clock for device interrupts */
  2102. brcmf_sdio_bus_sleep(bus, false, false);
  2103. /* Disable and clear interrupts at the chip level also */
  2104. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2105. local_hostintmask = bus->hostintmask;
  2106. bus->hostintmask = 0;
  2107. /* Force backplane clocks to assure F2 interrupt propagates */
  2108. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2109. &err);
  2110. if (!err)
  2111. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2112. (saveclk | SBSDIO_FORCE_HT), &err);
  2113. if (err)
  2114. brcmf_err("Failed to force clock for F2: err %d\n",
  2115. err);
  2116. /* Turn off the bus (F2), free any pending packets */
  2117. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2118. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2119. /* Clear any pending interrupts now that F2 is disabled */
  2120. w_sdreg32(bus, local_hostintmask,
  2121. offsetof(struct sdpcmd_regs, intstatus));
  2122. sdio_release_host(sdiodev->func[1]);
  2123. }
  2124. /* Clear the data packet queues */
  2125. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2126. /* Clear any held glomming stuff */
  2127. brcmu_pkt_buf_free_skb(bus->glomd);
  2128. brcmf_sdio_free_glom(bus);
  2129. /* Clear rx control and wake any waiters */
  2130. spin_lock_bh(&bus->rxctl_lock);
  2131. bus->rxlen = 0;
  2132. spin_unlock_bh(&bus->rxctl_lock);
  2133. brcmf_sdio_dcmd_resp_wake(bus);
  2134. /* Reset some F2 state stuff */
  2135. bus->rxskip = false;
  2136. bus->tx_seq = bus->rx_seq = 0;
  2137. }
  2138. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2139. {
  2140. struct brcmf_sdio_dev *sdiodev;
  2141. unsigned long flags;
  2142. sdiodev = bus->sdiodev;
  2143. if (sdiodev->oob_irq_requested) {
  2144. spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
  2145. if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2146. enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
  2147. sdiodev->irq_en = true;
  2148. }
  2149. spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
  2150. }
  2151. }
  2152. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2153. {
  2154. struct brcmf_core *buscore;
  2155. u32 addr;
  2156. unsigned long val;
  2157. int ret;
  2158. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2159. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2160. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2161. bus->sdcnt.f1regdata++;
  2162. if (ret != 0)
  2163. return ret;
  2164. val &= bus->hostintmask;
  2165. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2166. /* Clear interrupts */
  2167. if (val) {
  2168. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2169. bus->sdcnt.f1regdata++;
  2170. atomic_or(val, &bus->intstatus);
  2171. }
  2172. return ret;
  2173. }
  2174. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2175. {
  2176. u32 newstatus = 0;
  2177. unsigned long intstatus;
  2178. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2179. uint framecnt; /* Temporary counter of tx/rx frames */
  2180. int err = 0;
  2181. brcmf_dbg(TRACE, "Enter\n");
  2182. sdio_claim_host(bus->sdiodev->func[1]);
  2183. /* If waiting for HTAVAIL, check status */
  2184. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2185. u8 clkctl, devctl = 0;
  2186. #ifdef DEBUG
  2187. /* Check for inconsistent device control */
  2188. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2189. SBSDIO_DEVICE_CTL, &err);
  2190. #endif /* DEBUG */
  2191. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2192. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2193. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2194. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2195. devctl, clkctl);
  2196. if (SBSDIO_HTAV(clkctl)) {
  2197. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2198. SBSDIO_DEVICE_CTL, &err);
  2199. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2200. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2201. devctl, &err);
  2202. bus->clkstate = CLK_AVAIL;
  2203. }
  2204. }
  2205. /* Make sure backplane clock is on */
  2206. brcmf_sdio_bus_sleep(bus, false, true);
  2207. /* Pending interrupt indicates new device status */
  2208. if (atomic_read(&bus->ipend) > 0) {
  2209. atomic_set(&bus->ipend, 0);
  2210. err = brcmf_sdio_intr_rstatus(bus);
  2211. }
  2212. /* Start with leftover status bits */
  2213. intstatus = atomic_xchg(&bus->intstatus, 0);
  2214. /* Handle flow-control change: read new state in case our ack
  2215. * crossed another change interrupt. If change still set, assume
  2216. * FC ON for safety, let next loop through do the debounce.
  2217. */
  2218. if (intstatus & I_HMB_FC_CHANGE) {
  2219. intstatus &= ~I_HMB_FC_CHANGE;
  2220. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2221. offsetof(struct sdpcmd_regs, intstatus));
  2222. err = r_sdreg32(bus, &newstatus,
  2223. offsetof(struct sdpcmd_regs, intstatus));
  2224. bus->sdcnt.f1regdata += 2;
  2225. atomic_set(&bus->fcstate,
  2226. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2227. intstatus |= (newstatus & bus->hostintmask);
  2228. }
  2229. /* Handle host mailbox indication */
  2230. if (intstatus & I_HMB_HOST_INT) {
  2231. intstatus &= ~I_HMB_HOST_INT;
  2232. intstatus |= brcmf_sdio_hostmail(bus);
  2233. }
  2234. sdio_release_host(bus->sdiodev->func[1]);
  2235. /* Generally don't ask for these, can get CRC errors... */
  2236. if (intstatus & I_WR_OOSYNC) {
  2237. brcmf_err("Dongle reports WR_OOSYNC\n");
  2238. intstatus &= ~I_WR_OOSYNC;
  2239. }
  2240. if (intstatus & I_RD_OOSYNC) {
  2241. brcmf_err("Dongle reports RD_OOSYNC\n");
  2242. intstatus &= ~I_RD_OOSYNC;
  2243. }
  2244. if (intstatus & I_SBINT) {
  2245. brcmf_err("Dongle reports SBINT\n");
  2246. intstatus &= ~I_SBINT;
  2247. }
  2248. /* Would be active due to wake-wlan in gSPI */
  2249. if (intstatus & I_CHIPACTIVE) {
  2250. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2251. intstatus &= ~I_CHIPACTIVE;
  2252. }
  2253. /* Ignore frame indications if rxskip is set */
  2254. if (bus->rxskip)
  2255. intstatus &= ~I_HMB_FRAME_IND;
  2256. /* On frame indication, read available frames */
  2257. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2258. brcmf_sdio_readframes(bus, bus->rxbound);
  2259. if (!bus->rxpending)
  2260. intstatus &= ~I_HMB_FRAME_IND;
  2261. }
  2262. /* Keep still-pending events for next scheduling */
  2263. if (intstatus)
  2264. atomic_or(intstatus, &bus->intstatus);
  2265. brcmf_sdio_clrintr(bus);
  2266. if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
  2267. data_ok(bus)) {
  2268. sdio_claim_host(bus->sdiodev->func[1]);
  2269. if (bus->ctrl_frame_stat) {
  2270. err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
  2271. bus->ctrl_frame_len);
  2272. bus->ctrl_frame_err = err;
  2273. wmb();
  2274. bus->ctrl_frame_stat = false;
  2275. }
  2276. sdio_release_host(bus->sdiodev->func[1]);
  2277. brcmf_sdio_wait_event_wakeup(bus);
  2278. }
  2279. /* Send queued frames (limit 1 if rx may still be pending) */
  2280. if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2281. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
  2282. data_ok(bus)) {
  2283. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2284. txlimit;
  2285. brcmf_sdio_sendfromq(bus, framecnt);
  2286. }
  2287. if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
  2288. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2289. atomic_set(&bus->intstatus, 0);
  2290. if (bus->ctrl_frame_stat) {
  2291. sdio_claim_host(bus->sdiodev->func[1]);
  2292. if (bus->ctrl_frame_stat) {
  2293. bus->ctrl_frame_err = -ENODEV;
  2294. wmb();
  2295. bus->ctrl_frame_stat = false;
  2296. brcmf_sdio_wait_event_wakeup(bus);
  2297. }
  2298. sdio_release_host(bus->sdiodev->func[1]);
  2299. }
  2300. } else if (atomic_read(&bus->intstatus) ||
  2301. atomic_read(&bus->ipend) > 0 ||
  2302. (!atomic_read(&bus->fcstate) &&
  2303. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2304. data_ok(bus))) {
  2305. bus->dpc_triggered = true;
  2306. }
  2307. }
  2308. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2309. {
  2310. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2311. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2312. struct brcmf_sdio *bus = sdiodev->bus;
  2313. return &bus->txq;
  2314. }
  2315. static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
  2316. {
  2317. struct sk_buff *p;
  2318. int eprec = -1; /* precedence to evict from */
  2319. /* Fast case, precedence queue is not full and we are also not
  2320. * exceeding total queue length
  2321. */
  2322. if (!pktq_pfull(q, prec) && !pktq_full(q)) {
  2323. brcmu_pktq_penq(q, prec, pkt);
  2324. return true;
  2325. }
  2326. /* Determine precedence from which to evict packet, if any */
  2327. if (pktq_pfull(q, prec)) {
  2328. eprec = prec;
  2329. } else if (pktq_full(q)) {
  2330. p = brcmu_pktq_peek_tail(q, &eprec);
  2331. if (eprec > prec)
  2332. return false;
  2333. }
  2334. /* Evict if needed */
  2335. if (eprec >= 0) {
  2336. /* Detect queueing to unconfigured precedence */
  2337. if (eprec == prec)
  2338. return false; /* refuse newer (incoming) packet */
  2339. /* Evict packet according to discard policy */
  2340. p = brcmu_pktq_pdeq_tail(q, eprec);
  2341. if (p == NULL)
  2342. brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
  2343. brcmu_pkt_buf_free_skb(p);
  2344. }
  2345. /* Enqueue */
  2346. p = brcmu_pktq_penq(q, prec, pkt);
  2347. if (p == NULL)
  2348. brcmf_err("brcmu_pktq_penq() failed\n");
  2349. return p != NULL;
  2350. }
  2351. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2352. {
  2353. int ret = -EBADE;
  2354. uint prec;
  2355. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2356. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2357. struct brcmf_sdio *bus = sdiodev->bus;
  2358. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2359. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2360. return -EIO;
  2361. /* Add space for the header */
  2362. skb_push(pkt, bus->tx_hdrlen);
  2363. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2364. prec = prio2prec((pkt->priority & PRIOMASK));
  2365. /* Check for existing queue, current flow-control,
  2366. pending event, or pending clock */
  2367. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2368. bus->sdcnt.fcqueued++;
  2369. /* Priority based enq */
  2370. spin_lock_bh(&bus->txq_lock);
  2371. /* reset bus_flags in packet cb */
  2372. *(u16 *)(pkt->cb) = 0;
  2373. if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
  2374. skb_pull(pkt, bus->tx_hdrlen);
  2375. brcmf_err("out of bus->txq !!!\n");
  2376. ret = -ENOSR;
  2377. } else {
  2378. ret = 0;
  2379. }
  2380. if (pktq_len(&bus->txq) >= TXHI) {
  2381. bus->txoff = true;
  2382. brcmf_proto_bcdc_txflowblock(dev, true);
  2383. }
  2384. spin_unlock_bh(&bus->txq_lock);
  2385. #ifdef DEBUG
  2386. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2387. qcount[prec] = pktq_plen(&bus->txq, prec);
  2388. #endif
  2389. brcmf_sdio_trigger_dpc(bus);
  2390. return ret;
  2391. }
  2392. #ifdef DEBUG
  2393. #define CONSOLE_LINE_MAX 192
  2394. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2395. {
  2396. struct brcmf_console *c = &bus->console;
  2397. u8 line[CONSOLE_LINE_MAX], ch;
  2398. u32 n, idx, addr;
  2399. int rv;
  2400. /* Don't do anything until FWREADY updates console address */
  2401. if (bus->console_addr == 0)
  2402. return 0;
  2403. /* Read console log struct */
  2404. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2405. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2406. sizeof(c->log_le));
  2407. if (rv < 0)
  2408. return rv;
  2409. /* Allocate console buffer (one time only) */
  2410. if (c->buf == NULL) {
  2411. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2412. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2413. if (c->buf == NULL)
  2414. return -ENOMEM;
  2415. }
  2416. idx = le32_to_cpu(c->log_le.idx);
  2417. /* Protect against corrupt value */
  2418. if (idx > c->bufsize)
  2419. return -EBADE;
  2420. /* Skip reading the console buffer if the index pointer
  2421. has not moved */
  2422. if (idx == c->last)
  2423. return 0;
  2424. /* Read the console buffer */
  2425. addr = le32_to_cpu(c->log_le.buf);
  2426. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2427. if (rv < 0)
  2428. return rv;
  2429. while (c->last != idx) {
  2430. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2431. if (c->last == idx) {
  2432. /* This would output a partial line.
  2433. * Instead, back up
  2434. * the buffer pointer and output this
  2435. * line next time around.
  2436. */
  2437. if (c->last >= n)
  2438. c->last -= n;
  2439. else
  2440. c->last = c->bufsize - n;
  2441. goto break2;
  2442. }
  2443. ch = c->buf[c->last];
  2444. c->last = (c->last + 1) % c->bufsize;
  2445. if (ch == '\n')
  2446. break;
  2447. line[n] = ch;
  2448. }
  2449. if (n > 0) {
  2450. if (line[n - 1] == '\r')
  2451. n--;
  2452. line[n] = 0;
  2453. pr_debug("CONSOLE: %s\n", line);
  2454. }
  2455. }
  2456. break2:
  2457. return 0;
  2458. }
  2459. #endif /* DEBUG */
  2460. static int
  2461. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2462. {
  2463. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2464. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2465. struct brcmf_sdio *bus = sdiodev->bus;
  2466. int ret;
  2467. brcmf_dbg(TRACE, "Enter\n");
  2468. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2469. return -EIO;
  2470. /* Send from dpc */
  2471. bus->ctrl_frame_buf = msg;
  2472. bus->ctrl_frame_len = msglen;
  2473. wmb();
  2474. bus->ctrl_frame_stat = true;
  2475. brcmf_sdio_trigger_dpc(bus);
  2476. wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
  2477. CTL_DONE_TIMEOUT);
  2478. ret = 0;
  2479. if (bus->ctrl_frame_stat) {
  2480. sdio_claim_host(bus->sdiodev->func[1]);
  2481. if (bus->ctrl_frame_stat) {
  2482. brcmf_dbg(SDIO, "ctrl_frame timeout\n");
  2483. bus->ctrl_frame_stat = false;
  2484. ret = -ETIMEDOUT;
  2485. }
  2486. sdio_release_host(bus->sdiodev->func[1]);
  2487. }
  2488. if (!ret) {
  2489. brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
  2490. bus->ctrl_frame_err);
  2491. rmb();
  2492. ret = bus->ctrl_frame_err;
  2493. }
  2494. if (ret)
  2495. bus->sdcnt.tx_ctlerrs++;
  2496. else
  2497. bus->sdcnt.tx_ctlpkts++;
  2498. return ret;
  2499. }
  2500. #ifdef DEBUG
  2501. static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
  2502. struct sdpcm_shared *sh)
  2503. {
  2504. u32 addr, console_ptr, console_size, console_index;
  2505. char *conbuf = NULL;
  2506. __le32 sh_val;
  2507. int rv;
  2508. /* obtain console information from device memory */
  2509. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2510. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2511. (u8 *)&sh_val, sizeof(u32));
  2512. if (rv < 0)
  2513. return rv;
  2514. console_ptr = le32_to_cpu(sh_val);
  2515. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2516. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2517. (u8 *)&sh_val, sizeof(u32));
  2518. if (rv < 0)
  2519. return rv;
  2520. console_size = le32_to_cpu(sh_val);
  2521. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2522. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2523. (u8 *)&sh_val, sizeof(u32));
  2524. if (rv < 0)
  2525. return rv;
  2526. console_index = le32_to_cpu(sh_val);
  2527. /* allocate buffer for console data */
  2528. if (console_size <= CONSOLE_BUFFER_MAX)
  2529. conbuf = vzalloc(console_size+1);
  2530. if (!conbuf)
  2531. return -ENOMEM;
  2532. /* obtain the console data from device */
  2533. conbuf[console_size] = '\0';
  2534. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2535. console_size);
  2536. if (rv < 0)
  2537. goto done;
  2538. rv = seq_write(seq, conbuf + console_index,
  2539. console_size - console_index);
  2540. if (rv < 0)
  2541. goto done;
  2542. if (console_index > 0)
  2543. rv = seq_write(seq, conbuf, console_index - 1);
  2544. done:
  2545. vfree(conbuf);
  2546. return rv;
  2547. }
  2548. static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2549. struct sdpcm_shared *sh)
  2550. {
  2551. int error;
  2552. struct brcmf_trap_info tr;
  2553. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2554. brcmf_dbg(INFO, "no trap in firmware\n");
  2555. return 0;
  2556. }
  2557. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2558. sizeof(struct brcmf_trap_info));
  2559. if (error < 0)
  2560. return error;
  2561. seq_printf(seq,
  2562. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2563. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2564. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2565. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2566. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2567. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2568. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2569. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2570. le32_to_cpu(tr.pc), sh->trap_addr,
  2571. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2572. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2573. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2574. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2575. return 0;
  2576. }
  2577. static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2578. struct sdpcm_shared *sh)
  2579. {
  2580. int error = 0;
  2581. char file[80] = "?";
  2582. char expr[80] = "<???>";
  2583. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2584. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2585. return 0;
  2586. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2587. brcmf_dbg(INFO, "no assert in dongle\n");
  2588. return 0;
  2589. }
  2590. sdio_claim_host(bus->sdiodev->func[1]);
  2591. if (sh->assert_file_addr != 0) {
  2592. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2593. sh->assert_file_addr, (u8 *)file, 80);
  2594. if (error < 0)
  2595. return error;
  2596. }
  2597. if (sh->assert_exp_addr != 0) {
  2598. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2599. sh->assert_exp_addr, (u8 *)expr, 80);
  2600. if (error < 0)
  2601. return error;
  2602. }
  2603. sdio_release_host(bus->sdiodev->func[1]);
  2604. seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
  2605. file, sh->assert_line, expr);
  2606. return 0;
  2607. }
  2608. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2609. {
  2610. int error;
  2611. struct sdpcm_shared sh;
  2612. error = brcmf_sdio_readshared(bus, &sh);
  2613. if (error < 0)
  2614. return error;
  2615. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2616. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2617. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2618. brcmf_err("assertion in dongle\n");
  2619. if (sh.flags & SDPCM_SHARED_TRAP)
  2620. brcmf_err("firmware trap in dongle\n");
  2621. return 0;
  2622. }
  2623. static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
  2624. {
  2625. int error = 0;
  2626. struct sdpcm_shared sh;
  2627. error = brcmf_sdio_readshared(bus, &sh);
  2628. if (error < 0)
  2629. goto done;
  2630. error = brcmf_sdio_assert_info(seq, bus, &sh);
  2631. if (error < 0)
  2632. goto done;
  2633. error = brcmf_sdio_trap_info(seq, bus, &sh);
  2634. if (error < 0)
  2635. goto done;
  2636. error = brcmf_sdio_dump_console(seq, bus, &sh);
  2637. done:
  2638. return error;
  2639. }
  2640. static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
  2641. {
  2642. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2643. struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
  2644. return brcmf_sdio_died_dump(seq, bus);
  2645. }
  2646. static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
  2647. {
  2648. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2649. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2650. struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
  2651. seq_printf(seq,
  2652. "intrcount: %u\nlastintrs: %u\n"
  2653. "pollcnt: %u\nregfails: %u\n"
  2654. "tx_sderrs: %u\nfcqueued: %u\n"
  2655. "rxrtx: %u\nrx_toolong: %u\n"
  2656. "rxc_errors: %u\nrx_hdrfail: %u\n"
  2657. "rx_badhdr: %u\nrx_badseq: %u\n"
  2658. "fc_rcvd: %u\nfc_xoff: %u\n"
  2659. "fc_xon: %u\nrxglomfail: %u\n"
  2660. "rxglomframes: %u\nrxglompkts: %u\n"
  2661. "f2rxhdrs: %u\nf2rxdata: %u\n"
  2662. "f2txdata: %u\nf1regdata: %u\n"
  2663. "tickcnt: %u\ntx_ctlerrs: %lu\n"
  2664. "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
  2665. "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
  2666. sdcnt->intrcount, sdcnt->lastintrs,
  2667. sdcnt->pollcnt, sdcnt->regfails,
  2668. sdcnt->tx_sderrs, sdcnt->fcqueued,
  2669. sdcnt->rxrtx, sdcnt->rx_toolong,
  2670. sdcnt->rxc_errors, sdcnt->rx_hdrfail,
  2671. sdcnt->rx_badhdr, sdcnt->rx_badseq,
  2672. sdcnt->fc_rcvd, sdcnt->fc_xoff,
  2673. sdcnt->fc_xon, sdcnt->rxglomfail,
  2674. sdcnt->rxglomframes, sdcnt->rxglompkts,
  2675. sdcnt->f2rxhdrs, sdcnt->f2rxdata,
  2676. sdcnt->f2txdata, sdcnt->f1regdata,
  2677. sdcnt->tickcnt, sdcnt->tx_ctlerrs,
  2678. sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
  2679. sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
  2680. return 0;
  2681. }
  2682. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2683. {
  2684. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2685. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2686. if (IS_ERR_OR_NULL(dentry))
  2687. return;
  2688. bus->console_interval = BRCMF_CONSOLE;
  2689. brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
  2690. brcmf_debugfs_add_entry(drvr, "counters",
  2691. brcmf_debugfs_sdio_count_read);
  2692. debugfs_create_u32("console_interval", 0644, dentry,
  2693. &bus->console_interval);
  2694. }
  2695. #else
  2696. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2697. {
  2698. return 0;
  2699. }
  2700. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2701. {
  2702. }
  2703. #endif /* DEBUG */
  2704. static int
  2705. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2706. {
  2707. int timeleft;
  2708. uint rxlen = 0;
  2709. bool pending;
  2710. u8 *buf;
  2711. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2712. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2713. struct brcmf_sdio *bus = sdiodev->bus;
  2714. brcmf_dbg(TRACE, "Enter\n");
  2715. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2716. return -EIO;
  2717. /* Wait until control frame is available */
  2718. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2719. spin_lock_bh(&bus->rxctl_lock);
  2720. rxlen = bus->rxlen;
  2721. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2722. bus->rxctl = NULL;
  2723. buf = bus->rxctl_orig;
  2724. bus->rxctl_orig = NULL;
  2725. bus->rxlen = 0;
  2726. spin_unlock_bh(&bus->rxctl_lock);
  2727. vfree(buf);
  2728. if (rxlen) {
  2729. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2730. rxlen, msglen);
  2731. } else if (timeleft == 0) {
  2732. brcmf_err("resumed on timeout\n");
  2733. brcmf_sdio_checkdied(bus);
  2734. } else if (pending) {
  2735. brcmf_dbg(CTL, "cancelled\n");
  2736. return -ERESTARTSYS;
  2737. } else {
  2738. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2739. brcmf_sdio_checkdied(bus);
  2740. }
  2741. if (rxlen)
  2742. bus->sdcnt.rx_ctlpkts++;
  2743. else
  2744. bus->sdcnt.rx_ctlerrs++;
  2745. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2746. }
  2747. #ifdef DEBUG
  2748. static bool
  2749. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2750. u8 *ram_data, uint ram_sz)
  2751. {
  2752. char *ram_cmp;
  2753. int err;
  2754. bool ret = true;
  2755. int address;
  2756. int offset;
  2757. int len;
  2758. /* read back and verify */
  2759. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2760. ram_sz);
  2761. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2762. /* do not proceed while no memory but */
  2763. if (!ram_cmp)
  2764. return true;
  2765. address = ram_addr;
  2766. offset = 0;
  2767. while (offset < ram_sz) {
  2768. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2769. ram_sz - offset;
  2770. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2771. if (err) {
  2772. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2773. err, len, address);
  2774. ret = false;
  2775. break;
  2776. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2777. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2778. offset, len);
  2779. ret = false;
  2780. break;
  2781. }
  2782. offset += len;
  2783. address += len;
  2784. }
  2785. kfree(ram_cmp);
  2786. return ret;
  2787. }
  2788. #else /* DEBUG */
  2789. static bool
  2790. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2791. u8 *ram_data, uint ram_sz)
  2792. {
  2793. return true;
  2794. }
  2795. #endif /* DEBUG */
  2796. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2797. const struct firmware *fw)
  2798. {
  2799. int err;
  2800. brcmf_dbg(TRACE, "Enter\n");
  2801. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2802. (u8 *)fw->data, fw->size);
  2803. if (err)
  2804. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2805. err, (int)fw->size, bus->ci->rambase);
  2806. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2807. (u8 *)fw->data, fw->size))
  2808. err = -EIO;
  2809. return err;
  2810. }
  2811. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2812. void *vars, u32 varsz)
  2813. {
  2814. int address;
  2815. int err;
  2816. brcmf_dbg(TRACE, "Enter\n");
  2817. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2818. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2819. if (err)
  2820. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2821. err, varsz, address);
  2822. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2823. err = -EIO;
  2824. return err;
  2825. }
  2826. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
  2827. const struct firmware *fw,
  2828. void *nvram, u32 nvlen)
  2829. {
  2830. int bcmerror;
  2831. u32 rstvec;
  2832. sdio_claim_host(bus->sdiodev->func[1]);
  2833. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2834. rstvec = get_unaligned_le32(fw->data);
  2835. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2836. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2837. release_firmware(fw);
  2838. if (bcmerror) {
  2839. brcmf_err("dongle image file download failed\n");
  2840. brcmf_fw_nvram_free(nvram);
  2841. goto err;
  2842. }
  2843. bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
  2844. brcmf_fw_nvram_free(nvram);
  2845. if (bcmerror) {
  2846. brcmf_err("dongle nvram file download failed\n");
  2847. goto err;
  2848. }
  2849. /* Take arm out of reset */
  2850. if (!brcmf_chip_set_active(bus->ci, rstvec)) {
  2851. brcmf_err("error getting out of ARM core reset\n");
  2852. goto err;
  2853. }
  2854. err:
  2855. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2856. sdio_release_host(bus->sdiodev->func[1]);
  2857. return bcmerror;
  2858. }
  2859. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2860. {
  2861. int err = 0;
  2862. u8 val;
  2863. brcmf_dbg(TRACE, "Enter\n");
  2864. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2865. if (err) {
  2866. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2867. return;
  2868. }
  2869. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2870. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2871. if (err) {
  2872. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2873. return;
  2874. }
  2875. /* Add CMD14 Support */
  2876. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2877. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2878. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2879. &err);
  2880. if (err) {
  2881. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2882. return;
  2883. }
  2884. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2885. SBSDIO_FORCE_HT, &err);
  2886. if (err) {
  2887. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2888. return;
  2889. }
  2890. /* set flag */
  2891. bus->sr_enabled = true;
  2892. brcmf_dbg(INFO, "SR enabled\n");
  2893. }
  2894. /* enable KSO bit */
  2895. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2896. {
  2897. u8 val;
  2898. int err = 0;
  2899. brcmf_dbg(TRACE, "Enter\n");
  2900. /* KSO bit added in SDIO core rev 12 */
  2901. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2902. return 0;
  2903. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2904. if (err) {
  2905. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2906. return err;
  2907. }
  2908. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2909. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2910. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2911. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2912. val, &err);
  2913. if (err) {
  2914. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2915. return err;
  2916. }
  2917. }
  2918. return 0;
  2919. }
  2920. static int brcmf_sdio_bus_preinit(struct device *dev)
  2921. {
  2922. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2923. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2924. struct brcmf_sdio *bus = sdiodev->bus;
  2925. uint pad_size;
  2926. u32 value;
  2927. int err;
  2928. /* the commands below use the terms tx and rx from
  2929. * a device perspective, ie. bus:txglom affects the
  2930. * bus transfers from device to host.
  2931. */
  2932. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  2933. /* for sdio core rev < 12, disable txgloming */
  2934. value = 0;
  2935. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  2936. sizeof(u32));
  2937. } else {
  2938. /* otherwise, set txglomalign */
  2939. value = sdiodev->settings->bus.sdio.sd_sgentry_align;
  2940. /* SDIO ADMA requires at least 32 bit alignment */
  2941. value = max_t(u32, value, 4);
  2942. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  2943. sizeof(u32));
  2944. }
  2945. if (err < 0)
  2946. goto done;
  2947. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  2948. if (sdiodev->sg_support) {
  2949. bus->txglom = false;
  2950. value = 1;
  2951. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  2952. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  2953. &value, sizeof(u32));
  2954. if (err < 0) {
  2955. /* bus:rxglom is allowed to fail */
  2956. err = 0;
  2957. } else {
  2958. bus->txglom = true;
  2959. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  2960. }
  2961. }
  2962. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  2963. done:
  2964. return err;
  2965. }
  2966. static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
  2967. {
  2968. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2969. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2970. struct brcmf_sdio *bus = sdiodev->bus;
  2971. return bus->ci->ramsize - bus->ci->srsize;
  2972. }
  2973. static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
  2974. size_t mem_size)
  2975. {
  2976. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2977. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2978. struct brcmf_sdio *bus = sdiodev->bus;
  2979. int err;
  2980. int address;
  2981. int offset;
  2982. int len;
  2983. brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
  2984. mem_size);
  2985. address = bus->ci->rambase;
  2986. offset = err = 0;
  2987. sdio_claim_host(sdiodev->func[1]);
  2988. while (offset < mem_size) {
  2989. len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
  2990. mem_size - offset;
  2991. err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
  2992. if (err) {
  2993. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2994. err, len, address);
  2995. goto done;
  2996. }
  2997. data += len;
  2998. offset += len;
  2999. address += len;
  3000. }
  3001. done:
  3002. sdio_release_host(sdiodev->func[1]);
  3003. return err;
  3004. }
  3005. void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
  3006. {
  3007. if (!bus->dpc_triggered) {
  3008. bus->dpc_triggered = true;
  3009. queue_work(bus->brcmf_wq, &bus->datawork);
  3010. }
  3011. }
  3012. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3013. {
  3014. brcmf_dbg(TRACE, "Enter\n");
  3015. if (!bus) {
  3016. brcmf_err("bus is null pointer, exiting\n");
  3017. return;
  3018. }
  3019. /* Count the interrupt call */
  3020. bus->sdcnt.intrcount++;
  3021. if (in_interrupt())
  3022. atomic_set(&bus->ipend, 1);
  3023. else
  3024. if (brcmf_sdio_intr_rstatus(bus)) {
  3025. brcmf_err("failed backplane access\n");
  3026. }
  3027. /* Disable additional interrupts (is this needed now)? */
  3028. if (!bus->intr)
  3029. brcmf_err("isr w/o interrupt configured!\n");
  3030. bus->dpc_triggered = true;
  3031. queue_work(bus->brcmf_wq, &bus->datawork);
  3032. }
  3033. static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3034. {
  3035. brcmf_dbg(TIMER, "Enter\n");
  3036. /* Poll period: check device if appropriate. */
  3037. if (!bus->sr_enabled &&
  3038. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3039. u32 intstatus = 0;
  3040. /* Reset poll tick */
  3041. bus->polltick = 0;
  3042. /* Check device if no interrupts */
  3043. if (!bus->intr ||
  3044. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3045. if (!bus->dpc_triggered) {
  3046. u8 devpend;
  3047. sdio_claim_host(bus->sdiodev->func[1]);
  3048. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3049. SDIO_CCCR_INTx,
  3050. NULL);
  3051. sdio_release_host(bus->sdiodev->func[1]);
  3052. intstatus = devpend & (INTR_STATUS_FUNC1 |
  3053. INTR_STATUS_FUNC2);
  3054. }
  3055. /* If there is something, make like the ISR and
  3056. schedule the DPC */
  3057. if (intstatus) {
  3058. bus->sdcnt.pollcnt++;
  3059. atomic_set(&bus->ipend, 1);
  3060. bus->dpc_triggered = true;
  3061. queue_work(bus->brcmf_wq, &bus->datawork);
  3062. }
  3063. }
  3064. /* Update interrupt tracking */
  3065. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3066. }
  3067. #ifdef DEBUG
  3068. /* Poll for console output periodically */
  3069. if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
  3070. bus->console_interval != 0) {
  3071. bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
  3072. if (bus->console.count >= bus->console_interval) {
  3073. bus->console.count -= bus->console_interval;
  3074. sdio_claim_host(bus->sdiodev->func[1]);
  3075. /* Make sure backplane clock is on */
  3076. brcmf_sdio_bus_sleep(bus, false, false);
  3077. if (brcmf_sdio_readconsole(bus) < 0)
  3078. /* stop on error */
  3079. bus->console_interval = 0;
  3080. sdio_release_host(bus->sdiodev->func[1]);
  3081. }
  3082. }
  3083. #endif /* DEBUG */
  3084. /* On idle timeout clear activity flag and/or turn off clock */
  3085. if (!bus->dpc_triggered) {
  3086. rmb();
  3087. if ((!bus->dpc_running) && (bus->idletime > 0) &&
  3088. (bus->clkstate == CLK_AVAIL)) {
  3089. bus->idlecount++;
  3090. if (bus->idlecount > bus->idletime) {
  3091. brcmf_dbg(SDIO, "idle\n");
  3092. sdio_claim_host(bus->sdiodev->func[1]);
  3093. brcmf_sdio_wd_timer(bus, false);
  3094. bus->idlecount = 0;
  3095. brcmf_sdio_bus_sleep(bus, true, false);
  3096. sdio_release_host(bus->sdiodev->func[1]);
  3097. }
  3098. } else {
  3099. bus->idlecount = 0;
  3100. }
  3101. } else {
  3102. bus->idlecount = 0;
  3103. }
  3104. }
  3105. static void brcmf_sdio_dataworker(struct work_struct *work)
  3106. {
  3107. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3108. datawork);
  3109. bus->dpc_running = true;
  3110. wmb();
  3111. while (ACCESS_ONCE(bus->dpc_triggered)) {
  3112. bus->dpc_triggered = false;
  3113. brcmf_sdio_dpc(bus);
  3114. bus->idlecount = 0;
  3115. }
  3116. bus->dpc_running = false;
  3117. if (brcmf_sdiod_freezing(bus->sdiodev)) {
  3118. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
  3119. brcmf_sdiod_try_freeze(bus->sdiodev);
  3120. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3121. }
  3122. }
  3123. static void
  3124. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3125. struct brcmf_chip *ci, u32 drivestrength)
  3126. {
  3127. const struct sdiod_drive_str *str_tab = NULL;
  3128. u32 str_mask;
  3129. u32 str_shift;
  3130. u32 i;
  3131. u32 drivestrength_sel = 0;
  3132. u32 cc_data_temp;
  3133. u32 addr;
  3134. if (!(ci->cc_caps & CC_CAP_PMU))
  3135. return;
  3136. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3137. case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
  3138. str_tab = sdiod_drvstr_tab1_1v8;
  3139. str_mask = 0x00003800;
  3140. str_shift = 11;
  3141. break;
  3142. case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
  3143. str_tab = sdiod_drvstr_tab6_1v8;
  3144. str_mask = 0x00001800;
  3145. str_shift = 11;
  3146. break;
  3147. case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
  3148. /* note: 43143 does not support tristate */
  3149. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3150. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3151. str_tab = sdiod_drvstr_tab2_3v3;
  3152. str_mask = 0x00000007;
  3153. str_shift = 0;
  3154. } else
  3155. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3156. ci->name, drivestrength);
  3157. break;
  3158. case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
  3159. str_tab = sdiod_drive_strength_tab5_1v8;
  3160. str_mask = 0x00003800;
  3161. str_shift = 11;
  3162. break;
  3163. default:
  3164. brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
  3165. ci->name, ci->chiprev, ci->pmurev);
  3166. break;
  3167. }
  3168. if (str_tab != NULL) {
  3169. struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);
  3170. for (i = 0; str_tab[i].strength != 0; i++) {
  3171. if (drivestrength >= str_tab[i].strength) {
  3172. drivestrength_sel = str_tab[i].sel;
  3173. break;
  3174. }
  3175. }
  3176. addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
  3177. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3178. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3179. cc_data_temp &= ~str_mask;
  3180. drivestrength_sel <<= str_shift;
  3181. cc_data_temp |= drivestrength_sel;
  3182. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3183. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3184. str_tab[i].strength, drivestrength, cc_data_temp);
  3185. }
  3186. }
  3187. static int brcmf_sdio_buscoreprep(void *ctx)
  3188. {
  3189. struct brcmf_sdio_dev *sdiodev = ctx;
  3190. int err = 0;
  3191. u8 clkval, clkset;
  3192. /* Try forcing SDIO core to do ALPAvail request only */
  3193. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3194. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3195. if (err) {
  3196. brcmf_err("error writing for HT off\n");
  3197. return err;
  3198. }
  3199. /* If register supported, wait for ALPAvail and then force ALP */
  3200. /* This may take up to 15 milliseconds */
  3201. clkval = brcmf_sdiod_regrb(sdiodev,
  3202. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3203. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3204. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3205. clkset, clkval);
  3206. return -EACCES;
  3207. }
  3208. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3209. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3210. !SBSDIO_ALPAV(clkval)),
  3211. PMU_MAX_TRANSITION_DLY);
  3212. if (!SBSDIO_ALPAV(clkval)) {
  3213. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3214. clkval);
  3215. return -EBUSY;
  3216. }
  3217. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3218. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3219. udelay(65);
  3220. /* Also, disable the extra SDIO pull-ups */
  3221. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3222. return 0;
  3223. }
  3224. static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
  3225. u32 rstvec)
  3226. {
  3227. struct brcmf_sdio_dev *sdiodev = ctx;
  3228. struct brcmf_core *core;
  3229. u32 reg_addr;
  3230. /* clear all interrupts */
  3231. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3232. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3233. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3234. if (rstvec)
  3235. /* Write reset vector to address 0 */
  3236. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3237. sizeof(rstvec));
  3238. }
  3239. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3240. {
  3241. struct brcmf_sdio_dev *sdiodev = ctx;
  3242. u32 val, rev;
  3243. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3244. if ((sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 ||
  3245. sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4339) &&
  3246. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3247. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3248. if (rev >= 2) {
  3249. val &= ~CID_ID_MASK;
  3250. val |= BRCM_CC_4339_CHIP_ID;
  3251. }
  3252. }
  3253. return val;
  3254. }
  3255. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3256. {
  3257. struct brcmf_sdio_dev *sdiodev = ctx;
  3258. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3259. }
  3260. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3261. .prepare = brcmf_sdio_buscoreprep,
  3262. .activate = brcmf_sdio_buscore_activate,
  3263. .read32 = brcmf_sdio_buscore_read32,
  3264. .write32 = brcmf_sdio_buscore_write32,
  3265. };
  3266. static bool
  3267. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3268. {
  3269. struct brcmf_sdio_dev *sdiodev;
  3270. u8 clkctl = 0;
  3271. int err = 0;
  3272. int reg_addr;
  3273. u32 reg_val;
  3274. u32 drivestrength;
  3275. sdiodev = bus->sdiodev;
  3276. sdio_claim_host(sdiodev->func[1]);
  3277. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3278. brcmf_sdiod_regrl(sdiodev, SI_ENUM_BASE, NULL));
  3279. /*
  3280. * Force PLL off until brcmf_chip_attach()
  3281. * programs PLL control regs
  3282. */
  3283. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3284. BRCMF_INIT_CLKCTL1, &err);
  3285. if (!err)
  3286. clkctl = brcmf_sdiod_regrb(sdiodev,
  3287. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3288. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3289. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3290. err, BRCMF_INIT_CLKCTL1, clkctl);
  3291. goto fail;
  3292. }
  3293. bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
  3294. if (IS_ERR(bus->ci)) {
  3295. brcmf_err("brcmf_chip_attach failed!\n");
  3296. bus->ci = NULL;
  3297. goto fail;
  3298. }
  3299. sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
  3300. BRCMF_BUSTYPE_SDIO,
  3301. bus->ci->chip,
  3302. bus->ci->chiprev);
  3303. if (!sdiodev->settings) {
  3304. brcmf_err("Failed to get device parameters\n");
  3305. goto fail;
  3306. }
  3307. /* platform specific configuration:
  3308. * alignments must be at least 4 bytes for ADMA
  3309. */
  3310. bus->head_align = ALIGNMENT;
  3311. bus->sgentry_align = ALIGNMENT;
  3312. if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
  3313. bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
  3314. if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
  3315. bus->sgentry_align =
  3316. sdiodev->settings->bus.sdio.sd_sgentry_align;
  3317. /* allocate scatter-gather table. sg support
  3318. * will be disabled upon allocation failure.
  3319. */
  3320. brcmf_sdiod_sgtable_alloc(sdiodev);
  3321. #ifdef CONFIG_PM_SLEEP
  3322. /* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
  3323. * is true or when platform data OOB irq is true).
  3324. */
  3325. if ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_KEEP_POWER) &&
  3326. ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_WAKE_SDIO_IRQ) ||
  3327. (sdiodev->settings->bus.sdio.oob_irq_supported)))
  3328. sdiodev->bus_if->wowl_supported = true;
  3329. #endif
  3330. if (brcmf_sdio_kso_init(bus)) {
  3331. brcmf_err("error enabling KSO\n");
  3332. goto fail;
  3333. }
  3334. if (sdiodev->settings->bus.sdio.drive_strength)
  3335. drivestrength = sdiodev->settings->bus.sdio.drive_strength;
  3336. else
  3337. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3338. brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
  3339. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3340. reg_val = brcmf_sdiod_regrb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
  3341. if (err)
  3342. goto fail;
  3343. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3344. brcmf_sdiod_regwb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3345. if (err)
  3346. goto fail;
  3347. /* set PMUControl so a backplane reset does PMU state reload */
  3348. reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
  3349. reg_val = brcmf_sdiod_regrl(sdiodev, reg_addr, &err);
  3350. if (err)
  3351. goto fail;
  3352. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3353. brcmf_sdiod_regwl(sdiodev, reg_addr, reg_val, &err);
  3354. if (err)
  3355. goto fail;
  3356. sdio_release_host(sdiodev->func[1]);
  3357. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3358. /* allocate header buffer */
  3359. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3360. if (!bus->hdrbuf)
  3361. return false;
  3362. /* Locate an appropriately-aligned portion of hdrbuf */
  3363. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3364. bus->head_align);
  3365. /* Set the poll and/or interrupt flags */
  3366. bus->intr = true;
  3367. bus->poll = false;
  3368. if (bus->poll)
  3369. bus->pollrate = 1;
  3370. return true;
  3371. fail:
  3372. sdio_release_host(sdiodev->func[1]);
  3373. return false;
  3374. }
  3375. static int
  3376. brcmf_sdio_watchdog_thread(void *data)
  3377. {
  3378. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3379. int wait;
  3380. allow_signal(SIGTERM);
  3381. /* Run until signal received */
  3382. brcmf_sdiod_freezer_count(bus->sdiodev);
  3383. while (1) {
  3384. if (kthread_should_stop())
  3385. break;
  3386. brcmf_sdiod_freezer_uncount(bus->sdiodev);
  3387. wait = wait_for_completion_interruptible(&bus->watchdog_wait);
  3388. brcmf_sdiod_freezer_count(bus->sdiodev);
  3389. brcmf_sdiod_try_freeze(bus->sdiodev);
  3390. if (!wait) {
  3391. brcmf_sdio_bus_watchdog(bus);
  3392. /* Count the tick for reference */
  3393. bus->sdcnt.tickcnt++;
  3394. reinit_completion(&bus->watchdog_wait);
  3395. } else
  3396. break;
  3397. }
  3398. return 0;
  3399. }
  3400. static void
  3401. brcmf_sdio_watchdog(unsigned long data)
  3402. {
  3403. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3404. if (bus->watchdog_tsk) {
  3405. complete(&bus->watchdog_wait);
  3406. /* Reschedule the watchdog */
  3407. if (bus->wd_active)
  3408. mod_timer(&bus->timer,
  3409. jiffies + BRCMF_WD_POLL);
  3410. }
  3411. }
  3412. static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3413. .stop = brcmf_sdio_bus_stop,
  3414. .preinit = brcmf_sdio_bus_preinit,
  3415. .txdata = brcmf_sdio_bus_txdata,
  3416. .txctl = brcmf_sdio_bus_txctl,
  3417. .rxctl = brcmf_sdio_bus_rxctl,
  3418. .gettxq = brcmf_sdio_bus_gettxq,
  3419. .wowl_config = brcmf_sdio_wowl_config,
  3420. .get_ramsize = brcmf_sdio_bus_get_ramsize,
  3421. .get_memdump = brcmf_sdio_bus_get_memdump,
  3422. };
  3423. static void brcmf_sdio_firmware_callback(struct device *dev,
  3424. const struct firmware *code,
  3425. void *nvram, u32 nvram_len)
  3426. {
  3427. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3428. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3429. struct brcmf_sdio *bus = sdiodev->bus;
  3430. int err = 0;
  3431. u8 saveclk;
  3432. brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
  3433. if (!bus_if->drvr)
  3434. return;
  3435. /* try to download image and nvram to the dongle */
  3436. bus->alp_only = true;
  3437. err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
  3438. if (err)
  3439. goto fail;
  3440. bus->alp_only = false;
  3441. /* Start the watchdog timer */
  3442. bus->sdcnt.tickcnt = 0;
  3443. brcmf_sdio_wd_timer(bus, true);
  3444. sdio_claim_host(sdiodev->func[1]);
  3445. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3446. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3447. if (bus->clkstate != CLK_AVAIL)
  3448. goto release;
  3449. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3450. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3451. if (!err) {
  3452. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3453. (saveclk | SBSDIO_FORCE_HT), &err);
  3454. }
  3455. if (err) {
  3456. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3457. goto release;
  3458. }
  3459. /* Enable function 2 (frame transfers) */
  3460. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3461. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3462. err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
  3463. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3464. /* If F2 successfully enabled, set core and enable interrupts */
  3465. if (!err) {
  3466. /* Set up the interrupt mask and enable interrupts */
  3467. bus->hostintmask = HOSTINTMASK;
  3468. w_sdreg32(bus, bus->hostintmask,
  3469. offsetof(struct sdpcmd_regs, hostintmask));
  3470. brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
  3471. } else {
  3472. /* Disable F2 again */
  3473. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  3474. goto release;
  3475. }
  3476. if (brcmf_chip_sr_capable(bus->ci)) {
  3477. brcmf_sdio_sr_init(bus);
  3478. } else {
  3479. /* Restore previous clock setting */
  3480. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3481. saveclk, &err);
  3482. }
  3483. if (err == 0) {
  3484. /* Allow full data communication using DPC from now on. */
  3485. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3486. err = brcmf_sdiod_intr_register(sdiodev);
  3487. if (err != 0)
  3488. brcmf_err("intr register failed:%d\n", err);
  3489. }
  3490. /* If we didn't come up, turn off backplane clock */
  3491. if (err != 0)
  3492. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3493. sdio_release_host(sdiodev->func[1]);
  3494. err = brcmf_bus_started(dev);
  3495. if (err != 0) {
  3496. brcmf_err("dongle is not responding\n");
  3497. goto fail;
  3498. }
  3499. return;
  3500. release:
  3501. sdio_release_host(sdiodev->func[1]);
  3502. fail:
  3503. brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
  3504. device_release_driver(dev);
  3505. }
  3506. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3507. {
  3508. int ret;
  3509. struct brcmf_sdio *bus;
  3510. struct workqueue_struct *wq;
  3511. brcmf_dbg(TRACE, "Enter\n");
  3512. /* Allocate private bus interface state */
  3513. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3514. if (!bus)
  3515. goto fail;
  3516. bus->sdiodev = sdiodev;
  3517. sdiodev->bus = bus;
  3518. skb_queue_head_init(&bus->glom);
  3519. bus->txbound = BRCMF_TXBOUND;
  3520. bus->rxbound = BRCMF_RXBOUND;
  3521. bus->txminmax = BRCMF_TXMINMAX;
  3522. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3523. /* single-threaded workqueue */
  3524. wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
  3525. dev_name(&sdiodev->func[1]->dev));
  3526. if (!wq) {
  3527. brcmf_err("insufficient memory to create txworkqueue\n");
  3528. goto fail;
  3529. }
  3530. brcmf_sdiod_freezer_count(sdiodev);
  3531. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3532. bus->brcmf_wq = wq;
  3533. /* attempt to attach to the dongle */
  3534. if (!(brcmf_sdio_probe_attach(bus))) {
  3535. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3536. goto fail;
  3537. }
  3538. spin_lock_init(&bus->rxctl_lock);
  3539. spin_lock_init(&bus->txq_lock);
  3540. init_waitqueue_head(&bus->ctrl_wait);
  3541. init_waitqueue_head(&bus->dcmd_resp_wait);
  3542. /* Set up the watchdog timer */
  3543. init_timer(&bus->timer);
  3544. bus->timer.data = (unsigned long)bus;
  3545. bus->timer.function = brcmf_sdio_watchdog;
  3546. /* Initialize watchdog thread */
  3547. init_completion(&bus->watchdog_wait);
  3548. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3549. bus, "brcmf_wdog/%s",
  3550. dev_name(&sdiodev->func[1]->dev));
  3551. if (IS_ERR(bus->watchdog_tsk)) {
  3552. pr_warn("brcmf_watchdog thread failed to start\n");
  3553. bus->watchdog_tsk = NULL;
  3554. }
  3555. /* Initialize DPC thread */
  3556. bus->dpc_triggered = false;
  3557. bus->dpc_running = false;
  3558. /* Assign bus interface call back */
  3559. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3560. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3561. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3562. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3563. /* default sdio bus header length for tx packet */
  3564. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3565. /* Attach to the common layer, reserve hdr space */
  3566. ret = brcmf_attach(bus->sdiodev->dev, bus->sdiodev->settings);
  3567. if (ret != 0) {
  3568. brcmf_err("brcmf_attach failed\n");
  3569. goto fail;
  3570. }
  3571. /* allocate scatter-gather table. sg support
  3572. * will be disabled upon allocation failure.
  3573. */
  3574. brcmf_sdiod_sgtable_alloc(bus->sdiodev);
  3575. /* Query the F2 block size, set roundup accordingly */
  3576. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3577. bus->roundup = min(max_roundup, bus->blocksize);
  3578. /* Allocate buffers */
  3579. if (bus->sdiodev->bus_if->maxctl) {
  3580. bus->sdiodev->bus_if->maxctl += bus->roundup;
  3581. bus->rxblen =
  3582. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3583. ALIGNMENT) + bus->head_align;
  3584. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3585. if (!(bus->rxbuf)) {
  3586. brcmf_err("rxbuf allocation failed\n");
  3587. goto fail;
  3588. }
  3589. }
  3590. sdio_claim_host(bus->sdiodev->func[1]);
  3591. /* Disable F2 to clear any intermediate frame state on the dongle */
  3592. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3593. bus->rxflow = false;
  3594. /* Done with backplane-dependent accesses, can drop clock... */
  3595. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3596. sdio_release_host(bus->sdiodev->func[1]);
  3597. /* ...and initialize clock/power states */
  3598. bus->clkstate = CLK_SDONLY;
  3599. bus->idletime = BRCMF_IDLE_INTERVAL;
  3600. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3601. /* SR state */
  3602. bus->sr_enabled = false;
  3603. brcmf_sdio_debugfs_create(bus);
  3604. brcmf_dbg(INFO, "completed!!\n");
  3605. ret = brcmf_fw_map_chip_to_name(bus->ci->chip, bus->ci->chiprev,
  3606. brcmf_sdio_fwnames,
  3607. ARRAY_SIZE(brcmf_sdio_fwnames),
  3608. sdiodev->fw_name, sdiodev->nvram_name);
  3609. if (ret)
  3610. goto fail;
  3611. ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
  3612. sdiodev->fw_name, sdiodev->nvram_name,
  3613. brcmf_sdio_firmware_callback);
  3614. if (ret != 0) {
  3615. brcmf_err("async firmware request failed: %d\n", ret);
  3616. goto fail;
  3617. }
  3618. return bus;
  3619. fail:
  3620. brcmf_sdio_remove(bus);
  3621. return NULL;
  3622. }
  3623. /* Detach and free everything */
  3624. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3625. {
  3626. brcmf_dbg(TRACE, "Enter\n");
  3627. if (bus) {
  3628. /* De-register interrupt handler */
  3629. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3630. brcmf_detach(bus->sdiodev->dev);
  3631. cancel_work_sync(&bus->datawork);
  3632. if (bus->brcmf_wq)
  3633. destroy_workqueue(bus->brcmf_wq);
  3634. if (bus->ci) {
  3635. if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  3636. sdio_claim_host(bus->sdiodev->func[1]);
  3637. brcmf_sdio_wd_timer(bus, false);
  3638. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3639. /* Leave the device in state where it is
  3640. * 'passive'. This is done by resetting all
  3641. * necessary cores.
  3642. */
  3643. msleep(20);
  3644. brcmf_chip_set_passive(bus->ci);
  3645. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3646. sdio_release_host(bus->sdiodev->func[1]);
  3647. }
  3648. brcmf_chip_detach(bus->ci);
  3649. }
  3650. if (bus->sdiodev->settings)
  3651. brcmf_release_module_param(bus->sdiodev->settings);
  3652. kfree(bus->rxbuf);
  3653. kfree(bus->hdrbuf);
  3654. kfree(bus);
  3655. }
  3656. brcmf_dbg(TRACE, "Disconnected\n");
  3657. }
  3658. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
  3659. {
  3660. /* Totally stop the timer */
  3661. if (!active && bus->wd_active) {
  3662. del_timer_sync(&bus->timer);
  3663. bus->wd_active = false;
  3664. return;
  3665. }
  3666. /* don't start the wd until fw is loaded */
  3667. if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
  3668. return;
  3669. if (active) {
  3670. if (!bus->wd_active) {
  3671. /* Create timer again when watchdog period is
  3672. dynamically changed or in the first instance
  3673. */
  3674. bus->timer.expires = jiffies + BRCMF_WD_POLL;
  3675. add_timer(&bus->timer);
  3676. bus->wd_active = true;
  3677. } else {
  3678. /* Re arm the timer, at last watchdog period */
  3679. mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
  3680. }
  3681. }
  3682. }
  3683. int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
  3684. {
  3685. int ret;
  3686. sdio_claim_host(bus->sdiodev->func[1]);
  3687. ret = brcmf_sdio_bus_sleep(bus, sleep, false);
  3688. sdio_release_host(bus->sdiodev->func[1]);
  3689. return ret;
  3690. }