marvell.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/ctype.h>
  21. #include <linux/errno.h>
  22. #include <linux/unistd.h>
  23. #include <linux/hwmon.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/mm.h>
  32. #include <linux/module.h>
  33. #include <linux/mii.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/phy.h>
  36. #include <linux/marvell_phy.h>
  37. #include <linux/of.h>
  38. #include <linux/io.h>
  39. #include <asm/irq.h>
  40. #include <linux/uaccess.h>
  41. #define MII_MARVELL_PHY_PAGE 22
  42. #define MII_M1011_IEVENT 0x13
  43. #define MII_M1011_IEVENT_CLEAR 0x0000
  44. #define MII_M1011_IMASK 0x12
  45. #define MII_M1011_IMASK_INIT 0x6400
  46. #define MII_M1011_IMASK_CLEAR 0x0000
  47. #define MII_M1011_PHY_SCR 0x10
  48. #define MII_M1011_PHY_SCR_MDI 0x0000
  49. #define MII_M1011_PHY_SCR_MDI_X 0x0020
  50. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  51. #define MII_M1145_PHY_EXT_ADDR_PAGE 0x16
  52. #define MII_M1145_PHY_EXT_SR 0x1b
  53. #define MII_M1145_PHY_EXT_CR 0x14
  54. #define MII_M1145_RGMII_RX_DELAY 0x0080
  55. #define MII_M1145_RGMII_TX_DELAY 0x0002
  56. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  57. #define MII_M1145_HWCFG_MODE_MASK 0xf
  58. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  59. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  60. #define MII_M1145_HWCFG_MODE_MASK 0xf
  61. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  62. #define MII_M1111_PHY_LED_CONTROL 0x18
  63. #define MII_M1111_PHY_LED_DIRECT 0x4100
  64. #define MII_M1111_PHY_LED_COMBINE 0x411c
  65. #define MII_M1111_PHY_EXT_CR 0x14
  66. #define MII_M1111_RX_DELAY 0x80
  67. #define MII_M1111_TX_DELAY 0x2
  68. #define MII_M1111_PHY_EXT_SR 0x1b
  69. #define MII_M1111_HWCFG_MODE_MASK 0xf
  70. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  71. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  72. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  73. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  74. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  75. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  76. #define MII_M1111_COPPER 0
  77. #define MII_M1111_FIBER 1
  78. #define MII_88E1121_PHY_MSCR_PAGE 2
  79. #define MII_88E1121_PHY_MSCR_REG 21
  80. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  81. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  82. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  83. #define MII_88E1121_MISC_TEST 0x1a
  84. #define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK 0x1f00
  85. #define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT 8
  86. #define MII_88E1510_MISC_TEST_TEMP_IRQ_EN BIT(7)
  87. #define MII_88E1510_MISC_TEST_TEMP_IRQ BIT(6)
  88. #define MII_88E1121_MISC_TEST_TEMP_SENSOR_EN BIT(5)
  89. #define MII_88E1121_MISC_TEST_TEMP_MASK 0x1f
  90. #define MII_88E1510_TEMP_SENSOR 0x1b
  91. #define MII_88E1510_TEMP_SENSOR_MASK 0xff
  92. #define MII_88E1318S_PHY_MSCR1_REG 16
  93. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  94. /* Copper Specific Interrupt Enable Register */
  95. #define MII_88E1318S_PHY_CSIER 0x12
  96. /* WOL Event Interrupt Enable */
  97. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  98. /* LED Timer Control Register */
  99. #define MII_88E1318S_PHY_LED_PAGE 0x03
  100. #define MII_88E1318S_PHY_LED_TCR 0x12
  101. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  102. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  103. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  104. /* Magic Packet MAC address registers */
  105. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  106. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  107. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  108. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  109. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  110. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  111. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  112. #define MII_88E1121_PHY_LED_CTRL 16
  113. #define MII_88E1121_PHY_LED_PAGE 3
  114. #define MII_88E1121_PHY_LED_DEF 0x0030
  115. #define MII_M1011_PHY_STATUS 0x11
  116. #define MII_M1011_PHY_STATUS_1000 0x8000
  117. #define MII_M1011_PHY_STATUS_100 0x4000
  118. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  119. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  120. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  121. #define MII_M1011_PHY_STATUS_LINK 0x0400
  122. #define MII_M1116R_CONTROL_REG_MAC 21
  123. #define MII_88E3016_PHY_SPEC_CTRL 0x10
  124. #define MII_88E3016_DISABLE_SCRAMBLER 0x0200
  125. #define MII_88E3016_AUTO_MDIX_CROSSOVER 0x0030
  126. #define MII_88E1510_GEN_CTRL_REG_1 0x14
  127. #define MII_88E1510_GEN_CTRL_REG_1_MODE_MASK 0x7
  128. #define MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII 0x1 /* SGMII to copper */
  129. #define MII_88E1510_GEN_CTRL_REG_1_RESET 0x8000 /* Soft reset */
  130. #define LPA_FIBER_1000HALF 0x40
  131. #define LPA_FIBER_1000FULL 0x20
  132. #define LPA_PAUSE_FIBER 0x180
  133. #define LPA_PAUSE_ASYM_FIBER 0x100
  134. #define ADVERTISE_FIBER_1000HALF 0x40
  135. #define ADVERTISE_FIBER_1000FULL 0x20
  136. #define ADVERTISE_PAUSE_FIBER 0x180
  137. #define ADVERTISE_PAUSE_ASYM_FIBER 0x100
  138. #define REGISTER_LINK_STATUS 0x400
  139. #define NB_FIBER_STATS 1
  140. MODULE_DESCRIPTION("Marvell PHY driver");
  141. MODULE_AUTHOR("Andy Fleming");
  142. MODULE_LICENSE("GPL");
  143. struct marvell_hw_stat {
  144. const char *string;
  145. u8 page;
  146. u8 reg;
  147. u8 bits;
  148. };
  149. static struct marvell_hw_stat marvell_hw_stats[] = {
  150. { "phy_receive_errors_copper", 0, 21, 16},
  151. { "phy_idle_errors", 0, 10, 8 },
  152. { "phy_receive_errors_fiber", 1, 21, 16},
  153. };
  154. struct marvell_priv {
  155. u64 stats[ARRAY_SIZE(marvell_hw_stats)];
  156. char *hwmon_name;
  157. struct device *hwmon_dev;
  158. };
  159. static int marvell_ack_interrupt(struct phy_device *phydev)
  160. {
  161. int err;
  162. /* Clear the interrupts by reading the reg */
  163. err = phy_read(phydev, MII_M1011_IEVENT);
  164. if (err < 0)
  165. return err;
  166. return 0;
  167. }
  168. static int marvell_config_intr(struct phy_device *phydev)
  169. {
  170. int err;
  171. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  172. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  173. else
  174. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  175. return err;
  176. }
  177. static int marvell_set_polarity(struct phy_device *phydev, int polarity)
  178. {
  179. int reg;
  180. int err;
  181. int val;
  182. /* get the current settings */
  183. reg = phy_read(phydev, MII_M1011_PHY_SCR);
  184. if (reg < 0)
  185. return reg;
  186. val = reg;
  187. val &= ~MII_M1011_PHY_SCR_AUTO_CROSS;
  188. switch (polarity) {
  189. case ETH_TP_MDI:
  190. val |= MII_M1011_PHY_SCR_MDI;
  191. break;
  192. case ETH_TP_MDI_X:
  193. val |= MII_M1011_PHY_SCR_MDI_X;
  194. break;
  195. case ETH_TP_MDI_AUTO:
  196. case ETH_TP_MDI_INVALID:
  197. default:
  198. val |= MII_M1011_PHY_SCR_AUTO_CROSS;
  199. break;
  200. }
  201. if (val != reg) {
  202. /* Set the new polarity value in the register */
  203. err = phy_write(phydev, MII_M1011_PHY_SCR, val);
  204. if (err)
  205. return err;
  206. }
  207. return 0;
  208. }
  209. static int marvell_config_aneg(struct phy_device *phydev)
  210. {
  211. int err;
  212. err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
  213. if (err < 0)
  214. return err;
  215. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  216. MII_M1111_PHY_LED_DIRECT);
  217. if (err < 0)
  218. return err;
  219. err = genphy_config_aneg(phydev);
  220. if (err < 0)
  221. return err;
  222. if (phydev->autoneg != AUTONEG_ENABLE) {
  223. int bmcr;
  224. /*
  225. * A write to speed/duplex bits (that is performed by
  226. * genphy_config_aneg() call above) must be followed by
  227. * a software reset. Otherwise, the write has no effect.
  228. */
  229. bmcr = phy_read(phydev, MII_BMCR);
  230. if (bmcr < 0)
  231. return bmcr;
  232. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  233. if (err < 0)
  234. return err;
  235. }
  236. return 0;
  237. }
  238. static int m88e1101_config_aneg(struct phy_device *phydev)
  239. {
  240. int err;
  241. /* This Marvell PHY has an errata which requires
  242. * that certain registers get written in order
  243. * to restart autonegotiation
  244. */
  245. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  246. if (err < 0)
  247. return err;
  248. err = phy_write(phydev, 0x1d, 0x1f);
  249. if (err < 0)
  250. return err;
  251. err = phy_write(phydev, 0x1e, 0x200c);
  252. if (err < 0)
  253. return err;
  254. err = phy_write(phydev, 0x1d, 0x5);
  255. if (err < 0)
  256. return err;
  257. err = phy_write(phydev, 0x1e, 0);
  258. if (err < 0)
  259. return err;
  260. err = phy_write(phydev, 0x1e, 0x100);
  261. if (err < 0)
  262. return err;
  263. return marvell_config_aneg(phydev);
  264. }
  265. static int m88e1111_config_aneg(struct phy_device *phydev)
  266. {
  267. int err;
  268. /* The Marvell PHY has an errata which requires
  269. * that certain registers get written in order
  270. * to restart autonegotiation
  271. */
  272. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  273. err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
  274. if (err < 0)
  275. return err;
  276. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  277. MII_M1111_PHY_LED_DIRECT);
  278. if (err < 0)
  279. return err;
  280. err = genphy_config_aneg(phydev);
  281. if (err < 0)
  282. return err;
  283. if (phydev->autoneg != AUTONEG_ENABLE) {
  284. int bmcr;
  285. /* A write to speed/duplex bits (that is performed by
  286. * genphy_config_aneg() call above) must be followed by
  287. * a software reset. Otherwise, the write has no effect.
  288. */
  289. bmcr = phy_read(phydev, MII_BMCR);
  290. if (bmcr < 0)
  291. return bmcr;
  292. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  293. if (err < 0)
  294. return err;
  295. }
  296. return 0;
  297. }
  298. #ifdef CONFIG_OF_MDIO
  299. /*
  300. * Set and/or override some configuration registers based on the
  301. * marvell,reg-init property stored in the of_node for the phydev.
  302. *
  303. * marvell,reg-init = <reg-page reg mask value>,...;
  304. *
  305. * There may be one or more sets of <reg-page reg mask value>:
  306. *
  307. * reg-page: which register bank to use.
  308. * reg: the register.
  309. * mask: if non-zero, ANDed with existing register value.
  310. * value: ORed with the masked value and written to the regiser.
  311. *
  312. */
  313. static int marvell_of_reg_init(struct phy_device *phydev)
  314. {
  315. const __be32 *paddr;
  316. int len, i, saved_page, current_page, ret;
  317. if (!phydev->mdio.dev.of_node)
  318. return 0;
  319. paddr = of_get_property(phydev->mdio.dev.of_node,
  320. "marvell,reg-init", &len);
  321. if (!paddr || len < (4 * sizeof(*paddr)))
  322. return 0;
  323. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  324. if (saved_page < 0)
  325. return saved_page;
  326. current_page = saved_page;
  327. ret = 0;
  328. len /= sizeof(*paddr);
  329. for (i = 0; i < len - 3; i += 4) {
  330. u16 reg_page = be32_to_cpup(paddr + i);
  331. u16 reg = be32_to_cpup(paddr + i + 1);
  332. u16 mask = be32_to_cpup(paddr + i + 2);
  333. u16 val_bits = be32_to_cpup(paddr + i + 3);
  334. int val;
  335. if (reg_page != current_page) {
  336. current_page = reg_page;
  337. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  338. if (ret < 0)
  339. goto err;
  340. }
  341. val = 0;
  342. if (mask) {
  343. val = phy_read(phydev, reg);
  344. if (val < 0) {
  345. ret = val;
  346. goto err;
  347. }
  348. val &= mask;
  349. }
  350. val |= val_bits;
  351. ret = phy_write(phydev, reg, val);
  352. if (ret < 0)
  353. goto err;
  354. }
  355. err:
  356. if (current_page != saved_page) {
  357. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  358. if (ret == 0)
  359. ret = i;
  360. }
  361. return ret;
  362. }
  363. #else
  364. static int marvell_of_reg_init(struct phy_device *phydev)
  365. {
  366. return 0;
  367. }
  368. #endif /* CONFIG_OF_MDIO */
  369. static int m88e1121_config_aneg(struct phy_device *phydev)
  370. {
  371. int err, oldpage, mscr;
  372. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  373. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  374. MII_88E1121_PHY_MSCR_PAGE);
  375. if (err < 0)
  376. return err;
  377. if (phy_interface_is_rgmii(phydev)) {
  378. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  379. MII_88E1121_PHY_MSCR_DELAY_MASK;
  380. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  381. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  382. MII_88E1121_PHY_MSCR_TX_DELAY);
  383. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  384. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  385. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  386. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  387. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  388. if (err < 0)
  389. return err;
  390. }
  391. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  392. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  393. if (err < 0)
  394. return err;
  395. err = phy_write(phydev, MII_M1011_PHY_SCR,
  396. MII_M1011_PHY_SCR_AUTO_CROSS);
  397. if (err < 0)
  398. return err;
  399. return genphy_config_aneg(phydev);
  400. }
  401. static int m88e1318_config_aneg(struct phy_device *phydev)
  402. {
  403. int err, oldpage, mscr;
  404. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  405. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  406. MII_88E1121_PHY_MSCR_PAGE);
  407. if (err < 0)
  408. return err;
  409. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  410. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  411. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  412. if (err < 0)
  413. return err;
  414. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  415. if (err < 0)
  416. return err;
  417. return m88e1121_config_aneg(phydev);
  418. }
  419. /**
  420. * ethtool_adv_to_fiber_adv_t
  421. * @ethadv: the ethtool advertisement settings
  422. *
  423. * A small helper function that translates ethtool advertisement
  424. * settings to phy autonegotiation advertisements for the
  425. * MII_ADV register for fiber link.
  426. */
  427. static inline u32 ethtool_adv_to_fiber_adv_t(u32 ethadv)
  428. {
  429. u32 result = 0;
  430. if (ethadv & ADVERTISED_1000baseT_Half)
  431. result |= ADVERTISE_FIBER_1000HALF;
  432. if (ethadv & ADVERTISED_1000baseT_Full)
  433. result |= ADVERTISE_FIBER_1000FULL;
  434. if ((ethadv & ADVERTISE_PAUSE_ASYM) && (ethadv & ADVERTISE_PAUSE_CAP))
  435. result |= LPA_PAUSE_ASYM_FIBER;
  436. else if (ethadv & ADVERTISE_PAUSE_CAP)
  437. result |= (ADVERTISE_PAUSE_FIBER
  438. & (~ADVERTISE_PAUSE_ASYM_FIBER));
  439. return result;
  440. }
  441. /**
  442. * marvell_config_aneg_fiber - restart auto-negotiation or write BMCR
  443. * @phydev: target phy_device struct
  444. *
  445. * Description: If auto-negotiation is enabled, we configure the
  446. * advertising, and then restart auto-negotiation. If it is not
  447. * enabled, then we write the BMCR. Adapted for fiber link in
  448. * some Marvell's devices.
  449. */
  450. static int marvell_config_aneg_fiber(struct phy_device *phydev)
  451. {
  452. int changed = 0;
  453. int err;
  454. int adv, oldadv;
  455. u32 advertise;
  456. if (phydev->autoneg != AUTONEG_ENABLE)
  457. return genphy_setup_forced(phydev);
  458. /* Only allow advertising what this PHY supports */
  459. phydev->advertising &= phydev->supported;
  460. advertise = phydev->advertising;
  461. /* Setup fiber advertisement */
  462. adv = phy_read(phydev, MII_ADVERTISE);
  463. if (adv < 0)
  464. return adv;
  465. oldadv = adv;
  466. adv &= ~(ADVERTISE_FIBER_1000HALF | ADVERTISE_FIBER_1000FULL
  467. | LPA_PAUSE_FIBER);
  468. adv |= ethtool_adv_to_fiber_adv_t(advertise);
  469. if (adv != oldadv) {
  470. err = phy_write(phydev, MII_ADVERTISE, adv);
  471. if (err < 0)
  472. return err;
  473. changed = 1;
  474. }
  475. if (changed == 0) {
  476. /* Advertisement hasn't changed, but maybe aneg was never on to
  477. * begin with? Or maybe phy was isolated?
  478. */
  479. int ctl = phy_read(phydev, MII_BMCR);
  480. if (ctl < 0)
  481. return ctl;
  482. if (!(ctl & BMCR_ANENABLE) || (ctl & BMCR_ISOLATE))
  483. changed = 1; /* do restart aneg */
  484. }
  485. /* Only restart aneg if we are advertising something different
  486. * than we were before.
  487. */
  488. if (changed > 0)
  489. changed = genphy_restart_aneg(phydev);
  490. return changed;
  491. }
  492. static int m88e1510_config_aneg(struct phy_device *phydev)
  493. {
  494. int err;
  495. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  496. if (err < 0)
  497. goto error;
  498. /* Configure the copper link first */
  499. err = m88e1318_config_aneg(phydev);
  500. if (err < 0)
  501. goto error;
  502. /* Then the fiber link */
  503. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  504. if (err < 0)
  505. goto error;
  506. err = marvell_config_aneg_fiber(phydev);
  507. if (err < 0)
  508. goto error;
  509. return phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  510. error:
  511. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  512. return err;
  513. }
  514. static int marvell_config_init(struct phy_device *phydev)
  515. {
  516. /* Set registers from marvell,reg-init DT property */
  517. return marvell_of_reg_init(phydev);
  518. }
  519. static int m88e1116r_config_init(struct phy_device *phydev)
  520. {
  521. int temp;
  522. int err;
  523. temp = phy_read(phydev, MII_BMCR);
  524. temp |= BMCR_RESET;
  525. err = phy_write(phydev, MII_BMCR, temp);
  526. if (err < 0)
  527. return err;
  528. mdelay(500);
  529. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  530. if (err < 0)
  531. return err;
  532. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  533. temp |= (7 << 12); /* max number of gigabit attempts */
  534. temp |= (1 << 11); /* enable downshift */
  535. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  536. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  537. if (err < 0)
  538. return err;
  539. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  540. if (err < 0)
  541. return err;
  542. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  543. temp |= (1 << 5);
  544. temp |= (1 << 4);
  545. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  546. if (err < 0)
  547. return err;
  548. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  549. if (err < 0)
  550. return err;
  551. temp = phy_read(phydev, MII_BMCR);
  552. temp |= BMCR_RESET;
  553. err = phy_write(phydev, MII_BMCR, temp);
  554. if (err < 0)
  555. return err;
  556. mdelay(500);
  557. return marvell_config_init(phydev);
  558. }
  559. static int m88e3016_config_init(struct phy_device *phydev)
  560. {
  561. int reg;
  562. /* Enable Scrambler and Auto-Crossover */
  563. reg = phy_read(phydev, MII_88E3016_PHY_SPEC_CTRL);
  564. if (reg < 0)
  565. return reg;
  566. reg &= ~MII_88E3016_DISABLE_SCRAMBLER;
  567. reg |= MII_88E3016_AUTO_MDIX_CROSSOVER;
  568. reg = phy_write(phydev, MII_88E3016_PHY_SPEC_CTRL, reg);
  569. if (reg < 0)
  570. return reg;
  571. return marvell_config_init(phydev);
  572. }
  573. static int m88e1111_config_init(struct phy_device *phydev)
  574. {
  575. int err;
  576. int temp;
  577. if (phy_interface_is_rgmii(phydev)) {
  578. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  579. if (temp < 0)
  580. return temp;
  581. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  582. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  583. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  584. temp &= ~MII_M1111_TX_DELAY;
  585. temp |= MII_M1111_RX_DELAY;
  586. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  587. temp &= ~MII_M1111_RX_DELAY;
  588. temp |= MII_M1111_TX_DELAY;
  589. }
  590. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  591. if (err < 0)
  592. return err;
  593. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  594. if (temp < 0)
  595. return temp;
  596. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  597. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  598. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  599. else
  600. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  601. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  602. if (err < 0)
  603. return err;
  604. }
  605. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  606. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  607. if (temp < 0)
  608. return temp;
  609. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  610. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  611. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  612. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  613. if (err < 0)
  614. return err;
  615. /* make sure copper is selected */
  616. err = phy_read(phydev, MII_M1145_PHY_EXT_ADDR_PAGE);
  617. if (err < 0)
  618. return err;
  619. err = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE,
  620. err & (~0xff));
  621. if (err < 0)
  622. return err;
  623. }
  624. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  625. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  626. if (temp < 0)
  627. return temp;
  628. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  629. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  630. if (err < 0)
  631. return err;
  632. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  633. if (temp < 0)
  634. return temp;
  635. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  636. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  637. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  638. if (err < 0)
  639. return err;
  640. /* soft reset */
  641. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  642. if (err < 0)
  643. return err;
  644. do
  645. temp = phy_read(phydev, MII_BMCR);
  646. while (temp & BMCR_RESET);
  647. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  648. if (temp < 0)
  649. return temp;
  650. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  651. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  652. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  653. if (err < 0)
  654. return err;
  655. }
  656. err = marvell_of_reg_init(phydev);
  657. if (err < 0)
  658. return err;
  659. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  660. }
  661. static int m88e1121_config_init(struct phy_device *phydev)
  662. {
  663. int err, oldpage;
  664. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  665. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  666. if (err < 0)
  667. return err;
  668. /* Default PHY LED config: LED[0] .. Link, LED[1] .. Activity */
  669. err = phy_write(phydev, MII_88E1121_PHY_LED_CTRL,
  670. MII_88E1121_PHY_LED_DEF);
  671. if (err < 0)
  672. return err;
  673. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  674. /* Set marvell,reg-init configuration from device tree */
  675. return marvell_config_init(phydev);
  676. }
  677. static int m88e1510_config_init(struct phy_device *phydev)
  678. {
  679. int err;
  680. int temp;
  681. /* SGMII-to-Copper mode initialization */
  682. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  683. /* Select page 18 */
  684. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 18);
  685. if (err < 0)
  686. return err;
  687. /* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
  688. temp = phy_read(phydev, MII_88E1510_GEN_CTRL_REG_1);
  689. temp &= ~MII_88E1510_GEN_CTRL_REG_1_MODE_MASK;
  690. temp |= MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII;
  691. err = phy_write(phydev, MII_88E1510_GEN_CTRL_REG_1, temp);
  692. if (err < 0)
  693. return err;
  694. /* PHY reset is necessary after changing MODE[2:0] */
  695. temp |= MII_88E1510_GEN_CTRL_REG_1_RESET;
  696. err = phy_write(phydev, MII_88E1510_GEN_CTRL_REG_1, temp);
  697. if (err < 0)
  698. return err;
  699. /* Reset page selection */
  700. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  701. if (err < 0)
  702. return err;
  703. }
  704. return m88e1121_config_init(phydev);
  705. }
  706. static int m88e1118_config_aneg(struct phy_device *phydev)
  707. {
  708. int err;
  709. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  710. if (err < 0)
  711. return err;
  712. err = phy_write(phydev, MII_M1011_PHY_SCR,
  713. MII_M1011_PHY_SCR_AUTO_CROSS);
  714. if (err < 0)
  715. return err;
  716. err = genphy_config_aneg(phydev);
  717. return 0;
  718. }
  719. static int m88e1118_config_init(struct phy_device *phydev)
  720. {
  721. int err;
  722. /* Change address */
  723. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  724. if (err < 0)
  725. return err;
  726. /* Enable 1000 Mbit */
  727. err = phy_write(phydev, 0x15, 0x1070);
  728. if (err < 0)
  729. return err;
  730. /* Change address */
  731. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  732. if (err < 0)
  733. return err;
  734. /* Adjust LED Control */
  735. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  736. err = phy_write(phydev, 0x10, 0x1100);
  737. else
  738. err = phy_write(phydev, 0x10, 0x021e);
  739. if (err < 0)
  740. return err;
  741. err = marvell_of_reg_init(phydev);
  742. if (err < 0)
  743. return err;
  744. /* Reset address */
  745. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  746. if (err < 0)
  747. return err;
  748. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  749. }
  750. static int m88e1149_config_init(struct phy_device *phydev)
  751. {
  752. int err;
  753. /* Change address */
  754. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  755. if (err < 0)
  756. return err;
  757. /* Enable 1000 Mbit */
  758. err = phy_write(phydev, 0x15, 0x1048);
  759. if (err < 0)
  760. return err;
  761. err = marvell_of_reg_init(phydev);
  762. if (err < 0)
  763. return err;
  764. /* Reset address */
  765. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  766. if (err < 0)
  767. return err;
  768. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  769. }
  770. static int m88e1145_config_init(struct phy_device *phydev)
  771. {
  772. int err;
  773. int temp;
  774. /* Take care of errata E0 & E1 */
  775. err = phy_write(phydev, 0x1d, 0x001b);
  776. if (err < 0)
  777. return err;
  778. err = phy_write(phydev, 0x1e, 0x418f);
  779. if (err < 0)
  780. return err;
  781. err = phy_write(phydev, 0x1d, 0x0016);
  782. if (err < 0)
  783. return err;
  784. err = phy_write(phydev, 0x1e, 0xa2da);
  785. if (err < 0)
  786. return err;
  787. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  788. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  789. if (temp < 0)
  790. return temp;
  791. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  792. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  793. if (err < 0)
  794. return err;
  795. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  796. err = phy_write(phydev, 0x1d, 0x0012);
  797. if (err < 0)
  798. return err;
  799. temp = phy_read(phydev, 0x1e);
  800. if (temp < 0)
  801. return temp;
  802. temp &= 0xf03f;
  803. temp |= 2 << 9; /* 36 ohm */
  804. temp |= 2 << 6; /* 39 ohm */
  805. err = phy_write(phydev, 0x1e, temp);
  806. if (err < 0)
  807. return err;
  808. err = phy_write(phydev, 0x1d, 0x3);
  809. if (err < 0)
  810. return err;
  811. err = phy_write(phydev, 0x1e, 0x8000);
  812. if (err < 0)
  813. return err;
  814. }
  815. }
  816. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  817. temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  818. if (temp < 0)
  819. return temp;
  820. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  821. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  822. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  823. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  824. if (err < 0)
  825. return err;
  826. }
  827. err = marvell_of_reg_init(phydev);
  828. if (err < 0)
  829. return err;
  830. return 0;
  831. }
  832. /**
  833. * fiber_lpa_to_ethtool_lpa_t
  834. * @lpa: value of the MII_LPA register for fiber link
  835. *
  836. * A small helper function that translates MII_LPA
  837. * bits to ethtool LP advertisement settings.
  838. */
  839. static u32 fiber_lpa_to_ethtool_lpa_t(u32 lpa)
  840. {
  841. u32 result = 0;
  842. if (lpa & LPA_FIBER_1000HALF)
  843. result |= ADVERTISED_1000baseT_Half;
  844. if (lpa & LPA_FIBER_1000FULL)
  845. result |= ADVERTISED_1000baseT_Full;
  846. return result;
  847. }
  848. /**
  849. * marvell_update_link - update link status in real time in @phydev
  850. * @phydev: target phy_device struct
  851. *
  852. * Description: Update the value in phydev->link to reflect the
  853. * current link value.
  854. */
  855. static int marvell_update_link(struct phy_device *phydev, int fiber)
  856. {
  857. int status;
  858. /* Use the generic register for copper link, or specific
  859. * register for fiber case */
  860. if (fiber) {
  861. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  862. if (status < 0)
  863. return status;
  864. if ((status & REGISTER_LINK_STATUS) == 0)
  865. phydev->link = 0;
  866. else
  867. phydev->link = 1;
  868. } else {
  869. return genphy_update_link(phydev);
  870. }
  871. return 0;
  872. }
  873. /* marvell_read_status_page
  874. *
  875. * Description:
  876. * Check the link, then figure out the current state
  877. * by comparing what we advertise with what the link partner
  878. * advertises. Start by checking the gigabit possibilities,
  879. * then move on to 10/100.
  880. */
  881. static int marvell_read_status_page(struct phy_device *phydev, int page)
  882. {
  883. int adv;
  884. int err;
  885. int lpa;
  886. int lpagb;
  887. int status = 0;
  888. int fiber;
  889. /* Detect and update the link, but return if there
  890. * was an error */
  891. if (page == MII_M1111_FIBER)
  892. fiber = 1;
  893. else
  894. fiber = 0;
  895. err = marvell_update_link(phydev, fiber);
  896. if (err)
  897. return err;
  898. if (AUTONEG_ENABLE == phydev->autoneg) {
  899. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  900. if (status < 0)
  901. return status;
  902. lpa = phy_read(phydev, MII_LPA);
  903. if (lpa < 0)
  904. return lpa;
  905. lpagb = phy_read(phydev, MII_STAT1000);
  906. if (lpagb < 0)
  907. return lpagb;
  908. adv = phy_read(phydev, MII_ADVERTISE);
  909. if (adv < 0)
  910. return adv;
  911. lpa &= adv;
  912. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  913. phydev->duplex = DUPLEX_FULL;
  914. else
  915. phydev->duplex = DUPLEX_HALF;
  916. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  917. phydev->pause = phydev->asym_pause = 0;
  918. switch (status) {
  919. case MII_M1011_PHY_STATUS_1000:
  920. phydev->speed = SPEED_1000;
  921. break;
  922. case MII_M1011_PHY_STATUS_100:
  923. phydev->speed = SPEED_100;
  924. break;
  925. default:
  926. phydev->speed = SPEED_10;
  927. break;
  928. }
  929. if (!fiber) {
  930. phydev->lp_advertising = mii_stat1000_to_ethtool_lpa_t(lpagb) |
  931. mii_lpa_to_ethtool_lpa_t(lpa);
  932. if (phydev->duplex == DUPLEX_FULL) {
  933. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  934. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  935. }
  936. } else {
  937. /* The fiber link is only 1000M capable */
  938. phydev->lp_advertising = fiber_lpa_to_ethtool_lpa_t(lpa);
  939. if (phydev->duplex == DUPLEX_FULL) {
  940. if (!(lpa & LPA_PAUSE_FIBER)) {
  941. phydev->pause = 0;
  942. phydev->asym_pause = 0;
  943. } else if ((lpa & LPA_PAUSE_ASYM_FIBER)) {
  944. phydev->pause = 1;
  945. phydev->asym_pause = 1;
  946. } else {
  947. phydev->pause = 1;
  948. phydev->asym_pause = 0;
  949. }
  950. }
  951. }
  952. } else {
  953. int bmcr = phy_read(phydev, MII_BMCR);
  954. if (bmcr < 0)
  955. return bmcr;
  956. if (bmcr & BMCR_FULLDPLX)
  957. phydev->duplex = DUPLEX_FULL;
  958. else
  959. phydev->duplex = DUPLEX_HALF;
  960. if (bmcr & BMCR_SPEED1000)
  961. phydev->speed = SPEED_1000;
  962. else if (bmcr & BMCR_SPEED100)
  963. phydev->speed = SPEED_100;
  964. else
  965. phydev->speed = SPEED_10;
  966. phydev->pause = phydev->asym_pause = 0;
  967. phydev->lp_advertising = 0;
  968. }
  969. return 0;
  970. }
  971. /* marvell_read_status
  972. *
  973. * Some Marvell's phys have two modes: fiber and copper.
  974. * Both need status checked.
  975. * Description:
  976. * First, check the fiber link and status.
  977. * If the fiber link is down, check the copper link and status which
  978. * will be the default value if both link are down.
  979. */
  980. static int marvell_read_status(struct phy_device *phydev)
  981. {
  982. int err;
  983. /* Check the fiber mode first */
  984. if (phydev->supported & SUPPORTED_FIBRE &&
  985. phydev->interface != PHY_INTERFACE_MODE_SGMII) {
  986. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  987. if (err < 0)
  988. goto error;
  989. err = marvell_read_status_page(phydev, MII_M1111_FIBER);
  990. if (err < 0)
  991. goto error;
  992. /* If the fiber link is up, it is the selected and used link.
  993. * In this case, we need to stay in the fiber page.
  994. * Please to be careful about that, avoid to restore Copper page
  995. * in other functions which could break the behaviour
  996. * for some fiber phy like 88E1512.
  997. * */
  998. if (phydev->link)
  999. return 0;
  1000. /* If fiber link is down, check and save copper mode state */
  1001. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1002. if (err < 0)
  1003. goto error;
  1004. }
  1005. return marvell_read_status_page(phydev, MII_M1111_COPPER);
  1006. error:
  1007. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1008. return err;
  1009. }
  1010. /* marvell_suspend
  1011. *
  1012. * Some Marvell's phys have two modes: fiber and copper.
  1013. * Both need to be suspended
  1014. */
  1015. static int marvell_suspend(struct phy_device *phydev)
  1016. {
  1017. int err;
  1018. /* Suspend the fiber mode first */
  1019. if (!(phydev->supported & SUPPORTED_FIBRE)) {
  1020. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  1021. if (err < 0)
  1022. goto error;
  1023. /* With the page set, use the generic suspend */
  1024. err = genphy_suspend(phydev);
  1025. if (err < 0)
  1026. goto error;
  1027. /* Then, the copper link */
  1028. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1029. if (err < 0)
  1030. goto error;
  1031. }
  1032. /* With the page set, use the generic suspend */
  1033. return genphy_suspend(phydev);
  1034. error:
  1035. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1036. return err;
  1037. }
  1038. /* marvell_resume
  1039. *
  1040. * Some Marvell's phys have two modes: fiber and copper.
  1041. * Both need to be resumed
  1042. */
  1043. static int marvell_resume(struct phy_device *phydev)
  1044. {
  1045. int err;
  1046. /* Resume the fiber mode first */
  1047. if (!(phydev->supported & SUPPORTED_FIBRE)) {
  1048. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_FIBER);
  1049. if (err < 0)
  1050. goto error;
  1051. /* With the page set, use the generic resume */
  1052. err = genphy_resume(phydev);
  1053. if (err < 0)
  1054. goto error;
  1055. /* Then, the copper link */
  1056. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1057. if (err < 0)
  1058. goto error;
  1059. }
  1060. /* With the page set, use the generic resume */
  1061. return genphy_resume(phydev);
  1062. error:
  1063. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_M1111_COPPER);
  1064. return err;
  1065. }
  1066. static int marvell_aneg_done(struct phy_device *phydev)
  1067. {
  1068. int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
  1069. return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
  1070. }
  1071. static int m88e1121_did_interrupt(struct phy_device *phydev)
  1072. {
  1073. int imask;
  1074. imask = phy_read(phydev, MII_M1011_IEVENT);
  1075. if (imask & MII_M1011_IMASK_INIT)
  1076. return 1;
  1077. return 0;
  1078. }
  1079. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  1080. {
  1081. wol->supported = WAKE_MAGIC;
  1082. wol->wolopts = 0;
  1083. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1084. MII_88E1318S_PHY_WOL_PAGE) < 0)
  1085. return;
  1086. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  1087. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  1088. wol->wolopts |= WAKE_MAGIC;
  1089. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  1090. return;
  1091. }
  1092. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  1093. {
  1094. int err, oldpage, temp;
  1095. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  1096. if (wol->wolopts & WAKE_MAGIC) {
  1097. /* Explicitly switch to page 0x00, just to be sure */
  1098. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  1099. if (err < 0)
  1100. return err;
  1101. /* Enable the WOL interrupt */
  1102. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  1103. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  1104. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  1105. if (err < 0)
  1106. return err;
  1107. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1108. MII_88E1318S_PHY_LED_PAGE);
  1109. if (err < 0)
  1110. return err;
  1111. /* Setup LED[2] as interrupt pin (active low) */
  1112. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  1113. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  1114. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  1115. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  1116. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  1117. if (err < 0)
  1118. return err;
  1119. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1120. MII_88E1318S_PHY_WOL_PAGE);
  1121. if (err < 0)
  1122. return err;
  1123. /* Store the device address for the magic packet */
  1124. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  1125. ((phydev->attached_dev->dev_addr[5] << 8) |
  1126. phydev->attached_dev->dev_addr[4]));
  1127. if (err < 0)
  1128. return err;
  1129. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  1130. ((phydev->attached_dev->dev_addr[3] << 8) |
  1131. phydev->attached_dev->dev_addr[2]));
  1132. if (err < 0)
  1133. return err;
  1134. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  1135. ((phydev->attached_dev->dev_addr[1] << 8) |
  1136. phydev->attached_dev->dev_addr[0]));
  1137. if (err < 0)
  1138. return err;
  1139. /* Clear WOL status and enable magic packet matching */
  1140. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  1141. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  1142. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  1143. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  1144. if (err < 0)
  1145. return err;
  1146. } else {
  1147. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1148. MII_88E1318S_PHY_WOL_PAGE);
  1149. if (err < 0)
  1150. return err;
  1151. /* Clear WOL status and disable magic packet matching */
  1152. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  1153. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  1154. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  1155. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  1156. if (err < 0)
  1157. return err;
  1158. }
  1159. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  1160. if (err < 0)
  1161. return err;
  1162. return 0;
  1163. }
  1164. static int marvell_get_sset_count(struct phy_device *phydev)
  1165. {
  1166. if (phydev->supported & SUPPORTED_FIBRE)
  1167. return ARRAY_SIZE(marvell_hw_stats);
  1168. else
  1169. return ARRAY_SIZE(marvell_hw_stats) - NB_FIBER_STATS;
  1170. }
  1171. static void marvell_get_strings(struct phy_device *phydev, u8 *data)
  1172. {
  1173. int i;
  1174. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++) {
  1175. memcpy(data + i * ETH_GSTRING_LEN,
  1176. marvell_hw_stats[i].string, ETH_GSTRING_LEN);
  1177. }
  1178. }
  1179. #ifndef UINT64_MAX
  1180. #define UINT64_MAX (u64)(~((u64)0))
  1181. #endif
  1182. static u64 marvell_get_stat(struct phy_device *phydev, int i)
  1183. {
  1184. struct marvell_hw_stat stat = marvell_hw_stats[i];
  1185. struct marvell_priv *priv = phydev->priv;
  1186. int err, oldpage, val;
  1187. u64 ret;
  1188. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  1189. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  1190. stat.page);
  1191. if (err < 0)
  1192. return UINT64_MAX;
  1193. val = phy_read(phydev, stat.reg);
  1194. if (val < 0) {
  1195. ret = UINT64_MAX;
  1196. } else {
  1197. val = val & ((1 << stat.bits) - 1);
  1198. priv->stats[i] += val;
  1199. ret = priv->stats[i];
  1200. }
  1201. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  1202. return ret;
  1203. }
  1204. static void marvell_get_stats(struct phy_device *phydev,
  1205. struct ethtool_stats *stats, u64 *data)
  1206. {
  1207. int i;
  1208. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++)
  1209. data[i] = marvell_get_stat(phydev, i);
  1210. }
  1211. #ifdef CONFIG_HWMON
  1212. static int m88e1121_get_temp(struct phy_device *phydev, long *temp)
  1213. {
  1214. int ret;
  1215. int val;
  1216. *temp = 0;
  1217. mutex_lock(&phydev->lock);
  1218. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1219. if (ret < 0)
  1220. goto error;
  1221. /* Enable temperature sensor */
  1222. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1223. if (ret < 0)
  1224. goto error;
  1225. ret = phy_write(phydev, MII_88E1121_MISC_TEST,
  1226. ret | MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
  1227. if (ret < 0)
  1228. goto error;
  1229. /* Wait for temperature to stabilize */
  1230. usleep_range(10000, 12000);
  1231. val = phy_read(phydev, MII_88E1121_MISC_TEST);
  1232. if (val < 0) {
  1233. ret = val;
  1234. goto error;
  1235. }
  1236. /* Disable temperature sensor */
  1237. ret = phy_write(phydev, MII_88E1121_MISC_TEST,
  1238. ret & ~MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
  1239. if (ret < 0)
  1240. goto error;
  1241. *temp = ((val & MII_88E1121_MISC_TEST_TEMP_MASK) - 5) * 5000;
  1242. error:
  1243. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1244. mutex_unlock(&phydev->lock);
  1245. return ret;
  1246. }
  1247. static int m88e1121_hwmon_read(struct device *dev,
  1248. enum hwmon_sensor_types type,
  1249. u32 attr, int channel, long *temp)
  1250. {
  1251. struct phy_device *phydev = dev_get_drvdata(dev);
  1252. int err;
  1253. switch (attr) {
  1254. case hwmon_temp_input:
  1255. err = m88e1121_get_temp(phydev, temp);
  1256. break;
  1257. default:
  1258. return -EOPNOTSUPP;
  1259. }
  1260. return err;
  1261. }
  1262. static umode_t m88e1121_hwmon_is_visible(const void *data,
  1263. enum hwmon_sensor_types type,
  1264. u32 attr, int channel)
  1265. {
  1266. if (type != hwmon_temp)
  1267. return 0;
  1268. switch (attr) {
  1269. case hwmon_temp_input:
  1270. return 0444;
  1271. default:
  1272. return 0;
  1273. }
  1274. }
  1275. static u32 m88e1121_hwmon_chip_config[] = {
  1276. HWMON_C_REGISTER_TZ,
  1277. 0
  1278. };
  1279. static const struct hwmon_channel_info m88e1121_hwmon_chip = {
  1280. .type = hwmon_chip,
  1281. .config = m88e1121_hwmon_chip_config,
  1282. };
  1283. static u32 m88e1121_hwmon_temp_config[] = {
  1284. HWMON_T_INPUT,
  1285. 0
  1286. };
  1287. static const struct hwmon_channel_info m88e1121_hwmon_temp = {
  1288. .type = hwmon_temp,
  1289. .config = m88e1121_hwmon_temp_config,
  1290. };
  1291. static const struct hwmon_channel_info *m88e1121_hwmon_info[] = {
  1292. &m88e1121_hwmon_chip,
  1293. &m88e1121_hwmon_temp,
  1294. NULL
  1295. };
  1296. static const struct hwmon_ops m88e1121_hwmon_hwmon_ops = {
  1297. .is_visible = m88e1121_hwmon_is_visible,
  1298. .read = m88e1121_hwmon_read,
  1299. };
  1300. static const struct hwmon_chip_info m88e1121_hwmon_chip_info = {
  1301. .ops = &m88e1121_hwmon_hwmon_ops,
  1302. .info = m88e1121_hwmon_info,
  1303. };
  1304. static int m88e1510_get_temp(struct phy_device *phydev, long *temp)
  1305. {
  1306. int ret;
  1307. *temp = 0;
  1308. mutex_lock(&phydev->lock);
  1309. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1310. if (ret < 0)
  1311. goto error;
  1312. ret = phy_read(phydev, MII_88E1510_TEMP_SENSOR);
  1313. if (ret < 0)
  1314. goto error;
  1315. *temp = ((ret & MII_88E1510_TEMP_SENSOR_MASK) - 25) * 1000;
  1316. error:
  1317. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1318. mutex_unlock(&phydev->lock);
  1319. return ret;
  1320. }
  1321. int m88e1510_get_temp_critical(struct phy_device *phydev, long *temp)
  1322. {
  1323. int ret;
  1324. *temp = 0;
  1325. mutex_lock(&phydev->lock);
  1326. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1327. if (ret < 0)
  1328. goto error;
  1329. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1330. if (ret < 0)
  1331. goto error;
  1332. *temp = (((ret & MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK) >>
  1333. MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT) * 5) - 25;
  1334. /* convert to mC */
  1335. *temp *= 1000;
  1336. error:
  1337. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1338. mutex_unlock(&phydev->lock);
  1339. return ret;
  1340. }
  1341. int m88e1510_set_temp_critical(struct phy_device *phydev, long temp)
  1342. {
  1343. int ret;
  1344. mutex_lock(&phydev->lock);
  1345. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1346. if (ret < 0)
  1347. goto error;
  1348. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1349. if (ret < 0)
  1350. goto error;
  1351. temp = temp / 1000;
  1352. temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
  1353. ret = phy_write(phydev, MII_88E1121_MISC_TEST,
  1354. (ret & ~MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK) |
  1355. (temp << MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT));
  1356. error:
  1357. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1358. mutex_unlock(&phydev->lock);
  1359. return ret;
  1360. }
  1361. int m88e1510_get_temp_alarm(struct phy_device *phydev, long *alarm)
  1362. {
  1363. int ret;
  1364. *alarm = false;
  1365. mutex_lock(&phydev->lock);
  1366. ret = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x6);
  1367. if (ret < 0)
  1368. goto error;
  1369. ret = phy_read(phydev, MII_88E1121_MISC_TEST);
  1370. if (ret < 0)
  1371. goto error;
  1372. *alarm = !!(ret & MII_88E1510_MISC_TEST_TEMP_IRQ);
  1373. error:
  1374. phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE, 0x0);
  1375. mutex_unlock(&phydev->lock);
  1376. return ret;
  1377. }
  1378. static int m88e1510_hwmon_read(struct device *dev,
  1379. enum hwmon_sensor_types type,
  1380. u32 attr, int channel, long *temp)
  1381. {
  1382. struct phy_device *phydev = dev_get_drvdata(dev);
  1383. int err;
  1384. switch (attr) {
  1385. case hwmon_temp_input:
  1386. err = m88e1510_get_temp(phydev, temp);
  1387. break;
  1388. case hwmon_temp_crit:
  1389. err = m88e1510_get_temp_critical(phydev, temp);
  1390. break;
  1391. case hwmon_temp_max_alarm:
  1392. err = m88e1510_get_temp_alarm(phydev, temp);
  1393. break;
  1394. default:
  1395. return -EOPNOTSUPP;
  1396. }
  1397. return err;
  1398. }
  1399. static int m88e1510_hwmon_write(struct device *dev,
  1400. enum hwmon_sensor_types type,
  1401. u32 attr, int channel, long temp)
  1402. {
  1403. struct phy_device *phydev = dev_get_drvdata(dev);
  1404. int err;
  1405. switch (attr) {
  1406. case hwmon_temp_crit:
  1407. err = m88e1510_set_temp_critical(phydev, temp);
  1408. break;
  1409. default:
  1410. return -EOPNOTSUPP;
  1411. }
  1412. return err;
  1413. }
  1414. static umode_t m88e1510_hwmon_is_visible(const void *data,
  1415. enum hwmon_sensor_types type,
  1416. u32 attr, int channel)
  1417. {
  1418. if (type != hwmon_temp)
  1419. return 0;
  1420. switch (attr) {
  1421. case hwmon_temp_input:
  1422. case hwmon_temp_max_alarm:
  1423. return 0444;
  1424. case hwmon_temp_crit:
  1425. return 0644;
  1426. default:
  1427. return 0;
  1428. }
  1429. }
  1430. static u32 m88e1510_hwmon_temp_config[] = {
  1431. HWMON_T_INPUT | HWMON_T_CRIT | HWMON_T_MAX_ALARM,
  1432. 0
  1433. };
  1434. static const struct hwmon_channel_info m88e1510_hwmon_temp = {
  1435. .type = hwmon_temp,
  1436. .config = m88e1510_hwmon_temp_config,
  1437. };
  1438. static const struct hwmon_channel_info *m88e1510_hwmon_info[] = {
  1439. &m88e1121_hwmon_chip,
  1440. &m88e1510_hwmon_temp,
  1441. NULL
  1442. };
  1443. static const struct hwmon_ops m88e1510_hwmon_hwmon_ops = {
  1444. .is_visible = m88e1510_hwmon_is_visible,
  1445. .read = m88e1510_hwmon_read,
  1446. .write = m88e1510_hwmon_write,
  1447. };
  1448. static const struct hwmon_chip_info m88e1510_hwmon_chip_info = {
  1449. .ops = &m88e1510_hwmon_hwmon_ops,
  1450. .info = m88e1510_hwmon_info,
  1451. };
  1452. static int marvell_hwmon_name(struct phy_device *phydev)
  1453. {
  1454. struct marvell_priv *priv = phydev->priv;
  1455. struct device *dev = &phydev->mdio.dev;
  1456. const char *devname = dev_name(dev);
  1457. size_t len = strlen(devname);
  1458. int i, j;
  1459. priv->hwmon_name = devm_kzalloc(dev, len, GFP_KERNEL);
  1460. if (!priv->hwmon_name)
  1461. return -ENOMEM;
  1462. for (i = j = 0; i < len && devname[i]; i++) {
  1463. if (isalnum(devname[i]))
  1464. priv->hwmon_name[j++] = devname[i];
  1465. }
  1466. return 0;
  1467. }
  1468. static int marvell_hwmon_probe(struct phy_device *phydev,
  1469. const struct hwmon_chip_info *chip)
  1470. {
  1471. struct marvell_priv *priv = phydev->priv;
  1472. struct device *dev = &phydev->mdio.dev;
  1473. int err;
  1474. err = marvell_hwmon_name(phydev);
  1475. if (err)
  1476. return err;
  1477. priv->hwmon_dev = devm_hwmon_device_register_with_info(
  1478. dev, priv->hwmon_name, phydev, chip, NULL);
  1479. return PTR_ERR_OR_ZERO(priv->hwmon_dev);
  1480. }
  1481. static int m88e1121_hwmon_probe(struct phy_device *phydev)
  1482. {
  1483. return marvell_hwmon_probe(phydev, &m88e1121_hwmon_chip_info);
  1484. }
  1485. static int m88e1510_hwmon_probe(struct phy_device *phydev)
  1486. {
  1487. return marvell_hwmon_probe(phydev, &m88e1510_hwmon_chip_info);
  1488. }
  1489. #else
  1490. static int m88e1121_hwmon_probe(struct phy_device *phydev)
  1491. {
  1492. return 0;
  1493. }
  1494. static int m88e1510_hwmon_probe(struct phy_device *phydev)
  1495. {
  1496. return 0;
  1497. }
  1498. #endif
  1499. static int marvell_probe(struct phy_device *phydev)
  1500. {
  1501. struct marvell_priv *priv;
  1502. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  1503. if (!priv)
  1504. return -ENOMEM;
  1505. phydev->priv = priv;
  1506. return 0;
  1507. }
  1508. static int m88e1121_probe(struct phy_device *phydev)
  1509. {
  1510. int err;
  1511. err = marvell_probe(phydev);
  1512. if (err)
  1513. return err;
  1514. return m88e1121_hwmon_probe(phydev);
  1515. }
  1516. static int m88e1510_probe(struct phy_device *phydev)
  1517. {
  1518. int err;
  1519. err = marvell_probe(phydev);
  1520. if (err)
  1521. return err;
  1522. return m88e1510_hwmon_probe(phydev);
  1523. }
  1524. static struct phy_driver marvell_drivers[] = {
  1525. {
  1526. .phy_id = MARVELL_PHY_ID_88E1101,
  1527. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1528. .name = "Marvell 88E1101",
  1529. .features = PHY_GBIT_FEATURES,
  1530. .flags = PHY_HAS_INTERRUPT,
  1531. .probe = marvell_probe,
  1532. .config_init = &marvell_config_init,
  1533. .config_aneg = &m88e1101_config_aneg,
  1534. .read_status = &genphy_read_status,
  1535. .ack_interrupt = &marvell_ack_interrupt,
  1536. .config_intr = &marvell_config_intr,
  1537. .resume = &genphy_resume,
  1538. .suspend = &genphy_suspend,
  1539. .get_sset_count = marvell_get_sset_count,
  1540. .get_strings = marvell_get_strings,
  1541. .get_stats = marvell_get_stats,
  1542. },
  1543. {
  1544. .phy_id = MARVELL_PHY_ID_88E1112,
  1545. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1546. .name = "Marvell 88E1112",
  1547. .features = PHY_GBIT_FEATURES,
  1548. .flags = PHY_HAS_INTERRUPT,
  1549. .probe = marvell_probe,
  1550. .config_init = &m88e1111_config_init,
  1551. .config_aneg = &marvell_config_aneg,
  1552. .read_status = &genphy_read_status,
  1553. .ack_interrupt = &marvell_ack_interrupt,
  1554. .config_intr = &marvell_config_intr,
  1555. .resume = &genphy_resume,
  1556. .suspend = &genphy_suspend,
  1557. .get_sset_count = marvell_get_sset_count,
  1558. .get_strings = marvell_get_strings,
  1559. .get_stats = marvell_get_stats,
  1560. },
  1561. {
  1562. .phy_id = MARVELL_PHY_ID_88E1111,
  1563. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1564. .name = "Marvell 88E1111",
  1565. .features = PHY_GBIT_FEATURES,
  1566. .flags = PHY_HAS_INTERRUPT,
  1567. .probe = marvell_probe,
  1568. .config_init = &m88e1111_config_init,
  1569. .config_aneg = &m88e1111_config_aneg,
  1570. .read_status = &marvell_read_status,
  1571. .ack_interrupt = &marvell_ack_interrupt,
  1572. .config_intr = &marvell_config_intr,
  1573. .resume = &genphy_resume,
  1574. .suspend = &genphy_suspend,
  1575. .get_sset_count = marvell_get_sset_count,
  1576. .get_strings = marvell_get_strings,
  1577. .get_stats = marvell_get_stats,
  1578. },
  1579. {
  1580. .phy_id = MARVELL_PHY_ID_88E1118,
  1581. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1582. .name = "Marvell 88E1118",
  1583. .features = PHY_GBIT_FEATURES,
  1584. .flags = PHY_HAS_INTERRUPT,
  1585. .probe = marvell_probe,
  1586. .config_init = &m88e1118_config_init,
  1587. .config_aneg = &m88e1118_config_aneg,
  1588. .read_status = &genphy_read_status,
  1589. .ack_interrupt = &marvell_ack_interrupt,
  1590. .config_intr = &marvell_config_intr,
  1591. .resume = &genphy_resume,
  1592. .suspend = &genphy_suspend,
  1593. .get_sset_count = marvell_get_sset_count,
  1594. .get_strings = marvell_get_strings,
  1595. .get_stats = marvell_get_stats,
  1596. },
  1597. {
  1598. .phy_id = MARVELL_PHY_ID_88E1121R,
  1599. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1600. .name = "Marvell 88E1121R",
  1601. .features = PHY_GBIT_FEATURES,
  1602. .flags = PHY_HAS_INTERRUPT,
  1603. .probe = &m88e1121_probe,
  1604. .config_init = &m88e1121_config_init,
  1605. .config_aneg = &m88e1121_config_aneg,
  1606. .read_status = &marvell_read_status,
  1607. .ack_interrupt = &marvell_ack_interrupt,
  1608. .config_intr = &marvell_config_intr,
  1609. .did_interrupt = &m88e1121_did_interrupt,
  1610. .resume = &genphy_resume,
  1611. .suspend = &genphy_suspend,
  1612. .get_sset_count = marvell_get_sset_count,
  1613. .get_strings = marvell_get_strings,
  1614. .get_stats = marvell_get_stats,
  1615. },
  1616. {
  1617. .phy_id = MARVELL_PHY_ID_88E1318S,
  1618. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1619. .name = "Marvell 88E1318S",
  1620. .features = PHY_GBIT_FEATURES,
  1621. .flags = PHY_HAS_INTERRUPT,
  1622. .probe = marvell_probe,
  1623. .config_init = &m88e1121_config_init,
  1624. .config_aneg = &m88e1318_config_aneg,
  1625. .read_status = &marvell_read_status,
  1626. .ack_interrupt = &marvell_ack_interrupt,
  1627. .config_intr = &marvell_config_intr,
  1628. .did_interrupt = &m88e1121_did_interrupt,
  1629. .get_wol = &m88e1318_get_wol,
  1630. .set_wol = &m88e1318_set_wol,
  1631. .resume = &genphy_resume,
  1632. .suspend = &genphy_suspend,
  1633. .get_sset_count = marvell_get_sset_count,
  1634. .get_strings = marvell_get_strings,
  1635. .get_stats = marvell_get_stats,
  1636. },
  1637. {
  1638. .phy_id = MARVELL_PHY_ID_88E1145,
  1639. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1640. .name = "Marvell 88E1145",
  1641. .features = PHY_GBIT_FEATURES,
  1642. .flags = PHY_HAS_INTERRUPT,
  1643. .probe = marvell_probe,
  1644. .config_init = &m88e1145_config_init,
  1645. .config_aneg = &marvell_config_aneg,
  1646. .read_status = &genphy_read_status,
  1647. .ack_interrupt = &marvell_ack_interrupt,
  1648. .config_intr = &marvell_config_intr,
  1649. .resume = &genphy_resume,
  1650. .suspend = &genphy_suspend,
  1651. .get_sset_count = marvell_get_sset_count,
  1652. .get_strings = marvell_get_strings,
  1653. .get_stats = marvell_get_stats,
  1654. },
  1655. {
  1656. .phy_id = MARVELL_PHY_ID_88E1149R,
  1657. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1658. .name = "Marvell 88E1149R",
  1659. .features = PHY_GBIT_FEATURES,
  1660. .flags = PHY_HAS_INTERRUPT,
  1661. .probe = marvell_probe,
  1662. .config_init = &m88e1149_config_init,
  1663. .config_aneg = &m88e1118_config_aneg,
  1664. .read_status = &genphy_read_status,
  1665. .ack_interrupt = &marvell_ack_interrupt,
  1666. .config_intr = &marvell_config_intr,
  1667. .resume = &genphy_resume,
  1668. .suspend = &genphy_suspend,
  1669. .get_sset_count = marvell_get_sset_count,
  1670. .get_strings = marvell_get_strings,
  1671. .get_stats = marvell_get_stats,
  1672. },
  1673. {
  1674. .phy_id = MARVELL_PHY_ID_88E1240,
  1675. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1676. .name = "Marvell 88E1240",
  1677. .features = PHY_GBIT_FEATURES,
  1678. .flags = PHY_HAS_INTERRUPT,
  1679. .probe = marvell_probe,
  1680. .config_init = &m88e1111_config_init,
  1681. .config_aneg = &marvell_config_aneg,
  1682. .read_status = &genphy_read_status,
  1683. .ack_interrupt = &marvell_ack_interrupt,
  1684. .config_intr = &marvell_config_intr,
  1685. .resume = &genphy_resume,
  1686. .suspend = &genphy_suspend,
  1687. .get_sset_count = marvell_get_sset_count,
  1688. .get_strings = marvell_get_strings,
  1689. .get_stats = marvell_get_stats,
  1690. },
  1691. {
  1692. .phy_id = MARVELL_PHY_ID_88E1116R,
  1693. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1694. .name = "Marvell 88E1116R",
  1695. .features = PHY_GBIT_FEATURES,
  1696. .flags = PHY_HAS_INTERRUPT,
  1697. .probe = marvell_probe,
  1698. .config_init = &m88e1116r_config_init,
  1699. .config_aneg = &genphy_config_aneg,
  1700. .read_status = &genphy_read_status,
  1701. .ack_interrupt = &marvell_ack_interrupt,
  1702. .config_intr = &marvell_config_intr,
  1703. .resume = &genphy_resume,
  1704. .suspend = &genphy_suspend,
  1705. .get_sset_count = marvell_get_sset_count,
  1706. .get_strings = marvell_get_strings,
  1707. .get_stats = marvell_get_stats,
  1708. },
  1709. {
  1710. .phy_id = MARVELL_PHY_ID_88E1510,
  1711. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1712. .name = "Marvell 88E1510",
  1713. .features = PHY_GBIT_FEATURES | SUPPORTED_FIBRE,
  1714. .flags = PHY_HAS_INTERRUPT,
  1715. .probe = &m88e1510_probe,
  1716. .config_init = &m88e1510_config_init,
  1717. .config_aneg = &m88e1510_config_aneg,
  1718. .read_status = &marvell_read_status,
  1719. .ack_interrupt = &marvell_ack_interrupt,
  1720. .config_intr = &marvell_config_intr,
  1721. .did_interrupt = &m88e1121_did_interrupt,
  1722. .get_wol = &m88e1318_get_wol,
  1723. .set_wol = &m88e1318_set_wol,
  1724. .resume = &marvell_resume,
  1725. .suspend = &marvell_suspend,
  1726. .get_sset_count = marvell_get_sset_count,
  1727. .get_strings = marvell_get_strings,
  1728. .get_stats = marvell_get_stats,
  1729. },
  1730. {
  1731. .phy_id = MARVELL_PHY_ID_88E1540,
  1732. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1733. .name = "Marvell 88E1540",
  1734. .features = PHY_GBIT_FEATURES,
  1735. .flags = PHY_HAS_INTERRUPT,
  1736. .probe = m88e1510_probe,
  1737. .config_init = &marvell_config_init,
  1738. .config_aneg = &m88e1510_config_aneg,
  1739. .read_status = &marvell_read_status,
  1740. .ack_interrupt = &marvell_ack_interrupt,
  1741. .config_intr = &marvell_config_intr,
  1742. .did_interrupt = &m88e1121_did_interrupt,
  1743. .resume = &genphy_resume,
  1744. .suspend = &genphy_suspend,
  1745. .get_sset_count = marvell_get_sset_count,
  1746. .get_strings = marvell_get_strings,
  1747. .get_stats = marvell_get_stats,
  1748. },
  1749. {
  1750. .phy_id = MARVELL_PHY_ID_88E1545,
  1751. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1752. .name = "Marvell 88E1545",
  1753. .probe = m88e1510_probe,
  1754. .features = PHY_GBIT_FEATURES,
  1755. .flags = PHY_HAS_INTERRUPT,
  1756. .config_init = &marvell_config_init,
  1757. .config_aneg = &m88e1510_config_aneg,
  1758. .read_status = &marvell_read_status,
  1759. .ack_interrupt = &marvell_ack_interrupt,
  1760. .config_intr = &marvell_config_intr,
  1761. .did_interrupt = &m88e1121_did_interrupt,
  1762. .resume = &genphy_resume,
  1763. .suspend = &genphy_suspend,
  1764. .get_sset_count = marvell_get_sset_count,
  1765. .get_strings = marvell_get_strings,
  1766. .get_stats = marvell_get_stats,
  1767. },
  1768. {
  1769. .phy_id = MARVELL_PHY_ID_88E3016,
  1770. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1771. .name = "Marvell 88E3016",
  1772. .features = PHY_BASIC_FEATURES,
  1773. .flags = PHY_HAS_INTERRUPT,
  1774. .probe = marvell_probe,
  1775. .config_aneg = &genphy_config_aneg,
  1776. .config_init = &m88e3016_config_init,
  1777. .aneg_done = &marvell_aneg_done,
  1778. .read_status = &marvell_read_status,
  1779. .ack_interrupt = &marvell_ack_interrupt,
  1780. .config_intr = &marvell_config_intr,
  1781. .did_interrupt = &m88e1121_did_interrupt,
  1782. .resume = &genphy_resume,
  1783. .suspend = &genphy_suspend,
  1784. .get_sset_count = marvell_get_sset_count,
  1785. .get_strings = marvell_get_strings,
  1786. .get_stats = marvell_get_stats,
  1787. },
  1788. {
  1789. .phy_id = MARVELL_PHY_ID_88E6390,
  1790. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1791. .name = "Marvell 88E6390",
  1792. .features = PHY_GBIT_FEATURES,
  1793. .flags = PHY_HAS_INTERRUPT,
  1794. .probe = m88e1510_probe,
  1795. .config_init = &marvell_config_init,
  1796. .config_aneg = &m88e1510_config_aneg,
  1797. .read_status = &marvell_read_status,
  1798. .ack_interrupt = &marvell_ack_interrupt,
  1799. .config_intr = &marvell_config_intr,
  1800. .did_interrupt = &m88e1121_did_interrupt,
  1801. .resume = &genphy_resume,
  1802. .suspend = &genphy_suspend,
  1803. .get_sset_count = marvell_get_sset_count,
  1804. .get_strings = marvell_get_strings,
  1805. .get_stats = marvell_get_stats,
  1806. },
  1807. };
  1808. module_phy_driver(marvell_drivers);
  1809. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  1810. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  1811. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  1812. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  1813. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  1814. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  1815. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  1816. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  1817. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  1818. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  1819. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  1820. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  1821. { MARVELL_PHY_ID_88E1540, MARVELL_PHY_ID_MASK },
  1822. { MARVELL_PHY_ID_88E1545, MARVELL_PHY_ID_MASK },
  1823. { MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
  1824. { MARVELL_PHY_ID_88E6390, MARVELL_PHY_ID_MASK },
  1825. { }
  1826. };
  1827. MODULE_DEVICE_TABLE(mdio, marvell_tbl);