sh_eth.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2017 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  52. #define SH_ETH_OFFSET_DEFAULTS \
  53. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  54. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  55. SH_ETH_OFFSET_DEFAULTS,
  56. [EDSR] = 0x0000,
  57. [EDMR] = 0x0400,
  58. [EDTRR] = 0x0408,
  59. [EDRRR] = 0x0410,
  60. [EESR] = 0x0428,
  61. [EESIPR] = 0x0430,
  62. [TDLAR] = 0x0010,
  63. [TDFAR] = 0x0014,
  64. [TDFXR] = 0x0018,
  65. [TDFFR] = 0x001c,
  66. [RDLAR] = 0x0030,
  67. [RDFAR] = 0x0034,
  68. [RDFXR] = 0x0038,
  69. [RDFFR] = 0x003c,
  70. [TRSCER] = 0x0438,
  71. [RMFCR] = 0x0440,
  72. [TFTR] = 0x0448,
  73. [FDR] = 0x0450,
  74. [RMCR] = 0x0458,
  75. [RPADIR] = 0x0460,
  76. [FCFTR] = 0x0468,
  77. [CSMR] = 0x04E4,
  78. [ECMR] = 0x0500,
  79. [ECSR] = 0x0510,
  80. [ECSIPR] = 0x0518,
  81. [PIR] = 0x0520,
  82. [PSR] = 0x0528,
  83. [PIPR] = 0x052c,
  84. [RFLR] = 0x0508,
  85. [APR] = 0x0554,
  86. [MPR] = 0x0558,
  87. [PFTCR] = 0x055c,
  88. [PFRCR] = 0x0560,
  89. [TPAUSER] = 0x0564,
  90. [GECMR] = 0x05b0,
  91. [BCULR] = 0x05b4,
  92. [MAHR] = 0x05c0,
  93. [MALR] = 0x05c8,
  94. [TROCR] = 0x0700,
  95. [CDCR] = 0x0708,
  96. [LCCR] = 0x0710,
  97. [CEFCR] = 0x0740,
  98. [FRECR] = 0x0748,
  99. [TSFRCR] = 0x0750,
  100. [TLFRCR] = 0x0758,
  101. [RFCR] = 0x0760,
  102. [CERCR] = 0x0768,
  103. [CEECR] = 0x0770,
  104. [MAFCR] = 0x0778,
  105. [RMII_MII] = 0x0790,
  106. [ARSTR] = 0x0000,
  107. [TSU_CTRST] = 0x0004,
  108. [TSU_FWEN0] = 0x0010,
  109. [TSU_FWEN1] = 0x0014,
  110. [TSU_FCM] = 0x0018,
  111. [TSU_BSYSL0] = 0x0020,
  112. [TSU_BSYSL1] = 0x0024,
  113. [TSU_PRISL0] = 0x0028,
  114. [TSU_PRISL1] = 0x002c,
  115. [TSU_FWSL0] = 0x0030,
  116. [TSU_FWSL1] = 0x0034,
  117. [TSU_FWSLC] = 0x0038,
  118. [TSU_QTAG0] = 0x0040,
  119. [TSU_QTAG1] = 0x0044,
  120. [TSU_FWSR] = 0x0050,
  121. [TSU_FWINMK] = 0x0054,
  122. [TSU_ADQT0] = 0x0048,
  123. [TSU_ADQT1] = 0x004c,
  124. [TSU_VTAG0] = 0x0058,
  125. [TSU_VTAG1] = 0x005c,
  126. [TSU_ADSBSY] = 0x0060,
  127. [TSU_TEN] = 0x0064,
  128. [TSU_POST1] = 0x0070,
  129. [TSU_POST2] = 0x0074,
  130. [TSU_POST3] = 0x0078,
  131. [TSU_POST4] = 0x007c,
  132. [TSU_ADRH0] = 0x0100,
  133. [TXNLCR0] = 0x0080,
  134. [TXALCR0] = 0x0084,
  135. [RXNLCR0] = 0x0088,
  136. [RXALCR0] = 0x008c,
  137. [FWNLCR0] = 0x0090,
  138. [FWALCR0] = 0x0094,
  139. [TXNLCR1] = 0x00a0,
  140. [TXALCR1] = 0x00a0,
  141. [RXNLCR1] = 0x00a8,
  142. [RXALCR1] = 0x00ac,
  143. [FWNLCR1] = 0x00b0,
  144. [FWALCR1] = 0x00b4,
  145. };
  146. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  147. SH_ETH_OFFSET_DEFAULTS,
  148. [EDSR] = 0x0000,
  149. [EDMR] = 0x0400,
  150. [EDTRR] = 0x0408,
  151. [EDRRR] = 0x0410,
  152. [EESR] = 0x0428,
  153. [EESIPR] = 0x0430,
  154. [TDLAR] = 0x0010,
  155. [TDFAR] = 0x0014,
  156. [TDFXR] = 0x0018,
  157. [TDFFR] = 0x001c,
  158. [RDLAR] = 0x0030,
  159. [RDFAR] = 0x0034,
  160. [RDFXR] = 0x0038,
  161. [RDFFR] = 0x003c,
  162. [TRSCER] = 0x0438,
  163. [RMFCR] = 0x0440,
  164. [TFTR] = 0x0448,
  165. [FDR] = 0x0450,
  166. [RMCR] = 0x0458,
  167. [RPADIR] = 0x0460,
  168. [FCFTR] = 0x0468,
  169. [CSMR] = 0x04E4,
  170. [ECMR] = 0x0500,
  171. [RFLR] = 0x0508,
  172. [ECSR] = 0x0510,
  173. [ECSIPR] = 0x0518,
  174. [PIR] = 0x0520,
  175. [APR] = 0x0554,
  176. [MPR] = 0x0558,
  177. [PFTCR] = 0x055c,
  178. [PFRCR] = 0x0560,
  179. [TPAUSER] = 0x0564,
  180. [MAHR] = 0x05c0,
  181. [MALR] = 0x05c8,
  182. [CEFCR] = 0x0740,
  183. [FRECR] = 0x0748,
  184. [TSFRCR] = 0x0750,
  185. [TLFRCR] = 0x0758,
  186. [RFCR] = 0x0760,
  187. [MAFCR] = 0x0778,
  188. [ARSTR] = 0x0000,
  189. [TSU_CTRST] = 0x0004,
  190. [TSU_FWSLC] = 0x0038,
  191. [TSU_VTAG0] = 0x0058,
  192. [TSU_ADSBSY] = 0x0060,
  193. [TSU_TEN] = 0x0064,
  194. [TSU_POST1] = 0x0070,
  195. [TSU_POST2] = 0x0074,
  196. [TSU_POST3] = 0x0078,
  197. [TSU_POST4] = 0x007c,
  198. [TSU_ADRH0] = 0x0100,
  199. [TXNLCR0] = 0x0080,
  200. [TXALCR0] = 0x0084,
  201. [RXNLCR0] = 0x0088,
  202. [RXALCR0] = 0x008C,
  203. };
  204. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  205. SH_ETH_OFFSET_DEFAULTS,
  206. [ECMR] = 0x0300,
  207. [RFLR] = 0x0308,
  208. [ECSR] = 0x0310,
  209. [ECSIPR] = 0x0318,
  210. [PIR] = 0x0320,
  211. [PSR] = 0x0328,
  212. [RDMLR] = 0x0340,
  213. [IPGR] = 0x0350,
  214. [APR] = 0x0354,
  215. [MPR] = 0x0358,
  216. [RFCF] = 0x0360,
  217. [TPAUSER] = 0x0364,
  218. [TPAUSECR] = 0x0368,
  219. [MAHR] = 0x03c0,
  220. [MALR] = 0x03c8,
  221. [TROCR] = 0x03d0,
  222. [CDCR] = 0x03d4,
  223. [LCCR] = 0x03d8,
  224. [CNDCR] = 0x03dc,
  225. [CEFCR] = 0x03e4,
  226. [FRECR] = 0x03e8,
  227. [TSFRCR] = 0x03ec,
  228. [TLFRCR] = 0x03f0,
  229. [RFCR] = 0x03f4,
  230. [MAFCR] = 0x03f8,
  231. [EDMR] = 0x0200,
  232. [EDTRR] = 0x0208,
  233. [EDRRR] = 0x0210,
  234. [TDLAR] = 0x0218,
  235. [RDLAR] = 0x0220,
  236. [EESR] = 0x0228,
  237. [EESIPR] = 0x0230,
  238. [TRSCER] = 0x0238,
  239. [RMFCR] = 0x0240,
  240. [TFTR] = 0x0248,
  241. [FDR] = 0x0250,
  242. [RMCR] = 0x0258,
  243. [TFUCR] = 0x0264,
  244. [RFOCR] = 0x0268,
  245. [RMIIMODE] = 0x026c,
  246. [FCFTR] = 0x0270,
  247. [TRIMD] = 0x027c,
  248. };
  249. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  250. SH_ETH_OFFSET_DEFAULTS,
  251. [ECMR] = 0x0100,
  252. [RFLR] = 0x0108,
  253. [ECSR] = 0x0110,
  254. [ECSIPR] = 0x0118,
  255. [PIR] = 0x0120,
  256. [PSR] = 0x0128,
  257. [RDMLR] = 0x0140,
  258. [IPGR] = 0x0150,
  259. [APR] = 0x0154,
  260. [MPR] = 0x0158,
  261. [TPAUSER] = 0x0164,
  262. [RFCF] = 0x0160,
  263. [TPAUSECR] = 0x0168,
  264. [BCFRR] = 0x016c,
  265. [MAHR] = 0x01c0,
  266. [MALR] = 0x01c8,
  267. [TROCR] = 0x01d0,
  268. [CDCR] = 0x01d4,
  269. [LCCR] = 0x01d8,
  270. [CNDCR] = 0x01dc,
  271. [CEFCR] = 0x01e4,
  272. [FRECR] = 0x01e8,
  273. [TSFRCR] = 0x01ec,
  274. [TLFRCR] = 0x01f0,
  275. [RFCR] = 0x01f4,
  276. [MAFCR] = 0x01f8,
  277. [RTRATE] = 0x01fc,
  278. [EDMR] = 0x0000,
  279. [EDTRR] = 0x0008,
  280. [EDRRR] = 0x0010,
  281. [TDLAR] = 0x0018,
  282. [RDLAR] = 0x0020,
  283. [EESR] = 0x0028,
  284. [EESIPR] = 0x0030,
  285. [TRSCER] = 0x0038,
  286. [RMFCR] = 0x0040,
  287. [TFTR] = 0x0048,
  288. [FDR] = 0x0050,
  289. [RMCR] = 0x0058,
  290. [TFUCR] = 0x0064,
  291. [RFOCR] = 0x0068,
  292. [FCFTR] = 0x0070,
  293. [RPADIR] = 0x0078,
  294. [TRIMD] = 0x007c,
  295. [RBWAR] = 0x00c8,
  296. [RDFAR] = 0x00cc,
  297. [TBRAR] = 0x00d4,
  298. [TDFAR] = 0x00d8,
  299. };
  300. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  301. SH_ETH_OFFSET_DEFAULTS,
  302. [EDMR] = 0x0000,
  303. [EDTRR] = 0x0004,
  304. [EDRRR] = 0x0008,
  305. [TDLAR] = 0x000c,
  306. [RDLAR] = 0x0010,
  307. [EESR] = 0x0014,
  308. [EESIPR] = 0x0018,
  309. [TRSCER] = 0x001c,
  310. [RMFCR] = 0x0020,
  311. [TFTR] = 0x0024,
  312. [FDR] = 0x0028,
  313. [RMCR] = 0x002c,
  314. [EDOCR] = 0x0030,
  315. [FCFTR] = 0x0034,
  316. [RPADIR] = 0x0038,
  317. [TRIMD] = 0x003c,
  318. [RBWAR] = 0x0040,
  319. [RDFAR] = 0x0044,
  320. [TBRAR] = 0x004c,
  321. [TDFAR] = 0x0050,
  322. [ECMR] = 0x0160,
  323. [ECSR] = 0x0164,
  324. [ECSIPR] = 0x0168,
  325. [PIR] = 0x016c,
  326. [MAHR] = 0x0170,
  327. [MALR] = 0x0174,
  328. [RFLR] = 0x0178,
  329. [PSR] = 0x017c,
  330. [TROCR] = 0x0180,
  331. [CDCR] = 0x0184,
  332. [LCCR] = 0x0188,
  333. [CNDCR] = 0x018c,
  334. [CEFCR] = 0x0194,
  335. [FRECR] = 0x0198,
  336. [TSFRCR] = 0x019c,
  337. [TLFRCR] = 0x01a0,
  338. [RFCR] = 0x01a4,
  339. [MAFCR] = 0x01a8,
  340. [IPGR] = 0x01b4,
  341. [APR] = 0x01b8,
  342. [MPR] = 0x01bc,
  343. [TPAUSER] = 0x01c4,
  344. [BCFR] = 0x01cc,
  345. [ARSTR] = 0x0000,
  346. [TSU_CTRST] = 0x0004,
  347. [TSU_FWEN0] = 0x0010,
  348. [TSU_FWEN1] = 0x0014,
  349. [TSU_FCM] = 0x0018,
  350. [TSU_BSYSL0] = 0x0020,
  351. [TSU_BSYSL1] = 0x0024,
  352. [TSU_PRISL0] = 0x0028,
  353. [TSU_PRISL1] = 0x002c,
  354. [TSU_FWSL0] = 0x0030,
  355. [TSU_FWSL1] = 0x0034,
  356. [TSU_FWSLC] = 0x0038,
  357. [TSU_QTAGM0] = 0x0040,
  358. [TSU_QTAGM1] = 0x0044,
  359. [TSU_ADQT0] = 0x0048,
  360. [TSU_ADQT1] = 0x004c,
  361. [TSU_FWSR] = 0x0050,
  362. [TSU_FWINMK] = 0x0054,
  363. [TSU_ADSBSY] = 0x0060,
  364. [TSU_TEN] = 0x0064,
  365. [TSU_POST1] = 0x0070,
  366. [TSU_POST2] = 0x0074,
  367. [TSU_POST3] = 0x0078,
  368. [TSU_POST4] = 0x007c,
  369. [TXNLCR0] = 0x0080,
  370. [TXALCR0] = 0x0084,
  371. [RXNLCR0] = 0x0088,
  372. [RXALCR0] = 0x008c,
  373. [FWNLCR0] = 0x0090,
  374. [FWALCR0] = 0x0094,
  375. [TXNLCR1] = 0x00a0,
  376. [TXALCR1] = 0x00a0,
  377. [RXNLCR1] = 0x00a8,
  378. [RXALCR1] = 0x00ac,
  379. [FWNLCR1] = 0x00b0,
  380. [FWALCR1] = 0x00b4,
  381. [TSU_ADRH0] = 0x0100,
  382. };
  383. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  384. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  385. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  386. {
  387. struct sh_eth_private *mdp = netdev_priv(ndev);
  388. u16 offset = mdp->reg_offset[enum_index];
  389. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  390. return;
  391. iowrite32(data, mdp->addr + offset);
  392. }
  393. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  394. {
  395. struct sh_eth_private *mdp = netdev_priv(ndev);
  396. u16 offset = mdp->reg_offset[enum_index];
  397. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  398. return ~0U;
  399. return ioread32(mdp->addr + offset);
  400. }
  401. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  402. u32 set)
  403. {
  404. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  405. enum_index);
  406. }
  407. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  408. {
  409. return mdp->reg_offset == sh_eth_offset_gigabit;
  410. }
  411. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  412. {
  413. return mdp->reg_offset == sh_eth_offset_fast_rz;
  414. }
  415. static void sh_eth_select_mii(struct net_device *ndev)
  416. {
  417. struct sh_eth_private *mdp = netdev_priv(ndev);
  418. u32 value;
  419. switch (mdp->phy_interface) {
  420. case PHY_INTERFACE_MODE_GMII:
  421. value = 0x2;
  422. break;
  423. case PHY_INTERFACE_MODE_MII:
  424. value = 0x1;
  425. break;
  426. case PHY_INTERFACE_MODE_RMII:
  427. value = 0x0;
  428. break;
  429. default:
  430. netdev_warn(ndev,
  431. "PHY interface mode was not setup. Set to MII.\n");
  432. value = 0x1;
  433. break;
  434. }
  435. sh_eth_write(ndev, value, RMII_MII);
  436. }
  437. static void sh_eth_set_duplex(struct net_device *ndev)
  438. {
  439. struct sh_eth_private *mdp = netdev_priv(ndev);
  440. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  441. }
  442. static void sh_eth_chip_reset(struct net_device *ndev)
  443. {
  444. struct sh_eth_private *mdp = netdev_priv(ndev);
  445. /* reset device */
  446. sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
  447. mdelay(1);
  448. }
  449. static void sh_eth_set_rate_gether(struct net_device *ndev)
  450. {
  451. struct sh_eth_private *mdp = netdev_priv(ndev);
  452. switch (mdp->speed) {
  453. case 10: /* 10BASE */
  454. sh_eth_write(ndev, GECMR_10, GECMR);
  455. break;
  456. case 100:/* 100BASE */
  457. sh_eth_write(ndev, GECMR_100, GECMR);
  458. break;
  459. case 1000: /* 1000BASE */
  460. sh_eth_write(ndev, GECMR_1000, GECMR);
  461. break;
  462. }
  463. }
  464. #ifdef CONFIG_OF
  465. /* R7S72100 */
  466. static struct sh_eth_cpu_data r7s72100_data = {
  467. .chip_reset = sh_eth_chip_reset,
  468. .set_duplex = sh_eth_set_duplex,
  469. .register_type = SH_ETH_REG_FAST_RZ,
  470. .ecsr_value = ECSR_ICD,
  471. .ecsipr_value = ECSIPR_ICDIP,
  472. .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
  473. EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
  474. EESIPR_ECIIP |
  475. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  476. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  477. EESIPR_RMAFIP | EESIPR_RRFIP |
  478. EESIPR_RTLFIP | EESIPR_RTSFIP |
  479. EESIPR_PREIP | EESIPR_CERFIP,
  480. .tx_check = EESR_TC1 | EESR_FTC,
  481. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  482. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  483. EESR_TDE,
  484. .fdr_value = 0x0000070f,
  485. .no_psr = 1,
  486. .apr = 1,
  487. .mpr = 1,
  488. .tpauser = 1,
  489. .hw_swap = 1,
  490. .rpadir = 1,
  491. .rpadir_value = 2 << 16,
  492. .no_trimd = 1,
  493. .no_ade = 1,
  494. .hw_checksum = 1,
  495. .tsu = 1,
  496. };
  497. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  498. {
  499. sh_eth_chip_reset(ndev);
  500. sh_eth_select_mii(ndev);
  501. }
  502. /* R8A7740 */
  503. static struct sh_eth_cpu_data r8a7740_data = {
  504. .chip_reset = sh_eth_chip_reset_r8a7740,
  505. .set_duplex = sh_eth_set_duplex,
  506. .set_rate = sh_eth_set_rate_gether,
  507. .register_type = SH_ETH_REG_GIGABIT,
  508. .ecsr_value = ECSR_ICD | ECSR_MPD,
  509. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  510. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  511. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  512. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  513. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  514. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  515. EESIPR_CEEFIP | EESIPR_CELFIP |
  516. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  517. EESIPR_PREIP | EESIPR_CERFIP,
  518. .tx_check = EESR_TC1 | EESR_FTC,
  519. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  520. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  521. EESR_TDE,
  522. .fdr_value = 0x0000070f,
  523. .apr = 1,
  524. .mpr = 1,
  525. .tpauser = 1,
  526. .bculr = 1,
  527. .hw_swap = 1,
  528. .rpadir = 1,
  529. .rpadir_value = 2 << 16,
  530. .no_trimd = 1,
  531. .no_ade = 1,
  532. .hw_checksum = 1,
  533. .tsu = 1,
  534. .select_mii = 1,
  535. .magic = 1,
  536. };
  537. /* There is CPU dependent code */
  538. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  539. {
  540. struct sh_eth_private *mdp = netdev_priv(ndev);
  541. switch (mdp->speed) {
  542. case 10: /* 10BASE */
  543. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  544. break;
  545. case 100:/* 100BASE */
  546. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  547. break;
  548. }
  549. }
  550. /* R8A7778/9 */
  551. static struct sh_eth_cpu_data r8a777x_data = {
  552. .set_duplex = sh_eth_set_duplex,
  553. .set_rate = sh_eth_set_rate_r8a777x,
  554. .register_type = SH_ETH_REG_FAST_RCAR,
  555. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  556. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  557. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  558. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  559. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  560. EESIPR_RMAFIP | EESIPR_RRFIP |
  561. EESIPR_RTLFIP | EESIPR_RTSFIP |
  562. EESIPR_PREIP | EESIPR_CERFIP,
  563. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  564. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  565. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  566. .fdr_value = 0x00000f0f,
  567. .apr = 1,
  568. .mpr = 1,
  569. .tpauser = 1,
  570. .hw_swap = 1,
  571. };
  572. /* R8A7790/1 */
  573. static struct sh_eth_cpu_data r8a779x_data = {
  574. .set_duplex = sh_eth_set_duplex,
  575. .set_rate = sh_eth_set_rate_r8a777x,
  576. .register_type = SH_ETH_REG_FAST_RCAR,
  577. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  578. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  579. ECSIPR_MPDIP,
  580. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  581. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  582. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  583. EESIPR_RMAFIP | EESIPR_RRFIP |
  584. EESIPR_RTLFIP | EESIPR_RTSFIP |
  585. EESIPR_PREIP | EESIPR_CERFIP,
  586. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  587. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  588. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  589. .fdr_value = 0x00000f0f,
  590. .trscer_err_mask = DESC_I_RINT8,
  591. .apr = 1,
  592. .mpr = 1,
  593. .tpauser = 1,
  594. .hw_swap = 1,
  595. .rmiimode = 1,
  596. .magic = 1,
  597. };
  598. #endif /* CONFIG_OF */
  599. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  600. {
  601. struct sh_eth_private *mdp = netdev_priv(ndev);
  602. switch (mdp->speed) {
  603. case 10: /* 10BASE */
  604. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  605. break;
  606. case 100:/* 100BASE */
  607. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  608. break;
  609. }
  610. }
  611. /* SH7724 */
  612. static struct sh_eth_cpu_data sh7724_data = {
  613. .set_duplex = sh_eth_set_duplex,
  614. .set_rate = sh_eth_set_rate_sh7724,
  615. .register_type = SH_ETH_REG_FAST_SH4,
  616. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  617. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  618. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  619. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  620. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  621. EESIPR_RMAFIP | EESIPR_RRFIP |
  622. EESIPR_RTLFIP | EESIPR_RTSFIP |
  623. EESIPR_PREIP | EESIPR_CERFIP,
  624. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  625. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  626. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  627. .apr = 1,
  628. .mpr = 1,
  629. .tpauser = 1,
  630. .hw_swap = 1,
  631. .rpadir = 1,
  632. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  633. };
  634. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  635. {
  636. struct sh_eth_private *mdp = netdev_priv(ndev);
  637. switch (mdp->speed) {
  638. case 10: /* 10BASE */
  639. sh_eth_write(ndev, 0, RTRATE);
  640. break;
  641. case 100:/* 100BASE */
  642. sh_eth_write(ndev, 1, RTRATE);
  643. break;
  644. }
  645. }
  646. /* SH7757 */
  647. static struct sh_eth_cpu_data sh7757_data = {
  648. .set_duplex = sh_eth_set_duplex,
  649. .set_rate = sh_eth_set_rate_sh7757,
  650. .register_type = SH_ETH_REG_FAST_SH4,
  651. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  652. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  653. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  654. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  655. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  656. EESIPR_CEEFIP | EESIPR_CELFIP |
  657. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  658. EESIPR_PREIP | EESIPR_CERFIP,
  659. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  660. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  661. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  662. .irq_flags = IRQF_SHARED,
  663. .apr = 1,
  664. .mpr = 1,
  665. .tpauser = 1,
  666. .hw_swap = 1,
  667. .no_ade = 1,
  668. .rpadir = 1,
  669. .rpadir_value = 2 << 16,
  670. .rtrate = 1,
  671. };
  672. #define SH_GIGA_ETH_BASE 0xfee00000UL
  673. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  674. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  675. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  676. {
  677. u32 mahr[2], malr[2];
  678. int i;
  679. /* save MAHR and MALR */
  680. for (i = 0; i < 2; i++) {
  681. malr[i] = ioread32((void *)GIGA_MALR(i));
  682. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  683. }
  684. sh_eth_chip_reset(ndev);
  685. /* restore MAHR and MALR */
  686. for (i = 0; i < 2; i++) {
  687. iowrite32(malr[i], (void *)GIGA_MALR(i));
  688. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  689. }
  690. }
  691. static void sh_eth_set_rate_giga(struct net_device *ndev)
  692. {
  693. struct sh_eth_private *mdp = netdev_priv(ndev);
  694. switch (mdp->speed) {
  695. case 10: /* 10BASE */
  696. sh_eth_write(ndev, 0x00000000, GECMR);
  697. break;
  698. case 100:/* 100BASE */
  699. sh_eth_write(ndev, 0x00000010, GECMR);
  700. break;
  701. case 1000: /* 1000BASE */
  702. sh_eth_write(ndev, 0x00000020, GECMR);
  703. break;
  704. }
  705. }
  706. /* SH7757(GETHERC) */
  707. static struct sh_eth_cpu_data sh7757_data_giga = {
  708. .chip_reset = sh_eth_chip_reset_giga,
  709. .set_duplex = sh_eth_set_duplex,
  710. .set_rate = sh_eth_set_rate_giga,
  711. .register_type = SH_ETH_REG_GIGABIT,
  712. .ecsr_value = ECSR_ICD | ECSR_MPD,
  713. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  714. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  715. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  716. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  717. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  718. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  719. EESIPR_CEEFIP | EESIPR_CELFIP |
  720. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  721. EESIPR_PREIP | EESIPR_CERFIP,
  722. .tx_check = EESR_TC1 | EESR_FTC,
  723. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  724. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  725. EESR_TDE,
  726. .fdr_value = 0x0000072f,
  727. .irq_flags = IRQF_SHARED,
  728. .apr = 1,
  729. .mpr = 1,
  730. .tpauser = 1,
  731. .bculr = 1,
  732. .hw_swap = 1,
  733. .rpadir = 1,
  734. .rpadir_value = 2 << 16,
  735. .no_trimd = 1,
  736. .no_ade = 1,
  737. .tsu = 1,
  738. };
  739. /* SH7734 */
  740. static struct sh_eth_cpu_data sh7734_data = {
  741. .chip_reset = sh_eth_chip_reset,
  742. .set_duplex = sh_eth_set_duplex,
  743. .set_rate = sh_eth_set_rate_gether,
  744. .register_type = SH_ETH_REG_GIGABIT,
  745. .ecsr_value = ECSR_ICD | ECSR_MPD,
  746. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  747. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  748. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  749. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  750. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  751. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  752. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  753. EESIPR_PREIP | EESIPR_CERFIP,
  754. .tx_check = EESR_TC1 | EESR_FTC,
  755. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  756. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  757. EESR_TDE,
  758. .apr = 1,
  759. .mpr = 1,
  760. .tpauser = 1,
  761. .bculr = 1,
  762. .hw_swap = 1,
  763. .no_trimd = 1,
  764. .no_ade = 1,
  765. .tsu = 1,
  766. .hw_checksum = 1,
  767. .select_mii = 1,
  768. .magic = 1,
  769. };
  770. /* SH7763 */
  771. static struct sh_eth_cpu_data sh7763_data = {
  772. .chip_reset = sh_eth_chip_reset,
  773. .set_duplex = sh_eth_set_duplex,
  774. .set_rate = sh_eth_set_rate_gether,
  775. .register_type = SH_ETH_REG_GIGABIT,
  776. .ecsr_value = ECSR_ICD | ECSR_MPD,
  777. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  778. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  779. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  780. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  781. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  782. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  783. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  784. EESIPR_PREIP | EESIPR_CERFIP,
  785. .tx_check = EESR_TC1 | EESR_FTC,
  786. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  787. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  788. .apr = 1,
  789. .mpr = 1,
  790. .tpauser = 1,
  791. .bculr = 1,
  792. .hw_swap = 1,
  793. .no_trimd = 1,
  794. .no_ade = 1,
  795. .tsu = 1,
  796. .irq_flags = IRQF_SHARED,
  797. .magic = 1,
  798. };
  799. static struct sh_eth_cpu_data sh7619_data = {
  800. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  801. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  802. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  803. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  804. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  805. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  806. EESIPR_CEEFIP | EESIPR_CELFIP |
  807. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  808. EESIPR_PREIP | EESIPR_CERFIP,
  809. .apr = 1,
  810. .mpr = 1,
  811. .tpauser = 1,
  812. .hw_swap = 1,
  813. };
  814. static struct sh_eth_cpu_data sh771x_data = {
  815. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  816. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  817. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  818. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  819. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  820. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  821. EESIPR_CEEFIP | EESIPR_CELFIP |
  822. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  823. EESIPR_PREIP | EESIPR_CERFIP,
  824. .tsu = 1,
  825. };
  826. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  827. {
  828. if (!cd->ecsr_value)
  829. cd->ecsr_value = DEFAULT_ECSR_INIT;
  830. if (!cd->ecsipr_value)
  831. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  832. if (!cd->fcftr_value)
  833. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  834. DEFAULT_FIFO_F_D_RFD;
  835. if (!cd->fdr_value)
  836. cd->fdr_value = DEFAULT_FDR_INIT;
  837. if (!cd->tx_check)
  838. cd->tx_check = DEFAULT_TX_CHECK;
  839. if (!cd->eesr_err_check)
  840. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  841. if (!cd->trscer_err_mask)
  842. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  843. }
  844. static int sh_eth_check_reset(struct net_device *ndev)
  845. {
  846. int ret = 0;
  847. int cnt = 100;
  848. while (cnt > 0) {
  849. if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
  850. break;
  851. mdelay(1);
  852. cnt--;
  853. }
  854. if (cnt <= 0) {
  855. netdev_err(ndev, "Device reset failed\n");
  856. ret = -ETIMEDOUT;
  857. }
  858. return ret;
  859. }
  860. static int sh_eth_reset(struct net_device *ndev)
  861. {
  862. struct sh_eth_private *mdp = netdev_priv(ndev);
  863. int ret = 0;
  864. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  865. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  866. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  867. ret = sh_eth_check_reset(ndev);
  868. if (ret)
  869. return ret;
  870. /* Table Init */
  871. sh_eth_write(ndev, 0x0, TDLAR);
  872. sh_eth_write(ndev, 0x0, TDFAR);
  873. sh_eth_write(ndev, 0x0, TDFXR);
  874. sh_eth_write(ndev, 0x0, TDFFR);
  875. sh_eth_write(ndev, 0x0, RDLAR);
  876. sh_eth_write(ndev, 0x0, RDFAR);
  877. sh_eth_write(ndev, 0x0, RDFXR);
  878. sh_eth_write(ndev, 0x0, RDFFR);
  879. /* Reset HW CRC register */
  880. if (mdp->cd->hw_checksum)
  881. sh_eth_write(ndev, 0x0, CSMR);
  882. /* Select MII mode */
  883. if (mdp->cd->select_mii)
  884. sh_eth_select_mii(ndev);
  885. } else {
  886. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  887. mdelay(3);
  888. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  889. }
  890. return ret;
  891. }
  892. static void sh_eth_set_receive_align(struct sk_buff *skb)
  893. {
  894. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  895. if (reserve)
  896. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  897. }
  898. /* Program the hardware MAC address from dev->dev_addr. */
  899. static void update_mac_address(struct net_device *ndev)
  900. {
  901. sh_eth_write(ndev,
  902. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  903. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  904. sh_eth_write(ndev,
  905. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  906. }
  907. /* Get MAC address from SuperH MAC address register
  908. *
  909. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  910. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  911. * When you want use this device, you must set MAC address in bootloader.
  912. *
  913. */
  914. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  915. {
  916. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  917. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  918. } else {
  919. u32 mahr = sh_eth_read(ndev, MAHR);
  920. u32 malr = sh_eth_read(ndev, MALR);
  921. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  922. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  923. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  924. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  925. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  926. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  927. }
  928. }
  929. static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  930. {
  931. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  932. return EDTRR_TRNS_GETHER;
  933. else
  934. return EDTRR_TRNS_ETHER;
  935. }
  936. struct bb_info {
  937. void (*set_gate)(void *addr);
  938. struct mdiobb_ctrl ctrl;
  939. void *addr;
  940. };
  941. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  942. {
  943. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  944. u32 pir;
  945. if (bitbang->set_gate)
  946. bitbang->set_gate(bitbang->addr);
  947. pir = ioread32(bitbang->addr);
  948. if (set)
  949. pir |= mask;
  950. else
  951. pir &= ~mask;
  952. iowrite32(pir, bitbang->addr);
  953. }
  954. /* Data I/O pin control */
  955. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  956. {
  957. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  958. }
  959. /* Set bit data*/
  960. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  961. {
  962. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  963. }
  964. /* Get bit data*/
  965. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  966. {
  967. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  968. if (bitbang->set_gate)
  969. bitbang->set_gate(bitbang->addr);
  970. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  971. }
  972. /* MDC pin control */
  973. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  974. {
  975. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  976. }
  977. /* mdio bus control struct */
  978. static struct mdiobb_ops bb_ops = {
  979. .owner = THIS_MODULE,
  980. .set_mdc = sh_mdc_ctrl,
  981. .set_mdio_dir = sh_mmd_ctrl,
  982. .set_mdio_data = sh_set_mdio,
  983. .get_mdio_data = sh_get_mdio,
  984. };
  985. /* free Tx skb function */
  986. static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
  987. {
  988. struct sh_eth_private *mdp = netdev_priv(ndev);
  989. struct sh_eth_txdesc *txdesc;
  990. int free_num = 0;
  991. int entry;
  992. bool sent;
  993. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  994. entry = mdp->dirty_tx % mdp->num_tx_ring;
  995. txdesc = &mdp->tx_ring[entry];
  996. sent = !(txdesc->status & cpu_to_le32(TD_TACT));
  997. if (sent_only && !sent)
  998. break;
  999. /* TACT bit must be checked before all the following reads */
  1000. dma_rmb();
  1001. netif_info(mdp, tx_done, ndev,
  1002. "tx entry %d status 0x%08x\n",
  1003. entry, le32_to_cpu(txdesc->status));
  1004. /* Free the original skb. */
  1005. if (mdp->tx_skbuff[entry]) {
  1006. dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
  1007. le32_to_cpu(txdesc->len) >> 16,
  1008. DMA_TO_DEVICE);
  1009. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1010. mdp->tx_skbuff[entry] = NULL;
  1011. free_num++;
  1012. }
  1013. txdesc->status = cpu_to_le32(TD_TFP);
  1014. if (entry >= mdp->num_tx_ring - 1)
  1015. txdesc->status |= cpu_to_le32(TD_TDLE);
  1016. if (sent) {
  1017. ndev->stats.tx_packets++;
  1018. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1019. }
  1020. }
  1021. return free_num;
  1022. }
  1023. /* free skb and descriptor buffer */
  1024. static void sh_eth_ring_free(struct net_device *ndev)
  1025. {
  1026. struct sh_eth_private *mdp = netdev_priv(ndev);
  1027. int ringsize, i;
  1028. if (mdp->rx_ring) {
  1029. for (i = 0; i < mdp->num_rx_ring; i++) {
  1030. if (mdp->rx_skbuff[i]) {
  1031. struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
  1032. dma_unmap_single(&ndev->dev,
  1033. le32_to_cpu(rxdesc->addr),
  1034. ALIGN(mdp->rx_buf_sz, 32),
  1035. DMA_FROM_DEVICE);
  1036. }
  1037. }
  1038. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1039. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1040. mdp->rx_desc_dma);
  1041. mdp->rx_ring = NULL;
  1042. }
  1043. /* Free Rx skb ringbuffer */
  1044. if (mdp->rx_skbuff) {
  1045. for (i = 0; i < mdp->num_rx_ring; i++)
  1046. dev_kfree_skb(mdp->rx_skbuff[i]);
  1047. }
  1048. kfree(mdp->rx_skbuff);
  1049. mdp->rx_skbuff = NULL;
  1050. if (mdp->tx_ring) {
  1051. sh_eth_tx_free(ndev, false);
  1052. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1053. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1054. mdp->tx_desc_dma);
  1055. mdp->tx_ring = NULL;
  1056. }
  1057. /* Free Tx skb ringbuffer */
  1058. kfree(mdp->tx_skbuff);
  1059. mdp->tx_skbuff = NULL;
  1060. }
  1061. /* format skb and descriptor buffer */
  1062. static void sh_eth_ring_format(struct net_device *ndev)
  1063. {
  1064. struct sh_eth_private *mdp = netdev_priv(ndev);
  1065. int i;
  1066. struct sk_buff *skb;
  1067. struct sh_eth_rxdesc *rxdesc = NULL;
  1068. struct sh_eth_txdesc *txdesc = NULL;
  1069. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  1070. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  1071. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1072. dma_addr_t dma_addr;
  1073. u32 buf_len;
  1074. mdp->cur_rx = 0;
  1075. mdp->cur_tx = 0;
  1076. mdp->dirty_rx = 0;
  1077. mdp->dirty_tx = 0;
  1078. memset(mdp->rx_ring, 0, rx_ringsize);
  1079. /* build Rx ring buffer */
  1080. for (i = 0; i < mdp->num_rx_ring; i++) {
  1081. /* skb */
  1082. mdp->rx_skbuff[i] = NULL;
  1083. skb = netdev_alloc_skb(ndev, skbuff_size);
  1084. if (skb == NULL)
  1085. break;
  1086. sh_eth_set_receive_align(skb);
  1087. /* The size of the buffer is a multiple of 32 bytes. */
  1088. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1089. dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
  1090. DMA_FROM_DEVICE);
  1091. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1092. kfree_skb(skb);
  1093. break;
  1094. }
  1095. mdp->rx_skbuff[i] = skb;
  1096. /* RX descriptor */
  1097. rxdesc = &mdp->rx_ring[i];
  1098. rxdesc->len = cpu_to_le32(buf_len << 16);
  1099. rxdesc->addr = cpu_to_le32(dma_addr);
  1100. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  1101. /* Rx descriptor address set */
  1102. if (i == 0) {
  1103. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1104. if (sh_eth_is_gether(mdp) ||
  1105. sh_eth_is_rz_fast_ether(mdp))
  1106. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1107. }
  1108. }
  1109. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1110. /* Mark the last entry as wrapping the ring. */
  1111. if (rxdesc)
  1112. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1113. memset(mdp->tx_ring, 0, tx_ringsize);
  1114. /* build Tx ring buffer */
  1115. for (i = 0; i < mdp->num_tx_ring; i++) {
  1116. mdp->tx_skbuff[i] = NULL;
  1117. txdesc = &mdp->tx_ring[i];
  1118. txdesc->status = cpu_to_le32(TD_TFP);
  1119. txdesc->len = cpu_to_le32(0);
  1120. if (i == 0) {
  1121. /* Tx descriptor address set */
  1122. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1123. if (sh_eth_is_gether(mdp) ||
  1124. sh_eth_is_rz_fast_ether(mdp))
  1125. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1126. }
  1127. }
  1128. txdesc->status |= cpu_to_le32(TD_TDLE);
  1129. }
  1130. /* Get skb and descriptor buffer */
  1131. static int sh_eth_ring_init(struct net_device *ndev)
  1132. {
  1133. struct sh_eth_private *mdp = netdev_priv(ndev);
  1134. int rx_ringsize, tx_ringsize;
  1135. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1136. * card needs room to do 8 byte alignment, +2 so we can reserve
  1137. * the first 2 bytes, and +16 gets room for the status word from the
  1138. * card.
  1139. */
  1140. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1141. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1142. if (mdp->cd->rpadir)
  1143. mdp->rx_buf_sz += NET_IP_ALIGN;
  1144. /* Allocate RX and TX skb rings */
  1145. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1146. GFP_KERNEL);
  1147. if (!mdp->rx_skbuff)
  1148. return -ENOMEM;
  1149. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1150. GFP_KERNEL);
  1151. if (!mdp->tx_skbuff)
  1152. goto ring_free;
  1153. /* Allocate all Rx descriptors. */
  1154. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1155. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1156. GFP_KERNEL);
  1157. if (!mdp->rx_ring)
  1158. goto ring_free;
  1159. mdp->dirty_rx = 0;
  1160. /* Allocate all Tx descriptors. */
  1161. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1162. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1163. GFP_KERNEL);
  1164. if (!mdp->tx_ring)
  1165. goto ring_free;
  1166. return 0;
  1167. ring_free:
  1168. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1169. sh_eth_ring_free(ndev);
  1170. return -ENOMEM;
  1171. }
  1172. static int sh_eth_dev_init(struct net_device *ndev)
  1173. {
  1174. struct sh_eth_private *mdp = netdev_priv(ndev);
  1175. int ret;
  1176. /* Soft Reset */
  1177. ret = sh_eth_reset(ndev);
  1178. if (ret)
  1179. return ret;
  1180. if (mdp->cd->rmiimode)
  1181. sh_eth_write(ndev, 0x1, RMIIMODE);
  1182. /* Descriptor format */
  1183. sh_eth_ring_format(ndev);
  1184. if (mdp->cd->rpadir)
  1185. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1186. /* all sh_eth int mask */
  1187. sh_eth_write(ndev, 0, EESIPR);
  1188. #if defined(__LITTLE_ENDIAN)
  1189. if (mdp->cd->hw_swap)
  1190. sh_eth_write(ndev, EDMR_EL, EDMR);
  1191. else
  1192. #endif
  1193. sh_eth_write(ndev, 0, EDMR);
  1194. /* FIFO size set */
  1195. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1196. sh_eth_write(ndev, 0, TFTR);
  1197. /* Frame recv control (enable multiple-packets per rx irq) */
  1198. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1199. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1200. if (mdp->cd->bculr)
  1201. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1202. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1203. if (!mdp->cd->no_trimd)
  1204. sh_eth_write(ndev, 0, TRIMD);
  1205. /* Recv frame limit set register */
  1206. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1207. RFLR);
  1208. sh_eth_modify(ndev, EESR, 0, 0);
  1209. mdp->irq_enabled = true;
  1210. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1211. /* PAUSE Prohibition */
  1212. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1213. ECMR_TE | ECMR_RE, ECMR);
  1214. if (mdp->cd->set_rate)
  1215. mdp->cd->set_rate(ndev);
  1216. /* E-MAC Status Register clear */
  1217. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1218. /* E-MAC Interrupt Enable register */
  1219. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1220. /* Set MAC address */
  1221. update_mac_address(ndev);
  1222. /* mask reset */
  1223. if (mdp->cd->apr)
  1224. sh_eth_write(ndev, APR_AP, APR);
  1225. if (mdp->cd->mpr)
  1226. sh_eth_write(ndev, MPR_MP, MPR);
  1227. if (mdp->cd->tpauser)
  1228. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1229. /* Setting the Rx mode will start the Rx process. */
  1230. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1231. return ret;
  1232. }
  1233. static void sh_eth_dev_exit(struct net_device *ndev)
  1234. {
  1235. struct sh_eth_private *mdp = netdev_priv(ndev);
  1236. int i;
  1237. /* Deactivate all TX descriptors, so DMA should stop at next
  1238. * packet boundary if it's currently running
  1239. */
  1240. for (i = 0; i < mdp->num_tx_ring; i++)
  1241. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1242. /* Disable TX FIFO egress to MAC */
  1243. sh_eth_rcv_snd_disable(ndev);
  1244. /* Stop RX DMA at next packet boundary */
  1245. sh_eth_write(ndev, 0, EDRRR);
  1246. /* Aside from TX DMA, we can't tell when the hardware is
  1247. * really stopped, so we need to reset to make sure.
  1248. * Before doing that, wait for long enough to *probably*
  1249. * finish transmitting the last packet and poll stats.
  1250. */
  1251. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1252. sh_eth_get_stats(ndev);
  1253. sh_eth_reset(ndev);
  1254. /* Set MAC address again */
  1255. update_mac_address(ndev);
  1256. }
  1257. /* Packet receive function */
  1258. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1259. {
  1260. struct sh_eth_private *mdp = netdev_priv(ndev);
  1261. struct sh_eth_rxdesc *rxdesc;
  1262. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1263. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1264. int limit;
  1265. struct sk_buff *skb;
  1266. u32 desc_status;
  1267. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1268. dma_addr_t dma_addr;
  1269. u16 pkt_len;
  1270. u32 buf_len;
  1271. boguscnt = min(boguscnt, *quota);
  1272. limit = boguscnt;
  1273. rxdesc = &mdp->rx_ring[entry];
  1274. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1275. /* RACT bit must be checked before all the following reads */
  1276. dma_rmb();
  1277. desc_status = le32_to_cpu(rxdesc->status);
  1278. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1279. if (--boguscnt < 0)
  1280. break;
  1281. netif_info(mdp, rx_status, ndev,
  1282. "rx entry %d status 0x%08x len %d\n",
  1283. entry, desc_status, pkt_len);
  1284. if (!(desc_status & RDFEND))
  1285. ndev->stats.rx_length_errors++;
  1286. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1287. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1288. * bit 0. However, in case of the R8A7740 and R7S72100
  1289. * the RFS bits are from bit 25 to bit 16. So, the
  1290. * driver needs right shifting by 16.
  1291. */
  1292. if (mdp->cd->hw_checksum)
  1293. desc_status >>= 16;
  1294. skb = mdp->rx_skbuff[entry];
  1295. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1296. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1297. ndev->stats.rx_errors++;
  1298. if (desc_status & RD_RFS1)
  1299. ndev->stats.rx_crc_errors++;
  1300. if (desc_status & RD_RFS2)
  1301. ndev->stats.rx_frame_errors++;
  1302. if (desc_status & RD_RFS3)
  1303. ndev->stats.rx_length_errors++;
  1304. if (desc_status & RD_RFS4)
  1305. ndev->stats.rx_length_errors++;
  1306. if (desc_status & RD_RFS6)
  1307. ndev->stats.rx_missed_errors++;
  1308. if (desc_status & RD_RFS10)
  1309. ndev->stats.rx_over_errors++;
  1310. } else if (skb) {
  1311. dma_addr = le32_to_cpu(rxdesc->addr);
  1312. if (!mdp->cd->hw_swap)
  1313. sh_eth_soft_swap(
  1314. phys_to_virt(ALIGN(dma_addr, 4)),
  1315. pkt_len + 2);
  1316. mdp->rx_skbuff[entry] = NULL;
  1317. if (mdp->cd->rpadir)
  1318. skb_reserve(skb, NET_IP_ALIGN);
  1319. dma_unmap_single(&ndev->dev, dma_addr,
  1320. ALIGN(mdp->rx_buf_sz, 32),
  1321. DMA_FROM_DEVICE);
  1322. skb_put(skb, pkt_len);
  1323. skb->protocol = eth_type_trans(skb, ndev);
  1324. netif_receive_skb(skb);
  1325. ndev->stats.rx_packets++;
  1326. ndev->stats.rx_bytes += pkt_len;
  1327. if (desc_status & RD_RFS8)
  1328. ndev->stats.multicast++;
  1329. }
  1330. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1331. rxdesc = &mdp->rx_ring[entry];
  1332. }
  1333. /* Refill the Rx ring buffers. */
  1334. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1335. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1336. rxdesc = &mdp->rx_ring[entry];
  1337. /* The size of the buffer is 32 byte boundary. */
  1338. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1339. rxdesc->len = cpu_to_le32(buf_len << 16);
  1340. if (mdp->rx_skbuff[entry] == NULL) {
  1341. skb = netdev_alloc_skb(ndev, skbuff_size);
  1342. if (skb == NULL)
  1343. break; /* Better luck next round. */
  1344. sh_eth_set_receive_align(skb);
  1345. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1346. buf_len, DMA_FROM_DEVICE);
  1347. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1348. kfree_skb(skb);
  1349. break;
  1350. }
  1351. mdp->rx_skbuff[entry] = skb;
  1352. skb_checksum_none_assert(skb);
  1353. rxdesc->addr = cpu_to_le32(dma_addr);
  1354. }
  1355. dma_wmb(); /* RACT bit must be set after all the above writes */
  1356. if (entry >= mdp->num_rx_ring - 1)
  1357. rxdesc->status |=
  1358. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1359. else
  1360. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1361. }
  1362. /* Restart Rx engine if stopped. */
  1363. /* If we don't need to check status, don't. -KDU */
  1364. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1365. /* fix the values for the next receiving if RDE is set */
  1366. if (intr_status & EESR_RDE &&
  1367. mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
  1368. u32 count = (sh_eth_read(ndev, RDFAR) -
  1369. sh_eth_read(ndev, RDLAR)) >> 4;
  1370. mdp->cur_rx = count;
  1371. mdp->dirty_rx = count;
  1372. }
  1373. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1374. }
  1375. *quota -= limit - boguscnt - 1;
  1376. return *quota <= 0;
  1377. }
  1378. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1379. {
  1380. /* disable tx and rx */
  1381. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1382. }
  1383. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1384. {
  1385. /* enable tx and rx */
  1386. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1387. }
  1388. /* E-MAC interrupt handler */
  1389. static void sh_eth_emac_interrupt(struct net_device *ndev)
  1390. {
  1391. struct sh_eth_private *mdp = netdev_priv(ndev);
  1392. u32 felic_stat;
  1393. u32 link_stat;
  1394. felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
  1395. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1396. if (felic_stat & ECSR_ICD)
  1397. ndev->stats.tx_carrier_errors++;
  1398. if (felic_stat & ECSR_MPD)
  1399. pm_wakeup_event(&mdp->pdev->dev, 0);
  1400. if (felic_stat & ECSR_LCHNG) {
  1401. /* Link Changed */
  1402. if (mdp->cd->no_psr || mdp->no_ether_link)
  1403. return;
  1404. link_stat = sh_eth_read(ndev, PSR);
  1405. if (mdp->ether_link_active_low)
  1406. link_stat = ~link_stat;
  1407. if (!(link_stat & PHY_ST_LINK)) {
  1408. sh_eth_rcv_snd_disable(ndev);
  1409. } else {
  1410. /* Link Up */
  1411. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
  1412. /* clear int */
  1413. sh_eth_modify(ndev, ECSR, 0, 0);
  1414. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
  1415. /* enable tx and rx */
  1416. sh_eth_rcv_snd_enable(ndev);
  1417. }
  1418. }
  1419. }
  1420. /* error control function */
  1421. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1422. {
  1423. struct sh_eth_private *mdp = netdev_priv(ndev);
  1424. u32 mask;
  1425. if (intr_status & EESR_TWB) {
  1426. /* Unused write back interrupt */
  1427. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1428. ndev->stats.tx_aborted_errors++;
  1429. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1430. }
  1431. }
  1432. if (intr_status & EESR_RABT) {
  1433. /* Receive Abort int */
  1434. if (intr_status & EESR_RFRMER) {
  1435. /* Receive Frame Overflow int */
  1436. ndev->stats.rx_frame_errors++;
  1437. }
  1438. }
  1439. if (intr_status & EESR_TDE) {
  1440. /* Transmit Descriptor Empty int */
  1441. ndev->stats.tx_fifo_errors++;
  1442. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1443. }
  1444. if (intr_status & EESR_TFE) {
  1445. /* FIFO under flow */
  1446. ndev->stats.tx_fifo_errors++;
  1447. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1448. }
  1449. if (intr_status & EESR_RDE) {
  1450. /* Receive Descriptor Empty int */
  1451. ndev->stats.rx_over_errors++;
  1452. }
  1453. if (intr_status & EESR_RFE) {
  1454. /* Receive FIFO Overflow int */
  1455. ndev->stats.rx_fifo_errors++;
  1456. }
  1457. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1458. /* Address Error */
  1459. ndev->stats.tx_fifo_errors++;
  1460. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1461. }
  1462. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1463. if (mdp->cd->no_ade)
  1464. mask &= ~EESR_ADE;
  1465. if (intr_status & mask) {
  1466. /* Tx error */
  1467. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1468. /* dmesg */
  1469. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1470. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1471. (u32)ndev->state, edtrr);
  1472. /* dirty buffer free */
  1473. sh_eth_tx_free(ndev, true);
  1474. /* SH7712 BUG */
  1475. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1476. /* tx dma start */
  1477. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1478. }
  1479. /* wakeup */
  1480. netif_wake_queue(ndev);
  1481. }
  1482. }
  1483. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1484. {
  1485. struct net_device *ndev = netdev;
  1486. struct sh_eth_private *mdp = netdev_priv(ndev);
  1487. struct sh_eth_cpu_data *cd = mdp->cd;
  1488. irqreturn_t ret = IRQ_NONE;
  1489. u32 intr_status, intr_enable;
  1490. spin_lock(&mdp->lock);
  1491. /* Get interrupt status */
  1492. intr_status = sh_eth_read(ndev, EESR);
  1493. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1494. * enabled since it's the one that comes thru regardless of the mask,
  1495. * and we need to fully handle it in sh_eth_emac_interrupt() in order
  1496. * to quench it as it doesn't get cleared by just writing 1 to the ECI
  1497. * bit...
  1498. */
  1499. intr_enable = sh_eth_read(ndev, EESIPR);
  1500. intr_status &= intr_enable | EESIPR_ECIIP;
  1501. if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
  1502. cd->eesr_err_check))
  1503. ret = IRQ_HANDLED;
  1504. else
  1505. goto out;
  1506. if (unlikely(!mdp->irq_enabled)) {
  1507. sh_eth_write(ndev, 0, EESIPR);
  1508. goto out;
  1509. }
  1510. if (intr_status & EESR_RX_CHECK) {
  1511. if (napi_schedule_prep(&mdp->napi)) {
  1512. /* Mask Rx interrupts */
  1513. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1514. EESIPR);
  1515. __napi_schedule(&mdp->napi);
  1516. } else {
  1517. netdev_warn(ndev,
  1518. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1519. intr_status, intr_enable);
  1520. }
  1521. }
  1522. /* Tx Check */
  1523. if (intr_status & cd->tx_check) {
  1524. /* Clear Tx interrupts */
  1525. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1526. sh_eth_tx_free(ndev, true);
  1527. netif_wake_queue(ndev);
  1528. }
  1529. /* E-MAC interrupt */
  1530. if (intr_status & EESR_ECI)
  1531. sh_eth_emac_interrupt(ndev);
  1532. if (intr_status & cd->eesr_err_check) {
  1533. /* Clear error interrupts */
  1534. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1535. sh_eth_error(ndev, intr_status);
  1536. }
  1537. out:
  1538. spin_unlock(&mdp->lock);
  1539. return ret;
  1540. }
  1541. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1542. {
  1543. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1544. napi);
  1545. struct net_device *ndev = napi->dev;
  1546. int quota = budget;
  1547. u32 intr_status;
  1548. for (;;) {
  1549. intr_status = sh_eth_read(ndev, EESR);
  1550. if (!(intr_status & EESR_RX_CHECK))
  1551. break;
  1552. /* Clear Rx interrupts */
  1553. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1554. if (sh_eth_rx(ndev, intr_status, &quota))
  1555. goto out;
  1556. }
  1557. napi_complete(napi);
  1558. /* Reenable Rx interrupts */
  1559. if (mdp->irq_enabled)
  1560. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1561. out:
  1562. return budget - quota;
  1563. }
  1564. /* PHY state control function */
  1565. static void sh_eth_adjust_link(struct net_device *ndev)
  1566. {
  1567. struct sh_eth_private *mdp = netdev_priv(ndev);
  1568. struct phy_device *phydev = ndev->phydev;
  1569. int new_state = 0;
  1570. if (phydev->link) {
  1571. if (phydev->duplex != mdp->duplex) {
  1572. new_state = 1;
  1573. mdp->duplex = phydev->duplex;
  1574. if (mdp->cd->set_duplex)
  1575. mdp->cd->set_duplex(ndev);
  1576. }
  1577. if (phydev->speed != mdp->speed) {
  1578. new_state = 1;
  1579. mdp->speed = phydev->speed;
  1580. if (mdp->cd->set_rate)
  1581. mdp->cd->set_rate(ndev);
  1582. }
  1583. if (!mdp->link) {
  1584. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1585. new_state = 1;
  1586. mdp->link = phydev->link;
  1587. if (mdp->cd->no_psr || mdp->no_ether_link)
  1588. sh_eth_rcv_snd_enable(ndev);
  1589. }
  1590. } else if (mdp->link) {
  1591. new_state = 1;
  1592. mdp->link = 0;
  1593. mdp->speed = 0;
  1594. mdp->duplex = -1;
  1595. if (mdp->cd->no_psr || mdp->no_ether_link)
  1596. sh_eth_rcv_snd_disable(ndev);
  1597. }
  1598. if (new_state && netif_msg_link(mdp))
  1599. phy_print_status(phydev);
  1600. }
  1601. /* PHY init function */
  1602. static int sh_eth_phy_init(struct net_device *ndev)
  1603. {
  1604. struct device_node *np = ndev->dev.parent->of_node;
  1605. struct sh_eth_private *mdp = netdev_priv(ndev);
  1606. struct phy_device *phydev;
  1607. mdp->link = 0;
  1608. mdp->speed = 0;
  1609. mdp->duplex = -1;
  1610. /* Try connect to PHY */
  1611. if (np) {
  1612. struct device_node *pn;
  1613. pn = of_parse_phandle(np, "phy-handle", 0);
  1614. phydev = of_phy_connect(ndev, pn,
  1615. sh_eth_adjust_link, 0,
  1616. mdp->phy_interface);
  1617. of_node_put(pn);
  1618. if (!phydev)
  1619. phydev = ERR_PTR(-ENOENT);
  1620. } else {
  1621. char phy_id[MII_BUS_ID_SIZE + 3];
  1622. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1623. mdp->mii_bus->id, mdp->phy_id);
  1624. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1625. mdp->phy_interface);
  1626. }
  1627. if (IS_ERR(phydev)) {
  1628. netdev_err(ndev, "failed to connect PHY\n");
  1629. return PTR_ERR(phydev);
  1630. }
  1631. phy_attached_info(phydev);
  1632. return 0;
  1633. }
  1634. /* PHY control start function */
  1635. static int sh_eth_phy_start(struct net_device *ndev)
  1636. {
  1637. int ret;
  1638. ret = sh_eth_phy_init(ndev);
  1639. if (ret)
  1640. return ret;
  1641. phy_start(ndev->phydev);
  1642. return 0;
  1643. }
  1644. static int sh_eth_get_link_ksettings(struct net_device *ndev,
  1645. struct ethtool_link_ksettings *cmd)
  1646. {
  1647. struct sh_eth_private *mdp = netdev_priv(ndev);
  1648. unsigned long flags;
  1649. int ret;
  1650. if (!ndev->phydev)
  1651. return -ENODEV;
  1652. spin_lock_irqsave(&mdp->lock, flags);
  1653. ret = phy_ethtool_ksettings_get(ndev->phydev, cmd);
  1654. spin_unlock_irqrestore(&mdp->lock, flags);
  1655. return ret;
  1656. }
  1657. static int sh_eth_set_link_ksettings(struct net_device *ndev,
  1658. const struct ethtool_link_ksettings *cmd)
  1659. {
  1660. struct sh_eth_private *mdp = netdev_priv(ndev);
  1661. unsigned long flags;
  1662. int ret;
  1663. if (!ndev->phydev)
  1664. return -ENODEV;
  1665. spin_lock_irqsave(&mdp->lock, flags);
  1666. /* disable tx and rx */
  1667. sh_eth_rcv_snd_disable(ndev);
  1668. ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
  1669. if (ret)
  1670. goto error_exit;
  1671. if (cmd->base.duplex == DUPLEX_FULL)
  1672. mdp->duplex = 1;
  1673. else
  1674. mdp->duplex = 0;
  1675. if (mdp->cd->set_duplex)
  1676. mdp->cd->set_duplex(ndev);
  1677. error_exit:
  1678. mdelay(1);
  1679. /* enable tx and rx */
  1680. sh_eth_rcv_snd_enable(ndev);
  1681. spin_unlock_irqrestore(&mdp->lock, flags);
  1682. return ret;
  1683. }
  1684. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1685. * version must be bumped as well. Just adding registers up to that
  1686. * limit is fine, as long as the existing register indices don't
  1687. * change.
  1688. */
  1689. #define SH_ETH_REG_DUMP_VERSION 1
  1690. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1691. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1692. {
  1693. struct sh_eth_private *mdp = netdev_priv(ndev);
  1694. struct sh_eth_cpu_data *cd = mdp->cd;
  1695. u32 *valid_map;
  1696. size_t len;
  1697. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1698. /* Dump starts with a bitmap that tells ethtool which
  1699. * registers are defined for this chip.
  1700. */
  1701. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1702. if (buf) {
  1703. valid_map = buf;
  1704. buf += len;
  1705. } else {
  1706. valid_map = NULL;
  1707. }
  1708. /* Add a register to the dump, if it has a defined offset.
  1709. * This automatically skips most undefined registers, but for
  1710. * some it is also necessary to check a capability flag in
  1711. * struct sh_eth_cpu_data.
  1712. */
  1713. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1714. #define add_reg_from(reg, read_expr) do { \
  1715. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1716. if (buf) { \
  1717. mark_reg_valid(reg); \
  1718. *buf++ = read_expr; \
  1719. } \
  1720. ++len; \
  1721. } \
  1722. } while (0)
  1723. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1724. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1725. add_reg(EDSR);
  1726. add_reg(EDMR);
  1727. add_reg(EDTRR);
  1728. add_reg(EDRRR);
  1729. add_reg(EESR);
  1730. add_reg(EESIPR);
  1731. add_reg(TDLAR);
  1732. add_reg(TDFAR);
  1733. add_reg(TDFXR);
  1734. add_reg(TDFFR);
  1735. add_reg(RDLAR);
  1736. add_reg(RDFAR);
  1737. add_reg(RDFXR);
  1738. add_reg(RDFFR);
  1739. add_reg(TRSCER);
  1740. add_reg(RMFCR);
  1741. add_reg(TFTR);
  1742. add_reg(FDR);
  1743. add_reg(RMCR);
  1744. add_reg(TFUCR);
  1745. add_reg(RFOCR);
  1746. if (cd->rmiimode)
  1747. add_reg(RMIIMODE);
  1748. add_reg(FCFTR);
  1749. if (cd->rpadir)
  1750. add_reg(RPADIR);
  1751. if (!cd->no_trimd)
  1752. add_reg(TRIMD);
  1753. add_reg(ECMR);
  1754. add_reg(ECSR);
  1755. add_reg(ECSIPR);
  1756. add_reg(PIR);
  1757. if (!cd->no_psr)
  1758. add_reg(PSR);
  1759. add_reg(RDMLR);
  1760. add_reg(RFLR);
  1761. add_reg(IPGR);
  1762. if (cd->apr)
  1763. add_reg(APR);
  1764. if (cd->mpr)
  1765. add_reg(MPR);
  1766. add_reg(RFCR);
  1767. add_reg(RFCF);
  1768. if (cd->tpauser)
  1769. add_reg(TPAUSER);
  1770. add_reg(TPAUSECR);
  1771. add_reg(GECMR);
  1772. if (cd->bculr)
  1773. add_reg(BCULR);
  1774. add_reg(MAHR);
  1775. add_reg(MALR);
  1776. add_reg(TROCR);
  1777. add_reg(CDCR);
  1778. add_reg(LCCR);
  1779. add_reg(CNDCR);
  1780. add_reg(CEFCR);
  1781. add_reg(FRECR);
  1782. add_reg(TSFRCR);
  1783. add_reg(TLFRCR);
  1784. add_reg(CERCR);
  1785. add_reg(CEECR);
  1786. add_reg(MAFCR);
  1787. if (cd->rtrate)
  1788. add_reg(RTRATE);
  1789. if (cd->hw_checksum)
  1790. add_reg(CSMR);
  1791. if (cd->select_mii)
  1792. add_reg(RMII_MII);
  1793. add_reg(ARSTR);
  1794. if (cd->tsu) {
  1795. add_tsu_reg(TSU_CTRST);
  1796. add_tsu_reg(TSU_FWEN0);
  1797. add_tsu_reg(TSU_FWEN1);
  1798. add_tsu_reg(TSU_FCM);
  1799. add_tsu_reg(TSU_BSYSL0);
  1800. add_tsu_reg(TSU_BSYSL1);
  1801. add_tsu_reg(TSU_PRISL0);
  1802. add_tsu_reg(TSU_PRISL1);
  1803. add_tsu_reg(TSU_FWSL0);
  1804. add_tsu_reg(TSU_FWSL1);
  1805. add_tsu_reg(TSU_FWSLC);
  1806. add_tsu_reg(TSU_QTAG0);
  1807. add_tsu_reg(TSU_QTAG1);
  1808. add_tsu_reg(TSU_QTAGM0);
  1809. add_tsu_reg(TSU_QTAGM1);
  1810. add_tsu_reg(TSU_FWSR);
  1811. add_tsu_reg(TSU_FWINMK);
  1812. add_tsu_reg(TSU_ADQT0);
  1813. add_tsu_reg(TSU_ADQT1);
  1814. add_tsu_reg(TSU_VTAG0);
  1815. add_tsu_reg(TSU_VTAG1);
  1816. add_tsu_reg(TSU_ADSBSY);
  1817. add_tsu_reg(TSU_TEN);
  1818. add_tsu_reg(TSU_POST1);
  1819. add_tsu_reg(TSU_POST2);
  1820. add_tsu_reg(TSU_POST3);
  1821. add_tsu_reg(TSU_POST4);
  1822. if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
  1823. /* This is the start of a table, not just a single
  1824. * register.
  1825. */
  1826. if (buf) {
  1827. unsigned int i;
  1828. mark_reg_valid(TSU_ADRH0);
  1829. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1830. *buf++ = ioread32(
  1831. mdp->tsu_addr +
  1832. mdp->reg_offset[TSU_ADRH0] +
  1833. i * 4);
  1834. }
  1835. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1836. }
  1837. }
  1838. #undef mark_reg_valid
  1839. #undef add_reg_from
  1840. #undef add_reg
  1841. #undef add_tsu_reg
  1842. return len * 4;
  1843. }
  1844. static int sh_eth_get_regs_len(struct net_device *ndev)
  1845. {
  1846. return __sh_eth_get_regs(ndev, NULL);
  1847. }
  1848. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1849. void *buf)
  1850. {
  1851. struct sh_eth_private *mdp = netdev_priv(ndev);
  1852. regs->version = SH_ETH_REG_DUMP_VERSION;
  1853. pm_runtime_get_sync(&mdp->pdev->dev);
  1854. __sh_eth_get_regs(ndev, buf);
  1855. pm_runtime_put_sync(&mdp->pdev->dev);
  1856. }
  1857. static int sh_eth_nway_reset(struct net_device *ndev)
  1858. {
  1859. struct sh_eth_private *mdp = netdev_priv(ndev);
  1860. unsigned long flags;
  1861. int ret;
  1862. if (!ndev->phydev)
  1863. return -ENODEV;
  1864. spin_lock_irqsave(&mdp->lock, flags);
  1865. ret = phy_start_aneg(ndev->phydev);
  1866. spin_unlock_irqrestore(&mdp->lock, flags);
  1867. return ret;
  1868. }
  1869. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1870. {
  1871. struct sh_eth_private *mdp = netdev_priv(ndev);
  1872. return mdp->msg_enable;
  1873. }
  1874. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1875. {
  1876. struct sh_eth_private *mdp = netdev_priv(ndev);
  1877. mdp->msg_enable = value;
  1878. }
  1879. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1880. "rx_current", "tx_current",
  1881. "rx_dirty", "tx_dirty",
  1882. };
  1883. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1884. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1885. {
  1886. switch (sset) {
  1887. case ETH_SS_STATS:
  1888. return SH_ETH_STATS_LEN;
  1889. default:
  1890. return -EOPNOTSUPP;
  1891. }
  1892. }
  1893. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1894. struct ethtool_stats *stats, u64 *data)
  1895. {
  1896. struct sh_eth_private *mdp = netdev_priv(ndev);
  1897. int i = 0;
  1898. /* device-specific stats */
  1899. data[i++] = mdp->cur_rx;
  1900. data[i++] = mdp->cur_tx;
  1901. data[i++] = mdp->dirty_rx;
  1902. data[i++] = mdp->dirty_tx;
  1903. }
  1904. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1905. {
  1906. switch (stringset) {
  1907. case ETH_SS_STATS:
  1908. memcpy(data, *sh_eth_gstrings_stats,
  1909. sizeof(sh_eth_gstrings_stats));
  1910. break;
  1911. }
  1912. }
  1913. static void sh_eth_get_ringparam(struct net_device *ndev,
  1914. struct ethtool_ringparam *ring)
  1915. {
  1916. struct sh_eth_private *mdp = netdev_priv(ndev);
  1917. ring->rx_max_pending = RX_RING_MAX;
  1918. ring->tx_max_pending = TX_RING_MAX;
  1919. ring->rx_pending = mdp->num_rx_ring;
  1920. ring->tx_pending = mdp->num_tx_ring;
  1921. }
  1922. static int sh_eth_set_ringparam(struct net_device *ndev,
  1923. struct ethtool_ringparam *ring)
  1924. {
  1925. struct sh_eth_private *mdp = netdev_priv(ndev);
  1926. int ret;
  1927. if (ring->tx_pending > TX_RING_MAX ||
  1928. ring->rx_pending > RX_RING_MAX ||
  1929. ring->tx_pending < TX_RING_MIN ||
  1930. ring->rx_pending < RX_RING_MIN)
  1931. return -EINVAL;
  1932. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1933. return -EINVAL;
  1934. if (netif_running(ndev)) {
  1935. netif_device_detach(ndev);
  1936. netif_tx_disable(ndev);
  1937. /* Serialise with the interrupt handler and NAPI, then
  1938. * disable interrupts. We have to clear the
  1939. * irq_enabled flag first to ensure that interrupts
  1940. * won't be re-enabled.
  1941. */
  1942. mdp->irq_enabled = false;
  1943. synchronize_irq(ndev->irq);
  1944. napi_synchronize(&mdp->napi);
  1945. sh_eth_write(ndev, 0x0000, EESIPR);
  1946. sh_eth_dev_exit(ndev);
  1947. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1948. sh_eth_ring_free(ndev);
  1949. }
  1950. /* Set new parameters */
  1951. mdp->num_rx_ring = ring->rx_pending;
  1952. mdp->num_tx_ring = ring->tx_pending;
  1953. if (netif_running(ndev)) {
  1954. ret = sh_eth_ring_init(ndev);
  1955. if (ret < 0) {
  1956. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1957. __func__);
  1958. return ret;
  1959. }
  1960. ret = sh_eth_dev_init(ndev);
  1961. if (ret < 0) {
  1962. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1963. __func__);
  1964. return ret;
  1965. }
  1966. netif_device_attach(ndev);
  1967. }
  1968. return 0;
  1969. }
  1970. static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1971. {
  1972. struct sh_eth_private *mdp = netdev_priv(ndev);
  1973. wol->supported = 0;
  1974. wol->wolopts = 0;
  1975. if (mdp->cd->magic && mdp->clk) {
  1976. wol->supported = WAKE_MAGIC;
  1977. wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
  1978. }
  1979. }
  1980. static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1981. {
  1982. struct sh_eth_private *mdp = netdev_priv(ndev);
  1983. if (!mdp->cd->magic || !mdp->clk || wol->wolopts & ~WAKE_MAGIC)
  1984. return -EOPNOTSUPP;
  1985. mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
  1986. device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
  1987. return 0;
  1988. }
  1989. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1990. .get_regs_len = sh_eth_get_regs_len,
  1991. .get_regs = sh_eth_get_regs,
  1992. .nway_reset = sh_eth_nway_reset,
  1993. .get_msglevel = sh_eth_get_msglevel,
  1994. .set_msglevel = sh_eth_set_msglevel,
  1995. .get_link = ethtool_op_get_link,
  1996. .get_strings = sh_eth_get_strings,
  1997. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1998. .get_sset_count = sh_eth_get_sset_count,
  1999. .get_ringparam = sh_eth_get_ringparam,
  2000. .set_ringparam = sh_eth_set_ringparam,
  2001. .get_link_ksettings = sh_eth_get_link_ksettings,
  2002. .set_link_ksettings = sh_eth_set_link_ksettings,
  2003. .get_wol = sh_eth_get_wol,
  2004. .set_wol = sh_eth_set_wol,
  2005. };
  2006. /* network device open function */
  2007. static int sh_eth_open(struct net_device *ndev)
  2008. {
  2009. struct sh_eth_private *mdp = netdev_priv(ndev);
  2010. int ret;
  2011. pm_runtime_get_sync(&mdp->pdev->dev);
  2012. napi_enable(&mdp->napi);
  2013. ret = request_irq(ndev->irq, sh_eth_interrupt,
  2014. mdp->cd->irq_flags, ndev->name, ndev);
  2015. if (ret) {
  2016. netdev_err(ndev, "Can not assign IRQ number\n");
  2017. goto out_napi_off;
  2018. }
  2019. /* Descriptor set */
  2020. ret = sh_eth_ring_init(ndev);
  2021. if (ret)
  2022. goto out_free_irq;
  2023. /* device init */
  2024. ret = sh_eth_dev_init(ndev);
  2025. if (ret)
  2026. goto out_free_irq;
  2027. /* PHY control start*/
  2028. ret = sh_eth_phy_start(ndev);
  2029. if (ret)
  2030. goto out_free_irq;
  2031. netif_start_queue(ndev);
  2032. mdp->is_opened = 1;
  2033. return ret;
  2034. out_free_irq:
  2035. free_irq(ndev->irq, ndev);
  2036. out_napi_off:
  2037. napi_disable(&mdp->napi);
  2038. pm_runtime_put_sync(&mdp->pdev->dev);
  2039. return ret;
  2040. }
  2041. /* Timeout function */
  2042. static void sh_eth_tx_timeout(struct net_device *ndev)
  2043. {
  2044. struct sh_eth_private *mdp = netdev_priv(ndev);
  2045. struct sh_eth_rxdesc *rxdesc;
  2046. int i;
  2047. netif_stop_queue(ndev);
  2048. netif_err(mdp, timer, ndev,
  2049. "transmit timed out, status %8.8x, resetting...\n",
  2050. sh_eth_read(ndev, EESR));
  2051. /* tx_errors count up */
  2052. ndev->stats.tx_errors++;
  2053. /* Free all the skbuffs in the Rx queue. */
  2054. for (i = 0; i < mdp->num_rx_ring; i++) {
  2055. rxdesc = &mdp->rx_ring[i];
  2056. rxdesc->status = cpu_to_le32(0);
  2057. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  2058. dev_kfree_skb(mdp->rx_skbuff[i]);
  2059. mdp->rx_skbuff[i] = NULL;
  2060. }
  2061. for (i = 0; i < mdp->num_tx_ring; i++) {
  2062. dev_kfree_skb(mdp->tx_skbuff[i]);
  2063. mdp->tx_skbuff[i] = NULL;
  2064. }
  2065. /* device init */
  2066. sh_eth_dev_init(ndev);
  2067. netif_start_queue(ndev);
  2068. }
  2069. /* Packet transmit function */
  2070. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  2071. {
  2072. struct sh_eth_private *mdp = netdev_priv(ndev);
  2073. struct sh_eth_txdesc *txdesc;
  2074. dma_addr_t dma_addr;
  2075. u32 entry;
  2076. unsigned long flags;
  2077. spin_lock_irqsave(&mdp->lock, flags);
  2078. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2079. if (!sh_eth_tx_free(ndev, true)) {
  2080. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2081. netif_stop_queue(ndev);
  2082. spin_unlock_irqrestore(&mdp->lock, flags);
  2083. return NETDEV_TX_BUSY;
  2084. }
  2085. }
  2086. spin_unlock_irqrestore(&mdp->lock, flags);
  2087. if (skb_put_padto(skb, ETH_ZLEN))
  2088. return NETDEV_TX_OK;
  2089. entry = mdp->cur_tx % mdp->num_tx_ring;
  2090. mdp->tx_skbuff[entry] = skb;
  2091. txdesc = &mdp->tx_ring[entry];
  2092. /* soft swap. */
  2093. if (!mdp->cd->hw_swap)
  2094. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2095. dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  2096. DMA_TO_DEVICE);
  2097. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  2098. kfree_skb(skb);
  2099. return NETDEV_TX_OK;
  2100. }
  2101. txdesc->addr = cpu_to_le32(dma_addr);
  2102. txdesc->len = cpu_to_le32(skb->len << 16);
  2103. dma_wmb(); /* TACT bit must be set after all the above writes */
  2104. if (entry >= mdp->num_tx_ring - 1)
  2105. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2106. else
  2107. txdesc->status |= cpu_to_le32(TD_TACT);
  2108. mdp->cur_tx++;
  2109. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  2110. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  2111. return NETDEV_TX_OK;
  2112. }
  2113. /* The statistics registers have write-clear behaviour, which means we
  2114. * will lose any increment between the read and write. We mitigate
  2115. * this by only clearing when we read a non-zero value, so we will
  2116. * never falsely report a total of zero.
  2117. */
  2118. static void
  2119. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2120. {
  2121. u32 delta = sh_eth_read(ndev, reg);
  2122. if (delta) {
  2123. *stat += delta;
  2124. sh_eth_write(ndev, 0, reg);
  2125. }
  2126. }
  2127. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2128. {
  2129. struct sh_eth_private *mdp = netdev_priv(ndev);
  2130. if (sh_eth_is_rz_fast_ether(mdp))
  2131. return &ndev->stats;
  2132. if (!mdp->is_opened)
  2133. return &ndev->stats;
  2134. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2135. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2136. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2137. if (sh_eth_is_gether(mdp)) {
  2138. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2139. CERCR);
  2140. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2141. CEECR);
  2142. } else {
  2143. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2144. CNDCR);
  2145. }
  2146. return &ndev->stats;
  2147. }
  2148. /* device close function */
  2149. static int sh_eth_close(struct net_device *ndev)
  2150. {
  2151. struct sh_eth_private *mdp = netdev_priv(ndev);
  2152. netif_stop_queue(ndev);
  2153. /* Serialise with the interrupt handler and NAPI, then disable
  2154. * interrupts. We have to clear the irq_enabled flag first to
  2155. * ensure that interrupts won't be re-enabled.
  2156. */
  2157. mdp->irq_enabled = false;
  2158. synchronize_irq(ndev->irq);
  2159. napi_disable(&mdp->napi);
  2160. sh_eth_write(ndev, 0x0000, EESIPR);
  2161. sh_eth_dev_exit(ndev);
  2162. /* PHY Disconnect */
  2163. if (ndev->phydev) {
  2164. phy_stop(ndev->phydev);
  2165. phy_disconnect(ndev->phydev);
  2166. }
  2167. free_irq(ndev->irq, ndev);
  2168. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2169. sh_eth_ring_free(ndev);
  2170. pm_runtime_put_sync(&mdp->pdev->dev);
  2171. mdp->is_opened = 0;
  2172. return 0;
  2173. }
  2174. /* ioctl to device function */
  2175. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2176. {
  2177. struct phy_device *phydev = ndev->phydev;
  2178. if (!netif_running(ndev))
  2179. return -EINVAL;
  2180. if (!phydev)
  2181. return -ENODEV;
  2182. return phy_mii_ioctl(phydev, rq, cmd);
  2183. }
  2184. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2185. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2186. int entry)
  2187. {
  2188. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2189. }
  2190. static u32 sh_eth_tsu_get_post_mask(int entry)
  2191. {
  2192. return 0x0f << (28 - ((entry % 8) * 4));
  2193. }
  2194. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2195. {
  2196. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2197. }
  2198. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2199. int entry)
  2200. {
  2201. struct sh_eth_private *mdp = netdev_priv(ndev);
  2202. u32 tmp;
  2203. void *reg_offset;
  2204. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2205. tmp = ioread32(reg_offset);
  2206. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2207. }
  2208. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2209. int entry)
  2210. {
  2211. struct sh_eth_private *mdp = netdev_priv(ndev);
  2212. u32 post_mask, ref_mask, tmp;
  2213. void *reg_offset;
  2214. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2215. post_mask = sh_eth_tsu_get_post_mask(entry);
  2216. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2217. tmp = ioread32(reg_offset);
  2218. iowrite32(tmp & ~post_mask, reg_offset);
  2219. /* If other port enables, the function returns "true" */
  2220. return tmp & ref_mask;
  2221. }
  2222. static int sh_eth_tsu_busy(struct net_device *ndev)
  2223. {
  2224. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2225. struct sh_eth_private *mdp = netdev_priv(ndev);
  2226. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2227. udelay(10);
  2228. timeout--;
  2229. if (timeout <= 0) {
  2230. netdev_err(ndev, "%s: timeout\n", __func__);
  2231. return -ETIMEDOUT;
  2232. }
  2233. }
  2234. return 0;
  2235. }
  2236. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2237. const u8 *addr)
  2238. {
  2239. u32 val;
  2240. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2241. iowrite32(val, reg);
  2242. if (sh_eth_tsu_busy(ndev) < 0)
  2243. return -EBUSY;
  2244. val = addr[4] << 8 | addr[5];
  2245. iowrite32(val, reg + 4);
  2246. if (sh_eth_tsu_busy(ndev) < 0)
  2247. return -EBUSY;
  2248. return 0;
  2249. }
  2250. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2251. {
  2252. u32 val;
  2253. val = ioread32(reg);
  2254. addr[0] = (val >> 24) & 0xff;
  2255. addr[1] = (val >> 16) & 0xff;
  2256. addr[2] = (val >> 8) & 0xff;
  2257. addr[3] = val & 0xff;
  2258. val = ioread32(reg + 4);
  2259. addr[4] = (val >> 8) & 0xff;
  2260. addr[5] = val & 0xff;
  2261. }
  2262. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2263. {
  2264. struct sh_eth_private *mdp = netdev_priv(ndev);
  2265. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2266. int i;
  2267. u8 c_addr[ETH_ALEN];
  2268. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2269. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2270. if (ether_addr_equal(addr, c_addr))
  2271. return i;
  2272. }
  2273. return -ENOENT;
  2274. }
  2275. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2276. {
  2277. u8 blank[ETH_ALEN];
  2278. int entry;
  2279. memset(blank, 0, sizeof(blank));
  2280. entry = sh_eth_tsu_find_entry(ndev, blank);
  2281. return (entry < 0) ? -ENOMEM : entry;
  2282. }
  2283. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2284. int entry)
  2285. {
  2286. struct sh_eth_private *mdp = netdev_priv(ndev);
  2287. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2288. int ret;
  2289. u8 blank[ETH_ALEN];
  2290. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2291. ~(1 << (31 - entry)), TSU_TEN);
  2292. memset(blank, 0, sizeof(blank));
  2293. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2294. if (ret < 0)
  2295. return ret;
  2296. return 0;
  2297. }
  2298. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2299. {
  2300. struct sh_eth_private *mdp = netdev_priv(ndev);
  2301. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2302. int i, ret;
  2303. if (!mdp->cd->tsu)
  2304. return 0;
  2305. i = sh_eth_tsu_find_entry(ndev, addr);
  2306. if (i < 0) {
  2307. /* No entry found, create one */
  2308. i = sh_eth_tsu_find_empty(ndev);
  2309. if (i < 0)
  2310. return -ENOMEM;
  2311. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2312. if (ret < 0)
  2313. return ret;
  2314. /* Enable the entry */
  2315. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2316. (1 << (31 - i)), TSU_TEN);
  2317. }
  2318. /* Entry found or created, enable POST */
  2319. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2320. return 0;
  2321. }
  2322. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2323. {
  2324. struct sh_eth_private *mdp = netdev_priv(ndev);
  2325. int i, ret;
  2326. if (!mdp->cd->tsu)
  2327. return 0;
  2328. i = sh_eth_tsu_find_entry(ndev, addr);
  2329. if (i) {
  2330. /* Entry found */
  2331. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2332. goto done;
  2333. /* Disable the entry if both ports was disabled */
  2334. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2335. if (ret < 0)
  2336. return ret;
  2337. }
  2338. done:
  2339. return 0;
  2340. }
  2341. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2342. {
  2343. struct sh_eth_private *mdp = netdev_priv(ndev);
  2344. int i, ret;
  2345. if (!mdp->cd->tsu)
  2346. return 0;
  2347. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2348. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2349. continue;
  2350. /* Disable the entry if both ports was disabled */
  2351. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2352. if (ret < 0)
  2353. return ret;
  2354. }
  2355. return 0;
  2356. }
  2357. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2358. {
  2359. struct sh_eth_private *mdp = netdev_priv(ndev);
  2360. u8 addr[ETH_ALEN];
  2361. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2362. int i;
  2363. if (!mdp->cd->tsu)
  2364. return;
  2365. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2366. sh_eth_tsu_read_entry(reg_offset, addr);
  2367. if (is_multicast_ether_addr(addr))
  2368. sh_eth_tsu_del_entry(ndev, addr);
  2369. }
  2370. }
  2371. /* Update promiscuous flag and multicast filter */
  2372. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2373. {
  2374. struct sh_eth_private *mdp = netdev_priv(ndev);
  2375. u32 ecmr_bits;
  2376. int mcast_all = 0;
  2377. unsigned long flags;
  2378. spin_lock_irqsave(&mdp->lock, flags);
  2379. /* Initial condition is MCT = 1, PRM = 0.
  2380. * Depending on ndev->flags, set PRM or clear MCT
  2381. */
  2382. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2383. if (mdp->cd->tsu)
  2384. ecmr_bits |= ECMR_MCT;
  2385. if (!(ndev->flags & IFF_MULTICAST)) {
  2386. sh_eth_tsu_purge_mcast(ndev);
  2387. mcast_all = 1;
  2388. }
  2389. if (ndev->flags & IFF_ALLMULTI) {
  2390. sh_eth_tsu_purge_mcast(ndev);
  2391. ecmr_bits &= ~ECMR_MCT;
  2392. mcast_all = 1;
  2393. }
  2394. if (ndev->flags & IFF_PROMISC) {
  2395. sh_eth_tsu_purge_all(ndev);
  2396. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2397. } else if (mdp->cd->tsu) {
  2398. struct netdev_hw_addr *ha;
  2399. netdev_for_each_mc_addr(ha, ndev) {
  2400. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2401. continue;
  2402. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2403. if (!mcast_all) {
  2404. sh_eth_tsu_purge_mcast(ndev);
  2405. ecmr_bits &= ~ECMR_MCT;
  2406. mcast_all = 1;
  2407. }
  2408. }
  2409. }
  2410. }
  2411. /* update the ethernet mode */
  2412. sh_eth_write(ndev, ecmr_bits, ECMR);
  2413. spin_unlock_irqrestore(&mdp->lock, flags);
  2414. }
  2415. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2416. {
  2417. if (!mdp->port)
  2418. return TSU_VTAG0;
  2419. else
  2420. return TSU_VTAG1;
  2421. }
  2422. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2423. __be16 proto, u16 vid)
  2424. {
  2425. struct sh_eth_private *mdp = netdev_priv(ndev);
  2426. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2427. if (unlikely(!mdp->cd->tsu))
  2428. return -EPERM;
  2429. /* No filtering if vid = 0 */
  2430. if (!vid)
  2431. return 0;
  2432. mdp->vlan_num_ids++;
  2433. /* The controller has one VLAN tag HW filter. So, if the filter is
  2434. * already enabled, the driver disables it and the filte
  2435. */
  2436. if (mdp->vlan_num_ids > 1) {
  2437. /* disable VLAN filter */
  2438. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2439. return 0;
  2440. }
  2441. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2442. vtag_reg_index);
  2443. return 0;
  2444. }
  2445. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2446. __be16 proto, u16 vid)
  2447. {
  2448. struct sh_eth_private *mdp = netdev_priv(ndev);
  2449. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2450. if (unlikely(!mdp->cd->tsu))
  2451. return -EPERM;
  2452. /* No filtering if vid = 0 */
  2453. if (!vid)
  2454. return 0;
  2455. mdp->vlan_num_ids--;
  2456. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2457. return 0;
  2458. }
  2459. /* SuperH's TSU register init function */
  2460. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2461. {
  2462. if (sh_eth_is_rz_fast_ether(mdp)) {
  2463. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2464. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
  2465. TSU_FWSLC); /* Enable POST registers */
  2466. return;
  2467. }
  2468. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2469. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2470. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2471. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2472. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2473. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2474. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2475. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2476. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2477. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2478. if (sh_eth_is_gether(mdp)) {
  2479. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2480. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2481. } else {
  2482. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2483. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2484. }
  2485. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2486. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2487. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2488. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2489. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2490. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2491. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2492. }
  2493. /* MDIO bus release function */
  2494. static int sh_mdio_release(struct sh_eth_private *mdp)
  2495. {
  2496. /* unregister mdio bus */
  2497. mdiobus_unregister(mdp->mii_bus);
  2498. /* free bitbang info */
  2499. free_mdio_bitbang(mdp->mii_bus);
  2500. return 0;
  2501. }
  2502. /* MDIO bus init function */
  2503. static int sh_mdio_init(struct sh_eth_private *mdp,
  2504. struct sh_eth_plat_data *pd)
  2505. {
  2506. int ret;
  2507. struct bb_info *bitbang;
  2508. struct platform_device *pdev = mdp->pdev;
  2509. struct device *dev = &mdp->pdev->dev;
  2510. /* create bit control struct for PHY */
  2511. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2512. if (!bitbang)
  2513. return -ENOMEM;
  2514. /* bitbang init */
  2515. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2516. bitbang->set_gate = pd->set_mdio_gate;
  2517. bitbang->ctrl.ops = &bb_ops;
  2518. /* MII controller setting */
  2519. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2520. if (!mdp->mii_bus)
  2521. return -ENOMEM;
  2522. /* Hook up MII support for ethtool */
  2523. mdp->mii_bus->name = "sh_mii";
  2524. mdp->mii_bus->parent = dev;
  2525. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2526. pdev->name, pdev->id);
  2527. /* register MDIO bus */
  2528. if (dev->of_node) {
  2529. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2530. } else {
  2531. if (pd->phy_irq > 0)
  2532. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2533. ret = mdiobus_register(mdp->mii_bus);
  2534. }
  2535. if (ret)
  2536. goto out_free_bus;
  2537. return 0;
  2538. out_free_bus:
  2539. free_mdio_bitbang(mdp->mii_bus);
  2540. return ret;
  2541. }
  2542. static const u16 *sh_eth_get_register_offset(int register_type)
  2543. {
  2544. const u16 *reg_offset = NULL;
  2545. switch (register_type) {
  2546. case SH_ETH_REG_GIGABIT:
  2547. reg_offset = sh_eth_offset_gigabit;
  2548. break;
  2549. case SH_ETH_REG_FAST_RZ:
  2550. reg_offset = sh_eth_offset_fast_rz;
  2551. break;
  2552. case SH_ETH_REG_FAST_RCAR:
  2553. reg_offset = sh_eth_offset_fast_rcar;
  2554. break;
  2555. case SH_ETH_REG_FAST_SH4:
  2556. reg_offset = sh_eth_offset_fast_sh4;
  2557. break;
  2558. case SH_ETH_REG_FAST_SH3_SH2:
  2559. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2560. break;
  2561. }
  2562. return reg_offset;
  2563. }
  2564. static const struct net_device_ops sh_eth_netdev_ops = {
  2565. .ndo_open = sh_eth_open,
  2566. .ndo_stop = sh_eth_close,
  2567. .ndo_start_xmit = sh_eth_start_xmit,
  2568. .ndo_get_stats = sh_eth_get_stats,
  2569. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2570. .ndo_tx_timeout = sh_eth_tx_timeout,
  2571. .ndo_do_ioctl = sh_eth_do_ioctl,
  2572. .ndo_validate_addr = eth_validate_addr,
  2573. .ndo_set_mac_address = eth_mac_addr,
  2574. };
  2575. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2576. .ndo_open = sh_eth_open,
  2577. .ndo_stop = sh_eth_close,
  2578. .ndo_start_xmit = sh_eth_start_xmit,
  2579. .ndo_get_stats = sh_eth_get_stats,
  2580. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2581. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2582. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2583. .ndo_tx_timeout = sh_eth_tx_timeout,
  2584. .ndo_do_ioctl = sh_eth_do_ioctl,
  2585. .ndo_validate_addr = eth_validate_addr,
  2586. .ndo_set_mac_address = eth_mac_addr,
  2587. };
  2588. #ifdef CONFIG_OF
  2589. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2590. {
  2591. struct device_node *np = dev->of_node;
  2592. struct sh_eth_plat_data *pdata;
  2593. const char *mac_addr;
  2594. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2595. if (!pdata)
  2596. return NULL;
  2597. pdata->phy_interface = of_get_phy_mode(np);
  2598. mac_addr = of_get_mac_address(np);
  2599. if (mac_addr)
  2600. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2601. pdata->no_ether_link =
  2602. of_property_read_bool(np, "renesas,no-ether-link");
  2603. pdata->ether_link_active_low =
  2604. of_property_read_bool(np, "renesas,ether-link-active-low");
  2605. return pdata;
  2606. }
  2607. static const struct of_device_id sh_eth_match_table[] = {
  2608. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2609. { .compatible = "renesas,ether-r8a7743", .data = &r8a779x_data },
  2610. { .compatible = "renesas,ether-r8a7745", .data = &r8a779x_data },
  2611. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2612. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2613. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2614. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2615. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2616. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2617. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2618. { }
  2619. };
  2620. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2621. #else
  2622. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2623. {
  2624. return NULL;
  2625. }
  2626. #endif
  2627. static int sh_eth_drv_probe(struct platform_device *pdev)
  2628. {
  2629. struct resource *res;
  2630. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2631. const struct platform_device_id *id = platform_get_device_id(pdev);
  2632. struct sh_eth_private *mdp;
  2633. struct net_device *ndev;
  2634. int ret, devno;
  2635. /* get base addr */
  2636. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2637. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2638. if (!ndev)
  2639. return -ENOMEM;
  2640. pm_runtime_enable(&pdev->dev);
  2641. pm_runtime_get_sync(&pdev->dev);
  2642. devno = pdev->id;
  2643. if (devno < 0)
  2644. devno = 0;
  2645. ret = platform_get_irq(pdev, 0);
  2646. if (ret < 0)
  2647. goto out_release;
  2648. ndev->irq = ret;
  2649. SET_NETDEV_DEV(ndev, &pdev->dev);
  2650. mdp = netdev_priv(ndev);
  2651. mdp->num_tx_ring = TX_RING_SIZE;
  2652. mdp->num_rx_ring = RX_RING_SIZE;
  2653. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2654. if (IS_ERR(mdp->addr)) {
  2655. ret = PTR_ERR(mdp->addr);
  2656. goto out_release;
  2657. }
  2658. /* Get clock, if not found that's OK but Wake-On-Lan is unavailable */
  2659. mdp->clk = devm_clk_get(&pdev->dev, NULL);
  2660. if (IS_ERR(mdp->clk))
  2661. mdp->clk = NULL;
  2662. ndev->base_addr = res->start;
  2663. spin_lock_init(&mdp->lock);
  2664. mdp->pdev = pdev;
  2665. if (pdev->dev.of_node)
  2666. pd = sh_eth_parse_dt(&pdev->dev);
  2667. if (!pd) {
  2668. dev_err(&pdev->dev, "no platform data\n");
  2669. ret = -EINVAL;
  2670. goto out_release;
  2671. }
  2672. /* get PHY ID */
  2673. mdp->phy_id = pd->phy;
  2674. mdp->phy_interface = pd->phy_interface;
  2675. mdp->no_ether_link = pd->no_ether_link;
  2676. mdp->ether_link_active_low = pd->ether_link_active_low;
  2677. /* set cpu data */
  2678. if (id)
  2679. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2680. else
  2681. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2682. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2683. if (!mdp->reg_offset) {
  2684. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2685. mdp->cd->register_type);
  2686. ret = -EINVAL;
  2687. goto out_release;
  2688. }
  2689. sh_eth_set_default_cpu_data(mdp->cd);
  2690. /* set function */
  2691. if (mdp->cd->tsu)
  2692. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2693. else
  2694. ndev->netdev_ops = &sh_eth_netdev_ops;
  2695. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2696. ndev->watchdog_timeo = TX_TIMEOUT;
  2697. /* debug message level */
  2698. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2699. /* read and set MAC address */
  2700. read_mac_address(ndev, pd->mac_addr);
  2701. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2702. dev_warn(&pdev->dev,
  2703. "no valid MAC address supplied, using a random one.\n");
  2704. eth_hw_addr_random(ndev);
  2705. }
  2706. /* ioremap the TSU registers */
  2707. if (mdp->cd->tsu) {
  2708. struct resource *rtsu;
  2709. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2710. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2711. if (IS_ERR(mdp->tsu_addr)) {
  2712. ret = PTR_ERR(mdp->tsu_addr);
  2713. goto out_release;
  2714. }
  2715. mdp->port = devno % 2;
  2716. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2717. }
  2718. /* initialize first or needed device */
  2719. if (!devno || pd->needs_init) {
  2720. if (mdp->cd->chip_reset)
  2721. mdp->cd->chip_reset(ndev);
  2722. if (mdp->cd->tsu) {
  2723. /* TSU init (Init only)*/
  2724. sh_eth_tsu_init(mdp);
  2725. }
  2726. }
  2727. if (mdp->cd->rmiimode)
  2728. sh_eth_write(ndev, 0x1, RMIIMODE);
  2729. /* MDIO bus init */
  2730. ret = sh_mdio_init(mdp, pd);
  2731. if (ret) {
  2732. if (ret != -EPROBE_DEFER)
  2733. dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
  2734. goto out_release;
  2735. }
  2736. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2737. /* network device register */
  2738. ret = register_netdev(ndev);
  2739. if (ret)
  2740. goto out_napi_del;
  2741. if (mdp->cd->magic && mdp->clk)
  2742. device_set_wakeup_capable(&pdev->dev, 1);
  2743. /* print device information */
  2744. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2745. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2746. pm_runtime_put(&pdev->dev);
  2747. platform_set_drvdata(pdev, ndev);
  2748. return ret;
  2749. out_napi_del:
  2750. netif_napi_del(&mdp->napi);
  2751. sh_mdio_release(mdp);
  2752. out_release:
  2753. /* net_dev free */
  2754. if (ndev)
  2755. free_netdev(ndev);
  2756. pm_runtime_put(&pdev->dev);
  2757. pm_runtime_disable(&pdev->dev);
  2758. return ret;
  2759. }
  2760. static int sh_eth_drv_remove(struct platform_device *pdev)
  2761. {
  2762. struct net_device *ndev = platform_get_drvdata(pdev);
  2763. struct sh_eth_private *mdp = netdev_priv(ndev);
  2764. unregister_netdev(ndev);
  2765. netif_napi_del(&mdp->napi);
  2766. sh_mdio_release(mdp);
  2767. pm_runtime_disable(&pdev->dev);
  2768. free_netdev(ndev);
  2769. return 0;
  2770. }
  2771. #ifdef CONFIG_PM
  2772. #ifdef CONFIG_PM_SLEEP
  2773. static int sh_eth_wol_setup(struct net_device *ndev)
  2774. {
  2775. struct sh_eth_private *mdp = netdev_priv(ndev);
  2776. /* Only allow ECI interrupts */
  2777. synchronize_irq(ndev->irq);
  2778. napi_disable(&mdp->napi);
  2779. sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
  2780. /* Enable MagicPacket */
  2781. sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
  2782. /* Increased clock usage so device won't be suspended */
  2783. clk_enable(mdp->clk);
  2784. return enable_irq_wake(ndev->irq);
  2785. }
  2786. static int sh_eth_wol_restore(struct net_device *ndev)
  2787. {
  2788. struct sh_eth_private *mdp = netdev_priv(ndev);
  2789. int ret;
  2790. napi_enable(&mdp->napi);
  2791. /* Disable MagicPacket */
  2792. sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
  2793. /* The device needs to be reset to restore MagicPacket logic
  2794. * for next wakeup. If we close and open the device it will
  2795. * both be reset and all registers restored. This is what
  2796. * happens during suspend and resume without WoL enabled.
  2797. */
  2798. ret = sh_eth_close(ndev);
  2799. if (ret < 0)
  2800. return ret;
  2801. ret = sh_eth_open(ndev);
  2802. if (ret < 0)
  2803. return ret;
  2804. /* Restore clock usage count */
  2805. clk_disable(mdp->clk);
  2806. return disable_irq_wake(ndev->irq);
  2807. }
  2808. static int sh_eth_suspend(struct device *dev)
  2809. {
  2810. struct net_device *ndev = dev_get_drvdata(dev);
  2811. struct sh_eth_private *mdp = netdev_priv(ndev);
  2812. int ret = 0;
  2813. if (!netif_running(ndev))
  2814. return 0;
  2815. netif_device_detach(ndev);
  2816. if (mdp->wol_enabled)
  2817. ret = sh_eth_wol_setup(ndev);
  2818. else
  2819. ret = sh_eth_close(ndev);
  2820. return ret;
  2821. }
  2822. static int sh_eth_resume(struct device *dev)
  2823. {
  2824. struct net_device *ndev = dev_get_drvdata(dev);
  2825. struct sh_eth_private *mdp = netdev_priv(ndev);
  2826. int ret = 0;
  2827. if (!netif_running(ndev))
  2828. return 0;
  2829. if (mdp->wol_enabled)
  2830. ret = sh_eth_wol_restore(ndev);
  2831. else
  2832. ret = sh_eth_open(ndev);
  2833. if (ret < 0)
  2834. return ret;
  2835. netif_device_attach(ndev);
  2836. return ret;
  2837. }
  2838. #endif
  2839. static int sh_eth_runtime_nop(struct device *dev)
  2840. {
  2841. /* Runtime PM callback shared between ->runtime_suspend()
  2842. * and ->runtime_resume(). Simply returns success.
  2843. *
  2844. * This driver re-initializes all registers after
  2845. * pm_runtime_get_sync() anyway so there is no need
  2846. * to save and restore registers here.
  2847. */
  2848. return 0;
  2849. }
  2850. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2851. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2852. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2853. };
  2854. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2855. #else
  2856. #define SH_ETH_PM_OPS NULL
  2857. #endif
  2858. static struct platform_device_id sh_eth_id_table[] = {
  2859. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2860. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2861. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2862. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2863. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2864. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2865. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2866. { }
  2867. };
  2868. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2869. static struct platform_driver sh_eth_driver = {
  2870. .probe = sh_eth_drv_probe,
  2871. .remove = sh_eth_drv_remove,
  2872. .id_table = sh_eth_id_table,
  2873. .driver = {
  2874. .name = CARDNAME,
  2875. .pm = SH_ETH_PM_OPS,
  2876. .of_match_table = of_match_ptr(sh_eth_match_table),
  2877. },
  2878. };
  2879. module_platform_driver(sh_eth_driver);
  2880. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2881. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2882. MODULE_LICENSE("GPL v2");