ravb_main.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245
  1. /* Renesas Ethernet AVB device driver
  2. *
  3. * Copyright (C) 2014-2015 Renesas Electronics Corporation
  4. * Copyright (C) 2015 Renesas Solutions Corp.
  5. * Copyright (C) 2015-2016 Cogent Embedded, Inc. <source@cogentembedded.com>
  6. *
  7. * Based on the SuperH Ethernet driver
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License version 2,
  11. * as published by the Free Software Foundation.
  12. */
  13. #include <linux/cache.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/err.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/if_vlan.h>
  21. #include <linux/kernel.h>
  22. #include <linux/list.h>
  23. #include <linux/module.h>
  24. #include <linux/net_tstamp.h>
  25. #include <linux/of.h>
  26. #include <linux/of_device.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_mdio.h>
  29. #include <linux/of_net.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/slab.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/sys_soc.h>
  34. #include <asm/div64.h>
  35. #include "ravb.h"
  36. #define RAVB_DEF_MSG_ENABLE \
  37. (NETIF_MSG_LINK | \
  38. NETIF_MSG_TIMER | \
  39. NETIF_MSG_RX_ERR | \
  40. NETIF_MSG_TX_ERR)
  41. static const char *ravb_rx_irqs[NUM_RX_QUEUE] = {
  42. "ch0", /* RAVB_BE */
  43. "ch1", /* RAVB_NC */
  44. };
  45. static const char *ravb_tx_irqs[NUM_TX_QUEUE] = {
  46. "ch18", /* RAVB_BE */
  47. "ch19", /* RAVB_NC */
  48. };
  49. void ravb_modify(struct net_device *ndev, enum ravb_reg reg, u32 clear,
  50. u32 set)
  51. {
  52. ravb_write(ndev, (ravb_read(ndev, reg) & ~clear) | set, reg);
  53. }
  54. int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value)
  55. {
  56. int i;
  57. for (i = 0; i < 10000; i++) {
  58. if ((ravb_read(ndev, reg) & mask) == value)
  59. return 0;
  60. udelay(10);
  61. }
  62. return -ETIMEDOUT;
  63. }
  64. static int ravb_config(struct net_device *ndev)
  65. {
  66. int error;
  67. /* Set config mode */
  68. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
  69. /* Check if the operating mode is changed to the config mode */
  70. error = ravb_wait(ndev, CSR, CSR_OPS, CSR_OPS_CONFIG);
  71. if (error)
  72. netdev_err(ndev, "failed to switch device to config mode\n");
  73. return error;
  74. }
  75. static void ravb_set_duplex(struct net_device *ndev)
  76. {
  77. struct ravb_private *priv = netdev_priv(ndev);
  78. ravb_modify(ndev, ECMR, ECMR_DM, priv->duplex ? ECMR_DM : 0);
  79. }
  80. static void ravb_set_rate(struct net_device *ndev)
  81. {
  82. struct ravb_private *priv = netdev_priv(ndev);
  83. switch (priv->speed) {
  84. case 100: /* 100BASE */
  85. ravb_write(ndev, GECMR_SPEED_100, GECMR);
  86. break;
  87. case 1000: /* 1000BASE */
  88. ravb_write(ndev, GECMR_SPEED_1000, GECMR);
  89. break;
  90. }
  91. }
  92. static void ravb_set_buffer_align(struct sk_buff *skb)
  93. {
  94. u32 reserve = (unsigned long)skb->data & (RAVB_ALIGN - 1);
  95. if (reserve)
  96. skb_reserve(skb, RAVB_ALIGN - reserve);
  97. }
  98. /* Get MAC address from the MAC address registers
  99. *
  100. * Ethernet AVB device doesn't have ROM for MAC address.
  101. * This function gets the MAC address that was used by a bootloader.
  102. */
  103. static void ravb_read_mac_address(struct net_device *ndev, const u8 *mac)
  104. {
  105. if (mac) {
  106. ether_addr_copy(ndev->dev_addr, mac);
  107. } else {
  108. u32 mahr = ravb_read(ndev, MAHR);
  109. u32 malr = ravb_read(ndev, MALR);
  110. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  111. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  112. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  113. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  114. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  115. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  116. }
  117. }
  118. static void ravb_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  119. {
  120. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  121. mdiobb);
  122. ravb_modify(priv->ndev, PIR, mask, set ? mask : 0);
  123. }
  124. /* MDC pin control */
  125. static void ravb_set_mdc(struct mdiobb_ctrl *ctrl, int level)
  126. {
  127. ravb_mdio_ctrl(ctrl, PIR_MDC, level);
  128. }
  129. /* Data I/O pin control */
  130. static void ravb_set_mdio_dir(struct mdiobb_ctrl *ctrl, int output)
  131. {
  132. ravb_mdio_ctrl(ctrl, PIR_MMD, output);
  133. }
  134. /* Set data bit */
  135. static void ravb_set_mdio_data(struct mdiobb_ctrl *ctrl, int value)
  136. {
  137. ravb_mdio_ctrl(ctrl, PIR_MDO, value);
  138. }
  139. /* Get data bit */
  140. static int ravb_get_mdio_data(struct mdiobb_ctrl *ctrl)
  141. {
  142. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  143. mdiobb);
  144. return (ravb_read(priv->ndev, PIR) & PIR_MDI) != 0;
  145. }
  146. /* MDIO bus control struct */
  147. static struct mdiobb_ops bb_ops = {
  148. .owner = THIS_MODULE,
  149. .set_mdc = ravb_set_mdc,
  150. .set_mdio_dir = ravb_set_mdio_dir,
  151. .set_mdio_data = ravb_set_mdio_data,
  152. .get_mdio_data = ravb_get_mdio_data,
  153. };
  154. /* Free TX skb function for AVB-IP */
  155. static int ravb_tx_free(struct net_device *ndev, int q, bool free_txed_only)
  156. {
  157. struct ravb_private *priv = netdev_priv(ndev);
  158. struct net_device_stats *stats = &priv->stats[q];
  159. struct ravb_tx_desc *desc;
  160. int free_num = 0;
  161. int entry;
  162. u32 size;
  163. for (; priv->cur_tx[q] - priv->dirty_tx[q] > 0; priv->dirty_tx[q]++) {
  164. bool txed;
  165. entry = priv->dirty_tx[q] % (priv->num_tx_ring[q] *
  166. NUM_TX_DESC);
  167. desc = &priv->tx_ring[q][entry];
  168. txed = desc->die_dt == DT_FEMPTY;
  169. if (free_txed_only && !txed)
  170. break;
  171. /* Descriptor type must be checked before all other reads */
  172. dma_rmb();
  173. size = le16_to_cpu(desc->ds_tagl) & TX_DS;
  174. /* Free the original skb. */
  175. if (priv->tx_skb[q][entry / NUM_TX_DESC]) {
  176. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  177. size, DMA_TO_DEVICE);
  178. /* Last packet descriptor? */
  179. if (entry % NUM_TX_DESC == NUM_TX_DESC - 1) {
  180. entry /= NUM_TX_DESC;
  181. dev_kfree_skb_any(priv->tx_skb[q][entry]);
  182. priv->tx_skb[q][entry] = NULL;
  183. if (txed)
  184. stats->tx_packets++;
  185. }
  186. free_num++;
  187. }
  188. if (txed)
  189. stats->tx_bytes += size;
  190. desc->die_dt = DT_EEMPTY;
  191. }
  192. return free_num;
  193. }
  194. /* Free skb's and DMA buffers for Ethernet AVB */
  195. static void ravb_ring_free(struct net_device *ndev, int q)
  196. {
  197. struct ravb_private *priv = netdev_priv(ndev);
  198. int ring_size;
  199. int i;
  200. /* Free RX skb ringbuffer */
  201. if (priv->rx_skb[q]) {
  202. for (i = 0; i < priv->num_rx_ring[q]; i++)
  203. dev_kfree_skb(priv->rx_skb[q][i]);
  204. }
  205. kfree(priv->rx_skb[q]);
  206. priv->rx_skb[q] = NULL;
  207. /* Free aligned TX buffers */
  208. kfree(priv->tx_align[q]);
  209. priv->tx_align[q] = NULL;
  210. if (priv->rx_ring[q]) {
  211. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  212. struct ravb_ex_rx_desc *desc = &priv->rx_ring[q][i];
  213. if (!dma_mapping_error(ndev->dev.parent,
  214. le32_to_cpu(desc->dptr)))
  215. dma_unmap_single(ndev->dev.parent,
  216. le32_to_cpu(desc->dptr),
  217. PKT_BUF_SZ,
  218. DMA_FROM_DEVICE);
  219. }
  220. ring_size = sizeof(struct ravb_ex_rx_desc) *
  221. (priv->num_rx_ring[q] + 1);
  222. dma_free_coherent(ndev->dev.parent, ring_size, priv->rx_ring[q],
  223. priv->rx_desc_dma[q]);
  224. priv->rx_ring[q] = NULL;
  225. }
  226. if (priv->tx_ring[q]) {
  227. ravb_tx_free(ndev, q, false);
  228. ring_size = sizeof(struct ravb_tx_desc) *
  229. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  230. dma_free_coherent(ndev->dev.parent, ring_size, priv->tx_ring[q],
  231. priv->tx_desc_dma[q]);
  232. priv->tx_ring[q] = NULL;
  233. }
  234. /* Free TX skb ringbuffer.
  235. * SKBs are freed by ravb_tx_free() call above.
  236. */
  237. kfree(priv->tx_skb[q]);
  238. priv->tx_skb[q] = NULL;
  239. }
  240. /* Format skb and descriptor buffer for Ethernet AVB */
  241. static void ravb_ring_format(struct net_device *ndev, int q)
  242. {
  243. struct ravb_private *priv = netdev_priv(ndev);
  244. struct ravb_ex_rx_desc *rx_desc;
  245. struct ravb_tx_desc *tx_desc;
  246. struct ravb_desc *desc;
  247. int rx_ring_size = sizeof(*rx_desc) * priv->num_rx_ring[q];
  248. int tx_ring_size = sizeof(*tx_desc) * priv->num_tx_ring[q] *
  249. NUM_TX_DESC;
  250. dma_addr_t dma_addr;
  251. int i;
  252. priv->cur_rx[q] = 0;
  253. priv->cur_tx[q] = 0;
  254. priv->dirty_rx[q] = 0;
  255. priv->dirty_tx[q] = 0;
  256. memset(priv->rx_ring[q], 0, rx_ring_size);
  257. /* Build RX ring buffer */
  258. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  259. /* RX descriptor */
  260. rx_desc = &priv->rx_ring[q][i];
  261. rx_desc->ds_cc = cpu_to_le16(PKT_BUF_SZ);
  262. dma_addr = dma_map_single(ndev->dev.parent, priv->rx_skb[q][i]->data,
  263. PKT_BUF_SZ,
  264. DMA_FROM_DEVICE);
  265. /* We just set the data size to 0 for a failed mapping which
  266. * should prevent DMA from happening...
  267. */
  268. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  269. rx_desc->ds_cc = cpu_to_le16(0);
  270. rx_desc->dptr = cpu_to_le32(dma_addr);
  271. rx_desc->die_dt = DT_FEMPTY;
  272. }
  273. rx_desc = &priv->rx_ring[q][i];
  274. rx_desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  275. rx_desc->die_dt = DT_LINKFIX; /* type */
  276. memset(priv->tx_ring[q], 0, tx_ring_size);
  277. /* Build TX ring buffer */
  278. for (i = 0, tx_desc = priv->tx_ring[q]; i < priv->num_tx_ring[q];
  279. i++, tx_desc++) {
  280. tx_desc->die_dt = DT_EEMPTY;
  281. tx_desc++;
  282. tx_desc->die_dt = DT_EEMPTY;
  283. }
  284. tx_desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  285. tx_desc->die_dt = DT_LINKFIX; /* type */
  286. /* RX descriptor base address for best effort */
  287. desc = &priv->desc_bat[RX_QUEUE_OFFSET + q];
  288. desc->die_dt = DT_LINKFIX; /* type */
  289. desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  290. /* TX descriptor base address for best effort */
  291. desc = &priv->desc_bat[q];
  292. desc->die_dt = DT_LINKFIX; /* type */
  293. desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  294. }
  295. /* Init skb and descriptor buffer for Ethernet AVB */
  296. static int ravb_ring_init(struct net_device *ndev, int q)
  297. {
  298. struct ravb_private *priv = netdev_priv(ndev);
  299. struct sk_buff *skb;
  300. int ring_size;
  301. int i;
  302. /* Allocate RX and TX skb rings */
  303. priv->rx_skb[q] = kcalloc(priv->num_rx_ring[q],
  304. sizeof(*priv->rx_skb[q]), GFP_KERNEL);
  305. priv->tx_skb[q] = kcalloc(priv->num_tx_ring[q],
  306. sizeof(*priv->tx_skb[q]), GFP_KERNEL);
  307. if (!priv->rx_skb[q] || !priv->tx_skb[q])
  308. goto error;
  309. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  310. skb = netdev_alloc_skb(ndev, PKT_BUF_SZ + RAVB_ALIGN - 1);
  311. if (!skb)
  312. goto error;
  313. ravb_set_buffer_align(skb);
  314. priv->rx_skb[q][i] = skb;
  315. }
  316. /* Allocate rings for the aligned buffers */
  317. priv->tx_align[q] = kmalloc(DPTR_ALIGN * priv->num_tx_ring[q] +
  318. DPTR_ALIGN - 1, GFP_KERNEL);
  319. if (!priv->tx_align[q])
  320. goto error;
  321. /* Allocate all RX descriptors. */
  322. ring_size = sizeof(struct ravb_ex_rx_desc) * (priv->num_rx_ring[q] + 1);
  323. priv->rx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
  324. &priv->rx_desc_dma[q],
  325. GFP_KERNEL);
  326. if (!priv->rx_ring[q])
  327. goto error;
  328. priv->dirty_rx[q] = 0;
  329. /* Allocate all TX descriptors. */
  330. ring_size = sizeof(struct ravb_tx_desc) *
  331. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  332. priv->tx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
  333. &priv->tx_desc_dma[q],
  334. GFP_KERNEL);
  335. if (!priv->tx_ring[q])
  336. goto error;
  337. return 0;
  338. error:
  339. ravb_ring_free(ndev, q);
  340. return -ENOMEM;
  341. }
  342. /* E-MAC init function */
  343. static void ravb_emac_init(struct net_device *ndev)
  344. {
  345. struct ravb_private *priv = netdev_priv(ndev);
  346. /* Receive frame limit set register */
  347. ravb_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN, RFLR);
  348. /* PAUSE prohibition */
  349. ravb_write(ndev, ECMR_ZPF | (priv->duplex ? ECMR_DM : 0) |
  350. ECMR_TE | ECMR_RE, ECMR);
  351. ravb_set_rate(ndev);
  352. /* Set MAC address */
  353. ravb_write(ndev,
  354. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  355. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  356. ravb_write(ndev,
  357. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  358. /* E-MAC status register clear */
  359. ravb_write(ndev, ECSR_ICD | ECSR_MPD, ECSR);
  360. /* E-MAC interrupt enable register */
  361. ravb_write(ndev, ECSIPR_ICDIP | ECSIPR_MPDIP | ECSIPR_LCHNGIP, ECSIPR);
  362. }
  363. /* Device init function for Ethernet AVB */
  364. static int ravb_dmac_init(struct net_device *ndev)
  365. {
  366. struct ravb_private *priv = netdev_priv(ndev);
  367. int error;
  368. /* Set CONFIG mode */
  369. error = ravb_config(ndev);
  370. if (error)
  371. return error;
  372. error = ravb_ring_init(ndev, RAVB_BE);
  373. if (error)
  374. return error;
  375. error = ravb_ring_init(ndev, RAVB_NC);
  376. if (error) {
  377. ravb_ring_free(ndev, RAVB_BE);
  378. return error;
  379. }
  380. /* Descriptor format */
  381. ravb_ring_format(ndev, RAVB_BE);
  382. ravb_ring_format(ndev, RAVB_NC);
  383. #if defined(__LITTLE_ENDIAN)
  384. ravb_modify(ndev, CCC, CCC_BOC, 0);
  385. #else
  386. ravb_modify(ndev, CCC, CCC_BOC, CCC_BOC);
  387. #endif
  388. /* Set AVB RX */
  389. ravb_write(ndev,
  390. RCR_EFFS | RCR_ENCF | RCR_ETS0 | RCR_ESF | 0x18000000, RCR);
  391. /* Set FIFO size */
  392. ravb_write(ndev, TGC_TQP_AVBMODE1 | 0x00222200, TGC);
  393. /* Timestamp enable */
  394. ravb_write(ndev, TCCR_TFEN, TCCR);
  395. /* Interrupt init: */
  396. if (priv->chip_id == RCAR_GEN3) {
  397. /* Clear DIL.DPLx */
  398. ravb_write(ndev, 0, DIL);
  399. /* Set queue specific interrupt */
  400. ravb_write(ndev, CIE_CRIE | CIE_CTIE | CIE_CL0M, CIE);
  401. }
  402. /* Frame receive */
  403. ravb_write(ndev, RIC0_FRE0 | RIC0_FRE1, RIC0);
  404. /* Disable FIFO full warning */
  405. ravb_write(ndev, 0, RIC1);
  406. /* Receive FIFO full error, descriptor empty */
  407. ravb_write(ndev, RIC2_QFE0 | RIC2_QFE1 | RIC2_RFFE, RIC2);
  408. /* Frame transmitted, timestamp FIFO updated */
  409. ravb_write(ndev, TIC_FTE0 | TIC_FTE1 | TIC_TFUE, TIC);
  410. /* Setting the control will start the AVB-DMAC process. */
  411. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_OPERATION);
  412. return 0;
  413. }
  414. static void ravb_get_tx_tstamp(struct net_device *ndev)
  415. {
  416. struct ravb_private *priv = netdev_priv(ndev);
  417. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  418. struct skb_shared_hwtstamps shhwtstamps;
  419. struct sk_buff *skb;
  420. struct timespec64 ts;
  421. u16 tag, tfa_tag;
  422. int count;
  423. u32 tfa2;
  424. count = (ravb_read(ndev, TSR) & TSR_TFFL) >> 8;
  425. while (count--) {
  426. tfa2 = ravb_read(ndev, TFA2);
  427. tfa_tag = (tfa2 & TFA2_TST) >> 16;
  428. ts.tv_nsec = (u64)ravb_read(ndev, TFA0);
  429. ts.tv_sec = ((u64)(tfa2 & TFA2_TSV) << 32) |
  430. ravb_read(ndev, TFA1);
  431. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  432. shhwtstamps.hwtstamp = timespec64_to_ktime(ts);
  433. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list,
  434. list) {
  435. skb = ts_skb->skb;
  436. tag = ts_skb->tag;
  437. list_del(&ts_skb->list);
  438. kfree(ts_skb);
  439. if (tag == tfa_tag) {
  440. skb_tstamp_tx(skb, &shhwtstamps);
  441. break;
  442. }
  443. }
  444. ravb_modify(ndev, TCCR, TCCR_TFR, TCCR_TFR);
  445. }
  446. }
  447. /* Packet receive function for Ethernet AVB */
  448. static bool ravb_rx(struct net_device *ndev, int *quota, int q)
  449. {
  450. struct ravb_private *priv = netdev_priv(ndev);
  451. int entry = priv->cur_rx[q] % priv->num_rx_ring[q];
  452. int boguscnt = (priv->dirty_rx[q] + priv->num_rx_ring[q]) -
  453. priv->cur_rx[q];
  454. struct net_device_stats *stats = &priv->stats[q];
  455. struct ravb_ex_rx_desc *desc;
  456. struct sk_buff *skb;
  457. dma_addr_t dma_addr;
  458. struct timespec64 ts;
  459. u8 desc_status;
  460. u16 pkt_len;
  461. int limit;
  462. boguscnt = min(boguscnt, *quota);
  463. limit = boguscnt;
  464. desc = &priv->rx_ring[q][entry];
  465. while (desc->die_dt != DT_FEMPTY) {
  466. /* Descriptor type must be checked before all other reads */
  467. dma_rmb();
  468. desc_status = desc->msc;
  469. pkt_len = le16_to_cpu(desc->ds_cc) & RX_DS;
  470. if (--boguscnt < 0)
  471. break;
  472. /* We use 0-byte descriptors to mark the DMA mapping errors */
  473. if (!pkt_len)
  474. continue;
  475. if (desc_status & MSC_MC)
  476. stats->multicast++;
  477. if (desc_status & (MSC_CRC | MSC_RFE | MSC_RTSF | MSC_RTLF |
  478. MSC_CEEF)) {
  479. stats->rx_errors++;
  480. if (desc_status & MSC_CRC)
  481. stats->rx_crc_errors++;
  482. if (desc_status & MSC_RFE)
  483. stats->rx_frame_errors++;
  484. if (desc_status & (MSC_RTLF | MSC_RTSF))
  485. stats->rx_length_errors++;
  486. if (desc_status & MSC_CEEF)
  487. stats->rx_missed_errors++;
  488. } else {
  489. u32 get_ts = priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE;
  490. skb = priv->rx_skb[q][entry];
  491. priv->rx_skb[q][entry] = NULL;
  492. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  493. PKT_BUF_SZ,
  494. DMA_FROM_DEVICE);
  495. get_ts &= (q == RAVB_NC) ?
  496. RAVB_RXTSTAMP_TYPE_V2_L2_EVENT :
  497. ~RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  498. if (get_ts) {
  499. struct skb_shared_hwtstamps *shhwtstamps;
  500. shhwtstamps = skb_hwtstamps(skb);
  501. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  502. ts.tv_sec = ((u64) le16_to_cpu(desc->ts_sh) <<
  503. 32) | le32_to_cpu(desc->ts_sl);
  504. ts.tv_nsec = le32_to_cpu(desc->ts_n);
  505. shhwtstamps->hwtstamp = timespec64_to_ktime(ts);
  506. }
  507. skb_put(skb, pkt_len);
  508. skb->protocol = eth_type_trans(skb, ndev);
  509. napi_gro_receive(&priv->napi[q], skb);
  510. stats->rx_packets++;
  511. stats->rx_bytes += pkt_len;
  512. }
  513. entry = (++priv->cur_rx[q]) % priv->num_rx_ring[q];
  514. desc = &priv->rx_ring[q][entry];
  515. }
  516. /* Refill the RX ring buffers. */
  517. for (; priv->cur_rx[q] - priv->dirty_rx[q] > 0; priv->dirty_rx[q]++) {
  518. entry = priv->dirty_rx[q] % priv->num_rx_ring[q];
  519. desc = &priv->rx_ring[q][entry];
  520. desc->ds_cc = cpu_to_le16(PKT_BUF_SZ);
  521. if (!priv->rx_skb[q][entry]) {
  522. skb = netdev_alloc_skb(ndev,
  523. PKT_BUF_SZ + RAVB_ALIGN - 1);
  524. if (!skb)
  525. break; /* Better luck next round. */
  526. ravb_set_buffer_align(skb);
  527. dma_addr = dma_map_single(ndev->dev.parent, skb->data,
  528. le16_to_cpu(desc->ds_cc),
  529. DMA_FROM_DEVICE);
  530. skb_checksum_none_assert(skb);
  531. /* We just set the data size to 0 for a failed mapping
  532. * which should prevent DMA from happening...
  533. */
  534. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  535. desc->ds_cc = cpu_to_le16(0);
  536. desc->dptr = cpu_to_le32(dma_addr);
  537. priv->rx_skb[q][entry] = skb;
  538. }
  539. /* Descriptor type must be set after all the above writes */
  540. dma_wmb();
  541. desc->die_dt = DT_FEMPTY;
  542. }
  543. *quota -= limit - (++boguscnt);
  544. return boguscnt <= 0;
  545. }
  546. static void ravb_rcv_snd_disable(struct net_device *ndev)
  547. {
  548. /* Disable TX and RX */
  549. ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  550. }
  551. static void ravb_rcv_snd_enable(struct net_device *ndev)
  552. {
  553. /* Enable TX and RX */
  554. ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  555. }
  556. /* function for waiting dma process finished */
  557. static int ravb_stop_dma(struct net_device *ndev)
  558. {
  559. int error;
  560. /* Wait for stopping the hardware TX process */
  561. error = ravb_wait(ndev, TCCR,
  562. TCCR_TSRQ0 | TCCR_TSRQ1 | TCCR_TSRQ2 | TCCR_TSRQ3, 0);
  563. if (error)
  564. return error;
  565. error = ravb_wait(ndev, CSR, CSR_TPO0 | CSR_TPO1 | CSR_TPO2 | CSR_TPO3,
  566. 0);
  567. if (error)
  568. return error;
  569. /* Stop the E-MAC's RX/TX processes. */
  570. ravb_rcv_snd_disable(ndev);
  571. /* Wait for stopping the RX DMA process */
  572. error = ravb_wait(ndev, CSR, CSR_RPO, 0);
  573. if (error)
  574. return error;
  575. /* Stop AVB-DMAC process */
  576. return ravb_config(ndev);
  577. }
  578. /* E-MAC interrupt handler */
  579. static void ravb_emac_interrupt_unlocked(struct net_device *ndev)
  580. {
  581. struct ravb_private *priv = netdev_priv(ndev);
  582. u32 ecsr, psr;
  583. ecsr = ravb_read(ndev, ECSR);
  584. ravb_write(ndev, ecsr, ECSR); /* clear interrupt */
  585. if (ecsr & ECSR_ICD)
  586. ndev->stats.tx_carrier_errors++;
  587. if (ecsr & ECSR_LCHNG) {
  588. /* Link changed */
  589. if (priv->no_avb_link)
  590. return;
  591. psr = ravb_read(ndev, PSR);
  592. if (priv->avb_link_active_low)
  593. psr ^= PSR_LMON;
  594. if (!(psr & PSR_LMON)) {
  595. /* DIsable RX and TX */
  596. ravb_rcv_snd_disable(ndev);
  597. } else {
  598. /* Enable RX and TX */
  599. ravb_rcv_snd_enable(ndev);
  600. }
  601. }
  602. }
  603. static irqreturn_t ravb_emac_interrupt(int irq, void *dev_id)
  604. {
  605. struct net_device *ndev = dev_id;
  606. struct ravb_private *priv = netdev_priv(ndev);
  607. spin_lock(&priv->lock);
  608. ravb_emac_interrupt_unlocked(ndev);
  609. mmiowb();
  610. spin_unlock(&priv->lock);
  611. return IRQ_HANDLED;
  612. }
  613. /* Error interrupt handler */
  614. static void ravb_error_interrupt(struct net_device *ndev)
  615. {
  616. struct ravb_private *priv = netdev_priv(ndev);
  617. u32 eis, ris2;
  618. eis = ravb_read(ndev, EIS);
  619. ravb_write(ndev, ~EIS_QFS, EIS);
  620. if (eis & EIS_QFS) {
  621. ris2 = ravb_read(ndev, RIS2);
  622. ravb_write(ndev, ~(RIS2_QFF0 | RIS2_RFFF), RIS2);
  623. /* Receive Descriptor Empty int */
  624. if (ris2 & RIS2_QFF0)
  625. priv->stats[RAVB_BE].rx_over_errors++;
  626. /* Receive Descriptor Empty int */
  627. if (ris2 & RIS2_QFF1)
  628. priv->stats[RAVB_NC].rx_over_errors++;
  629. /* Receive FIFO Overflow int */
  630. if (ris2 & RIS2_RFFF)
  631. priv->rx_fifo_errors++;
  632. }
  633. }
  634. static bool ravb_queue_interrupt(struct net_device *ndev, int q)
  635. {
  636. struct ravb_private *priv = netdev_priv(ndev);
  637. u32 ris0 = ravb_read(ndev, RIS0);
  638. u32 ric0 = ravb_read(ndev, RIC0);
  639. u32 tis = ravb_read(ndev, TIS);
  640. u32 tic = ravb_read(ndev, TIC);
  641. if (((ris0 & ric0) & BIT(q)) || ((tis & tic) & BIT(q))) {
  642. if (napi_schedule_prep(&priv->napi[q])) {
  643. /* Mask RX and TX interrupts */
  644. if (priv->chip_id == RCAR_GEN2) {
  645. ravb_write(ndev, ric0 & ~BIT(q), RIC0);
  646. ravb_write(ndev, tic & ~BIT(q), TIC);
  647. } else {
  648. ravb_write(ndev, BIT(q), RID0);
  649. ravb_write(ndev, BIT(q), TID);
  650. }
  651. __napi_schedule(&priv->napi[q]);
  652. } else {
  653. netdev_warn(ndev,
  654. "ignoring interrupt, rx status 0x%08x, rx mask 0x%08x,\n",
  655. ris0, ric0);
  656. netdev_warn(ndev,
  657. " tx status 0x%08x, tx mask 0x%08x.\n",
  658. tis, tic);
  659. }
  660. return true;
  661. }
  662. return false;
  663. }
  664. static bool ravb_timestamp_interrupt(struct net_device *ndev)
  665. {
  666. u32 tis = ravb_read(ndev, TIS);
  667. if (tis & TIS_TFUF) {
  668. ravb_write(ndev, ~TIS_TFUF, TIS);
  669. ravb_get_tx_tstamp(ndev);
  670. return true;
  671. }
  672. return false;
  673. }
  674. static irqreturn_t ravb_interrupt(int irq, void *dev_id)
  675. {
  676. struct net_device *ndev = dev_id;
  677. struct ravb_private *priv = netdev_priv(ndev);
  678. irqreturn_t result = IRQ_NONE;
  679. u32 iss;
  680. spin_lock(&priv->lock);
  681. /* Get interrupt status */
  682. iss = ravb_read(ndev, ISS);
  683. /* Received and transmitted interrupts */
  684. if (iss & (ISS_FRS | ISS_FTS | ISS_TFUS)) {
  685. int q;
  686. /* Timestamp updated */
  687. if (ravb_timestamp_interrupt(ndev))
  688. result = IRQ_HANDLED;
  689. /* Network control and best effort queue RX/TX */
  690. for (q = RAVB_NC; q >= RAVB_BE; q--) {
  691. if (ravb_queue_interrupt(ndev, q))
  692. result = IRQ_HANDLED;
  693. }
  694. }
  695. /* E-MAC status summary */
  696. if (iss & ISS_MS) {
  697. ravb_emac_interrupt_unlocked(ndev);
  698. result = IRQ_HANDLED;
  699. }
  700. /* Error status summary */
  701. if (iss & ISS_ES) {
  702. ravb_error_interrupt(ndev);
  703. result = IRQ_HANDLED;
  704. }
  705. /* gPTP interrupt status summary */
  706. if (iss & ISS_CGIS) {
  707. ravb_ptp_interrupt(ndev);
  708. result = IRQ_HANDLED;
  709. }
  710. mmiowb();
  711. spin_unlock(&priv->lock);
  712. return result;
  713. }
  714. /* Timestamp/Error/gPTP interrupt handler */
  715. static irqreturn_t ravb_multi_interrupt(int irq, void *dev_id)
  716. {
  717. struct net_device *ndev = dev_id;
  718. struct ravb_private *priv = netdev_priv(ndev);
  719. irqreturn_t result = IRQ_NONE;
  720. u32 iss;
  721. spin_lock(&priv->lock);
  722. /* Get interrupt status */
  723. iss = ravb_read(ndev, ISS);
  724. /* Timestamp updated */
  725. if ((iss & ISS_TFUS) && ravb_timestamp_interrupt(ndev))
  726. result = IRQ_HANDLED;
  727. /* Error status summary */
  728. if (iss & ISS_ES) {
  729. ravb_error_interrupt(ndev);
  730. result = IRQ_HANDLED;
  731. }
  732. /* gPTP interrupt status summary */
  733. if (iss & ISS_CGIS) {
  734. ravb_ptp_interrupt(ndev);
  735. result = IRQ_HANDLED;
  736. }
  737. mmiowb();
  738. spin_unlock(&priv->lock);
  739. return result;
  740. }
  741. static irqreturn_t ravb_dma_interrupt(int irq, void *dev_id, int q)
  742. {
  743. struct net_device *ndev = dev_id;
  744. struct ravb_private *priv = netdev_priv(ndev);
  745. irqreturn_t result = IRQ_NONE;
  746. spin_lock(&priv->lock);
  747. /* Network control/Best effort queue RX/TX */
  748. if (ravb_queue_interrupt(ndev, q))
  749. result = IRQ_HANDLED;
  750. mmiowb();
  751. spin_unlock(&priv->lock);
  752. return result;
  753. }
  754. static irqreturn_t ravb_be_interrupt(int irq, void *dev_id)
  755. {
  756. return ravb_dma_interrupt(irq, dev_id, RAVB_BE);
  757. }
  758. static irqreturn_t ravb_nc_interrupt(int irq, void *dev_id)
  759. {
  760. return ravb_dma_interrupt(irq, dev_id, RAVB_NC);
  761. }
  762. static int ravb_poll(struct napi_struct *napi, int budget)
  763. {
  764. struct net_device *ndev = napi->dev;
  765. struct ravb_private *priv = netdev_priv(ndev);
  766. unsigned long flags;
  767. int q = napi - priv->napi;
  768. int mask = BIT(q);
  769. int quota = budget;
  770. u32 ris0, tis;
  771. for (;;) {
  772. tis = ravb_read(ndev, TIS);
  773. ris0 = ravb_read(ndev, RIS0);
  774. if (!((ris0 & mask) || (tis & mask)))
  775. break;
  776. /* Processing RX Descriptor Ring */
  777. if (ris0 & mask) {
  778. /* Clear RX interrupt */
  779. ravb_write(ndev, ~mask, RIS0);
  780. if (ravb_rx(ndev, &quota, q))
  781. goto out;
  782. }
  783. /* Processing TX Descriptor Ring */
  784. if (tis & mask) {
  785. spin_lock_irqsave(&priv->lock, flags);
  786. /* Clear TX interrupt */
  787. ravb_write(ndev, ~mask, TIS);
  788. ravb_tx_free(ndev, q, true);
  789. netif_wake_subqueue(ndev, q);
  790. mmiowb();
  791. spin_unlock_irqrestore(&priv->lock, flags);
  792. }
  793. }
  794. napi_complete(napi);
  795. /* Re-enable RX/TX interrupts */
  796. spin_lock_irqsave(&priv->lock, flags);
  797. if (priv->chip_id == RCAR_GEN2) {
  798. ravb_modify(ndev, RIC0, mask, mask);
  799. ravb_modify(ndev, TIC, mask, mask);
  800. } else {
  801. ravb_write(ndev, mask, RIE0);
  802. ravb_write(ndev, mask, TIE);
  803. }
  804. mmiowb();
  805. spin_unlock_irqrestore(&priv->lock, flags);
  806. /* Receive error message handling */
  807. priv->rx_over_errors = priv->stats[RAVB_BE].rx_over_errors;
  808. priv->rx_over_errors += priv->stats[RAVB_NC].rx_over_errors;
  809. if (priv->rx_over_errors != ndev->stats.rx_over_errors)
  810. ndev->stats.rx_over_errors = priv->rx_over_errors;
  811. if (priv->rx_fifo_errors != ndev->stats.rx_fifo_errors)
  812. ndev->stats.rx_fifo_errors = priv->rx_fifo_errors;
  813. out:
  814. return budget - quota;
  815. }
  816. /* PHY state control function */
  817. static void ravb_adjust_link(struct net_device *ndev)
  818. {
  819. struct ravb_private *priv = netdev_priv(ndev);
  820. struct phy_device *phydev = ndev->phydev;
  821. bool new_state = false;
  822. if (phydev->link) {
  823. if (phydev->duplex != priv->duplex) {
  824. new_state = true;
  825. priv->duplex = phydev->duplex;
  826. ravb_set_duplex(ndev);
  827. }
  828. if (phydev->speed != priv->speed) {
  829. new_state = true;
  830. priv->speed = phydev->speed;
  831. ravb_set_rate(ndev);
  832. }
  833. if (!priv->link) {
  834. ravb_modify(ndev, ECMR, ECMR_TXF, 0);
  835. new_state = true;
  836. priv->link = phydev->link;
  837. if (priv->no_avb_link)
  838. ravb_rcv_snd_enable(ndev);
  839. }
  840. } else if (priv->link) {
  841. new_state = true;
  842. priv->link = 0;
  843. priv->speed = 0;
  844. priv->duplex = -1;
  845. if (priv->no_avb_link)
  846. ravb_rcv_snd_disable(ndev);
  847. }
  848. if (new_state && netif_msg_link(priv))
  849. phy_print_status(phydev);
  850. }
  851. static const struct soc_device_attribute r8a7795es10[] = {
  852. { .soc_id = "r8a7795", .revision = "ES1.0", },
  853. { /* sentinel */ }
  854. };
  855. /* PHY init function */
  856. static int ravb_phy_init(struct net_device *ndev)
  857. {
  858. struct device_node *np = ndev->dev.parent->of_node;
  859. struct ravb_private *priv = netdev_priv(ndev);
  860. struct phy_device *phydev;
  861. struct device_node *pn;
  862. int err;
  863. priv->link = 0;
  864. priv->speed = 0;
  865. priv->duplex = -1;
  866. /* Try connecting to PHY */
  867. pn = of_parse_phandle(np, "phy-handle", 0);
  868. if (!pn) {
  869. /* In the case of a fixed PHY, the DT node associated
  870. * to the PHY is the Ethernet MAC DT node.
  871. */
  872. if (of_phy_is_fixed_link(np)) {
  873. err = of_phy_register_fixed_link(np);
  874. if (err)
  875. return err;
  876. }
  877. pn = of_node_get(np);
  878. }
  879. phydev = of_phy_connect(ndev, pn, ravb_adjust_link, 0,
  880. priv->phy_interface);
  881. of_node_put(pn);
  882. if (!phydev) {
  883. netdev_err(ndev, "failed to connect PHY\n");
  884. err = -ENOENT;
  885. goto err_deregister_fixed_link;
  886. }
  887. /* This driver only support 10/100Mbit speeds on R-Car H3 ES1.0
  888. * at this time.
  889. */
  890. if (soc_device_match(r8a7795es10)) {
  891. err = phy_set_max_speed(phydev, SPEED_100);
  892. if (err) {
  893. netdev_err(ndev, "failed to limit PHY to 100Mbit/s\n");
  894. goto err_phy_disconnect;
  895. }
  896. netdev_info(ndev, "limited PHY to 100Mbit/s\n");
  897. }
  898. /* 10BASE is not supported */
  899. phydev->supported &= ~PHY_10BT_FEATURES;
  900. phy_attached_info(phydev);
  901. return 0;
  902. err_phy_disconnect:
  903. phy_disconnect(phydev);
  904. err_deregister_fixed_link:
  905. if (of_phy_is_fixed_link(np))
  906. of_phy_deregister_fixed_link(np);
  907. return err;
  908. }
  909. /* PHY control start function */
  910. static int ravb_phy_start(struct net_device *ndev)
  911. {
  912. int error;
  913. error = ravb_phy_init(ndev);
  914. if (error)
  915. return error;
  916. phy_start(ndev->phydev);
  917. return 0;
  918. }
  919. static int ravb_get_link_ksettings(struct net_device *ndev,
  920. struct ethtool_link_ksettings *cmd)
  921. {
  922. struct ravb_private *priv = netdev_priv(ndev);
  923. int error = -ENODEV;
  924. unsigned long flags;
  925. if (ndev->phydev) {
  926. spin_lock_irqsave(&priv->lock, flags);
  927. error = phy_ethtool_ksettings_get(ndev->phydev, cmd);
  928. spin_unlock_irqrestore(&priv->lock, flags);
  929. }
  930. return error;
  931. }
  932. static int ravb_set_link_ksettings(struct net_device *ndev,
  933. const struct ethtool_link_ksettings *cmd)
  934. {
  935. struct ravb_private *priv = netdev_priv(ndev);
  936. unsigned long flags;
  937. int error;
  938. if (!ndev->phydev)
  939. return -ENODEV;
  940. spin_lock_irqsave(&priv->lock, flags);
  941. /* Disable TX and RX */
  942. ravb_rcv_snd_disable(ndev);
  943. error = phy_ethtool_ksettings_set(ndev->phydev, cmd);
  944. if (error)
  945. goto error_exit;
  946. if (cmd->base.duplex == DUPLEX_FULL)
  947. priv->duplex = 1;
  948. else
  949. priv->duplex = 0;
  950. ravb_set_duplex(ndev);
  951. error_exit:
  952. mdelay(1);
  953. /* Enable TX and RX */
  954. ravb_rcv_snd_enable(ndev);
  955. mmiowb();
  956. spin_unlock_irqrestore(&priv->lock, flags);
  957. return error;
  958. }
  959. static int ravb_nway_reset(struct net_device *ndev)
  960. {
  961. struct ravb_private *priv = netdev_priv(ndev);
  962. int error = -ENODEV;
  963. unsigned long flags;
  964. if (ndev->phydev) {
  965. spin_lock_irqsave(&priv->lock, flags);
  966. error = phy_start_aneg(ndev->phydev);
  967. spin_unlock_irqrestore(&priv->lock, flags);
  968. }
  969. return error;
  970. }
  971. static u32 ravb_get_msglevel(struct net_device *ndev)
  972. {
  973. struct ravb_private *priv = netdev_priv(ndev);
  974. return priv->msg_enable;
  975. }
  976. static void ravb_set_msglevel(struct net_device *ndev, u32 value)
  977. {
  978. struct ravb_private *priv = netdev_priv(ndev);
  979. priv->msg_enable = value;
  980. }
  981. static const char ravb_gstrings_stats[][ETH_GSTRING_LEN] = {
  982. "rx_queue_0_current",
  983. "tx_queue_0_current",
  984. "rx_queue_0_dirty",
  985. "tx_queue_0_dirty",
  986. "rx_queue_0_packets",
  987. "tx_queue_0_packets",
  988. "rx_queue_0_bytes",
  989. "tx_queue_0_bytes",
  990. "rx_queue_0_mcast_packets",
  991. "rx_queue_0_errors",
  992. "rx_queue_0_crc_errors",
  993. "rx_queue_0_frame_errors",
  994. "rx_queue_0_length_errors",
  995. "rx_queue_0_missed_errors",
  996. "rx_queue_0_over_errors",
  997. "rx_queue_1_current",
  998. "tx_queue_1_current",
  999. "rx_queue_1_dirty",
  1000. "tx_queue_1_dirty",
  1001. "rx_queue_1_packets",
  1002. "tx_queue_1_packets",
  1003. "rx_queue_1_bytes",
  1004. "tx_queue_1_bytes",
  1005. "rx_queue_1_mcast_packets",
  1006. "rx_queue_1_errors",
  1007. "rx_queue_1_crc_errors",
  1008. "rx_queue_1_frame_errors",
  1009. "rx_queue_1_length_errors",
  1010. "rx_queue_1_missed_errors",
  1011. "rx_queue_1_over_errors",
  1012. };
  1013. #define RAVB_STATS_LEN ARRAY_SIZE(ravb_gstrings_stats)
  1014. static int ravb_get_sset_count(struct net_device *netdev, int sset)
  1015. {
  1016. switch (sset) {
  1017. case ETH_SS_STATS:
  1018. return RAVB_STATS_LEN;
  1019. default:
  1020. return -EOPNOTSUPP;
  1021. }
  1022. }
  1023. static void ravb_get_ethtool_stats(struct net_device *ndev,
  1024. struct ethtool_stats *stats, u64 *data)
  1025. {
  1026. struct ravb_private *priv = netdev_priv(ndev);
  1027. int i = 0;
  1028. int q;
  1029. /* Device-specific stats */
  1030. for (q = RAVB_BE; q < NUM_RX_QUEUE; q++) {
  1031. struct net_device_stats *stats = &priv->stats[q];
  1032. data[i++] = priv->cur_rx[q];
  1033. data[i++] = priv->cur_tx[q];
  1034. data[i++] = priv->dirty_rx[q];
  1035. data[i++] = priv->dirty_tx[q];
  1036. data[i++] = stats->rx_packets;
  1037. data[i++] = stats->tx_packets;
  1038. data[i++] = stats->rx_bytes;
  1039. data[i++] = stats->tx_bytes;
  1040. data[i++] = stats->multicast;
  1041. data[i++] = stats->rx_errors;
  1042. data[i++] = stats->rx_crc_errors;
  1043. data[i++] = stats->rx_frame_errors;
  1044. data[i++] = stats->rx_length_errors;
  1045. data[i++] = stats->rx_missed_errors;
  1046. data[i++] = stats->rx_over_errors;
  1047. }
  1048. }
  1049. static void ravb_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1050. {
  1051. switch (stringset) {
  1052. case ETH_SS_STATS:
  1053. memcpy(data, *ravb_gstrings_stats, sizeof(ravb_gstrings_stats));
  1054. break;
  1055. }
  1056. }
  1057. static void ravb_get_ringparam(struct net_device *ndev,
  1058. struct ethtool_ringparam *ring)
  1059. {
  1060. struct ravb_private *priv = netdev_priv(ndev);
  1061. ring->rx_max_pending = BE_RX_RING_MAX;
  1062. ring->tx_max_pending = BE_TX_RING_MAX;
  1063. ring->rx_pending = priv->num_rx_ring[RAVB_BE];
  1064. ring->tx_pending = priv->num_tx_ring[RAVB_BE];
  1065. }
  1066. static int ravb_set_ringparam(struct net_device *ndev,
  1067. struct ethtool_ringparam *ring)
  1068. {
  1069. struct ravb_private *priv = netdev_priv(ndev);
  1070. int error;
  1071. if (ring->tx_pending > BE_TX_RING_MAX ||
  1072. ring->rx_pending > BE_RX_RING_MAX ||
  1073. ring->tx_pending < BE_TX_RING_MIN ||
  1074. ring->rx_pending < BE_RX_RING_MIN)
  1075. return -EINVAL;
  1076. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1077. return -EINVAL;
  1078. if (netif_running(ndev)) {
  1079. netif_device_detach(ndev);
  1080. /* Stop PTP Clock driver */
  1081. if (priv->chip_id == RCAR_GEN2)
  1082. ravb_ptp_stop(ndev);
  1083. /* Wait for DMA stopping */
  1084. error = ravb_stop_dma(ndev);
  1085. if (error) {
  1086. netdev_err(ndev,
  1087. "cannot set ringparam! Any AVB processes are still running?\n");
  1088. return error;
  1089. }
  1090. synchronize_irq(ndev->irq);
  1091. /* Free all the skb's in the RX queue and the DMA buffers. */
  1092. ravb_ring_free(ndev, RAVB_BE);
  1093. ravb_ring_free(ndev, RAVB_NC);
  1094. }
  1095. /* Set new parameters */
  1096. priv->num_rx_ring[RAVB_BE] = ring->rx_pending;
  1097. priv->num_tx_ring[RAVB_BE] = ring->tx_pending;
  1098. if (netif_running(ndev)) {
  1099. error = ravb_dmac_init(ndev);
  1100. if (error) {
  1101. netdev_err(ndev,
  1102. "%s: ravb_dmac_init() failed, error %d\n",
  1103. __func__, error);
  1104. return error;
  1105. }
  1106. ravb_emac_init(ndev);
  1107. /* Initialise PTP Clock driver */
  1108. if (priv->chip_id == RCAR_GEN2)
  1109. ravb_ptp_init(ndev, priv->pdev);
  1110. netif_device_attach(ndev);
  1111. }
  1112. return 0;
  1113. }
  1114. static int ravb_get_ts_info(struct net_device *ndev,
  1115. struct ethtool_ts_info *info)
  1116. {
  1117. struct ravb_private *priv = netdev_priv(ndev);
  1118. info->so_timestamping =
  1119. SOF_TIMESTAMPING_TX_SOFTWARE |
  1120. SOF_TIMESTAMPING_RX_SOFTWARE |
  1121. SOF_TIMESTAMPING_SOFTWARE |
  1122. SOF_TIMESTAMPING_TX_HARDWARE |
  1123. SOF_TIMESTAMPING_RX_HARDWARE |
  1124. SOF_TIMESTAMPING_RAW_HARDWARE;
  1125. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  1126. info->rx_filters =
  1127. (1 << HWTSTAMP_FILTER_NONE) |
  1128. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  1129. (1 << HWTSTAMP_FILTER_ALL);
  1130. info->phc_index = ptp_clock_index(priv->ptp.clock);
  1131. return 0;
  1132. }
  1133. static const struct ethtool_ops ravb_ethtool_ops = {
  1134. .nway_reset = ravb_nway_reset,
  1135. .get_msglevel = ravb_get_msglevel,
  1136. .set_msglevel = ravb_set_msglevel,
  1137. .get_link = ethtool_op_get_link,
  1138. .get_strings = ravb_get_strings,
  1139. .get_ethtool_stats = ravb_get_ethtool_stats,
  1140. .get_sset_count = ravb_get_sset_count,
  1141. .get_ringparam = ravb_get_ringparam,
  1142. .set_ringparam = ravb_set_ringparam,
  1143. .get_ts_info = ravb_get_ts_info,
  1144. .get_link_ksettings = ravb_get_link_ksettings,
  1145. .set_link_ksettings = ravb_set_link_ksettings,
  1146. };
  1147. static inline int ravb_hook_irq(unsigned int irq, irq_handler_t handler,
  1148. struct net_device *ndev, struct device *dev,
  1149. const char *ch)
  1150. {
  1151. char *name;
  1152. int error;
  1153. name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s", ndev->name, ch);
  1154. if (!name)
  1155. return -ENOMEM;
  1156. error = request_irq(irq, handler, 0, name, ndev);
  1157. if (error)
  1158. netdev_err(ndev, "cannot request IRQ %s\n", name);
  1159. return error;
  1160. }
  1161. /* Network device open function for Ethernet AVB */
  1162. static int ravb_open(struct net_device *ndev)
  1163. {
  1164. struct ravb_private *priv = netdev_priv(ndev);
  1165. struct platform_device *pdev = priv->pdev;
  1166. struct device *dev = &pdev->dev;
  1167. int error;
  1168. napi_enable(&priv->napi[RAVB_BE]);
  1169. napi_enable(&priv->napi[RAVB_NC]);
  1170. if (priv->chip_id == RCAR_GEN2) {
  1171. error = request_irq(ndev->irq, ravb_interrupt, IRQF_SHARED,
  1172. ndev->name, ndev);
  1173. if (error) {
  1174. netdev_err(ndev, "cannot request IRQ\n");
  1175. goto out_napi_off;
  1176. }
  1177. } else {
  1178. error = ravb_hook_irq(ndev->irq, ravb_multi_interrupt, ndev,
  1179. dev, "ch22:multi");
  1180. if (error)
  1181. goto out_napi_off;
  1182. error = ravb_hook_irq(priv->emac_irq, ravb_emac_interrupt, ndev,
  1183. dev, "ch24:emac");
  1184. if (error)
  1185. goto out_free_irq;
  1186. error = ravb_hook_irq(priv->rx_irqs[RAVB_BE], ravb_be_interrupt,
  1187. ndev, dev, "ch0:rx_be");
  1188. if (error)
  1189. goto out_free_irq_emac;
  1190. error = ravb_hook_irq(priv->tx_irqs[RAVB_BE], ravb_be_interrupt,
  1191. ndev, dev, "ch18:tx_be");
  1192. if (error)
  1193. goto out_free_irq_be_rx;
  1194. error = ravb_hook_irq(priv->rx_irqs[RAVB_NC], ravb_nc_interrupt,
  1195. ndev, dev, "ch1:rx_nc");
  1196. if (error)
  1197. goto out_free_irq_be_tx;
  1198. error = ravb_hook_irq(priv->tx_irqs[RAVB_NC], ravb_nc_interrupt,
  1199. ndev, dev, "ch19:tx_nc");
  1200. if (error)
  1201. goto out_free_irq_nc_rx;
  1202. }
  1203. /* Device init */
  1204. error = ravb_dmac_init(ndev);
  1205. if (error)
  1206. goto out_free_irq_nc_tx;
  1207. ravb_emac_init(ndev);
  1208. /* Initialise PTP Clock driver */
  1209. if (priv->chip_id == RCAR_GEN2)
  1210. ravb_ptp_init(ndev, priv->pdev);
  1211. netif_tx_start_all_queues(ndev);
  1212. /* PHY control start */
  1213. error = ravb_phy_start(ndev);
  1214. if (error)
  1215. goto out_ptp_stop;
  1216. return 0;
  1217. out_ptp_stop:
  1218. /* Stop PTP Clock driver */
  1219. if (priv->chip_id == RCAR_GEN2)
  1220. ravb_ptp_stop(ndev);
  1221. out_free_irq_nc_tx:
  1222. if (priv->chip_id == RCAR_GEN2)
  1223. goto out_free_irq;
  1224. free_irq(priv->tx_irqs[RAVB_NC], ndev);
  1225. out_free_irq_nc_rx:
  1226. free_irq(priv->rx_irqs[RAVB_NC], ndev);
  1227. out_free_irq_be_tx:
  1228. free_irq(priv->tx_irqs[RAVB_BE], ndev);
  1229. out_free_irq_be_rx:
  1230. free_irq(priv->rx_irqs[RAVB_BE], ndev);
  1231. out_free_irq_emac:
  1232. free_irq(priv->emac_irq, ndev);
  1233. out_free_irq:
  1234. free_irq(ndev->irq, ndev);
  1235. out_napi_off:
  1236. napi_disable(&priv->napi[RAVB_NC]);
  1237. napi_disable(&priv->napi[RAVB_BE]);
  1238. return error;
  1239. }
  1240. /* Timeout function for Ethernet AVB */
  1241. static void ravb_tx_timeout(struct net_device *ndev)
  1242. {
  1243. struct ravb_private *priv = netdev_priv(ndev);
  1244. netif_err(priv, tx_err, ndev,
  1245. "transmit timed out, status %08x, resetting...\n",
  1246. ravb_read(ndev, ISS));
  1247. /* tx_errors count up */
  1248. ndev->stats.tx_errors++;
  1249. schedule_work(&priv->work);
  1250. }
  1251. static void ravb_tx_timeout_work(struct work_struct *work)
  1252. {
  1253. struct ravb_private *priv = container_of(work, struct ravb_private,
  1254. work);
  1255. struct net_device *ndev = priv->ndev;
  1256. netif_tx_stop_all_queues(ndev);
  1257. /* Stop PTP Clock driver */
  1258. if (priv->chip_id == RCAR_GEN2)
  1259. ravb_ptp_stop(ndev);
  1260. /* Wait for DMA stopping */
  1261. ravb_stop_dma(ndev);
  1262. ravb_ring_free(ndev, RAVB_BE);
  1263. ravb_ring_free(ndev, RAVB_NC);
  1264. /* Device init */
  1265. ravb_dmac_init(ndev);
  1266. ravb_emac_init(ndev);
  1267. /* Initialise PTP Clock driver */
  1268. if (priv->chip_id == RCAR_GEN2)
  1269. ravb_ptp_init(ndev, priv->pdev);
  1270. netif_tx_start_all_queues(ndev);
  1271. }
  1272. /* Packet transmit function for Ethernet AVB */
  1273. static netdev_tx_t ravb_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1274. {
  1275. struct ravb_private *priv = netdev_priv(ndev);
  1276. u16 q = skb_get_queue_mapping(skb);
  1277. struct ravb_tstamp_skb *ts_skb;
  1278. struct ravb_tx_desc *desc;
  1279. unsigned long flags;
  1280. u32 dma_addr;
  1281. void *buffer;
  1282. u32 entry;
  1283. u32 len;
  1284. spin_lock_irqsave(&priv->lock, flags);
  1285. if (priv->cur_tx[q] - priv->dirty_tx[q] > (priv->num_tx_ring[q] - 1) *
  1286. NUM_TX_DESC) {
  1287. netif_err(priv, tx_queued, ndev,
  1288. "still transmitting with the full ring!\n");
  1289. netif_stop_subqueue(ndev, q);
  1290. spin_unlock_irqrestore(&priv->lock, flags);
  1291. return NETDEV_TX_BUSY;
  1292. }
  1293. if (skb_put_padto(skb, ETH_ZLEN))
  1294. goto exit;
  1295. entry = priv->cur_tx[q] % (priv->num_tx_ring[q] * NUM_TX_DESC);
  1296. priv->tx_skb[q][entry / NUM_TX_DESC] = skb;
  1297. buffer = PTR_ALIGN(priv->tx_align[q], DPTR_ALIGN) +
  1298. entry / NUM_TX_DESC * DPTR_ALIGN;
  1299. len = PTR_ALIGN(skb->data, DPTR_ALIGN) - skb->data;
  1300. /* Zero length DMA descriptors are problematic as they seem to
  1301. * terminate DMA transfers. Avoid them by simply using a length of
  1302. * DPTR_ALIGN (4) when skb data is aligned to DPTR_ALIGN.
  1303. *
  1304. * As skb is guaranteed to have at least ETH_ZLEN (60) bytes of
  1305. * data by the call to skb_put_padto() above this is safe with
  1306. * respect to both the length of the first DMA descriptor (len)
  1307. * overflowing the available data and the length of the second DMA
  1308. * descriptor (skb->len - len) being negative.
  1309. */
  1310. if (len == 0)
  1311. len = DPTR_ALIGN;
  1312. memcpy(buffer, skb->data, len);
  1313. dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
  1314. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  1315. goto drop;
  1316. desc = &priv->tx_ring[q][entry];
  1317. desc->ds_tagl = cpu_to_le16(len);
  1318. desc->dptr = cpu_to_le32(dma_addr);
  1319. buffer = skb->data + len;
  1320. len = skb->len - len;
  1321. dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
  1322. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  1323. goto unmap;
  1324. desc++;
  1325. desc->ds_tagl = cpu_to_le16(len);
  1326. desc->dptr = cpu_to_le32(dma_addr);
  1327. /* TX timestamp required */
  1328. if (q == RAVB_NC) {
  1329. ts_skb = kmalloc(sizeof(*ts_skb), GFP_ATOMIC);
  1330. if (!ts_skb) {
  1331. desc--;
  1332. dma_unmap_single(ndev->dev.parent, dma_addr, len,
  1333. DMA_TO_DEVICE);
  1334. goto unmap;
  1335. }
  1336. ts_skb->skb = skb;
  1337. ts_skb->tag = priv->ts_skb_tag++;
  1338. priv->ts_skb_tag &= 0x3ff;
  1339. list_add_tail(&ts_skb->list, &priv->ts_skb_list);
  1340. /* TAG and timestamp required flag */
  1341. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1342. desc->tagh_tsr = (ts_skb->tag >> 4) | TX_TSR;
  1343. desc->ds_tagl |= le16_to_cpu(ts_skb->tag << 12);
  1344. }
  1345. skb_tx_timestamp(skb);
  1346. /* Descriptor type must be set after all the above writes */
  1347. dma_wmb();
  1348. desc->die_dt = DT_FEND;
  1349. desc--;
  1350. desc->die_dt = DT_FSTART;
  1351. ravb_modify(ndev, TCCR, TCCR_TSRQ0 << q, TCCR_TSRQ0 << q);
  1352. priv->cur_tx[q] += NUM_TX_DESC;
  1353. if (priv->cur_tx[q] - priv->dirty_tx[q] >
  1354. (priv->num_tx_ring[q] - 1) * NUM_TX_DESC &&
  1355. !ravb_tx_free(ndev, q, true))
  1356. netif_stop_subqueue(ndev, q);
  1357. exit:
  1358. mmiowb();
  1359. spin_unlock_irqrestore(&priv->lock, flags);
  1360. return NETDEV_TX_OK;
  1361. unmap:
  1362. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  1363. le16_to_cpu(desc->ds_tagl), DMA_TO_DEVICE);
  1364. drop:
  1365. dev_kfree_skb_any(skb);
  1366. priv->tx_skb[q][entry / NUM_TX_DESC] = NULL;
  1367. goto exit;
  1368. }
  1369. static u16 ravb_select_queue(struct net_device *ndev, struct sk_buff *skb,
  1370. void *accel_priv, select_queue_fallback_t fallback)
  1371. {
  1372. /* If skb needs TX timestamp, it is handled in network control queue */
  1373. return (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) ? RAVB_NC :
  1374. RAVB_BE;
  1375. }
  1376. static struct net_device_stats *ravb_get_stats(struct net_device *ndev)
  1377. {
  1378. struct ravb_private *priv = netdev_priv(ndev);
  1379. struct net_device_stats *nstats, *stats0, *stats1;
  1380. nstats = &ndev->stats;
  1381. stats0 = &priv->stats[RAVB_BE];
  1382. stats1 = &priv->stats[RAVB_NC];
  1383. nstats->tx_dropped += ravb_read(ndev, TROCR);
  1384. ravb_write(ndev, 0, TROCR); /* (write clear) */
  1385. nstats->collisions += ravb_read(ndev, CDCR);
  1386. ravb_write(ndev, 0, CDCR); /* (write clear) */
  1387. nstats->tx_carrier_errors += ravb_read(ndev, LCCR);
  1388. ravb_write(ndev, 0, LCCR); /* (write clear) */
  1389. nstats->tx_carrier_errors += ravb_read(ndev, CERCR);
  1390. ravb_write(ndev, 0, CERCR); /* (write clear) */
  1391. nstats->tx_carrier_errors += ravb_read(ndev, CEECR);
  1392. ravb_write(ndev, 0, CEECR); /* (write clear) */
  1393. nstats->rx_packets = stats0->rx_packets + stats1->rx_packets;
  1394. nstats->tx_packets = stats0->tx_packets + stats1->tx_packets;
  1395. nstats->rx_bytes = stats0->rx_bytes + stats1->rx_bytes;
  1396. nstats->tx_bytes = stats0->tx_bytes + stats1->tx_bytes;
  1397. nstats->multicast = stats0->multicast + stats1->multicast;
  1398. nstats->rx_errors = stats0->rx_errors + stats1->rx_errors;
  1399. nstats->rx_crc_errors = stats0->rx_crc_errors + stats1->rx_crc_errors;
  1400. nstats->rx_frame_errors =
  1401. stats0->rx_frame_errors + stats1->rx_frame_errors;
  1402. nstats->rx_length_errors =
  1403. stats0->rx_length_errors + stats1->rx_length_errors;
  1404. nstats->rx_missed_errors =
  1405. stats0->rx_missed_errors + stats1->rx_missed_errors;
  1406. nstats->rx_over_errors =
  1407. stats0->rx_over_errors + stats1->rx_over_errors;
  1408. return nstats;
  1409. }
  1410. /* Update promiscuous bit */
  1411. static void ravb_set_rx_mode(struct net_device *ndev)
  1412. {
  1413. struct ravb_private *priv = netdev_priv(ndev);
  1414. unsigned long flags;
  1415. spin_lock_irqsave(&priv->lock, flags);
  1416. ravb_modify(ndev, ECMR, ECMR_PRM,
  1417. ndev->flags & IFF_PROMISC ? ECMR_PRM : 0);
  1418. mmiowb();
  1419. spin_unlock_irqrestore(&priv->lock, flags);
  1420. }
  1421. /* Device close function for Ethernet AVB */
  1422. static int ravb_close(struct net_device *ndev)
  1423. {
  1424. struct device_node *np = ndev->dev.parent->of_node;
  1425. struct ravb_private *priv = netdev_priv(ndev);
  1426. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  1427. netif_tx_stop_all_queues(ndev);
  1428. /* Disable interrupts by clearing the interrupt masks. */
  1429. ravb_write(ndev, 0, RIC0);
  1430. ravb_write(ndev, 0, RIC2);
  1431. ravb_write(ndev, 0, TIC);
  1432. /* Stop PTP Clock driver */
  1433. if (priv->chip_id == RCAR_GEN2)
  1434. ravb_ptp_stop(ndev);
  1435. /* Set the config mode to stop the AVB-DMAC's processes */
  1436. if (ravb_stop_dma(ndev) < 0)
  1437. netdev_err(ndev,
  1438. "device will be stopped after h/w processes are done.\n");
  1439. /* Clear the timestamp list */
  1440. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list, list) {
  1441. list_del(&ts_skb->list);
  1442. kfree(ts_skb);
  1443. }
  1444. /* PHY disconnect */
  1445. if (ndev->phydev) {
  1446. phy_stop(ndev->phydev);
  1447. phy_disconnect(ndev->phydev);
  1448. if (of_phy_is_fixed_link(np))
  1449. of_phy_deregister_fixed_link(np);
  1450. }
  1451. if (priv->chip_id != RCAR_GEN2) {
  1452. free_irq(priv->tx_irqs[RAVB_NC], ndev);
  1453. free_irq(priv->rx_irqs[RAVB_NC], ndev);
  1454. free_irq(priv->tx_irqs[RAVB_BE], ndev);
  1455. free_irq(priv->rx_irqs[RAVB_BE], ndev);
  1456. free_irq(priv->emac_irq, ndev);
  1457. }
  1458. free_irq(ndev->irq, ndev);
  1459. napi_disable(&priv->napi[RAVB_NC]);
  1460. napi_disable(&priv->napi[RAVB_BE]);
  1461. /* Free all the skb's in the RX queue and the DMA buffers. */
  1462. ravb_ring_free(ndev, RAVB_BE);
  1463. ravb_ring_free(ndev, RAVB_NC);
  1464. return 0;
  1465. }
  1466. static int ravb_hwtstamp_get(struct net_device *ndev, struct ifreq *req)
  1467. {
  1468. struct ravb_private *priv = netdev_priv(ndev);
  1469. struct hwtstamp_config config;
  1470. config.flags = 0;
  1471. config.tx_type = priv->tstamp_tx_ctrl ? HWTSTAMP_TX_ON :
  1472. HWTSTAMP_TX_OFF;
  1473. if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_V2_L2_EVENT)
  1474. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  1475. else if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_ALL)
  1476. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1477. else
  1478. config.rx_filter = HWTSTAMP_FILTER_NONE;
  1479. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1480. -EFAULT : 0;
  1481. }
  1482. /* Control hardware time stamping */
  1483. static int ravb_hwtstamp_set(struct net_device *ndev, struct ifreq *req)
  1484. {
  1485. struct ravb_private *priv = netdev_priv(ndev);
  1486. struct hwtstamp_config config;
  1487. u32 tstamp_rx_ctrl = RAVB_RXTSTAMP_ENABLED;
  1488. u32 tstamp_tx_ctrl;
  1489. if (copy_from_user(&config, req->ifr_data, sizeof(config)))
  1490. return -EFAULT;
  1491. /* Reserved for future extensions */
  1492. if (config.flags)
  1493. return -EINVAL;
  1494. switch (config.tx_type) {
  1495. case HWTSTAMP_TX_OFF:
  1496. tstamp_tx_ctrl = 0;
  1497. break;
  1498. case HWTSTAMP_TX_ON:
  1499. tstamp_tx_ctrl = RAVB_TXTSTAMP_ENABLED;
  1500. break;
  1501. default:
  1502. return -ERANGE;
  1503. }
  1504. switch (config.rx_filter) {
  1505. case HWTSTAMP_FILTER_NONE:
  1506. tstamp_rx_ctrl = 0;
  1507. break;
  1508. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  1509. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  1510. break;
  1511. default:
  1512. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1513. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_ALL;
  1514. }
  1515. priv->tstamp_tx_ctrl = tstamp_tx_ctrl;
  1516. priv->tstamp_rx_ctrl = tstamp_rx_ctrl;
  1517. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1518. -EFAULT : 0;
  1519. }
  1520. /* ioctl to device function */
  1521. static int ravb_do_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1522. {
  1523. struct phy_device *phydev = ndev->phydev;
  1524. if (!netif_running(ndev))
  1525. return -EINVAL;
  1526. if (!phydev)
  1527. return -ENODEV;
  1528. switch (cmd) {
  1529. case SIOCGHWTSTAMP:
  1530. return ravb_hwtstamp_get(ndev, req);
  1531. case SIOCSHWTSTAMP:
  1532. return ravb_hwtstamp_set(ndev, req);
  1533. }
  1534. return phy_mii_ioctl(phydev, req, cmd);
  1535. }
  1536. static const struct net_device_ops ravb_netdev_ops = {
  1537. .ndo_open = ravb_open,
  1538. .ndo_stop = ravb_close,
  1539. .ndo_start_xmit = ravb_start_xmit,
  1540. .ndo_select_queue = ravb_select_queue,
  1541. .ndo_get_stats = ravb_get_stats,
  1542. .ndo_set_rx_mode = ravb_set_rx_mode,
  1543. .ndo_tx_timeout = ravb_tx_timeout,
  1544. .ndo_do_ioctl = ravb_do_ioctl,
  1545. .ndo_validate_addr = eth_validate_addr,
  1546. .ndo_set_mac_address = eth_mac_addr,
  1547. };
  1548. /* MDIO bus init function */
  1549. static int ravb_mdio_init(struct ravb_private *priv)
  1550. {
  1551. struct platform_device *pdev = priv->pdev;
  1552. struct device *dev = &pdev->dev;
  1553. int error;
  1554. /* Bitbang init */
  1555. priv->mdiobb.ops = &bb_ops;
  1556. /* MII controller setting */
  1557. priv->mii_bus = alloc_mdio_bitbang(&priv->mdiobb);
  1558. if (!priv->mii_bus)
  1559. return -ENOMEM;
  1560. /* Hook up MII support for ethtool */
  1561. priv->mii_bus->name = "ravb_mii";
  1562. priv->mii_bus->parent = dev;
  1563. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  1564. pdev->name, pdev->id);
  1565. /* Register MDIO bus */
  1566. error = of_mdiobus_register(priv->mii_bus, dev->of_node);
  1567. if (error)
  1568. goto out_free_bus;
  1569. return 0;
  1570. out_free_bus:
  1571. free_mdio_bitbang(priv->mii_bus);
  1572. return error;
  1573. }
  1574. /* MDIO bus release function */
  1575. static int ravb_mdio_release(struct ravb_private *priv)
  1576. {
  1577. /* Unregister mdio bus */
  1578. mdiobus_unregister(priv->mii_bus);
  1579. /* Free bitbang info */
  1580. free_mdio_bitbang(priv->mii_bus);
  1581. return 0;
  1582. }
  1583. static const struct of_device_id ravb_match_table[] = {
  1584. { .compatible = "renesas,etheravb-r8a7790", .data = (void *)RCAR_GEN2 },
  1585. { .compatible = "renesas,etheravb-r8a7794", .data = (void *)RCAR_GEN2 },
  1586. { .compatible = "renesas,etheravb-rcar-gen2", .data = (void *)RCAR_GEN2 },
  1587. { .compatible = "renesas,etheravb-r8a7795", .data = (void *)RCAR_GEN3 },
  1588. { .compatible = "renesas,etheravb-rcar-gen3", .data = (void *)RCAR_GEN3 },
  1589. { }
  1590. };
  1591. MODULE_DEVICE_TABLE(of, ravb_match_table);
  1592. static int ravb_set_gti(struct net_device *ndev)
  1593. {
  1594. struct device *dev = ndev->dev.parent;
  1595. struct device_node *np = dev->of_node;
  1596. unsigned long rate;
  1597. struct clk *clk;
  1598. uint64_t inc;
  1599. clk = of_clk_get(np, 0);
  1600. if (IS_ERR(clk)) {
  1601. dev_err(dev, "could not get clock\n");
  1602. return PTR_ERR(clk);
  1603. }
  1604. rate = clk_get_rate(clk);
  1605. clk_put(clk);
  1606. if (!rate)
  1607. return -EINVAL;
  1608. inc = 1000000000ULL << 20;
  1609. do_div(inc, rate);
  1610. if (inc < GTI_TIV_MIN || inc > GTI_TIV_MAX) {
  1611. dev_err(dev, "gti.tiv increment 0x%llx is outside the range 0x%x - 0x%x\n",
  1612. inc, GTI_TIV_MIN, GTI_TIV_MAX);
  1613. return -EINVAL;
  1614. }
  1615. ravb_write(ndev, inc, GTI);
  1616. return 0;
  1617. }
  1618. static void ravb_set_config_mode(struct net_device *ndev)
  1619. {
  1620. struct ravb_private *priv = netdev_priv(ndev);
  1621. if (priv->chip_id == RCAR_GEN2) {
  1622. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
  1623. /* Set CSEL value */
  1624. ravb_modify(ndev, CCC, CCC_CSEL, CCC_CSEL_HPB);
  1625. } else {
  1626. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG |
  1627. CCC_GAC | CCC_CSEL_HPB);
  1628. }
  1629. }
  1630. /* Set tx and rx clock internal delay modes */
  1631. static void ravb_set_delay_mode(struct net_device *ndev)
  1632. {
  1633. struct ravb_private *priv = netdev_priv(ndev);
  1634. int set = 0;
  1635. if (priv->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
  1636. priv->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID)
  1637. set |= APSR_DM_RDM;
  1638. if (priv->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
  1639. priv->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID)
  1640. set |= APSR_DM_TDM;
  1641. ravb_modify(ndev, APSR, APSR_DM, set);
  1642. }
  1643. static int ravb_probe(struct platform_device *pdev)
  1644. {
  1645. struct device_node *np = pdev->dev.of_node;
  1646. struct ravb_private *priv;
  1647. enum ravb_chip_id chip_id;
  1648. struct net_device *ndev;
  1649. int error, irq, q;
  1650. struct resource *res;
  1651. int i;
  1652. if (!np) {
  1653. dev_err(&pdev->dev,
  1654. "this driver is required to be instantiated from device tree\n");
  1655. return -EINVAL;
  1656. }
  1657. /* Get base address */
  1658. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1659. if (!res) {
  1660. dev_err(&pdev->dev, "invalid resource\n");
  1661. return -EINVAL;
  1662. }
  1663. ndev = alloc_etherdev_mqs(sizeof(struct ravb_private),
  1664. NUM_TX_QUEUE, NUM_RX_QUEUE);
  1665. if (!ndev)
  1666. return -ENOMEM;
  1667. pm_runtime_enable(&pdev->dev);
  1668. pm_runtime_get_sync(&pdev->dev);
  1669. /* The Ether-specific entries in the device structure. */
  1670. ndev->base_addr = res->start;
  1671. chip_id = (enum ravb_chip_id)of_device_get_match_data(&pdev->dev);
  1672. if (chip_id == RCAR_GEN3)
  1673. irq = platform_get_irq_byname(pdev, "ch22");
  1674. else
  1675. irq = platform_get_irq(pdev, 0);
  1676. if (irq < 0) {
  1677. error = irq;
  1678. goto out_release;
  1679. }
  1680. ndev->irq = irq;
  1681. SET_NETDEV_DEV(ndev, &pdev->dev);
  1682. priv = netdev_priv(ndev);
  1683. priv->ndev = ndev;
  1684. priv->pdev = pdev;
  1685. priv->num_tx_ring[RAVB_BE] = BE_TX_RING_SIZE;
  1686. priv->num_rx_ring[RAVB_BE] = BE_RX_RING_SIZE;
  1687. priv->num_tx_ring[RAVB_NC] = NC_TX_RING_SIZE;
  1688. priv->num_rx_ring[RAVB_NC] = NC_RX_RING_SIZE;
  1689. priv->addr = devm_ioremap_resource(&pdev->dev, res);
  1690. if (IS_ERR(priv->addr)) {
  1691. error = PTR_ERR(priv->addr);
  1692. goto out_release;
  1693. }
  1694. spin_lock_init(&priv->lock);
  1695. INIT_WORK(&priv->work, ravb_tx_timeout_work);
  1696. priv->phy_interface = of_get_phy_mode(np);
  1697. priv->no_avb_link = of_property_read_bool(np, "renesas,no-ether-link");
  1698. priv->avb_link_active_low =
  1699. of_property_read_bool(np, "renesas,ether-link-active-low");
  1700. if (chip_id == RCAR_GEN3) {
  1701. irq = platform_get_irq_byname(pdev, "ch24");
  1702. if (irq < 0) {
  1703. error = irq;
  1704. goto out_release;
  1705. }
  1706. priv->emac_irq = irq;
  1707. for (i = 0; i < NUM_RX_QUEUE; i++) {
  1708. irq = platform_get_irq_byname(pdev, ravb_rx_irqs[i]);
  1709. if (irq < 0) {
  1710. error = irq;
  1711. goto out_release;
  1712. }
  1713. priv->rx_irqs[i] = irq;
  1714. }
  1715. for (i = 0; i < NUM_TX_QUEUE; i++) {
  1716. irq = platform_get_irq_byname(pdev, ravb_tx_irqs[i]);
  1717. if (irq < 0) {
  1718. error = irq;
  1719. goto out_release;
  1720. }
  1721. priv->tx_irqs[i] = irq;
  1722. }
  1723. }
  1724. priv->chip_id = chip_id;
  1725. /* Set function */
  1726. ndev->netdev_ops = &ravb_netdev_ops;
  1727. ndev->ethtool_ops = &ravb_ethtool_ops;
  1728. /* Set AVB config mode */
  1729. ravb_set_config_mode(ndev);
  1730. /* Set GTI value */
  1731. error = ravb_set_gti(ndev);
  1732. if (error)
  1733. goto out_release;
  1734. /* Request GTI loading */
  1735. ravb_modify(ndev, GCCR, GCCR_LTI, GCCR_LTI);
  1736. if (priv->chip_id != RCAR_GEN2)
  1737. ravb_set_delay_mode(ndev);
  1738. /* Allocate descriptor base address table */
  1739. priv->desc_bat_size = sizeof(struct ravb_desc) * DBAT_ENTRY_NUM;
  1740. priv->desc_bat = dma_alloc_coherent(ndev->dev.parent, priv->desc_bat_size,
  1741. &priv->desc_bat_dma, GFP_KERNEL);
  1742. if (!priv->desc_bat) {
  1743. dev_err(&pdev->dev,
  1744. "Cannot allocate desc base address table (size %d bytes)\n",
  1745. priv->desc_bat_size);
  1746. error = -ENOMEM;
  1747. goto out_release;
  1748. }
  1749. for (q = RAVB_BE; q < DBAT_ENTRY_NUM; q++)
  1750. priv->desc_bat[q].die_dt = DT_EOS;
  1751. ravb_write(ndev, priv->desc_bat_dma, DBAT);
  1752. /* Initialise HW timestamp list */
  1753. INIT_LIST_HEAD(&priv->ts_skb_list);
  1754. /* Initialise PTP Clock driver */
  1755. if (chip_id != RCAR_GEN2)
  1756. ravb_ptp_init(ndev, pdev);
  1757. /* Debug message level */
  1758. priv->msg_enable = RAVB_DEF_MSG_ENABLE;
  1759. /* Read and set MAC address */
  1760. ravb_read_mac_address(ndev, of_get_mac_address(np));
  1761. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1762. dev_warn(&pdev->dev,
  1763. "no valid MAC address supplied, using a random one\n");
  1764. eth_hw_addr_random(ndev);
  1765. }
  1766. /* MDIO bus init */
  1767. error = ravb_mdio_init(priv);
  1768. if (error) {
  1769. dev_err(&pdev->dev, "failed to initialize MDIO\n");
  1770. goto out_dma_free;
  1771. }
  1772. netif_napi_add(ndev, &priv->napi[RAVB_BE], ravb_poll, 64);
  1773. netif_napi_add(ndev, &priv->napi[RAVB_NC], ravb_poll, 64);
  1774. /* Network device register */
  1775. error = register_netdev(ndev);
  1776. if (error)
  1777. goto out_napi_del;
  1778. /* Print device information */
  1779. netdev_info(ndev, "Base address at %#x, %pM, IRQ %d.\n",
  1780. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  1781. platform_set_drvdata(pdev, ndev);
  1782. return 0;
  1783. out_napi_del:
  1784. netif_napi_del(&priv->napi[RAVB_NC]);
  1785. netif_napi_del(&priv->napi[RAVB_BE]);
  1786. ravb_mdio_release(priv);
  1787. out_dma_free:
  1788. dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
  1789. priv->desc_bat_dma);
  1790. /* Stop PTP Clock driver */
  1791. if (chip_id != RCAR_GEN2)
  1792. ravb_ptp_stop(ndev);
  1793. out_release:
  1794. if (ndev)
  1795. free_netdev(ndev);
  1796. pm_runtime_put(&pdev->dev);
  1797. pm_runtime_disable(&pdev->dev);
  1798. return error;
  1799. }
  1800. static int ravb_remove(struct platform_device *pdev)
  1801. {
  1802. struct net_device *ndev = platform_get_drvdata(pdev);
  1803. struct ravb_private *priv = netdev_priv(ndev);
  1804. /* Stop PTP Clock driver */
  1805. if (priv->chip_id != RCAR_GEN2)
  1806. ravb_ptp_stop(ndev);
  1807. dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
  1808. priv->desc_bat_dma);
  1809. /* Set reset mode */
  1810. ravb_write(ndev, CCC_OPC_RESET, CCC);
  1811. pm_runtime_put_sync(&pdev->dev);
  1812. unregister_netdev(ndev);
  1813. netif_napi_del(&priv->napi[RAVB_NC]);
  1814. netif_napi_del(&priv->napi[RAVB_BE]);
  1815. ravb_mdio_release(priv);
  1816. pm_runtime_disable(&pdev->dev);
  1817. free_netdev(ndev);
  1818. platform_set_drvdata(pdev, NULL);
  1819. return 0;
  1820. }
  1821. static int __maybe_unused ravb_suspend(struct device *dev)
  1822. {
  1823. struct net_device *ndev = dev_get_drvdata(dev);
  1824. int ret = 0;
  1825. if (netif_running(ndev)) {
  1826. netif_device_detach(ndev);
  1827. ret = ravb_close(ndev);
  1828. }
  1829. return ret;
  1830. }
  1831. static int __maybe_unused ravb_resume(struct device *dev)
  1832. {
  1833. struct net_device *ndev = dev_get_drvdata(dev);
  1834. struct ravb_private *priv = netdev_priv(ndev);
  1835. int ret = 0;
  1836. /* All register have been reset to default values.
  1837. * Restore all registers which where setup at probe time and
  1838. * reopen device if it was running before system suspended.
  1839. */
  1840. /* Set AVB config mode */
  1841. ravb_set_config_mode(ndev);
  1842. /* Set GTI value */
  1843. ret = ravb_set_gti(ndev);
  1844. if (ret)
  1845. return ret;
  1846. /* Request GTI loading */
  1847. ravb_modify(ndev, GCCR, GCCR_LTI, GCCR_LTI);
  1848. if (priv->chip_id != RCAR_GEN2)
  1849. ravb_set_delay_mode(ndev);
  1850. /* Restore descriptor base address table */
  1851. ravb_write(ndev, priv->desc_bat_dma, DBAT);
  1852. if (netif_running(ndev)) {
  1853. ret = ravb_open(ndev);
  1854. if (ret < 0)
  1855. return ret;
  1856. netif_device_attach(ndev);
  1857. }
  1858. return ret;
  1859. }
  1860. static int __maybe_unused ravb_runtime_nop(struct device *dev)
  1861. {
  1862. /* Runtime PM callback shared between ->runtime_suspend()
  1863. * and ->runtime_resume(). Simply returns success.
  1864. *
  1865. * This driver re-initializes all registers after
  1866. * pm_runtime_get_sync() anyway so there is no need
  1867. * to save and restore registers here.
  1868. */
  1869. return 0;
  1870. }
  1871. static const struct dev_pm_ops ravb_dev_pm_ops = {
  1872. SET_SYSTEM_SLEEP_PM_OPS(ravb_suspend, ravb_resume)
  1873. SET_RUNTIME_PM_OPS(ravb_runtime_nop, ravb_runtime_nop, NULL)
  1874. };
  1875. static struct platform_driver ravb_driver = {
  1876. .probe = ravb_probe,
  1877. .remove = ravb_remove,
  1878. .driver = {
  1879. .name = "ravb",
  1880. .pm = &ravb_dev_pm_ops,
  1881. .of_match_table = ravb_match_table,
  1882. },
  1883. };
  1884. module_platform_driver(ravb_driver);
  1885. MODULE_AUTHOR("Mitsuhiro Kimura, Masaru Nagai");
  1886. MODULE_DESCRIPTION("Renesas Ethernet AVB driver");
  1887. MODULE_LICENSE("GPL v2");