qlcnic_sriov_common.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/types.h>
  8. #include "qlcnic_sriov.h"
  9. #include "qlcnic.h"
  10. #include "qlcnic_83xx_hw.h"
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_handle_async_issue_cmd(struct work_struct *work);
  25. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  26. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  27. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  28. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  29. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  30. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *,
  31. struct qlcnic_cmd_args *);
  32. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *, u8);
  33. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  34. static int qlcnic_sriov_vf_shutdown(struct pci_dev *);
  35. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *);
  36. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *,
  37. struct qlcnic_cmd_args *);
  38. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  39. .read_crb = qlcnic_83xx_read_crb,
  40. .write_crb = qlcnic_83xx_write_crb,
  41. .read_reg = qlcnic_83xx_rd_reg_indirect,
  42. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  43. .get_mac_address = qlcnic_83xx_get_mac_address,
  44. .setup_intr = qlcnic_83xx_setup_intr,
  45. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  46. .mbx_cmd = qlcnic_sriov_issue_cmd,
  47. .get_func_no = qlcnic_83xx_get_func_no,
  48. .api_lock = qlcnic_83xx_cam_lock,
  49. .api_unlock = qlcnic_83xx_cam_unlock,
  50. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  51. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  52. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  53. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  54. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  55. .setup_link_event = qlcnic_83xx_setup_link_event,
  56. .get_nic_info = qlcnic_83xx_get_nic_info,
  57. .get_pci_info = qlcnic_83xx_get_pci_info,
  58. .set_nic_info = qlcnic_83xx_set_nic_info,
  59. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  60. .napi_enable = qlcnic_83xx_napi_enable,
  61. .napi_disable = qlcnic_83xx_napi_disable,
  62. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  63. .config_rss = qlcnic_83xx_config_rss,
  64. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  65. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  66. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  67. .get_board_info = qlcnic_83xx_get_port_info,
  68. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  69. .enable_sds_intr = qlcnic_83xx_enable_sds_intr,
  70. .disable_sds_intr = qlcnic_83xx_disable_sds_intr,
  71. };
  72. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  73. .config_bridged_mode = qlcnic_config_bridged_mode,
  74. .config_led = qlcnic_config_led,
  75. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  76. .napi_add = qlcnic_83xx_napi_add,
  77. .napi_del = qlcnic_83xx_napi_del,
  78. .shutdown = qlcnic_sriov_vf_shutdown,
  79. .resume = qlcnic_sriov_vf_resume,
  80. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  81. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  82. };
  83. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  84. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  85. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  86. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  87. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  88. };
  89. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  90. {
  91. return (val & (1 << QLC_BC_MSG)) ? true : false;
  92. }
  93. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  94. {
  95. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  96. }
  97. static inline bool qlcnic_sriov_flr_check(u32 val)
  98. {
  99. return (val & (1 << QLC_BC_FLR)) ? true : false;
  100. }
  101. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  102. {
  103. return (val >> 4) & 0xff;
  104. }
  105. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  106. {
  107. struct pci_dev *dev = adapter->pdev;
  108. int pos;
  109. u16 stride, offset;
  110. if (qlcnic_sriov_vf_check(adapter))
  111. return 0;
  112. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  113. if (!pos)
  114. return 0;
  115. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  116. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  117. return (dev->devfn + offset + stride * vf_id) & 0xff;
  118. }
  119. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  120. {
  121. struct qlcnic_sriov *sriov;
  122. struct qlcnic_back_channel *bc;
  123. struct workqueue_struct *wq;
  124. struct qlcnic_vport *vp;
  125. struct qlcnic_vf_info *vf;
  126. int err, i;
  127. if (!qlcnic_sriov_enable_check(adapter))
  128. return -EIO;
  129. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  130. if (!sriov)
  131. return -ENOMEM;
  132. adapter->ahw->sriov = sriov;
  133. sriov->num_vfs = num_vfs;
  134. bc = &sriov->bc;
  135. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  136. num_vfs, GFP_KERNEL);
  137. if (!sriov->vf_info) {
  138. err = -ENOMEM;
  139. goto qlcnic_free_sriov;
  140. }
  141. wq = create_singlethread_workqueue("bc-trans");
  142. if (wq == NULL) {
  143. err = -ENOMEM;
  144. dev_err(&adapter->pdev->dev,
  145. "Cannot create bc-trans workqueue\n");
  146. goto qlcnic_free_vf_info;
  147. }
  148. bc->bc_trans_wq = wq;
  149. wq = create_singlethread_workqueue("async");
  150. if (wq == NULL) {
  151. err = -ENOMEM;
  152. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  153. goto qlcnic_destroy_trans_wq;
  154. }
  155. bc->bc_async_wq = wq;
  156. INIT_LIST_HEAD(&bc->async_cmd_list);
  157. INIT_WORK(&bc->vf_async_work, qlcnic_sriov_handle_async_issue_cmd);
  158. spin_lock_init(&bc->queue_lock);
  159. bc->adapter = adapter;
  160. for (i = 0; i < num_vfs; i++) {
  161. vf = &sriov->vf_info[i];
  162. vf->adapter = adapter;
  163. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  164. mutex_init(&vf->send_cmd_lock);
  165. spin_lock_init(&vf->vlan_list_lock);
  166. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  167. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  168. spin_lock_init(&vf->rcv_act.lock);
  169. spin_lock_init(&vf->rcv_pend.lock);
  170. init_completion(&vf->ch_free_cmpl);
  171. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  172. if (qlcnic_sriov_pf_check(adapter)) {
  173. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  174. if (!vp) {
  175. err = -ENOMEM;
  176. goto qlcnic_destroy_async_wq;
  177. }
  178. sriov->vf_info[i].vp = vp;
  179. vp->vlan_mode = QLC_GUEST_VLAN_MODE;
  180. vp->max_tx_bw = MAX_BW;
  181. vp->min_tx_bw = MIN_BW;
  182. vp->spoofchk = false;
  183. random_ether_addr(vp->mac);
  184. dev_info(&adapter->pdev->dev,
  185. "MAC Address %pM is configured for VF %d\n",
  186. vp->mac, i);
  187. }
  188. }
  189. return 0;
  190. qlcnic_destroy_async_wq:
  191. destroy_workqueue(bc->bc_async_wq);
  192. qlcnic_destroy_trans_wq:
  193. destroy_workqueue(bc->bc_trans_wq);
  194. qlcnic_free_vf_info:
  195. kfree(sriov->vf_info);
  196. qlcnic_free_sriov:
  197. kfree(adapter->ahw->sriov);
  198. return err;
  199. }
  200. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  201. {
  202. struct qlcnic_bc_trans *trans;
  203. struct qlcnic_cmd_args cmd;
  204. unsigned long flags;
  205. spin_lock_irqsave(&t_list->lock, flags);
  206. while (!list_empty(&t_list->wait_list)) {
  207. trans = list_first_entry(&t_list->wait_list,
  208. struct qlcnic_bc_trans, list);
  209. list_del(&trans->list);
  210. t_list->count--;
  211. cmd.req.arg = (u32 *)trans->req_pay;
  212. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  213. qlcnic_free_mbx_args(&cmd);
  214. qlcnic_sriov_cleanup_transaction(trans);
  215. }
  216. spin_unlock_irqrestore(&t_list->lock, flags);
  217. }
  218. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  219. {
  220. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  221. struct qlcnic_back_channel *bc = &sriov->bc;
  222. struct qlcnic_vf_info *vf;
  223. int i;
  224. if (!qlcnic_sriov_enable_check(adapter))
  225. return;
  226. qlcnic_sriov_cleanup_async_list(bc);
  227. destroy_workqueue(bc->bc_async_wq);
  228. for (i = 0; i < sriov->num_vfs; i++) {
  229. vf = &sriov->vf_info[i];
  230. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  231. cancel_work_sync(&vf->trans_work);
  232. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  233. }
  234. destroy_workqueue(bc->bc_trans_wq);
  235. for (i = 0; i < sriov->num_vfs; i++)
  236. kfree(sriov->vf_info[i].vp);
  237. kfree(sriov->vf_info);
  238. kfree(adapter->ahw->sriov);
  239. }
  240. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  241. {
  242. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  243. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  244. __qlcnic_sriov_cleanup(adapter);
  245. }
  246. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  247. {
  248. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  249. return;
  250. qlcnic_sriov_free_vlans(adapter);
  251. if (qlcnic_sriov_pf_check(adapter))
  252. qlcnic_sriov_pf_cleanup(adapter);
  253. if (qlcnic_sriov_vf_check(adapter))
  254. qlcnic_sriov_vf_cleanup(adapter);
  255. }
  256. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  257. u32 *pay, u8 pci_func, u8 size)
  258. {
  259. struct qlcnic_hardware_context *ahw = adapter->ahw;
  260. struct qlcnic_mailbox *mbx = ahw->mailbox;
  261. struct qlcnic_cmd_args cmd;
  262. unsigned long timeout;
  263. int err;
  264. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  265. cmd.hdr = hdr;
  266. cmd.pay = pay;
  267. cmd.pay_size = size;
  268. cmd.func_num = pci_func;
  269. cmd.op_type = QLC_83XX_MBX_POST_BC_OP;
  270. cmd.cmd_op = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  271. err = mbx->ops->enqueue_cmd(adapter, &cmd, &timeout);
  272. if (err) {
  273. dev_err(&adapter->pdev->dev,
  274. "%s: Mailbox not available, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  275. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  276. ahw->op_mode);
  277. return err;
  278. }
  279. if (!wait_for_completion_timeout(&cmd.completion, timeout)) {
  280. dev_err(&adapter->pdev->dev,
  281. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  282. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  283. ahw->op_mode);
  284. flush_workqueue(mbx->work_q);
  285. }
  286. return cmd.rsp_opcode;
  287. }
  288. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  289. {
  290. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  291. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  292. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  293. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  294. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  295. adapter->max_rds_rings = MAX_RDS_RINGS;
  296. }
  297. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  298. struct qlcnic_info *npar_info, u16 vport_id)
  299. {
  300. struct device *dev = &adapter->pdev->dev;
  301. struct qlcnic_cmd_args cmd;
  302. int err;
  303. u32 status;
  304. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  305. if (err)
  306. return err;
  307. cmd.req.arg[1] = vport_id << 16 | 0x1;
  308. err = qlcnic_issue_cmd(adapter, &cmd);
  309. if (err) {
  310. dev_err(&adapter->pdev->dev,
  311. "Failed to get vport info, err=%d\n", err);
  312. qlcnic_free_mbx_args(&cmd);
  313. return err;
  314. }
  315. status = cmd.rsp.arg[2] & 0xffff;
  316. if (status & BIT_0)
  317. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  318. if (status & BIT_1)
  319. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  320. if (status & BIT_2)
  321. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  322. if (status & BIT_3)
  323. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  324. if (status & BIT_4)
  325. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  326. if (status & BIT_5)
  327. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  328. if (status & BIT_6)
  329. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  330. if (status & BIT_7)
  331. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  332. if (status & BIT_8)
  333. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  334. if (status & BIT_9)
  335. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  336. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  337. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  338. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  339. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  340. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  341. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  342. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  343. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  344. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  345. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  346. npar_info->min_tx_bw, npar_info->max_tx_bw,
  347. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  348. npar_info->max_rx_mcast_mac_filters,
  349. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  350. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  351. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  352. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  353. npar_info->max_remote_ipv6_addrs);
  354. qlcnic_free_mbx_args(&cmd);
  355. return err;
  356. }
  357. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  358. struct qlcnic_cmd_args *cmd)
  359. {
  360. adapter->rx_pvid = MSW(cmd->rsp.arg[1]) & 0xffff;
  361. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  362. return 0;
  363. }
  364. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  365. struct qlcnic_cmd_args *cmd)
  366. {
  367. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  368. int i, num_vlans;
  369. u16 *vlans;
  370. if (sriov->allowed_vlans)
  371. return 0;
  372. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  373. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  374. dev_info(&adapter->pdev->dev, "Number of allowed Guest VLANs = %d\n",
  375. sriov->num_allowed_vlans);
  376. qlcnic_sriov_alloc_vlans(adapter);
  377. if (!sriov->any_vlan)
  378. return 0;
  379. num_vlans = sriov->num_allowed_vlans;
  380. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  381. if (!sriov->allowed_vlans)
  382. return -ENOMEM;
  383. vlans = (u16 *)&cmd->rsp.arg[3];
  384. for (i = 0; i < num_vlans; i++)
  385. sriov->allowed_vlans[i] = vlans[i];
  386. return 0;
  387. }
  388. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  389. {
  390. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  391. struct qlcnic_cmd_args cmd;
  392. int ret = 0;
  393. memset(&cmd, 0, sizeof(cmd));
  394. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  395. if (ret)
  396. return ret;
  397. ret = qlcnic_issue_cmd(adapter, &cmd);
  398. if (ret) {
  399. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  400. ret);
  401. } else {
  402. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  403. switch (sriov->vlan_mode) {
  404. case QLC_GUEST_VLAN_MODE:
  405. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  406. break;
  407. case QLC_PVID_MODE:
  408. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  409. break;
  410. }
  411. }
  412. qlcnic_free_mbx_args(&cmd);
  413. return ret;
  414. }
  415. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  416. {
  417. struct qlcnic_hardware_context *ahw = adapter->ahw;
  418. struct qlcnic_info nic_info;
  419. int err;
  420. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  421. if (err)
  422. return err;
  423. ahw->max_mc_count = nic_info.max_rx_mcast_mac_filters;
  424. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  425. if (err)
  426. return -EIO;
  427. if (qlcnic_83xx_get_port_info(adapter))
  428. return -EIO;
  429. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  430. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  431. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  432. adapter->ahw->fw_hal_version);
  433. ahw->physical_port = (u8) nic_info.phys_port;
  434. ahw->switch_mode = nic_info.switch_mode;
  435. ahw->max_mtu = nic_info.max_mtu;
  436. ahw->op_mode = nic_info.op_mode;
  437. ahw->capabilities = nic_info.capabilities;
  438. return 0;
  439. }
  440. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  441. int pci_using_dac)
  442. {
  443. int err;
  444. adapter->flags |= QLCNIC_VLAN_FILTERING;
  445. adapter->ahw->total_nic_func = 1;
  446. INIT_LIST_HEAD(&adapter->vf_mc_list);
  447. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  448. dev_warn(&adapter->pdev->dev,
  449. "Device does not support MSI interrupts\n");
  450. /* compute and set default and max tx/sds rings */
  451. qlcnic_set_tx_ring_count(adapter, QLCNIC_SINGLE_RING);
  452. qlcnic_set_sds_ring_count(adapter, QLCNIC_SINGLE_RING);
  453. err = qlcnic_setup_intr(adapter);
  454. if (err) {
  455. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  456. goto err_out_disable_msi;
  457. }
  458. err = qlcnic_83xx_setup_mbx_intr(adapter);
  459. if (err)
  460. goto err_out_disable_msi;
  461. err = qlcnic_sriov_init(adapter, 1);
  462. if (err)
  463. goto err_out_disable_mbx_intr;
  464. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  465. if (err)
  466. goto err_out_cleanup_sriov;
  467. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  468. if (err)
  469. goto err_out_disable_bc_intr;
  470. err = qlcnic_sriov_vf_init_driver(adapter);
  471. if (err)
  472. goto err_out_send_channel_term;
  473. err = qlcnic_sriov_get_vf_acl(adapter);
  474. if (err)
  475. goto err_out_send_channel_term;
  476. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  477. if (err)
  478. goto err_out_send_channel_term;
  479. pci_set_drvdata(adapter->pdev, adapter);
  480. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  481. adapter->netdev->name);
  482. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  483. adapter->ahw->idc.delay);
  484. return 0;
  485. err_out_send_channel_term:
  486. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  487. err_out_disable_bc_intr:
  488. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  489. err_out_cleanup_sriov:
  490. __qlcnic_sriov_cleanup(adapter);
  491. err_out_disable_mbx_intr:
  492. qlcnic_83xx_free_mbx_intr(adapter);
  493. err_out_disable_msi:
  494. qlcnic_teardown_intr(adapter);
  495. return err;
  496. }
  497. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  498. {
  499. u32 state;
  500. do {
  501. msleep(20);
  502. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  503. return -EIO;
  504. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  505. } while (state != QLC_83XX_IDC_DEV_READY);
  506. return 0;
  507. }
  508. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  509. {
  510. struct qlcnic_hardware_context *ahw = adapter->ahw;
  511. int err;
  512. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  513. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  514. ahw->reset_context = 0;
  515. adapter->fw_fail_cnt = 0;
  516. ahw->msix_supported = 1;
  517. adapter->need_fw_reset = 0;
  518. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  519. err = qlcnic_sriov_check_dev_ready(adapter);
  520. if (err)
  521. return err;
  522. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  523. if (err)
  524. return err;
  525. if (qlcnic_read_mac_addr(adapter))
  526. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  527. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  528. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  529. return 0;
  530. }
  531. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  532. {
  533. struct qlcnic_hardware_context *ahw = adapter->ahw;
  534. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  535. dev_info(&adapter->pdev->dev,
  536. "HAL Version: %d Non Privileged SRIOV function\n",
  537. ahw->fw_hal_version);
  538. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  539. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  540. return;
  541. }
  542. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  543. {
  544. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  545. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  546. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  547. }
  548. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  549. {
  550. u32 pay_size;
  551. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  552. if (pay_size)
  553. pay_size = QLC_BC_PAYLOAD_SZ;
  554. else
  555. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  556. return pay_size;
  557. }
  558. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  559. {
  560. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  561. u8 i;
  562. if (qlcnic_sriov_vf_check(adapter))
  563. return 0;
  564. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  565. if (vf_info[i].pci_func == pci_func)
  566. return i;
  567. }
  568. return -EINVAL;
  569. }
  570. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  571. {
  572. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  573. if (!*trans)
  574. return -ENOMEM;
  575. init_completion(&(*trans)->resp_cmpl);
  576. return 0;
  577. }
  578. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  579. u32 size)
  580. {
  581. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  582. if (!*hdr)
  583. return -ENOMEM;
  584. return 0;
  585. }
  586. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  587. {
  588. const struct qlcnic_mailbox_metadata *mbx_tbl;
  589. int i, size;
  590. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  591. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  592. for (i = 0; i < size; i++) {
  593. if (type == mbx_tbl[i].cmd) {
  594. mbx->op_type = QLC_BC_CMD;
  595. mbx->req.num = mbx_tbl[i].in_args;
  596. mbx->rsp.num = mbx_tbl[i].out_args;
  597. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  598. GFP_ATOMIC);
  599. if (!mbx->req.arg)
  600. return -ENOMEM;
  601. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  602. GFP_ATOMIC);
  603. if (!mbx->rsp.arg) {
  604. kfree(mbx->req.arg);
  605. mbx->req.arg = NULL;
  606. return -ENOMEM;
  607. }
  608. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  609. (3 << 29));
  610. mbx->rsp.arg[0] = (type & 0xffff) | mbx->rsp.num << 16;
  611. return 0;
  612. }
  613. }
  614. return -EINVAL;
  615. }
  616. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  617. struct qlcnic_cmd_args *cmd,
  618. u16 seq, u8 msg_type)
  619. {
  620. struct qlcnic_bc_hdr *hdr;
  621. int i;
  622. u32 num_regs, bc_pay_sz;
  623. u16 remainder;
  624. u8 cmd_op, num_frags, t_num_frags;
  625. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  626. if (msg_type == QLC_BC_COMMAND) {
  627. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  628. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  629. num_regs = cmd->req.num;
  630. trans->req_pay_size = (num_regs * 4);
  631. num_regs = cmd->rsp.num;
  632. trans->rsp_pay_size = (num_regs * 4);
  633. cmd_op = cmd->req.arg[0] & 0xff;
  634. remainder = (trans->req_pay_size) % (bc_pay_sz);
  635. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  636. if (remainder)
  637. num_frags++;
  638. t_num_frags = num_frags;
  639. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  640. return -ENOMEM;
  641. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  642. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  643. if (remainder)
  644. num_frags++;
  645. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  646. return -ENOMEM;
  647. num_frags = t_num_frags;
  648. hdr = trans->req_hdr;
  649. } else {
  650. cmd->req.arg = (u32 *)trans->req_pay;
  651. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  652. cmd_op = cmd->req.arg[0] & 0xff;
  653. cmd->cmd_op = cmd_op;
  654. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  655. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  656. if (remainder)
  657. num_frags++;
  658. cmd->req.num = trans->req_pay_size / 4;
  659. cmd->rsp.num = trans->rsp_pay_size / 4;
  660. hdr = trans->rsp_hdr;
  661. cmd->op_type = trans->req_hdr->op_type;
  662. }
  663. trans->trans_id = seq;
  664. trans->cmd_id = cmd_op;
  665. for (i = 0; i < num_frags; i++) {
  666. hdr[i].version = 2;
  667. hdr[i].msg_type = msg_type;
  668. hdr[i].op_type = cmd->op_type;
  669. hdr[i].num_cmds = 1;
  670. hdr[i].num_frags = num_frags;
  671. hdr[i].frag_num = i + 1;
  672. hdr[i].cmd_op = cmd_op;
  673. hdr[i].seq_id = seq;
  674. }
  675. return 0;
  676. }
  677. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  678. {
  679. if (!trans)
  680. return;
  681. kfree(trans->req_hdr);
  682. kfree(trans->rsp_hdr);
  683. kfree(trans);
  684. }
  685. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  686. struct qlcnic_bc_trans *trans, u8 type)
  687. {
  688. struct qlcnic_trans_list *t_list;
  689. unsigned long flags;
  690. int ret = 0;
  691. if (type == QLC_BC_RESPONSE) {
  692. t_list = &vf->rcv_act;
  693. spin_lock_irqsave(&t_list->lock, flags);
  694. t_list->count--;
  695. list_del(&trans->list);
  696. if (t_list->count > 0)
  697. ret = 1;
  698. spin_unlock_irqrestore(&t_list->lock, flags);
  699. }
  700. if (type == QLC_BC_COMMAND) {
  701. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  702. msleep(100);
  703. vf->send_cmd = NULL;
  704. clear_bit(QLC_BC_VF_SEND, &vf->state);
  705. }
  706. return ret;
  707. }
  708. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  709. struct qlcnic_vf_info *vf,
  710. work_func_t func)
  711. {
  712. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  713. vf->adapter->need_fw_reset)
  714. return;
  715. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  716. }
  717. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  718. {
  719. struct completion *cmpl = &trans->resp_cmpl;
  720. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  721. trans->trans_state = QLC_END;
  722. else
  723. trans->trans_state = QLC_ABORT;
  724. return;
  725. }
  726. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  727. u8 type)
  728. {
  729. if (type == QLC_BC_RESPONSE) {
  730. trans->curr_rsp_frag++;
  731. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  732. trans->trans_state = QLC_INIT;
  733. else
  734. trans->trans_state = QLC_END;
  735. } else {
  736. trans->curr_req_frag++;
  737. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  738. trans->trans_state = QLC_INIT;
  739. else
  740. trans->trans_state = QLC_WAIT_FOR_RESP;
  741. }
  742. }
  743. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  744. u8 type)
  745. {
  746. struct qlcnic_vf_info *vf = trans->vf;
  747. struct completion *cmpl = &vf->ch_free_cmpl;
  748. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  749. trans->trans_state = QLC_ABORT;
  750. return;
  751. }
  752. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  753. qlcnic_sriov_handle_multi_frags(trans, type);
  754. }
  755. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  756. u32 *hdr, u32 *pay, u32 size)
  757. {
  758. struct qlcnic_hardware_context *ahw = adapter->ahw;
  759. u32 fw_mbx;
  760. u8 i, max = 2, hdr_size, j;
  761. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  762. max = (size / sizeof(u32)) + hdr_size;
  763. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  764. for (i = 2, j = 0; j < hdr_size; i++, j++)
  765. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  766. for (; j < max; i++, j++)
  767. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  768. }
  769. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  770. {
  771. int ret = -EBUSY;
  772. u32 timeout = 10000;
  773. do {
  774. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  775. ret = 0;
  776. break;
  777. }
  778. mdelay(1);
  779. } while (--timeout);
  780. return ret;
  781. }
  782. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  783. {
  784. struct qlcnic_vf_info *vf = trans->vf;
  785. u32 pay_size, hdr_size;
  786. u32 *hdr, *pay;
  787. int ret;
  788. u8 pci_func = trans->func_id;
  789. if (__qlcnic_sriov_issue_bc_post(vf))
  790. return -EBUSY;
  791. if (type == QLC_BC_COMMAND) {
  792. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  793. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  794. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  795. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  796. trans->curr_req_frag);
  797. pay_size = (pay_size / sizeof(u32));
  798. } else {
  799. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  800. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  801. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  802. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  803. trans->curr_rsp_frag);
  804. pay_size = (pay_size / sizeof(u32));
  805. }
  806. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  807. pci_func, pay_size);
  808. return ret;
  809. }
  810. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  811. struct qlcnic_vf_info *vf, u8 type)
  812. {
  813. bool flag = true;
  814. int err = -EIO;
  815. while (flag) {
  816. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  817. vf->adapter->need_fw_reset)
  818. trans->trans_state = QLC_ABORT;
  819. switch (trans->trans_state) {
  820. case QLC_INIT:
  821. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  822. if (qlcnic_sriov_issue_bc_post(trans, type))
  823. trans->trans_state = QLC_ABORT;
  824. break;
  825. case QLC_WAIT_FOR_CHANNEL_FREE:
  826. qlcnic_sriov_wait_for_channel_free(trans, type);
  827. break;
  828. case QLC_WAIT_FOR_RESP:
  829. qlcnic_sriov_wait_for_resp(trans);
  830. break;
  831. case QLC_END:
  832. err = 0;
  833. flag = false;
  834. break;
  835. case QLC_ABORT:
  836. err = -EIO;
  837. flag = false;
  838. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  839. break;
  840. default:
  841. err = -EIO;
  842. flag = false;
  843. }
  844. }
  845. return err;
  846. }
  847. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  848. struct qlcnic_bc_trans *trans, int pci_func)
  849. {
  850. struct qlcnic_vf_info *vf;
  851. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  852. if (index < 0)
  853. return -EIO;
  854. vf = &adapter->ahw->sriov->vf_info[index];
  855. trans->vf = vf;
  856. trans->func_id = pci_func;
  857. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  858. if (qlcnic_sriov_pf_check(adapter))
  859. return -EIO;
  860. if (qlcnic_sriov_vf_check(adapter) &&
  861. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  862. return -EIO;
  863. }
  864. mutex_lock(&vf->send_cmd_lock);
  865. vf->send_cmd = trans;
  866. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  867. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  868. mutex_unlock(&vf->send_cmd_lock);
  869. return err;
  870. }
  871. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  872. struct qlcnic_bc_trans *trans,
  873. struct qlcnic_cmd_args *cmd)
  874. {
  875. #ifdef CONFIG_QLCNIC_SRIOV
  876. if (qlcnic_sriov_pf_check(adapter)) {
  877. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  878. return;
  879. }
  880. #endif
  881. cmd->rsp.arg[0] |= (0x9 << 25);
  882. return;
  883. }
  884. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  885. {
  886. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  887. trans_work);
  888. struct qlcnic_bc_trans *trans = NULL;
  889. struct qlcnic_adapter *adapter = vf->adapter;
  890. struct qlcnic_cmd_args cmd;
  891. u8 req;
  892. if (adapter->need_fw_reset)
  893. return;
  894. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  895. return;
  896. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  897. trans = list_first_entry(&vf->rcv_act.wait_list,
  898. struct qlcnic_bc_trans, list);
  899. adapter = vf->adapter;
  900. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  901. QLC_BC_RESPONSE))
  902. goto cleanup_trans;
  903. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  904. trans->trans_state = QLC_INIT;
  905. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  906. cleanup_trans:
  907. qlcnic_free_mbx_args(&cmd);
  908. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  909. qlcnic_sriov_cleanup_transaction(trans);
  910. if (req)
  911. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  912. qlcnic_sriov_process_bc_cmd);
  913. }
  914. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  915. struct qlcnic_vf_info *vf)
  916. {
  917. struct qlcnic_bc_trans *trans;
  918. u32 pay_size;
  919. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  920. return;
  921. trans = vf->send_cmd;
  922. if (trans == NULL)
  923. goto clear_send;
  924. if (trans->trans_id != hdr->seq_id)
  925. goto clear_send;
  926. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  927. trans->curr_rsp_frag);
  928. qlcnic_sriov_pull_bc_msg(vf->adapter,
  929. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  930. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  931. pay_size);
  932. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  933. goto clear_send;
  934. complete(&trans->resp_cmpl);
  935. clear_send:
  936. clear_bit(QLC_BC_VF_SEND, &vf->state);
  937. }
  938. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  939. struct qlcnic_vf_info *vf,
  940. struct qlcnic_bc_trans *trans)
  941. {
  942. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  943. t_list->count++;
  944. list_add_tail(&trans->list, &t_list->wait_list);
  945. if (t_list->count == 1)
  946. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  947. qlcnic_sriov_process_bc_cmd);
  948. return 0;
  949. }
  950. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  951. struct qlcnic_vf_info *vf,
  952. struct qlcnic_bc_trans *trans)
  953. {
  954. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  955. spin_lock(&t_list->lock);
  956. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  957. spin_unlock(&t_list->lock);
  958. return 0;
  959. }
  960. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  961. struct qlcnic_vf_info *vf,
  962. struct qlcnic_bc_hdr *hdr)
  963. {
  964. struct qlcnic_bc_trans *trans = NULL;
  965. struct list_head *node;
  966. u32 pay_size, curr_frag;
  967. u8 found = 0, active = 0;
  968. spin_lock(&vf->rcv_pend.lock);
  969. if (vf->rcv_pend.count > 0) {
  970. list_for_each(node, &vf->rcv_pend.wait_list) {
  971. trans = list_entry(node, struct qlcnic_bc_trans, list);
  972. if (trans->trans_id == hdr->seq_id) {
  973. found = 1;
  974. break;
  975. }
  976. }
  977. }
  978. if (found) {
  979. curr_frag = trans->curr_req_frag;
  980. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  981. curr_frag);
  982. qlcnic_sriov_pull_bc_msg(vf->adapter,
  983. (u32 *)(trans->req_hdr + curr_frag),
  984. (u32 *)(trans->req_pay + curr_frag),
  985. pay_size);
  986. trans->curr_req_frag++;
  987. if (trans->curr_req_frag >= hdr->num_frags) {
  988. vf->rcv_pend.count--;
  989. list_del(&trans->list);
  990. active = 1;
  991. }
  992. }
  993. spin_unlock(&vf->rcv_pend.lock);
  994. if (active)
  995. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  996. qlcnic_sriov_cleanup_transaction(trans);
  997. return;
  998. }
  999. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  1000. struct qlcnic_bc_hdr *hdr,
  1001. struct qlcnic_vf_info *vf)
  1002. {
  1003. struct qlcnic_bc_trans *trans;
  1004. struct qlcnic_adapter *adapter = vf->adapter;
  1005. struct qlcnic_cmd_args cmd;
  1006. u32 pay_size;
  1007. int err;
  1008. u8 cmd_op;
  1009. if (adapter->need_fw_reset)
  1010. return;
  1011. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  1012. hdr->op_type != QLC_BC_CMD &&
  1013. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  1014. return;
  1015. if (hdr->frag_num > 1) {
  1016. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  1017. return;
  1018. }
  1019. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  1020. cmd_op = hdr->cmd_op;
  1021. if (qlcnic_sriov_alloc_bc_trans(&trans))
  1022. return;
  1023. if (hdr->op_type == QLC_BC_CMD)
  1024. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1025. else
  1026. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1027. if (err) {
  1028. qlcnic_sriov_cleanup_transaction(trans);
  1029. return;
  1030. }
  1031. cmd.op_type = hdr->op_type;
  1032. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1033. QLC_BC_COMMAND)) {
  1034. qlcnic_free_mbx_args(&cmd);
  1035. qlcnic_sriov_cleanup_transaction(trans);
  1036. return;
  1037. }
  1038. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1039. trans->curr_req_frag);
  1040. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1041. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1042. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1043. pay_size);
  1044. trans->func_id = vf->pci_func;
  1045. trans->vf = vf;
  1046. trans->trans_id = hdr->seq_id;
  1047. trans->curr_req_frag++;
  1048. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1049. return;
  1050. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1051. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1052. qlcnic_free_mbx_args(&cmd);
  1053. qlcnic_sriov_cleanup_transaction(trans);
  1054. }
  1055. } else {
  1056. spin_lock(&vf->rcv_pend.lock);
  1057. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1058. vf->rcv_pend.count++;
  1059. spin_unlock(&vf->rcv_pend.lock);
  1060. }
  1061. }
  1062. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1063. struct qlcnic_vf_info *vf)
  1064. {
  1065. struct qlcnic_bc_hdr hdr;
  1066. u32 *ptr = (u32 *)&hdr;
  1067. u8 msg_type, i;
  1068. for (i = 2; i < 6; i++)
  1069. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1070. msg_type = hdr.msg_type;
  1071. switch (msg_type) {
  1072. case QLC_BC_COMMAND:
  1073. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1074. break;
  1075. case QLC_BC_RESPONSE:
  1076. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1077. break;
  1078. }
  1079. }
  1080. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1081. struct qlcnic_vf_info *vf)
  1082. {
  1083. struct qlcnic_adapter *adapter = vf->adapter;
  1084. if (qlcnic_sriov_pf_check(adapter))
  1085. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1086. else
  1087. dev_err(&adapter->pdev->dev,
  1088. "Invalid event to VF. VF should not get FLR event\n");
  1089. }
  1090. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1091. {
  1092. struct qlcnic_vf_info *vf;
  1093. struct qlcnic_sriov *sriov;
  1094. int index;
  1095. u8 pci_func;
  1096. sriov = adapter->ahw->sriov;
  1097. pci_func = qlcnic_sriov_target_func_id(event);
  1098. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1099. if (index < 0)
  1100. return;
  1101. vf = &sriov->vf_info[index];
  1102. vf->pci_func = pci_func;
  1103. if (qlcnic_sriov_channel_free_check(event))
  1104. complete(&vf->ch_free_cmpl);
  1105. if (qlcnic_sriov_flr_check(event)) {
  1106. qlcnic_sriov_handle_flr_event(sriov, vf);
  1107. return;
  1108. }
  1109. if (qlcnic_sriov_bc_msg_check(event))
  1110. qlcnic_sriov_handle_msg_event(sriov, vf);
  1111. }
  1112. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1113. {
  1114. struct qlcnic_cmd_args cmd;
  1115. int err;
  1116. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1117. return 0;
  1118. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1119. return -ENOMEM;
  1120. if (enable)
  1121. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1122. err = qlcnic_83xx_issue_cmd(adapter, &cmd);
  1123. if (err != QLCNIC_RCODE_SUCCESS) {
  1124. dev_err(&adapter->pdev->dev,
  1125. "Failed to %s bc events, err=%d\n",
  1126. (enable ? "enable" : "disable"), err);
  1127. }
  1128. qlcnic_free_mbx_args(&cmd);
  1129. return err;
  1130. }
  1131. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1132. struct qlcnic_bc_trans *trans)
  1133. {
  1134. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1135. u32 state;
  1136. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1137. if (state == QLC_83XX_IDC_DEV_READY) {
  1138. msleep(20);
  1139. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1140. trans->trans_state = QLC_INIT;
  1141. if (++adapter->fw_fail_cnt > max)
  1142. return -EIO;
  1143. else
  1144. return 0;
  1145. }
  1146. return -EIO;
  1147. }
  1148. static int __qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1149. struct qlcnic_cmd_args *cmd)
  1150. {
  1151. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1152. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1153. struct device *dev = &adapter->pdev->dev;
  1154. struct qlcnic_bc_trans *trans;
  1155. int err;
  1156. u32 rsp_data, opcode, mbx_err_code, rsp;
  1157. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1158. u8 func = ahw->pci_func;
  1159. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1160. if (rsp)
  1161. goto free_cmd;
  1162. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1163. if (rsp)
  1164. goto cleanup_transaction;
  1165. retry:
  1166. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  1167. rsp = -EIO;
  1168. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1169. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1170. goto err_out;
  1171. }
  1172. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1173. if (err) {
  1174. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1175. (cmd->req.arg[0] & 0xffff), func);
  1176. rsp = QLCNIC_RCODE_TIMEOUT;
  1177. /* After adapter reset PF driver may take some time to
  1178. * respond to VF's request. Retry request till maximum retries.
  1179. */
  1180. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1181. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1182. goto retry;
  1183. goto err_out;
  1184. }
  1185. rsp_data = cmd->rsp.arg[0];
  1186. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1187. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1188. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1189. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1190. rsp = QLCNIC_RCODE_SUCCESS;
  1191. } else {
  1192. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1193. rsp = QLCNIC_RCODE_SUCCESS;
  1194. } else {
  1195. rsp = mbx_err_code;
  1196. if (!rsp)
  1197. rsp = 1;
  1198. dev_err(dev,
  1199. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1200. opcode, mbx_err_code, func);
  1201. }
  1202. }
  1203. err_out:
  1204. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1205. ahw->reset_context = 1;
  1206. adapter->need_fw_reset = 1;
  1207. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1208. }
  1209. cleanup_transaction:
  1210. qlcnic_sriov_cleanup_transaction(trans);
  1211. free_cmd:
  1212. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1213. qlcnic_free_mbx_args(cmd);
  1214. kfree(cmd);
  1215. }
  1216. return rsp;
  1217. }
  1218. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1219. struct qlcnic_cmd_args *cmd)
  1220. {
  1221. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT)
  1222. return qlcnic_sriov_async_issue_cmd(adapter, cmd);
  1223. else
  1224. return __qlcnic_sriov_issue_cmd(adapter, cmd);
  1225. }
  1226. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1227. {
  1228. struct qlcnic_cmd_args cmd;
  1229. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1230. int ret;
  1231. memset(&cmd, 0, sizeof(cmd));
  1232. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1233. return -ENOMEM;
  1234. ret = qlcnic_issue_cmd(adapter, &cmd);
  1235. if (ret) {
  1236. dev_err(&adapter->pdev->dev,
  1237. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1238. ret);
  1239. goto out;
  1240. }
  1241. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1242. if (cmd.rsp.arg[0] >> 25 == 2)
  1243. return 2;
  1244. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1245. set_bit(QLC_BC_VF_STATE, &vf->state);
  1246. else
  1247. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1248. out:
  1249. qlcnic_free_mbx_args(&cmd);
  1250. return ret;
  1251. }
  1252. static void qlcnic_vf_add_mc_list(struct net_device *netdev, const u8 *mac,
  1253. enum qlcnic_mac_type mac_type)
  1254. {
  1255. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1256. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1257. struct qlcnic_vf_info *vf;
  1258. u16 vlan_id;
  1259. int i;
  1260. vf = &adapter->ahw->sriov->vf_info[0];
  1261. if (!qlcnic_sriov_check_any_vlan(vf)) {
  1262. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1263. } else {
  1264. spin_lock(&vf->vlan_list_lock);
  1265. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1266. vlan_id = vf->sriov_vlans[i];
  1267. if (vlan_id)
  1268. qlcnic_nic_add_mac(adapter, mac, vlan_id,
  1269. mac_type);
  1270. }
  1271. spin_unlock(&vf->vlan_list_lock);
  1272. if (qlcnic_84xx_check(adapter))
  1273. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1274. }
  1275. }
  1276. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1277. {
  1278. struct list_head *head = &bc->async_cmd_list;
  1279. struct qlcnic_async_cmd *entry;
  1280. flush_workqueue(bc->bc_async_wq);
  1281. cancel_work_sync(&bc->vf_async_work);
  1282. spin_lock(&bc->queue_lock);
  1283. while (!list_empty(head)) {
  1284. entry = list_entry(head->next, struct qlcnic_async_cmd,
  1285. list);
  1286. list_del(&entry->list);
  1287. kfree(entry->cmd);
  1288. kfree(entry);
  1289. }
  1290. spin_unlock(&bc->queue_lock);
  1291. }
  1292. void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1293. {
  1294. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1295. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1296. static const u8 bcast_addr[ETH_ALEN] = {
  1297. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1298. };
  1299. struct netdev_hw_addr *ha;
  1300. u32 mode = VPORT_MISS_MODE_DROP;
  1301. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1302. return;
  1303. if (netdev->flags & IFF_PROMISC) {
  1304. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  1305. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1306. } else if ((netdev->flags & IFF_ALLMULTI) ||
  1307. (netdev_mc_count(netdev) > ahw->max_mc_count)) {
  1308. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  1309. } else {
  1310. qlcnic_vf_add_mc_list(netdev, bcast_addr, QLCNIC_BROADCAST_MAC);
  1311. if (!netdev_mc_empty(netdev)) {
  1312. qlcnic_flush_mcast_mac(adapter);
  1313. netdev_for_each_mc_addr(ha, netdev)
  1314. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1315. QLCNIC_MULTICAST_MAC);
  1316. }
  1317. }
  1318. /* configure unicast MAC address, if there is not sufficient space
  1319. * to store all the unicast addresses then enable promiscuous mode
  1320. */
  1321. if (netdev_uc_count(netdev) > ahw->max_uc_count) {
  1322. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1323. } else if (!netdev_uc_empty(netdev)) {
  1324. netdev_for_each_uc_addr(ha, netdev)
  1325. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1326. QLCNIC_UNICAST_MAC);
  1327. }
  1328. if (adapter->pdev->is_virtfn) {
  1329. if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
  1330. !adapter->fdb_mac_learn) {
  1331. qlcnic_alloc_lb_filters_mem(adapter);
  1332. adapter->drv_mac_learn = 1;
  1333. adapter->rx_mac_learn = true;
  1334. } else {
  1335. adapter->drv_mac_learn = 0;
  1336. adapter->rx_mac_learn = false;
  1337. }
  1338. }
  1339. qlcnic_nic_set_promisc(adapter, mode);
  1340. }
  1341. static void qlcnic_sriov_handle_async_issue_cmd(struct work_struct *work)
  1342. {
  1343. struct qlcnic_async_cmd *entry, *tmp;
  1344. struct qlcnic_back_channel *bc;
  1345. struct qlcnic_cmd_args *cmd;
  1346. struct list_head *head;
  1347. LIST_HEAD(del_list);
  1348. bc = container_of(work, struct qlcnic_back_channel, vf_async_work);
  1349. head = &bc->async_cmd_list;
  1350. spin_lock(&bc->queue_lock);
  1351. list_splice_init(head, &del_list);
  1352. spin_unlock(&bc->queue_lock);
  1353. list_for_each_entry_safe(entry, tmp, &del_list, list) {
  1354. list_del(&entry->list);
  1355. cmd = entry->cmd;
  1356. __qlcnic_sriov_issue_cmd(bc->adapter, cmd);
  1357. kfree(entry);
  1358. }
  1359. if (!list_empty(head))
  1360. queue_work(bc->bc_async_wq, &bc->vf_async_work);
  1361. return;
  1362. }
  1363. static struct qlcnic_async_cmd *
  1364. qlcnic_sriov_alloc_async_cmd(struct qlcnic_back_channel *bc,
  1365. struct qlcnic_cmd_args *cmd)
  1366. {
  1367. struct qlcnic_async_cmd *entry = NULL;
  1368. entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
  1369. if (!entry)
  1370. return NULL;
  1371. entry->cmd = cmd;
  1372. spin_lock(&bc->queue_lock);
  1373. list_add_tail(&entry->list, &bc->async_cmd_list);
  1374. spin_unlock(&bc->queue_lock);
  1375. return entry;
  1376. }
  1377. static void qlcnic_sriov_schedule_async_cmd(struct qlcnic_back_channel *bc,
  1378. struct qlcnic_cmd_args *cmd)
  1379. {
  1380. struct qlcnic_async_cmd *entry = NULL;
  1381. entry = qlcnic_sriov_alloc_async_cmd(bc, cmd);
  1382. if (!entry) {
  1383. qlcnic_free_mbx_args(cmd);
  1384. kfree(cmd);
  1385. return;
  1386. }
  1387. queue_work(bc->bc_async_wq, &bc->vf_async_work);
  1388. }
  1389. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *adapter,
  1390. struct qlcnic_cmd_args *cmd)
  1391. {
  1392. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1393. if (adapter->need_fw_reset)
  1394. return -EIO;
  1395. qlcnic_sriov_schedule_async_cmd(bc, cmd);
  1396. return 0;
  1397. }
  1398. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1399. {
  1400. int err;
  1401. adapter->need_fw_reset = 0;
  1402. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  1403. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1404. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1405. if (err)
  1406. return err;
  1407. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1408. if (err)
  1409. goto err_out_cleanup_bc_intr;
  1410. err = qlcnic_sriov_vf_init_driver(adapter);
  1411. if (err)
  1412. goto err_out_term_channel;
  1413. return 0;
  1414. err_out_term_channel:
  1415. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1416. err_out_cleanup_bc_intr:
  1417. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1418. return err;
  1419. }
  1420. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1421. {
  1422. struct net_device *netdev = adapter->netdev;
  1423. if (netif_running(netdev)) {
  1424. if (!qlcnic_up(adapter, netdev))
  1425. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1426. }
  1427. netif_device_attach(netdev);
  1428. }
  1429. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1430. {
  1431. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1432. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1433. struct net_device *netdev = adapter->netdev;
  1434. u8 i, max_ints = ahw->num_msix - 1;
  1435. netif_device_detach(netdev);
  1436. qlcnic_83xx_detach_mailbox_work(adapter);
  1437. qlcnic_83xx_disable_mbx_intr(adapter);
  1438. if (netif_running(netdev))
  1439. qlcnic_down(adapter, netdev);
  1440. for (i = 0; i < max_ints; i++) {
  1441. intr_tbl[i].id = i;
  1442. intr_tbl[i].enabled = 0;
  1443. intr_tbl[i].src = 0;
  1444. }
  1445. ahw->reset_context = 0;
  1446. }
  1447. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1448. {
  1449. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1450. struct device *dev = &adapter->pdev->dev;
  1451. struct qlc_83xx_idc *idc = &ahw->idc;
  1452. u8 func = ahw->pci_func;
  1453. u32 state;
  1454. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1455. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1456. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1457. qlcnic_sriov_vf_attach(adapter);
  1458. adapter->fw_fail_cnt = 0;
  1459. dev_info(dev,
  1460. "%s: Reinitialization of VF 0x%x done after FW reset\n",
  1461. __func__, func);
  1462. } else {
  1463. dev_err(dev,
  1464. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1465. __func__, func);
  1466. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1467. dev_info(dev, "Current state 0x%x after FW reset\n",
  1468. state);
  1469. }
  1470. }
  1471. return 0;
  1472. }
  1473. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1474. {
  1475. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1476. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1477. struct device *dev = &adapter->pdev->dev;
  1478. struct qlc_83xx_idc *idc = &ahw->idc;
  1479. u8 func = ahw->pci_func;
  1480. u32 state;
  1481. adapter->reset_ctx_cnt++;
  1482. /* Skip the context reset and check if FW is hung */
  1483. if (adapter->reset_ctx_cnt < 3) {
  1484. adapter->need_fw_reset = 1;
  1485. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1486. dev_info(dev,
  1487. "Resetting context, wait here to check if FW is in failed state\n");
  1488. return 0;
  1489. }
  1490. /* Check if number of resets exceed the threshold.
  1491. * If it exceeds the threshold just fail the VF.
  1492. */
  1493. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1494. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1495. adapter->tx_timeo_cnt = 0;
  1496. adapter->fw_fail_cnt = 0;
  1497. adapter->reset_ctx_cnt = 0;
  1498. qlcnic_sriov_vf_detach(adapter);
  1499. dev_err(dev,
  1500. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1501. return -EIO;
  1502. }
  1503. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1504. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1505. __func__, adapter->reset_ctx_cnt, func);
  1506. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1507. adapter->need_fw_reset = 1;
  1508. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1509. qlcnic_sriov_vf_detach(adapter);
  1510. adapter->need_fw_reset = 0;
  1511. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1512. qlcnic_sriov_vf_attach(adapter);
  1513. adapter->tx_timeo_cnt = 0;
  1514. adapter->reset_ctx_cnt = 0;
  1515. adapter->fw_fail_cnt = 0;
  1516. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1517. } else {
  1518. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1519. __func__, func);
  1520. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1521. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1522. }
  1523. return 0;
  1524. }
  1525. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1526. {
  1527. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1528. int ret = 0;
  1529. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1530. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1531. else if (ahw->reset_context)
  1532. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1533. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1534. return ret;
  1535. }
  1536. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1537. {
  1538. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1539. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1540. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1541. qlcnic_sriov_vf_detach(adapter);
  1542. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1543. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1544. return -EIO;
  1545. }
  1546. static int
  1547. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1548. {
  1549. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1550. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1551. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1552. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1553. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1554. adapter->tx_timeo_cnt = 0;
  1555. adapter->reset_ctx_cnt = 0;
  1556. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1557. qlcnic_sriov_vf_detach(adapter);
  1558. }
  1559. return 0;
  1560. }
  1561. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1562. {
  1563. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1564. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1565. u8 func = adapter->ahw->pci_func;
  1566. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1567. dev_err(&adapter->pdev->dev,
  1568. "Firmware hang detected by VF 0x%x\n", func);
  1569. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1570. adapter->tx_timeo_cnt = 0;
  1571. adapter->reset_ctx_cnt = 0;
  1572. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1573. qlcnic_sriov_vf_detach(adapter);
  1574. }
  1575. return 0;
  1576. }
  1577. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1578. {
  1579. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1580. return 0;
  1581. }
  1582. static void qlcnic_sriov_vf_periodic_tasks(struct qlcnic_adapter *adapter)
  1583. {
  1584. if (adapter->fhash.fnum)
  1585. qlcnic_prune_lb_filters(adapter);
  1586. }
  1587. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1588. {
  1589. struct qlcnic_adapter *adapter;
  1590. struct qlc_83xx_idc *idc;
  1591. int ret = 0;
  1592. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1593. idc = &adapter->ahw->idc;
  1594. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1595. switch (idc->curr_state) {
  1596. case QLC_83XX_IDC_DEV_READY:
  1597. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1598. break;
  1599. case QLC_83XX_IDC_DEV_NEED_RESET:
  1600. case QLC_83XX_IDC_DEV_INIT:
  1601. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1602. break;
  1603. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1604. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1605. break;
  1606. case QLC_83XX_IDC_DEV_FAILED:
  1607. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1608. break;
  1609. case QLC_83XX_IDC_DEV_QUISCENT:
  1610. break;
  1611. default:
  1612. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1613. }
  1614. idc->prev_state = idc->curr_state;
  1615. qlcnic_sriov_vf_periodic_tasks(adapter);
  1616. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1617. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1618. idc->delay);
  1619. }
  1620. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1621. {
  1622. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1623. msleep(20);
  1624. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1625. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1626. cancel_delayed_work_sync(&adapter->fw_work);
  1627. }
  1628. static int qlcnic_sriov_check_vlan_id(struct qlcnic_sriov *sriov,
  1629. struct qlcnic_vf_info *vf, u16 vlan_id)
  1630. {
  1631. int i, err = -EINVAL;
  1632. if (!vf->sriov_vlans)
  1633. return err;
  1634. spin_lock_bh(&vf->vlan_list_lock);
  1635. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1636. if (vf->sriov_vlans[i] == vlan_id) {
  1637. err = 0;
  1638. break;
  1639. }
  1640. }
  1641. spin_unlock_bh(&vf->vlan_list_lock);
  1642. return err;
  1643. }
  1644. static int qlcnic_sriov_validate_num_vlans(struct qlcnic_sriov *sriov,
  1645. struct qlcnic_vf_info *vf)
  1646. {
  1647. int err = 0;
  1648. spin_lock_bh(&vf->vlan_list_lock);
  1649. if (vf->num_vlan >= sriov->num_allowed_vlans)
  1650. err = -EINVAL;
  1651. spin_unlock_bh(&vf->vlan_list_lock);
  1652. return err;
  1653. }
  1654. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_adapter *adapter,
  1655. u16 vid, u8 enable)
  1656. {
  1657. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1658. struct qlcnic_vf_info *vf;
  1659. bool vlan_exist;
  1660. u8 allowed = 0;
  1661. int i;
  1662. vf = &adapter->ahw->sriov->vf_info[0];
  1663. vlan_exist = qlcnic_sriov_check_any_vlan(vf);
  1664. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1665. return -EINVAL;
  1666. if (enable) {
  1667. if (qlcnic_83xx_vf_check(adapter) && vlan_exist)
  1668. return -EINVAL;
  1669. if (qlcnic_sriov_validate_num_vlans(sriov, vf))
  1670. return -EINVAL;
  1671. if (sriov->any_vlan) {
  1672. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1673. if (sriov->allowed_vlans[i] == vid)
  1674. allowed = 1;
  1675. }
  1676. if (!allowed)
  1677. return -EINVAL;
  1678. }
  1679. } else {
  1680. if (!vlan_exist || qlcnic_sriov_check_vlan_id(sriov, vf, vid))
  1681. return -EINVAL;
  1682. }
  1683. return 0;
  1684. }
  1685. static void qlcnic_sriov_vlan_operation(struct qlcnic_vf_info *vf, u16 vlan_id,
  1686. enum qlcnic_vlan_operations opcode)
  1687. {
  1688. struct qlcnic_adapter *adapter = vf->adapter;
  1689. struct qlcnic_sriov *sriov;
  1690. sriov = adapter->ahw->sriov;
  1691. if (!vf->sriov_vlans)
  1692. return;
  1693. spin_lock_bh(&vf->vlan_list_lock);
  1694. switch (opcode) {
  1695. case QLC_VLAN_ADD:
  1696. qlcnic_sriov_add_vlan_id(sriov, vf, vlan_id);
  1697. break;
  1698. case QLC_VLAN_DELETE:
  1699. qlcnic_sriov_del_vlan_id(sriov, vf, vlan_id);
  1700. break;
  1701. default:
  1702. netdev_err(adapter->netdev, "Invalid VLAN operation\n");
  1703. }
  1704. spin_unlock_bh(&vf->vlan_list_lock);
  1705. return;
  1706. }
  1707. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1708. u16 vid, u8 enable)
  1709. {
  1710. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1711. struct net_device *netdev = adapter->netdev;
  1712. struct qlcnic_vf_info *vf;
  1713. struct qlcnic_cmd_args cmd;
  1714. int ret;
  1715. memset(&cmd, 0, sizeof(cmd));
  1716. if (vid == 0)
  1717. return 0;
  1718. vf = &adapter->ahw->sriov->vf_info[0];
  1719. ret = qlcnic_sriov_validate_vlan_cfg(adapter, vid, enable);
  1720. if (ret)
  1721. return ret;
  1722. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1723. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1724. if (ret)
  1725. return ret;
  1726. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1727. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1728. ret = qlcnic_issue_cmd(adapter, &cmd);
  1729. if (ret) {
  1730. dev_err(&adapter->pdev->dev,
  1731. "Failed to configure guest VLAN, err=%d\n", ret);
  1732. } else {
  1733. netif_addr_lock_bh(netdev);
  1734. qlcnic_free_mac_list(adapter);
  1735. netif_addr_unlock_bh(netdev);
  1736. if (enable)
  1737. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_ADD);
  1738. else
  1739. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_DELETE);
  1740. netif_addr_lock_bh(netdev);
  1741. qlcnic_set_multi(netdev);
  1742. netif_addr_unlock_bh(netdev);
  1743. }
  1744. qlcnic_free_mbx_args(&cmd);
  1745. return ret;
  1746. }
  1747. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1748. {
  1749. struct list_head *head = &adapter->mac_list;
  1750. struct qlcnic_mac_vlan_list *cur;
  1751. while (!list_empty(head)) {
  1752. cur = list_entry(head->next, struct qlcnic_mac_vlan_list, list);
  1753. qlcnic_sre_macaddr_change(adapter, cur->mac_addr, cur->vlan_id,
  1754. QLCNIC_MAC_DEL);
  1755. list_del(&cur->list);
  1756. kfree(cur);
  1757. }
  1758. }
  1759. static int qlcnic_sriov_vf_shutdown(struct pci_dev *pdev)
  1760. {
  1761. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1762. struct net_device *netdev = adapter->netdev;
  1763. int retval;
  1764. netif_device_detach(netdev);
  1765. qlcnic_cancel_idc_work(adapter);
  1766. if (netif_running(netdev))
  1767. qlcnic_down(adapter, netdev);
  1768. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1769. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1770. qlcnic_83xx_disable_mbx_intr(adapter);
  1771. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1772. retval = pci_save_state(pdev);
  1773. if (retval)
  1774. return retval;
  1775. return 0;
  1776. }
  1777. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *adapter)
  1778. {
  1779. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1780. struct net_device *netdev = adapter->netdev;
  1781. int err;
  1782. set_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1783. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1784. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1785. if (err)
  1786. return err;
  1787. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1788. if (!err) {
  1789. if (netif_running(netdev)) {
  1790. err = qlcnic_up(adapter, netdev);
  1791. if (!err)
  1792. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1793. }
  1794. }
  1795. netif_device_attach(netdev);
  1796. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1797. idc->delay);
  1798. return err;
  1799. }
  1800. void qlcnic_sriov_alloc_vlans(struct qlcnic_adapter *adapter)
  1801. {
  1802. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1803. struct qlcnic_vf_info *vf;
  1804. int i;
  1805. for (i = 0; i < sriov->num_vfs; i++) {
  1806. vf = &sriov->vf_info[i];
  1807. vf->sriov_vlans = kcalloc(sriov->num_allowed_vlans,
  1808. sizeof(*vf->sriov_vlans), GFP_KERNEL);
  1809. }
  1810. }
  1811. void qlcnic_sriov_free_vlans(struct qlcnic_adapter *adapter)
  1812. {
  1813. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1814. struct qlcnic_vf_info *vf;
  1815. int i;
  1816. for (i = 0; i < sriov->num_vfs; i++) {
  1817. vf = &sriov->vf_info[i];
  1818. kfree(vf->sriov_vlans);
  1819. vf->sriov_vlans = NULL;
  1820. }
  1821. }
  1822. void qlcnic_sriov_add_vlan_id(struct qlcnic_sriov *sriov,
  1823. struct qlcnic_vf_info *vf, u16 vlan_id)
  1824. {
  1825. int i;
  1826. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1827. if (!vf->sriov_vlans[i]) {
  1828. vf->sriov_vlans[i] = vlan_id;
  1829. vf->num_vlan++;
  1830. return;
  1831. }
  1832. }
  1833. }
  1834. void qlcnic_sriov_del_vlan_id(struct qlcnic_sriov *sriov,
  1835. struct qlcnic_vf_info *vf, u16 vlan_id)
  1836. {
  1837. int i;
  1838. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1839. if (vf->sriov_vlans[i] == vlan_id) {
  1840. vf->sriov_vlans[i] = 0;
  1841. vf->num_vlan--;
  1842. return;
  1843. }
  1844. }
  1845. }
  1846. bool qlcnic_sriov_check_any_vlan(struct qlcnic_vf_info *vf)
  1847. {
  1848. bool err = false;
  1849. spin_lock_bh(&vf->vlan_list_lock);
  1850. if (vf->num_vlan)
  1851. err = true;
  1852. spin_unlock_bh(&vf->vlan_list_lock);
  1853. return err;
  1854. }