qed_mcp.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/delay.h>
  35. #include <linux/errno.h>
  36. #include <linux/kernel.h>
  37. #include <linux/slab.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/string.h>
  40. #include <linux/etherdevice.h>
  41. #include "qed.h"
  42. #include "qed_dcbx.h"
  43. #include "qed_hsi.h"
  44. #include "qed_hw.h"
  45. #include "qed_mcp.h"
  46. #include "qed_reg_addr.h"
  47. #include "qed_sriov.h"
  48. #define CHIP_MCP_RESP_ITER_US 10
  49. #define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
  50. #define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
  51. #define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
  52. qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
  53. _val)
  54. #define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
  55. qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
  56. #define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
  57. DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
  58. offsetof(struct public_drv_mb, _field), _val)
  59. #define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
  60. DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
  61. offsetof(struct public_drv_mb, _field))
  62. #define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
  63. DRV_ID_PDA_COMP_VER_SHIFT)
  64. #define MCP_BYTES_PER_MBIT_SHIFT 17
  65. bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
  66. {
  67. if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
  68. return false;
  69. return true;
  70. }
  71. void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  72. {
  73. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  74. PUBLIC_PORT);
  75. u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
  76. p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
  77. MFW_PORT(p_hwfn));
  78. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  79. "port_addr = 0x%x, port_id 0x%02x\n",
  80. p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
  81. }
  82. void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  83. {
  84. u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
  85. u32 tmp, i;
  86. if (!p_hwfn->mcp_info->public_base)
  87. return;
  88. for (i = 0; i < length; i++) {
  89. tmp = qed_rd(p_hwfn, p_ptt,
  90. p_hwfn->mcp_info->mfw_mb_addr +
  91. (i << 2) + sizeof(u32));
  92. /* The MB data is actually BE; Need to force it to cpu */
  93. ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
  94. be32_to_cpu((__force __be32)tmp);
  95. }
  96. }
  97. struct qed_mcp_cmd_elem {
  98. struct list_head list;
  99. struct qed_mcp_mb_params *p_mb_params;
  100. u16 expected_seq_num;
  101. bool b_is_completed;
  102. };
  103. /* Must be called while cmd_lock is acquired */
  104. static struct qed_mcp_cmd_elem *
  105. qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
  106. struct qed_mcp_mb_params *p_mb_params,
  107. u16 expected_seq_num)
  108. {
  109. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  110. p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
  111. if (!p_cmd_elem)
  112. goto out;
  113. p_cmd_elem->p_mb_params = p_mb_params;
  114. p_cmd_elem->expected_seq_num = expected_seq_num;
  115. list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
  116. out:
  117. return p_cmd_elem;
  118. }
  119. /* Must be called while cmd_lock is acquired */
  120. static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
  121. struct qed_mcp_cmd_elem *p_cmd_elem)
  122. {
  123. list_del(&p_cmd_elem->list);
  124. kfree(p_cmd_elem);
  125. }
  126. /* Must be called while cmd_lock is acquired */
  127. static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
  128. u16 seq_num)
  129. {
  130. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  131. list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
  132. if (p_cmd_elem->expected_seq_num == seq_num)
  133. return p_cmd_elem;
  134. }
  135. return NULL;
  136. }
  137. int qed_mcp_free(struct qed_hwfn *p_hwfn)
  138. {
  139. if (p_hwfn->mcp_info) {
  140. struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
  141. kfree(p_hwfn->mcp_info->mfw_mb_cur);
  142. kfree(p_hwfn->mcp_info->mfw_mb_shadow);
  143. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  144. list_for_each_entry_safe(p_cmd_elem,
  145. p_tmp,
  146. &p_hwfn->mcp_info->cmd_list, list) {
  147. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  148. }
  149. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  150. }
  151. kfree(p_hwfn->mcp_info);
  152. return 0;
  153. }
  154. static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  155. {
  156. struct qed_mcp_info *p_info = p_hwfn->mcp_info;
  157. u32 drv_mb_offsize, mfw_mb_offsize;
  158. u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
  159. p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
  160. if (!p_info->public_base)
  161. return 0;
  162. p_info->public_base |= GRCBASE_MCP;
  163. /* Calculate the driver and MFW mailbox address */
  164. drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
  165. SECTION_OFFSIZE_ADDR(p_info->public_base,
  166. PUBLIC_DRV_MB));
  167. p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
  168. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  169. "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
  170. drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
  171. /* Set the MFW MB address */
  172. mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
  173. SECTION_OFFSIZE_ADDR(p_info->public_base,
  174. PUBLIC_MFW_MB));
  175. p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
  176. p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
  177. /* Get the current driver mailbox sequence before sending
  178. * the first command
  179. */
  180. p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
  181. DRV_MSG_SEQ_NUMBER_MASK;
  182. /* Get current FW pulse sequence */
  183. p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
  184. DRV_PULSE_SEQ_MASK;
  185. p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  186. return 0;
  187. }
  188. int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  189. {
  190. struct qed_mcp_info *p_info;
  191. u32 size;
  192. /* Allocate mcp_info structure */
  193. p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
  194. if (!p_hwfn->mcp_info)
  195. goto err;
  196. p_info = p_hwfn->mcp_info;
  197. /* Initialize the MFW spinlock */
  198. spin_lock_init(&p_info->cmd_lock);
  199. spin_lock_init(&p_info->link_lock);
  200. INIT_LIST_HEAD(&p_info->cmd_list);
  201. if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
  202. DP_NOTICE(p_hwfn, "MCP is not initialized\n");
  203. /* Do not free mcp_info here, since public_base indicate that
  204. * the MCP is not initialized
  205. */
  206. return 0;
  207. }
  208. size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
  209. p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
  210. p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
  211. if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
  212. goto err;
  213. return 0;
  214. err:
  215. qed_mcp_free(p_hwfn);
  216. return -ENOMEM;
  217. }
  218. static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
  219. struct qed_ptt *p_ptt)
  220. {
  221. u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  222. /* Use MCP history register to check if MCP reset occurred between init
  223. * time and now.
  224. */
  225. if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
  226. DP_VERBOSE(p_hwfn,
  227. QED_MSG_SP,
  228. "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
  229. p_hwfn->mcp_info->mcp_hist, generic_por_0);
  230. qed_load_mcp_offsets(p_hwfn, p_ptt);
  231. qed_mcp_cmd_port_init(p_hwfn, p_ptt);
  232. }
  233. }
  234. int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  235. {
  236. u32 org_mcp_reset_seq, seq, delay = CHIP_MCP_RESP_ITER_US, cnt = 0;
  237. int rc = 0;
  238. /* Ensure that only a single thread is accessing the mailbox */
  239. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  240. org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  241. /* Set drv command along with the updated sequence */
  242. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  243. seq = ++p_hwfn->mcp_info->drv_mb_seq;
  244. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
  245. do {
  246. /* Wait for MFW response */
  247. udelay(delay);
  248. /* Give the FW up to 500 second (50*1000*10usec) */
  249. } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
  250. MISCS_REG_GENERIC_POR_0)) &&
  251. (cnt++ < QED_MCP_RESET_RETRIES));
  252. if (org_mcp_reset_seq !=
  253. qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
  254. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  255. "MCP was reset after %d usec\n", cnt * delay);
  256. } else {
  257. DP_ERR(p_hwfn, "Failed to reset MCP\n");
  258. rc = -EAGAIN;
  259. }
  260. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  261. return rc;
  262. }
  263. /* Must be called while cmd_lock is acquired */
  264. static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
  265. {
  266. struct qed_mcp_cmd_elem *p_cmd_elem;
  267. /* There is at most one pending command at a certain time, and if it
  268. * exists - it is placed at the HEAD of the list.
  269. */
  270. if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
  271. p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
  272. struct qed_mcp_cmd_elem, list);
  273. return !p_cmd_elem->b_is_completed;
  274. }
  275. return false;
  276. }
  277. /* Must be called while cmd_lock is acquired */
  278. static int
  279. qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  280. {
  281. struct qed_mcp_mb_params *p_mb_params;
  282. struct qed_mcp_cmd_elem *p_cmd_elem;
  283. u32 mcp_resp;
  284. u16 seq_num;
  285. mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
  286. seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
  287. /* Return if no new non-handled response has been received */
  288. if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
  289. return -EAGAIN;
  290. p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
  291. if (!p_cmd_elem) {
  292. DP_ERR(p_hwfn,
  293. "Failed to find a pending mailbox cmd that expects sequence number %d\n",
  294. seq_num);
  295. return -EINVAL;
  296. }
  297. p_mb_params = p_cmd_elem->p_mb_params;
  298. /* Get the MFW response along with the sequence number */
  299. p_mb_params->mcp_resp = mcp_resp;
  300. /* Get the MFW param */
  301. p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
  302. /* Get the union data */
  303. if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
  304. u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  305. offsetof(struct public_drv_mb,
  306. union_data);
  307. qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
  308. union_data_addr, p_mb_params->data_dst_size);
  309. }
  310. p_cmd_elem->b_is_completed = true;
  311. return 0;
  312. }
  313. /* Must be called while cmd_lock is acquired */
  314. static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  315. struct qed_ptt *p_ptt,
  316. struct qed_mcp_mb_params *p_mb_params,
  317. u16 seq_num)
  318. {
  319. union drv_union_data union_data;
  320. u32 union_data_addr;
  321. /* Set the union data */
  322. union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  323. offsetof(struct public_drv_mb, union_data);
  324. memset(&union_data, 0, sizeof(union_data));
  325. if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
  326. memcpy(&union_data, p_mb_params->p_data_src,
  327. p_mb_params->data_src_size);
  328. qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
  329. sizeof(union_data));
  330. /* Set the drv param */
  331. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
  332. /* Set the drv command along with the sequence number */
  333. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
  334. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  335. "MFW mailbox: command 0x%08x param 0x%08x\n",
  336. (p_mb_params->cmd | seq_num), p_mb_params->param);
  337. }
  338. static int
  339. _qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  340. struct qed_ptt *p_ptt,
  341. struct qed_mcp_mb_params *p_mb_params,
  342. u32 max_retries, u32 delay)
  343. {
  344. struct qed_mcp_cmd_elem *p_cmd_elem;
  345. u32 cnt = 0;
  346. u16 seq_num;
  347. int rc = 0;
  348. /* Wait until the mailbox is non-occupied */
  349. do {
  350. /* Exit the loop if there is no pending command, or if the
  351. * pending command is completed during this iteration.
  352. * The spinlock stays locked until the command is sent.
  353. */
  354. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  355. if (!qed_mcp_has_pending_cmd(p_hwfn))
  356. break;
  357. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  358. if (!rc)
  359. break;
  360. else if (rc != -EAGAIN)
  361. goto err;
  362. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  363. udelay(delay);
  364. } while (++cnt < max_retries);
  365. if (cnt >= max_retries) {
  366. DP_NOTICE(p_hwfn,
  367. "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
  368. p_mb_params->cmd, p_mb_params->param);
  369. return -EAGAIN;
  370. }
  371. /* Send the mailbox command */
  372. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  373. seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
  374. p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
  375. if (!p_cmd_elem) {
  376. rc = -ENOMEM;
  377. goto err;
  378. }
  379. __qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
  380. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  381. /* Wait for the MFW response */
  382. do {
  383. /* Exit the loop if the command is already completed, or if the
  384. * command is completed during this iteration.
  385. * The spinlock stays locked until the list element is removed.
  386. */
  387. udelay(delay);
  388. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  389. if (p_cmd_elem->b_is_completed)
  390. break;
  391. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  392. if (!rc)
  393. break;
  394. else if (rc != -EAGAIN)
  395. goto err;
  396. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  397. } while (++cnt < max_retries);
  398. if (cnt >= max_retries) {
  399. DP_NOTICE(p_hwfn,
  400. "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
  401. p_mb_params->cmd, p_mb_params->param);
  402. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  403. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  404. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  405. return -EAGAIN;
  406. }
  407. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  408. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  409. DP_VERBOSE(p_hwfn,
  410. QED_MSG_SP,
  411. "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
  412. p_mb_params->mcp_resp,
  413. p_mb_params->mcp_param,
  414. (cnt * delay) / 1000, (cnt * delay) % 1000);
  415. /* Clear the sequence number from the MFW response */
  416. p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
  417. return 0;
  418. err:
  419. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  420. return rc;
  421. }
  422. static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  423. struct qed_ptt *p_ptt,
  424. struct qed_mcp_mb_params *p_mb_params)
  425. {
  426. size_t union_data_size = sizeof(union drv_union_data);
  427. u32 max_retries = QED_DRV_MB_MAX_RETRIES;
  428. u32 delay = CHIP_MCP_RESP_ITER_US;
  429. /* MCP not initialized */
  430. if (!qed_mcp_is_init(p_hwfn)) {
  431. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  432. return -EBUSY;
  433. }
  434. if (p_mb_params->data_src_size > union_data_size ||
  435. p_mb_params->data_dst_size > union_data_size) {
  436. DP_ERR(p_hwfn,
  437. "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
  438. p_mb_params->data_src_size,
  439. p_mb_params->data_dst_size, union_data_size);
  440. return -EINVAL;
  441. }
  442. return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
  443. delay);
  444. }
  445. int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
  446. struct qed_ptt *p_ptt,
  447. u32 cmd,
  448. u32 param,
  449. u32 *o_mcp_resp,
  450. u32 *o_mcp_param)
  451. {
  452. struct qed_mcp_mb_params mb_params;
  453. int rc;
  454. memset(&mb_params, 0, sizeof(mb_params));
  455. mb_params.cmd = cmd;
  456. mb_params.param = param;
  457. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  458. if (rc)
  459. return rc;
  460. *o_mcp_resp = mb_params.mcp_resp;
  461. *o_mcp_param = mb_params.mcp_param;
  462. return 0;
  463. }
  464. int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
  465. struct qed_ptt *p_ptt,
  466. u32 cmd,
  467. u32 param,
  468. u32 *o_mcp_resp,
  469. u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
  470. {
  471. struct qed_mcp_mb_params mb_params;
  472. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  473. int rc;
  474. memset(&mb_params, 0, sizeof(mb_params));
  475. mb_params.cmd = cmd;
  476. mb_params.param = param;
  477. mb_params.p_data_dst = raw_data;
  478. /* Use the maximal value since the actual one is part of the response */
  479. mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
  480. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  481. if (rc)
  482. return rc;
  483. *o_mcp_resp = mb_params.mcp_resp;
  484. *o_mcp_param = mb_params.mcp_param;
  485. *o_txn_size = *o_mcp_param;
  486. memcpy(o_buf, raw_data, *o_txn_size);
  487. return 0;
  488. }
  489. static bool
  490. qed_mcp_can_force_load(u8 drv_role,
  491. u8 exist_drv_role,
  492. enum qed_override_force_load override_force_load)
  493. {
  494. bool can_force_load = false;
  495. switch (override_force_load) {
  496. case QED_OVERRIDE_FORCE_LOAD_ALWAYS:
  497. can_force_load = true;
  498. break;
  499. case QED_OVERRIDE_FORCE_LOAD_NEVER:
  500. can_force_load = false;
  501. break;
  502. default:
  503. can_force_load = (drv_role == DRV_ROLE_OS &&
  504. exist_drv_role == DRV_ROLE_PREBOOT) ||
  505. (drv_role == DRV_ROLE_KDUMP &&
  506. exist_drv_role == DRV_ROLE_OS);
  507. break;
  508. }
  509. return can_force_load;
  510. }
  511. static int qed_mcp_cancel_load_req(struct qed_hwfn *p_hwfn,
  512. struct qed_ptt *p_ptt)
  513. {
  514. u32 resp = 0, param = 0;
  515. int rc;
  516. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CANCEL_LOAD_REQ, 0,
  517. &resp, &param);
  518. if (rc)
  519. DP_NOTICE(p_hwfn,
  520. "Failed to send cancel load request, rc = %d\n", rc);
  521. return rc;
  522. }
  523. #define CONFIG_QEDE_BITMAP_IDX BIT(0)
  524. #define CONFIG_QED_SRIOV_BITMAP_IDX BIT(1)
  525. #define CONFIG_QEDR_BITMAP_IDX BIT(2)
  526. #define CONFIG_QEDF_BITMAP_IDX BIT(4)
  527. #define CONFIG_QEDI_BITMAP_IDX BIT(5)
  528. #define CONFIG_QED_LL2_BITMAP_IDX BIT(6)
  529. static u32 qed_get_config_bitmap(void)
  530. {
  531. u32 config_bitmap = 0x0;
  532. if (IS_ENABLED(CONFIG_QEDE))
  533. config_bitmap |= CONFIG_QEDE_BITMAP_IDX;
  534. if (IS_ENABLED(CONFIG_QED_SRIOV))
  535. config_bitmap |= CONFIG_QED_SRIOV_BITMAP_IDX;
  536. if (IS_ENABLED(CONFIG_QED_RDMA))
  537. config_bitmap |= CONFIG_QEDR_BITMAP_IDX;
  538. if (IS_ENABLED(CONFIG_QED_FCOE))
  539. config_bitmap |= CONFIG_QEDF_BITMAP_IDX;
  540. if (IS_ENABLED(CONFIG_QED_ISCSI))
  541. config_bitmap |= CONFIG_QEDI_BITMAP_IDX;
  542. if (IS_ENABLED(CONFIG_QED_LL2))
  543. config_bitmap |= CONFIG_QED_LL2_BITMAP_IDX;
  544. return config_bitmap;
  545. }
  546. struct qed_load_req_in_params {
  547. u8 hsi_ver;
  548. #define QED_LOAD_REQ_HSI_VER_DEFAULT 0
  549. #define QED_LOAD_REQ_HSI_VER_1 1
  550. u32 drv_ver_0;
  551. u32 drv_ver_1;
  552. u32 fw_ver;
  553. u8 drv_role;
  554. u8 timeout_val;
  555. u8 force_cmd;
  556. bool avoid_eng_reset;
  557. };
  558. struct qed_load_req_out_params {
  559. u32 load_code;
  560. u32 exist_drv_ver_0;
  561. u32 exist_drv_ver_1;
  562. u32 exist_fw_ver;
  563. u8 exist_drv_role;
  564. u8 mfw_hsi_ver;
  565. bool drv_exists;
  566. };
  567. static int
  568. __qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  569. struct qed_ptt *p_ptt,
  570. struct qed_load_req_in_params *p_in_params,
  571. struct qed_load_req_out_params *p_out_params)
  572. {
  573. struct qed_mcp_mb_params mb_params;
  574. struct load_req_stc load_req;
  575. struct load_rsp_stc load_rsp;
  576. u32 hsi_ver;
  577. int rc;
  578. memset(&load_req, 0, sizeof(load_req));
  579. load_req.drv_ver_0 = p_in_params->drv_ver_0;
  580. load_req.drv_ver_1 = p_in_params->drv_ver_1;
  581. load_req.fw_ver = p_in_params->fw_ver;
  582. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_ROLE, p_in_params->drv_role);
  583. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_LOCK_TO,
  584. p_in_params->timeout_val);
  585. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FORCE,
  586. p_in_params->force_cmd);
  587. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0,
  588. p_in_params->avoid_eng_reset);
  589. hsi_ver = (p_in_params->hsi_ver == QED_LOAD_REQ_HSI_VER_DEFAULT) ?
  590. DRV_ID_MCP_HSI_VER_CURRENT :
  591. (p_in_params->hsi_ver << DRV_ID_MCP_HSI_VER_SHIFT);
  592. memset(&mb_params, 0, sizeof(mb_params));
  593. mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
  594. mb_params.param = PDA_COMP | hsi_ver | p_hwfn->cdev->drv_type;
  595. mb_params.p_data_src = &load_req;
  596. mb_params.data_src_size = sizeof(load_req);
  597. mb_params.p_data_dst = &load_rsp;
  598. mb_params.data_dst_size = sizeof(load_rsp);
  599. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  600. "Load Request: param 0x%08x [init_hw %d, drv_type %d, hsi_ver %d, pda 0x%04x]\n",
  601. mb_params.param,
  602. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_INIT_HW),
  603. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_TYPE),
  604. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_MCP_HSI_VER),
  605. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_PDA_COMP_VER));
  606. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1) {
  607. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  608. "Load Request: drv_ver 0x%08x_0x%08x, fw_ver 0x%08x, misc0 0x%08x [role %d, timeout %d, force %d, flags0 0x%x]\n",
  609. load_req.drv_ver_0,
  610. load_req.drv_ver_1,
  611. load_req.fw_ver,
  612. load_req.misc0,
  613. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_ROLE),
  614. QED_MFW_GET_FIELD(load_req.misc0,
  615. LOAD_REQ_LOCK_TO),
  616. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FORCE),
  617. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0));
  618. }
  619. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  620. if (rc) {
  621. DP_NOTICE(p_hwfn, "Failed to send load request, rc = %d\n", rc);
  622. return rc;
  623. }
  624. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  625. "Load Response: resp 0x%08x\n", mb_params.mcp_resp);
  626. p_out_params->load_code = mb_params.mcp_resp;
  627. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  628. p_out_params->load_code != FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  629. DP_VERBOSE(p_hwfn,
  630. QED_MSG_SP,
  631. "Load Response: exist_drv_ver 0x%08x_0x%08x, exist_fw_ver 0x%08x, misc0 0x%08x [exist_role %d, mfw_hsi %d, flags0 0x%x]\n",
  632. load_rsp.drv_ver_0,
  633. load_rsp.drv_ver_1,
  634. load_rsp.fw_ver,
  635. load_rsp.misc0,
  636. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE),
  637. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI),
  638. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0));
  639. p_out_params->exist_drv_ver_0 = load_rsp.drv_ver_0;
  640. p_out_params->exist_drv_ver_1 = load_rsp.drv_ver_1;
  641. p_out_params->exist_fw_ver = load_rsp.fw_ver;
  642. p_out_params->exist_drv_role =
  643. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE);
  644. p_out_params->mfw_hsi_ver =
  645. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI);
  646. p_out_params->drv_exists =
  647. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0) &
  648. LOAD_RSP_FLAGS0_DRV_EXISTS;
  649. }
  650. return 0;
  651. }
  652. static int eocre_get_mfw_drv_role(struct qed_hwfn *p_hwfn,
  653. enum qed_drv_role drv_role,
  654. u8 *p_mfw_drv_role)
  655. {
  656. switch (drv_role) {
  657. case QED_DRV_ROLE_OS:
  658. *p_mfw_drv_role = DRV_ROLE_OS;
  659. break;
  660. case QED_DRV_ROLE_KDUMP:
  661. *p_mfw_drv_role = DRV_ROLE_KDUMP;
  662. break;
  663. default:
  664. DP_ERR(p_hwfn, "Unexpected driver role %d\n", drv_role);
  665. return -EINVAL;
  666. }
  667. return 0;
  668. }
  669. enum qed_load_req_force {
  670. QED_LOAD_REQ_FORCE_NONE,
  671. QED_LOAD_REQ_FORCE_PF,
  672. QED_LOAD_REQ_FORCE_ALL,
  673. };
  674. static void qed_get_mfw_force_cmd(struct qed_hwfn *p_hwfn,
  675. enum qed_load_req_force force_cmd,
  676. u8 *p_mfw_force_cmd)
  677. {
  678. switch (force_cmd) {
  679. case QED_LOAD_REQ_FORCE_NONE:
  680. *p_mfw_force_cmd = LOAD_REQ_FORCE_NONE;
  681. break;
  682. case QED_LOAD_REQ_FORCE_PF:
  683. *p_mfw_force_cmd = LOAD_REQ_FORCE_PF;
  684. break;
  685. case QED_LOAD_REQ_FORCE_ALL:
  686. *p_mfw_force_cmd = LOAD_REQ_FORCE_ALL;
  687. break;
  688. }
  689. }
  690. int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  691. struct qed_ptt *p_ptt,
  692. struct qed_load_req_params *p_params)
  693. {
  694. struct qed_load_req_out_params out_params;
  695. struct qed_load_req_in_params in_params;
  696. u8 mfw_drv_role, mfw_force_cmd;
  697. int rc;
  698. memset(&in_params, 0, sizeof(in_params));
  699. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_DEFAULT;
  700. in_params.drv_ver_0 = QED_VERSION;
  701. in_params.drv_ver_1 = qed_get_config_bitmap();
  702. in_params.fw_ver = STORM_FW_VERSION;
  703. rc = eocre_get_mfw_drv_role(p_hwfn, p_params->drv_role, &mfw_drv_role);
  704. if (rc)
  705. return rc;
  706. in_params.drv_role = mfw_drv_role;
  707. in_params.timeout_val = p_params->timeout_val;
  708. qed_get_mfw_force_cmd(p_hwfn,
  709. QED_LOAD_REQ_FORCE_NONE, &mfw_force_cmd);
  710. in_params.force_cmd = mfw_force_cmd;
  711. in_params.avoid_eng_reset = p_params->avoid_eng_reset;
  712. memset(&out_params, 0, sizeof(out_params));
  713. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  714. if (rc)
  715. return rc;
  716. /* First handle cases where another load request should/might be sent:
  717. * - MFW expects the old interface [HSI version = 1]
  718. * - MFW responds that a force load request is required
  719. */
  720. if (out_params.load_code == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  721. DP_INFO(p_hwfn,
  722. "MFW refused a load request due to HSI > 1. Resending with HSI = 1\n");
  723. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_1;
  724. memset(&out_params, 0, sizeof(out_params));
  725. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  726. if (rc)
  727. return rc;
  728. } else if (out_params.load_code ==
  729. FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE) {
  730. if (qed_mcp_can_force_load(in_params.drv_role,
  731. out_params.exist_drv_role,
  732. p_params->override_force_load)) {
  733. DP_INFO(p_hwfn,
  734. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}]\n",
  735. in_params.drv_role, in_params.fw_ver,
  736. in_params.drv_ver_0, in_params.drv_ver_1,
  737. out_params.exist_drv_role,
  738. out_params.exist_fw_ver,
  739. out_params.exist_drv_ver_0,
  740. out_params.exist_drv_ver_1);
  741. qed_get_mfw_force_cmd(p_hwfn,
  742. QED_LOAD_REQ_FORCE_ALL,
  743. &mfw_force_cmd);
  744. in_params.force_cmd = mfw_force_cmd;
  745. memset(&out_params, 0, sizeof(out_params));
  746. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params,
  747. &out_params);
  748. if (rc)
  749. return rc;
  750. } else {
  751. DP_NOTICE(p_hwfn,
  752. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}] - Avoid\n",
  753. in_params.drv_role, in_params.fw_ver,
  754. in_params.drv_ver_0, in_params.drv_ver_1,
  755. out_params.exist_drv_role,
  756. out_params.exist_fw_ver,
  757. out_params.exist_drv_ver_0,
  758. out_params.exist_drv_ver_1);
  759. DP_NOTICE(p_hwfn,
  760. "Avoid sending a force load request to prevent disruption of active PFs\n");
  761. qed_mcp_cancel_load_req(p_hwfn, p_ptt);
  762. return -EBUSY;
  763. }
  764. }
  765. /* Now handle the other types of responses.
  766. * The "REFUSED_HSI_1" and "REFUSED_REQUIRES_FORCE" responses are not
  767. * expected here after the additional revised load requests were sent.
  768. */
  769. switch (out_params.load_code) {
  770. case FW_MSG_CODE_DRV_LOAD_ENGINE:
  771. case FW_MSG_CODE_DRV_LOAD_PORT:
  772. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  773. if (out_params.mfw_hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  774. out_params.drv_exists) {
  775. /* The role and fw/driver version match, but the PF is
  776. * already loaded and has not been unloaded gracefully.
  777. */
  778. DP_NOTICE(p_hwfn,
  779. "PF is already loaded\n");
  780. return -EINVAL;
  781. }
  782. break;
  783. default:
  784. DP_NOTICE(p_hwfn,
  785. "Unexpected refusal to load request [resp 0x%08x]. Aborting.\n",
  786. out_params.load_code);
  787. return -EBUSY;
  788. }
  789. p_params->load_code = out_params.load_code;
  790. return 0;
  791. }
  792. int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  793. {
  794. u32 wol_param, mcp_resp, mcp_param;
  795. switch (p_hwfn->cdev->wol_config) {
  796. case QED_OV_WOL_DISABLED:
  797. wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
  798. break;
  799. case QED_OV_WOL_ENABLED:
  800. wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
  801. break;
  802. default:
  803. DP_NOTICE(p_hwfn,
  804. "Unknown WoL configuration %02x\n",
  805. p_hwfn->cdev->wol_config);
  806. /* Fallthrough */
  807. case QED_OV_WOL_DEFAULT:
  808. wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
  809. }
  810. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_UNLOAD_REQ, wol_param,
  811. &mcp_resp, &mcp_param);
  812. }
  813. int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  814. {
  815. struct qed_mcp_mb_params mb_params;
  816. struct mcp_mac wol_mac;
  817. memset(&mb_params, 0, sizeof(mb_params));
  818. mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
  819. /* Set the primary MAC if WoL is enabled */
  820. if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
  821. u8 *p_mac = p_hwfn->cdev->wol_mac;
  822. memset(&wol_mac, 0, sizeof(wol_mac));
  823. wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
  824. wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
  825. p_mac[4] << 8 | p_mac[5];
  826. DP_VERBOSE(p_hwfn,
  827. (QED_MSG_SP | NETIF_MSG_IFDOWN),
  828. "Setting WoL MAC: %pM --> [%08x,%08x]\n",
  829. p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
  830. mb_params.p_data_src = &wol_mac;
  831. mb_params.data_src_size = sizeof(wol_mac);
  832. }
  833. return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  834. }
  835. static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
  836. struct qed_ptt *p_ptt)
  837. {
  838. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  839. PUBLIC_PATH);
  840. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  841. u32 path_addr = SECTION_ADDR(mfw_path_offsize,
  842. QED_PATH_ID(p_hwfn));
  843. u32 disabled_vfs[VF_MAX_STATIC / 32];
  844. int i;
  845. DP_VERBOSE(p_hwfn,
  846. QED_MSG_SP,
  847. "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
  848. mfw_path_offsize, path_addr);
  849. for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
  850. disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
  851. path_addr +
  852. offsetof(struct public_path,
  853. mcp_vf_disabled) +
  854. sizeof(u32) * i);
  855. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  856. "FLR-ed VFs [%08x,...,%08x] - %08x\n",
  857. i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
  858. }
  859. if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
  860. qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
  861. }
  862. int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
  863. struct qed_ptt *p_ptt, u32 *vfs_to_ack)
  864. {
  865. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  866. PUBLIC_FUNC);
  867. u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
  868. u32 func_addr = SECTION_ADDR(mfw_func_offsize,
  869. MCP_PF_ID(p_hwfn));
  870. struct qed_mcp_mb_params mb_params;
  871. int rc;
  872. int i;
  873. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  874. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  875. "Acking VFs [%08x,...,%08x] - %08x\n",
  876. i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
  877. memset(&mb_params, 0, sizeof(mb_params));
  878. mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
  879. mb_params.p_data_src = vfs_to_ack;
  880. mb_params.data_src_size = VF_MAX_STATIC / 8;
  881. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  882. if (rc) {
  883. DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
  884. return -EBUSY;
  885. }
  886. /* Clear the ACK bits */
  887. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  888. qed_wr(p_hwfn, p_ptt,
  889. func_addr +
  890. offsetof(struct public_func, drv_ack_vf_disabled) +
  891. i * sizeof(u32), 0);
  892. return rc;
  893. }
  894. static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
  895. struct qed_ptt *p_ptt)
  896. {
  897. u32 transceiver_state;
  898. transceiver_state = qed_rd(p_hwfn, p_ptt,
  899. p_hwfn->mcp_info->port_addr +
  900. offsetof(struct public_port,
  901. transceiver_data));
  902. DP_VERBOSE(p_hwfn,
  903. (NETIF_MSG_HW | QED_MSG_SP),
  904. "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
  905. transceiver_state,
  906. (u32)(p_hwfn->mcp_info->port_addr +
  907. offsetof(struct public_port, transceiver_data)));
  908. transceiver_state = GET_FIELD(transceiver_state,
  909. ETH_TRANSCEIVER_STATE);
  910. if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
  911. DP_NOTICE(p_hwfn, "Transceiver is present.\n");
  912. else
  913. DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
  914. }
  915. static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
  916. struct qed_ptt *p_ptt, bool b_reset)
  917. {
  918. struct qed_mcp_link_state *p_link;
  919. u8 max_bw, min_bw;
  920. u32 status = 0;
  921. /* Prevent SW/attentions from doing this at the same time */
  922. spin_lock_bh(&p_hwfn->mcp_info->link_lock);
  923. p_link = &p_hwfn->mcp_info->link_output;
  924. memset(p_link, 0, sizeof(*p_link));
  925. if (!b_reset) {
  926. status = qed_rd(p_hwfn, p_ptt,
  927. p_hwfn->mcp_info->port_addr +
  928. offsetof(struct public_port, link_status));
  929. DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
  930. "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
  931. status,
  932. (u32)(p_hwfn->mcp_info->port_addr +
  933. offsetof(struct public_port, link_status)));
  934. } else {
  935. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  936. "Resetting link indications\n");
  937. goto out;
  938. }
  939. if (p_hwfn->b_drv_link_init)
  940. p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
  941. else
  942. p_link->link_up = false;
  943. p_link->full_duplex = true;
  944. switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
  945. case LINK_STATUS_SPEED_AND_DUPLEX_100G:
  946. p_link->speed = 100000;
  947. break;
  948. case LINK_STATUS_SPEED_AND_DUPLEX_50G:
  949. p_link->speed = 50000;
  950. break;
  951. case LINK_STATUS_SPEED_AND_DUPLEX_40G:
  952. p_link->speed = 40000;
  953. break;
  954. case LINK_STATUS_SPEED_AND_DUPLEX_25G:
  955. p_link->speed = 25000;
  956. break;
  957. case LINK_STATUS_SPEED_AND_DUPLEX_20G:
  958. p_link->speed = 20000;
  959. break;
  960. case LINK_STATUS_SPEED_AND_DUPLEX_10G:
  961. p_link->speed = 10000;
  962. break;
  963. case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
  964. p_link->full_duplex = false;
  965. /* Fall-through */
  966. case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
  967. p_link->speed = 1000;
  968. break;
  969. default:
  970. p_link->speed = 0;
  971. }
  972. if (p_link->link_up && p_link->speed)
  973. p_link->line_speed = p_link->speed;
  974. else
  975. p_link->line_speed = 0;
  976. max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
  977. min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
  978. /* Max bandwidth configuration */
  979. __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
  980. /* Min bandwidth configuration */
  981. __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
  982. qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
  983. p_link->min_pf_rate);
  984. p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
  985. p_link->an_complete = !!(status &
  986. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
  987. p_link->parallel_detection = !!(status &
  988. LINK_STATUS_PARALLEL_DETECTION_USED);
  989. p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
  990. p_link->partner_adv_speed |=
  991. (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
  992. QED_LINK_PARTNER_SPEED_1G_FD : 0;
  993. p_link->partner_adv_speed |=
  994. (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
  995. QED_LINK_PARTNER_SPEED_1G_HD : 0;
  996. p_link->partner_adv_speed |=
  997. (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
  998. QED_LINK_PARTNER_SPEED_10G : 0;
  999. p_link->partner_adv_speed |=
  1000. (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
  1001. QED_LINK_PARTNER_SPEED_20G : 0;
  1002. p_link->partner_adv_speed |=
  1003. (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
  1004. QED_LINK_PARTNER_SPEED_25G : 0;
  1005. p_link->partner_adv_speed |=
  1006. (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
  1007. QED_LINK_PARTNER_SPEED_40G : 0;
  1008. p_link->partner_adv_speed |=
  1009. (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
  1010. QED_LINK_PARTNER_SPEED_50G : 0;
  1011. p_link->partner_adv_speed |=
  1012. (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
  1013. QED_LINK_PARTNER_SPEED_100G : 0;
  1014. p_link->partner_tx_flow_ctrl_en =
  1015. !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
  1016. p_link->partner_rx_flow_ctrl_en =
  1017. !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
  1018. switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
  1019. case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
  1020. p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
  1021. break;
  1022. case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
  1023. p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
  1024. break;
  1025. case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
  1026. p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
  1027. break;
  1028. default:
  1029. p_link->partner_adv_pause = 0;
  1030. }
  1031. p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
  1032. qed_link_update(p_hwfn);
  1033. out:
  1034. spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
  1035. }
  1036. int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
  1037. {
  1038. struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
  1039. struct qed_mcp_mb_params mb_params;
  1040. struct eth_phy_cfg phy_cfg;
  1041. int rc = 0;
  1042. u32 cmd;
  1043. /* Set the shmem configuration according to params */
  1044. memset(&phy_cfg, 0, sizeof(phy_cfg));
  1045. cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
  1046. if (!params->speed.autoneg)
  1047. phy_cfg.speed = params->speed.forced_speed;
  1048. phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
  1049. phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
  1050. phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
  1051. phy_cfg.adv_speed = params->speed.advertised_speeds;
  1052. phy_cfg.loopback_mode = params->loopback_mode;
  1053. p_hwfn->b_drv_link_init = b_up;
  1054. if (b_up) {
  1055. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1056. "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
  1057. phy_cfg.speed,
  1058. phy_cfg.pause,
  1059. phy_cfg.adv_speed,
  1060. phy_cfg.loopback_mode,
  1061. phy_cfg.feature_config_flags);
  1062. } else {
  1063. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1064. "Resetting link\n");
  1065. }
  1066. memset(&mb_params, 0, sizeof(mb_params));
  1067. mb_params.cmd = cmd;
  1068. mb_params.p_data_src = &phy_cfg;
  1069. mb_params.data_src_size = sizeof(phy_cfg);
  1070. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1071. /* if mcp fails to respond we must abort */
  1072. if (rc) {
  1073. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1074. return rc;
  1075. }
  1076. /* Mimic link-change attention, done for several reasons:
  1077. * - On reset, there's no guarantee MFW would trigger
  1078. * an attention.
  1079. * - On initialization, older MFWs might not indicate link change
  1080. * during LFA, so we'll never get an UP indication.
  1081. */
  1082. qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
  1083. return 0;
  1084. }
  1085. static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
  1086. struct qed_ptt *p_ptt,
  1087. enum MFW_DRV_MSG_TYPE type)
  1088. {
  1089. enum qed_mcp_protocol_type stats_type;
  1090. union qed_mcp_protocol_stats stats;
  1091. struct qed_mcp_mb_params mb_params;
  1092. u32 hsi_param;
  1093. switch (type) {
  1094. case MFW_DRV_MSG_GET_LAN_STATS:
  1095. stats_type = QED_MCP_LAN_STATS;
  1096. hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
  1097. break;
  1098. case MFW_DRV_MSG_GET_FCOE_STATS:
  1099. stats_type = QED_MCP_FCOE_STATS;
  1100. hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
  1101. break;
  1102. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1103. stats_type = QED_MCP_ISCSI_STATS;
  1104. hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
  1105. break;
  1106. case MFW_DRV_MSG_GET_RDMA_STATS:
  1107. stats_type = QED_MCP_RDMA_STATS;
  1108. hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
  1109. break;
  1110. default:
  1111. DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
  1112. return;
  1113. }
  1114. qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
  1115. memset(&mb_params, 0, sizeof(mb_params));
  1116. mb_params.cmd = DRV_MSG_CODE_GET_STATS;
  1117. mb_params.param = hsi_param;
  1118. mb_params.p_data_src = &stats;
  1119. mb_params.data_src_size = sizeof(stats);
  1120. qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1121. }
  1122. static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
  1123. struct public_func *p_shmem_info)
  1124. {
  1125. struct qed_mcp_function_info *p_info;
  1126. p_info = &p_hwfn->mcp_info->func_info;
  1127. p_info->bandwidth_min = (p_shmem_info->config &
  1128. FUNC_MF_CFG_MIN_BW_MASK) >>
  1129. FUNC_MF_CFG_MIN_BW_SHIFT;
  1130. if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
  1131. DP_INFO(p_hwfn,
  1132. "bandwidth minimum out of bounds [%02x]. Set to 1\n",
  1133. p_info->bandwidth_min);
  1134. p_info->bandwidth_min = 1;
  1135. }
  1136. p_info->bandwidth_max = (p_shmem_info->config &
  1137. FUNC_MF_CFG_MAX_BW_MASK) >>
  1138. FUNC_MF_CFG_MAX_BW_SHIFT;
  1139. if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
  1140. DP_INFO(p_hwfn,
  1141. "bandwidth maximum out of bounds [%02x]. Set to 100\n",
  1142. p_info->bandwidth_max);
  1143. p_info->bandwidth_max = 100;
  1144. }
  1145. }
  1146. static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
  1147. struct qed_ptt *p_ptt,
  1148. struct public_func *p_data, int pfid)
  1149. {
  1150. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  1151. PUBLIC_FUNC);
  1152. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  1153. u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
  1154. u32 i, size;
  1155. memset(p_data, 0, sizeof(*p_data));
  1156. size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
  1157. for (i = 0; i < size / sizeof(u32); i++)
  1158. ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
  1159. func_addr + (i << 2));
  1160. return size;
  1161. }
  1162. static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1163. {
  1164. struct qed_mcp_function_info *p_info;
  1165. struct public_func shmem_info;
  1166. u32 resp = 0, param = 0;
  1167. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1168. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1169. p_info = &p_hwfn->mcp_info->func_info;
  1170. qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
  1171. qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
  1172. /* Acknowledge the MFW */
  1173. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
  1174. &param);
  1175. }
  1176. int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
  1177. struct qed_ptt *p_ptt)
  1178. {
  1179. struct qed_mcp_info *info = p_hwfn->mcp_info;
  1180. int rc = 0;
  1181. bool found = false;
  1182. u16 i;
  1183. DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
  1184. /* Read Messages from MFW */
  1185. qed_mcp_read_mb(p_hwfn, p_ptt);
  1186. /* Compare current messages to old ones */
  1187. for (i = 0; i < info->mfw_mb_length; i++) {
  1188. if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
  1189. continue;
  1190. found = true;
  1191. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1192. "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
  1193. i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
  1194. switch (i) {
  1195. case MFW_DRV_MSG_LINK_CHANGE:
  1196. qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
  1197. break;
  1198. case MFW_DRV_MSG_VF_DISABLED:
  1199. qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
  1200. break;
  1201. case MFW_DRV_MSG_LLDP_DATA_UPDATED:
  1202. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1203. QED_DCBX_REMOTE_LLDP_MIB);
  1204. break;
  1205. case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
  1206. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1207. QED_DCBX_REMOTE_MIB);
  1208. break;
  1209. case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
  1210. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1211. QED_DCBX_OPERATIONAL_MIB);
  1212. break;
  1213. case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
  1214. qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
  1215. break;
  1216. case MFW_DRV_MSG_GET_LAN_STATS:
  1217. case MFW_DRV_MSG_GET_FCOE_STATS:
  1218. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1219. case MFW_DRV_MSG_GET_RDMA_STATS:
  1220. qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
  1221. break;
  1222. case MFW_DRV_MSG_BW_UPDATE:
  1223. qed_mcp_update_bw(p_hwfn, p_ptt);
  1224. break;
  1225. default:
  1226. DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
  1227. rc = -EINVAL;
  1228. }
  1229. }
  1230. /* ACK everything */
  1231. for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
  1232. __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
  1233. /* MFW expect answer in BE, so we force write in that format */
  1234. qed_wr(p_hwfn, p_ptt,
  1235. info->mfw_mb_addr + sizeof(u32) +
  1236. MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
  1237. sizeof(u32) + i * sizeof(u32),
  1238. (__force u32)val);
  1239. }
  1240. if (!found) {
  1241. DP_NOTICE(p_hwfn,
  1242. "Received an MFW message indication but no new message!\n");
  1243. rc = -EINVAL;
  1244. }
  1245. /* Copy the new mfw messages into the shadow */
  1246. memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
  1247. return rc;
  1248. }
  1249. int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
  1250. struct qed_ptt *p_ptt,
  1251. u32 *p_mfw_ver, u32 *p_running_bundle_id)
  1252. {
  1253. u32 global_offsize;
  1254. if (IS_VF(p_hwfn->cdev)) {
  1255. if (p_hwfn->vf_iov_info) {
  1256. struct pfvf_acquire_resp_tlv *p_resp;
  1257. p_resp = &p_hwfn->vf_iov_info->acquire_resp;
  1258. *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
  1259. return 0;
  1260. } else {
  1261. DP_VERBOSE(p_hwfn,
  1262. QED_MSG_IOV,
  1263. "VF requested MFW version prior to ACQUIRE\n");
  1264. return -EINVAL;
  1265. }
  1266. }
  1267. global_offsize = qed_rd(p_hwfn, p_ptt,
  1268. SECTION_OFFSIZE_ADDR(p_hwfn->
  1269. mcp_info->public_base,
  1270. PUBLIC_GLOBAL));
  1271. *p_mfw_ver =
  1272. qed_rd(p_hwfn, p_ptt,
  1273. SECTION_ADDR(global_offsize,
  1274. 0) + offsetof(struct public_global, mfw_ver));
  1275. if (p_running_bundle_id != NULL) {
  1276. *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
  1277. SECTION_ADDR(global_offsize, 0) +
  1278. offsetof(struct public_global,
  1279. running_bundle_id));
  1280. }
  1281. return 0;
  1282. }
  1283. int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
  1284. {
  1285. struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
  1286. struct qed_ptt *p_ptt;
  1287. if (IS_VF(cdev))
  1288. return -EINVAL;
  1289. if (!qed_mcp_is_init(p_hwfn)) {
  1290. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  1291. return -EBUSY;
  1292. }
  1293. *p_media_type = MEDIA_UNSPECIFIED;
  1294. p_ptt = qed_ptt_acquire(p_hwfn);
  1295. if (!p_ptt)
  1296. return -EBUSY;
  1297. *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  1298. offsetof(struct public_port, media_type));
  1299. qed_ptt_release(p_hwfn, p_ptt);
  1300. return 0;
  1301. }
  1302. /* Old MFW has a global configuration for all PFs regarding RDMA support */
  1303. static void
  1304. qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
  1305. enum qed_pci_personality *p_proto)
  1306. {
  1307. /* There wasn't ever a legacy MFW that published iwarp.
  1308. * So at this point, this is either plain l2 or RoCE.
  1309. */
  1310. if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
  1311. *p_proto = QED_PCI_ETH_ROCE;
  1312. else
  1313. *p_proto = QED_PCI_ETH;
  1314. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1315. "According to Legacy capabilities, L2 personality is %08x\n",
  1316. (u32) *p_proto);
  1317. }
  1318. static int
  1319. qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
  1320. struct qed_ptt *p_ptt,
  1321. enum qed_pci_personality *p_proto)
  1322. {
  1323. u32 resp = 0, param = 0;
  1324. int rc;
  1325. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1326. DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
  1327. if (rc)
  1328. return rc;
  1329. if (resp != FW_MSG_CODE_OK) {
  1330. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1331. "MFW lacks support for command; Returns %08x\n",
  1332. resp);
  1333. return -EINVAL;
  1334. }
  1335. switch (param) {
  1336. case FW_MB_PARAM_GET_PF_RDMA_NONE:
  1337. *p_proto = QED_PCI_ETH;
  1338. break;
  1339. case FW_MB_PARAM_GET_PF_RDMA_ROCE:
  1340. *p_proto = QED_PCI_ETH_ROCE;
  1341. break;
  1342. case FW_MB_PARAM_GET_PF_RDMA_BOTH:
  1343. DP_NOTICE(p_hwfn,
  1344. "Current day drivers don't support RoCE & iWARP. Default to RoCE-only\n");
  1345. *p_proto = QED_PCI_ETH_ROCE;
  1346. break;
  1347. case FW_MB_PARAM_GET_PF_RDMA_IWARP:
  1348. default:
  1349. DP_NOTICE(p_hwfn,
  1350. "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
  1351. param);
  1352. return -EINVAL;
  1353. }
  1354. DP_VERBOSE(p_hwfn,
  1355. NETIF_MSG_IFUP,
  1356. "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
  1357. (u32) *p_proto, resp, param);
  1358. return 0;
  1359. }
  1360. static int
  1361. qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
  1362. struct public_func *p_info,
  1363. struct qed_ptt *p_ptt,
  1364. enum qed_pci_personality *p_proto)
  1365. {
  1366. int rc = 0;
  1367. switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
  1368. case FUNC_MF_CFG_PROTOCOL_ETHERNET:
  1369. if (!IS_ENABLED(CONFIG_QED_RDMA))
  1370. *p_proto = QED_PCI_ETH;
  1371. else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
  1372. qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
  1373. break;
  1374. case FUNC_MF_CFG_PROTOCOL_ISCSI:
  1375. *p_proto = QED_PCI_ISCSI;
  1376. break;
  1377. case FUNC_MF_CFG_PROTOCOL_FCOE:
  1378. *p_proto = QED_PCI_FCOE;
  1379. break;
  1380. case FUNC_MF_CFG_PROTOCOL_ROCE:
  1381. DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
  1382. /* Fallthrough */
  1383. default:
  1384. rc = -EINVAL;
  1385. }
  1386. return rc;
  1387. }
  1388. int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
  1389. struct qed_ptt *p_ptt)
  1390. {
  1391. struct qed_mcp_function_info *info;
  1392. struct public_func shmem_info;
  1393. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1394. info = &p_hwfn->mcp_info->func_info;
  1395. info->pause_on_host = (shmem_info.config &
  1396. FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
  1397. if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
  1398. &info->protocol)) {
  1399. DP_ERR(p_hwfn, "Unknown personality %08x\n",
  1400. (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
  1401. return -EINVAL;
  1402. }
  1403. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1404. if (shmem_info.mac_upper || shmem_info.mac_lower) {
  1405. info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
  1406. info->mac[1] = (u8)(shmem_info.mac_upper);
  1407. info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
  1408. info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
  1409. info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
  1410. info->mac[5] = (u8)(shmem_info.mac_lower);
  1411. /* Store primary MAC for later possible WoL */
  1412. memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
  1413. } else {
  1414. DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
  1415. }
  1416. info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
  1417. (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
  1418. info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
  1419. (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
  1420. info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
  1421. info->mtu = (u16)shmem_info.mtu_size;
  1422. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
  1423. p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
  1424. if (qed_mcp_is_init(p_hwfn)) {
  1425. u32 resp = 0, param = 0;
  1426. int rc;
  1427. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1428. DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
  1429. if (rc)
  1430. return rc;
  1431. if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
  1432. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
  1433. }
  1434. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
  1435. "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
  1436. info->pause_on_host, info->protocol,
  1437. info->bandwidth_min, info->bandwidth_max,
  1438. info->mac[0], info->mac[1], info->mac[2],
  1439. info->mac[3], info->mac[4], info->mac[5],
  1440. info->wwn_port, info->wwn_node,
  1441. info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
  1442. return 0;
  1443. }
  1444. struct qed_mcp_link_params
  1445. *qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
  1446. {
  1447. if (!p_hwfn || !p_hwfn->mcp_info)
  1448. return NULL;
  1449. return &p_hwfn->mcp_info->link_input;
  1450. }
  1451. struct qed_mcp_link_state
  1452. *qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
  1453. {
  1454. if (!p_hwfn || !p_hwfn->mcp_info)
  1455. return NULL;
  1456. return &p_hwfn->mcp_info->link_output;
  1457. }
  1458. struct qed_mcp_link_capabilities
  1459. *qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
  1460. {
  1461. if (!p_hwfn || !p_hwfn->mcp_info)
  1462. return NULL;
  1463. return &p_hwfn->mcp_info->link_capabilities;
  1464. }
  1465. int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1466. {
  1467. u32 resp = 0, param = 0;
  1468. int rc;
  1469. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1470. DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
  1471. /* Wait for the drain to complete before returning */
  1472. msleep(1020);
  1473. return rc;
  1474. }
  1475. int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
  1476. struct qed_ptt *p_ptt, u32 *p_flash_size)
  1477. {
  1478. u32 flash_size;
  1479. if (IS_VF(p_hwfn->cdev))
  1480. return -EINVAL;
  1481. flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
  1482. flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
  1483. MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
  1484. flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
  1485. *p_flash_size = flash_size;
  1486. return 0;
  1487. }
  1488. int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
  1489. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1490. {
  1491. u32 resp = 0, param = 0, rc_param = 0;
  1492. int rc;
  1493. /* Only Leader can configure MSIX, and need to take CMT into account */
  1494. if (!IS_LEAD_HWFN(p_hwfn))
  1495. return 0;
  1496. num *= p_hwfn->cdev->num_hwfns;
  1497. param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
  1498. DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
  1499. param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
  1500. DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
  1501. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
  1502. &resp, &rc_param);
  1503. if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
  1504. DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
  1505. rc = -EINVAL;
  1506. } else {
  1507. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1508. "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
  1509. num, vf_id);
  1510. }
  1511. return rc;
  1512. }
  1513. int
  1514. qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
  1515. struct qed_ptt *p_ptt,
  1516. struct qed_mcp_drv_version *p_ver)
  1517. {
  1518. struct qed_mcp_mb_params mb_params;
  1519. struct drv_version_stc drv_version;
  1520. __be32 val;
  1521. u32 i;
  1522. int rc;
  1523. memset(&drv_version, 0, sizeof(drv_version));
  1524. drv_version.version = p_ver->version;
  1525. for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
  1526. val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
  1527. *(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
  1528. }
  1529. memset(&mb_params, 0, sizeof(mb_params));
  1530. mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
  1531. mb_params.p_data_src = &drv_version;
  1532. mb_params.data_src_size = sizeof(drv_version);
  1533. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1534. if (rc)
  1535. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1536. return rc;
  1537. }
  1538. int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1539. {
  1540. u32 resp = 0, param = 0;
  1541. int rc;
  1542. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
  1543. &param);
  1544. if (rc)
  1545. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1546. return rc;
  1547. }
  1548. int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1549. {
  1550. u32 value, cpu_mode;
  1551. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
  1552. value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1553. value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
  1554. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
  1555. cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1556. return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
  1557. }
  1558. int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
  1559. struct qed_ptt *p_ptt,
  1560. enum qed_ov_client client)
  1561. {
  1562. u32 resp = 0, param = 0;
  1563. u32 drv_mb_param;
  1564. int rc;
  1565. switch (client) {
  1566. case QED_OV_CLIENT_DRV:
  1567. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
  1568. break;
  1569. case QED_OV_CLIENT_USER:
  1570. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
  1571. break;
  1572. case QED_OV_CLIENT_VENDOR_SPEC:
  1573. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
  1574. break;
  1575. default:
  1576. DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
  1577. return -EINVAL;
  1578. }
  1579. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
  1580. drv_mb_param, &resp, &param);
  1581. if (rc)
  1582. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1583. return rc;
  1584. }
  1585. int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
  1586. struct qed_ptt *p_ptt,
  1587. enum qed_ov_driver_state drv_state)
  1588. {
  1589. u32 resp = 0, param = 0;
  1590. u32 drv_mb_param;
  1591. int rc;
  1592. switch (drv_state) {
  1593. case QED_OV_DRIVER_STATE_NOT_LOADED:
  1594. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
  1595. break;
  1596. case QED_OV_DRIVER_STATE_DISABLED:
  1597. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
  1598. break;
  1599. case QED_OV_DRIVER_STATE_ACTIVE:
  1600. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
  1601. break;
  1602. default:
  1603. DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
  1604. return -EINVAL;
  1605. }
  1606. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
  1607. drv_mb_param, &resp, &param);
  1608. if (rc)
  1609. DP_ERR(p_hwfn, "Failed to send driver state\n");
  1610. return rc;
  1611. }
  1612. int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
  1613. struct qed_ptt *p_ptt, u16 mtu)
  1614. {
  1615. u32 resp = 0, param = 0;
  1616. u32 drv_mb_param;
  1617. int rc;
  1618. drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
  1619. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
  1620. drv_mb_param, &resp, &param);
  1621. if (rc)
  1622. DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
  1623. return rc;
  1624. }
  1625. int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
  1626. struct qed_ptt *p_ptt, u8 *mac)
  1627. {
  1628. struct qed_mcp_mb_params mb_params;
  1629. u32 mfw_mac[2];
  1630. int rc;
  1631. memset(&mb_params, 0, sizeof(mb_params));
  1632. mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
  1633. mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
  1634. DRV_MSG_CODE_VMAC_TYPE_SHIFT;
  1635. mb_params.param |= MCP_PF_ID(p_hwfn);
  1636. /* MCP is BE, and on LE platforms PCI would swap access to SHMEM
  1637. * in 32-bit granularity.
  1638. * So the MAC has to be set in native order [and not byte order],
  1639. * otherwise it would be read incorrectly by MFW after swap.
  1640. */
  1641. mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
  1642. mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
  1643. mb_params.p_data_src = (u8 *)mfw_mac;
  1644. mb_params.data_src_size = 8;
  1645. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1646. if (rc)
  1647. DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
  1648. /* Store primary MAC for later possible WoL */
  1649. memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
  1650. return rc;
  1651. }
  1652. int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
  1653. struct qed_ptt *p_ptt, enum qed_ov_wol wol)
  1654. {
  1655. u32 resp = 0, param = 0;
  1656. u32 drv_mb_param;
  1657. int rc;
  1658. if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
  1659. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  1660. "Can't change WoL configuration when WoL isn't supported\n");
  1661. return -EINVAL;
  1662. }
  1663. switch (wol) {
  1664. case QED_OV_WOL_DEFAULT:
  1665. drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
  1666. break;
  1667. case QED_OV_WOL_DISABLED:
  1668. drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
  1669. break;
  1670. case QED_OV_WOL_ENABLED:
  1671. drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
  1672. break;
  1673. default:
  1674. DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
  1675. return -EINVAL;
  1676. }
  1677. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
  1678. drv_mb_param, &resp, &param);
  1679. if (rc)
  1680. DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
  1681. /* Store the WoL update for a future unload */
  1682. p_hwfn->cdev->wol_config = (u8)wol;
  1683. return rc;
  1684. }
  1685. int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
  1686. struct qed_ptt *p_ptt,
  1687. enum qed_ov_eswitch eswitch)
  1688. {
  1689. u32 resp = 0, param = 0;
  1690. u32 drv_mb_param;
  1691. int rc;
  1692. switch (eswitch) {
  1693. case QED_OV_ESWITCH_NONE:
  1694. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
  1695. break;
  1696. case QED_OV_ESWITCH_VEB:
  1697. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
  1698. break;
  1699. case QED_OV_ESWITCH_VEPA:
  1700. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
  1701. break;
  1702. default:
  1703. DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
  1704. return -EINVAL;
  1705. }
  1706. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
  1707. drv_mb_param, &resp, &param);
  1708. if (rc)
  1709. DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
  1710. return rc;
  1711. }
  1712. int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
  1713. struct qed_ptt *p_ptt, enum qed_led_mode mode)
  1714. {
  1715. u32 resp = 0, param = 0, drv_mb_param;
  1716. int rc;
  1717. switch (mode) {
  1718. case QED_LED_MODE_ON:
  1719. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
  1720. break;
  1721. case QED_LED_MODE_OFF:
  1722. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
  1723. break;
  1724. case QED_LED_MODE_RESTORE:
  1725. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
  1726. break;
  1727. default:
  1728. DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
  1729. return -EINVAL;
  1730. }
  1731. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
  1732. drv_mb_param, &resp, &param);
  1733. return rc;
  1734. }
  1735. int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
  1736. struct qed_ptt *p_ptt, u32 mask_parities)
  1737. {
  1738. u32 resp = 0, param = 0;
  1739. int rc;
  1740. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
  1741. mask_parities, &resp, &param);
  1742. if (rc) {
  1743. DP_ERR(p_hwfn,
  1744. "MCP response failure for mask parities, aborting\n");
  1745. } else if (resp != FW_MSG_CODE_OK) {
  1746. DP_ERR(p_hwfn,
  1747. "MCP did not acknowledge mask parity request. Old MFW?\n");
  1748. rc = -EINVAL;
  1749. }
  1750. return rc;
  1751. }
  1752. int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
  1753. {
  1754. u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
  1755. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  1756. u32 resp = 0, resp_param = 0;
  1757. struct qed_ptt *p_ptt;
  1758. int rc = 0;
  1759. p_ptt = qed_ptt_acquire(p_hwfn);
  1760. if (!p_ptt)
  1761. return -EBUSY;
  1762. while (bytes_left > 0) {
  1763. bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
  1764. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  1765. DRV_MSG_CODE_NVM_READ_NVRAM,
  1766. addr + offset +
  1767. (bytes_to_copy <<
  1768. DRV_MB_PARAM_NVM_LEN_SHIFT),
  1769. &resp, &resp_param,
  1770. &read_len,
  1771. (u32 *)(p_buf + offset));
  1772. if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
  1773. DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
  1774. break;
  1775. }
  1776. /* This can be a lengthy process, and it's possible scheduler
  1777. * isn't preemptable. Sleep a bit to prevent CPU hogging.
  1778. */
  1779. if (bytes_left % 0x1000 <
  1780. (bytes_left - read_len) % 0x1000)
  1781. usleep_range(1000, 2000);
  1782. offset += read_len;
  1783. bytes_left -= read_len;
  1784. }
  1785. cdev->mcp_nvm_resp = resp;
  1786. qed_ptt_release(p_hwfn, p_ptt);
  1787. return rc;
  1788. }
  1789. int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1790. {
  1791. u32 drv_mb_param = 0, rsp, param;
  1792. int rc = 0;
  1793. drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
  1794. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  1795. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  1796. drv_mb_param, &rsp, &param);
  1797. if (rc)
  1798. return rc;
  1799. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  1800. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  1801. rc = -EAGAIN;
  1802. return rc;
  1803. }
  1804. int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1805. {
  1806. u32 drv_mb_param, rsp, param;
  1807. int rc = 0;
  1808. drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
  1809. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  1810. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  1811. drv_mb_param, &rsp, &param);
  1812. if (rc)
  1813. return rc;
  1814. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  1815. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  1816. rc = -EAGAIN;
  1817. return rc;
  1818. }
  1819. int qed_mcp_bist_nvm_test_get_num_images(struct qed_hwfn *p_hwfn,
  1820. struct qed_ptt *p_ptt,
  1821. u32 *num_images)
  1822. {
  1823. u32 drv_mb_param = 0, rsp;
  1824. int rc = 0;
  1825. drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
  1826. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  1827. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  1828. drv_mb_param, &rsp, num_images);
  1829. if (rc)
  1830. return rc;
  1831. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
  1832. rc = -EINVAL;
  1833. return rc;
  1834. }
  1835. int qed_mcp_bist_nvm_test_get_image_att(struct qed_hwfn *p_hwfn,
  1836. struct qed_ptt *p_ptt,
  1837. struct bist_nvm_image_att *p_image_att,
  1838. u32 image_index)
  1839. {
  1840. u32 buf_size = 0, param, resp = 0, resp_param = 0;
  1841. int rc;
  1842. param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
  1843. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
  1844. param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
  1845. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  1846. DRV_MSG_CODE_BIST_TEST, param,
  1847. &resp, &resp_param,
  1848. &buf_size,
  1849. (u32 *)p_image_att);
  1850. if (rc)
  1851. return rc;
  1852. if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  1853. (p_image_att->return_code != 1))
  1854. rc = -EINVAL;
  1855. return rc;
  1856. }
  1857. static enum resource_id_enum qed_mcp_get_mfw_res_id(enum qed_resources res_id)
  1858. {
  1859. enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
  1860. switch (res_id) {
  1861. case QED_SB:
  1862. mfw_res_id = RESOURCE_NUM_SB_E;
  1863. break;
  1864. case QED_L2_QUEUE:
  1865. mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
  1866. break;
  1867. case QED_VPORT:
  1868. mfw_res_id = RESOURCE_NUM_VPORT_E;
  1869. break;
  1870. case QED_RSS_ENG:
  1871. mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
  1872. break;
  1873. case QED_PQ:
  1874. mfw_res_id = RESOURCE_NUM_PQ_E;
  1875. break;
  1876. case QED_RL:
  1877. mfw_res_id = RESOURCE_NUM_RL_E;
  1878. break;
  1879. case QED_MAC:
  1880. case QED_VLAN:
  1881. /* Each VFC resource can accommodate both a MAC and a VLAN */
  1882. mfw_res_id = RESOURCE_VFC_FILTER_E;
  1883. break;
  1884. case QED_ILT:
  1885. mfw_res_id = RESOURCE_ILT_E;
  1886. break;
  1887. case QED_LL2_QUEUE:
  1888. mfw_res_id = RESOURCE_LL2_QUEUE_E;
  1889. break;
  1890. case QED_RDMA_CNQ_RAM:
  1891. case QED_CMDQS_CQS:
  1892. /* CNQ/CMDQS are the same resource */
  1893. mfw_res_id = RESOURCE_CQS_E;
  1894. break;
  1895. case QED_RDMA_STATS_QUEUE:
  1896. mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
  1897. break;
  1898. case QED_BDQ:
  1899. mfw_res_id = RESOURCE_BDQ_E;
  1900. break;
  1901. default:
  1902. break;
  1903. }
  1904. return mfw_res_id;
  1905. }
  1906. #define QED_RESC_ALLOC_VERSION_MAJOR 2
  1907. #define QED_RESC_ALLOC_VERSION_MINOR 0
  1908. #define QED_RESC_ALLOC_VERSION \
  1909. ((QED_RESC_ALLOC_VERSION_MAJOR << \
  1910. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
  1911. (QED_RESC_ALLOC_VERSION_MINOR << \
  1912. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
  1913. struct qed_resc_alloc_in_params {
  1914. u32 cmd;
  1915. enum qed_resources res_id;
  1916. u32 resc_max_val;
  1917. };
  1918. struct qed_resc_alloc_out_params {
  1919. u32 mcp_resp;
  1920. u32 mcp_param;
  1921. u32 resc_num;
  1922. u32 resc_start;
  1923. u32 vf_resc_num;
  1924. u32 vf_resc_start;
  1925. u32 flags;
  1926. };
  1927. static int
  1928. qed_mcp_resc_allocation_msg(struct qed_hwfn *p_hwfn,
  1929. struct qed_ptt *p_ptt,
  1930. struct qed_resc_alloc_in_params *p_in_params,
  1931. struct qed_resc_alloc_out_params *p_out_params)
  1932. {
  1933. struct qed_mcp_mb_params mb_params;
  1934. struct resource_info mfw_resc_info;
  1935. int rc;
  1936. memset(&mfw_resc_info, 0, sizeof(mfw_resc_info));
  1937. mfw_resc_info.res_id = qed_mcp_get_mfw_res_id(p_in_params->res_id);
  1938. if (mfw_resc_info.res_id == RESOURCE_NUM_INVALID) {
  1939. DP_ERR(p_hwfn,
  1940. "Failed to match resource %d [%s] with the MFW resources\n",
  1941. p_in_params->res_id,
  1942. qed_hw_get_resc_name(p_in_params->res_id));
  1943. return -EINVAL;
  1944. }
  1945. switch (p_in_params->cmd) {
  1946. case DRV_MSG_SET_RESOURCE_VALUE_MSG:
  1947. mfw_resc_info.size = p_in_params->resc_max_val;
  1948. /* Fallthrough */
  1949. case DRV_MSG_GET_RESOURCE_ALLOC_MSG:
  1950. break;
  1951. default:
  1952. DP_ERR(p_hwfn, "Unexpected resource alloc command [0x%08x]\n",
  1953. p_in_params->cmd);
  1954. return -EINVAL;
  1955. }
  1956. memset(&mb_params, 0, sizeof(mb_params));
  1957. mb_params.cmd = p_in_params->cmd;
  1958. mb_params.param = QED_RESC_ALLOC_VERSION;
  1959. mb_params.p_data_src = &mfw_resc_info;
  1960. mb_params.data_src_size = sizeof(mfw_resc_info);
  1961. mb_params.p_data_dst = mb_params.p_data_src;
  1962. mb_params.data_dst_size = mb_params.data_src_size;
  1963. DP_VERBOSE(p_hwfn,
  1964. QED_MSG_SP,
  1965. "Resource message request: cmd 0x%08x, res_id %d [%s], hsi_version %d.%d, val 0x%x\n",
  1966. p_in_params->cmd,
  1967. p_in_params->res_id,
  1968. qed_hw_get_resc_name(p_in_params->res_id),
  1969. QED_MFW_GET_FIELD(mb_params.param,
  1970. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  1971. QED_MFW_GET_FIELD(mb_params.param,
  1972. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  1973. p_in_params->resc_max_val);
  1974. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1975. if (rc)
  1976. return rc;
  1977. p_out_params->mcp_resp = mb_params.mcp_resp;
  1978. p_out_params->mcp_param = mb_params.mcp_param;
  1979. p_out_params->resc_num = mfw_resc_info.size;
  1980. p_out_params->resc_start = mfw_resc_info.offset;
  1981. p_out_params->vf_resc_num = mfw_resc_info.vf_size;
  1982. p_out_params->vf_resc_start = mfw_resc_info.vf_offset;
  1983. p_out_params->flags = mfw_resc_info.flags;
  1984. DP_VERBOSE(p_hwfn,
  1985. QED_MSG_SP,
  1986. "Resource message response: mfw_hsi_version %d.%d, num 0x%x, start 0x%x, vf_num 0x%x, vf_start 0x%x, flags 0x%08x\n",
  1987. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  1988. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  1989. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  1990. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  1991. p_out_params->resc_num,
  1992. p_out_params->resc_start,
  1993. p_out_params->vf_resc_num,
  1994. p_out_params->vf_resc_start, p_out_params->flags);
  1995. return 0;
  1996. }
  1997. int
  1998. qed_mcp_set_resc_max_val(struct qed_hwfn *p_hwfn,
  1999. struct qed_ptt *p_ptt,
  2000. enum qed_resources res_id,
  2001. u32 resc_max_val, u32 *p_mcp_resp)
  2002. {
  2003. struct qed_resc_alloc_out_params out_params;
  2004. struct qed_resc_alloc_in_params in_params;
  2005. int rc;
  2006. memset(&in_params, 0, sizeof(in_params));
  2007. in_params.cmd = DRV_MSG_SET_RESOURCE_VALUE_MSG;
  2008. in_params.res_id = res_id;
  2009. in_params.resc_max_val = resc_max_val;
  2010. memset(&out_params, 0, sizeof(out_params));
  2011. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2012. &out_params);
  2013. if (rc)
  2014. return rc;
  2015. *p_mcp_resp = out_params.mcp_resp;
  2016. return 0;
  2017. }
  2018. int
  2019. qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
  2020. struct qed_ptt *p_ptt,
  2021. enum qed_resources res_id,
  2022. u32 *p_mcp_resp, u32 *p_resc_num, u32 *p_resc_start)
  2023. {
  2024. struct qed_resc_alloc_out_params out_params;
  2025. struct qed_resc_alloc_in_params in_params;
  2026. int rc;
  2027. memset(&in_params, 0, sizeof(in_params));
  2028. in_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
  2029. in_params.res_id = res_id;
  2030. memset(&out_params, 0, sizeof(out_params));
  2031. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2032. &out_params);
  2033. if (rc)
  2034. return rc;
  2035. *p_mcp_resp = out_params.mcp_resp;
  2036. if (*p_mcp_resp == FW_MSG_CODE_RESOURCE_ALLOC_OK) {
  2037. *p_resc_num = out_params.resc_num;
  2038. *p_resc_start = out_params.resc_start;
  2039. }
  2040. return 0;
  2041. }
  2042. int qed_mcp_initiate_pf_flr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2043. {
  2044. u32 mcp_resp, mcp_param;
  2045. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_INITIATE_PF_FLR, 0,
  2046. &mcp_resp, &mcp_param);
  2047. }
  2048. static int qed_mcp_resource_cmd(struct qed_hwfn *p_hwfn,
  2049. struct qed_ptt *p_ptt,
  2050. u32 param, u32 *p_mcp_resp, u32 *p_mcp_param)
  2051. {
  2052. int rc;
  2053. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_RESOURCE_CMD, param,
  2054. p_mcp_resp, p_mcp_param);
  2055. if (rc)
  2056. return rc;
  2057. if (*p_mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
  2058. DP_INFO(p_hwfn,
  2059. "The resource command is unsupported by the MFW\n");
  2060. return -EINVAL;
  2061. }
  2062. if (*p_mcp_param == RESOURCE_OPCODE_UNKNOWN_CMD) {
  2063. u8 opcode = QED_MFW_GET_FIELD(param, RESOURCE_CMD_REQ_OPCODE);
  2064. DP_NOTICE(p_hwfn,
  2065. "The resource command is unknown to the MFW [param 0x%08x, opcode %d]\n",
  2066. param, opcode);
  2067. return -EINVAL;
  2068. }
  2069. return rc;
  2070. }
  2071. int
  2072. __qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2073. struct qed_ptt *p_ptt,
  2074. struct qed_resc_lock_params *p_params)
  2075. {
  2076. u32 param = 0, mcp_resp, mcp_param;
  2077. u8 opcode;
  2078. int rc;
  2079. switch (p_params->timeout) {
  2080. case QED_MCP_RESC_LOCK_TO_DEFAULT:
  2081. opcode = RESOURCE_OPCODE_REQ;
  2082. p_params->timeout = 0;
  2083. break;
  2084. case QED_MCP_RESC_LOCK_TO_NONE:
  2085. opcode = RESOURCE_OPCODE_REQ_WO_AGING;
  2086. p_params->timeout = 0;
  2087. break;
  2088. default:
  2089. opcode = RESOURCE_OPCODE_REQ_W_AGING;
  2090. break;
  2091. }
  2092. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2093. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2094. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_AGE, p_params->timeout);
  2095. DP_VERBOSE(p_hwfn,
  2096. QED_MSG_SP,
  2097. "Resource lock request: param 0x%08x [age %d, opcode %d, resource %d]\n",
  2098. param, p_params->timeout, opcode, p_params->resource);
  2099. /* Attempt to acquire the resource */
  2100. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2101. if (rc)
  2102. return rc;
  2103. /* Analyze the response */
  2104. p_params->owner = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OWNER);
  2105. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2106. DP_VERBOSE(p_hwfn,
  2107. QED_MSG_SP,
  2108. "Resource lock response: mcp_param 0x%08x [opcode %d, owner %d]\n",
  2109. mcp_param, opcode, p_params->owner);
  2110. switch (opcode) {
  2111. case RESOURCE_OPCODE_GNT:
  2112. p_params->b_granted = true;
  2113. break;
  2114. case RESOURCE_OPCODE_BUSY:
  2115. p_params->b_granted = false;
  2116. break;
  2117. default:
  2118. DP_NOTICE(p_hwfn,
  2119. "Unexpected opcode in resource lock response [mcp_param 0x%08x, opcode %d]\n",
  2120. mcp_param, opcode);
  2121. return -EINVAL;
  2122. }
  2123. return 0;
  2124. }
  2125. int
  2126. qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2127. struct qed_ptt *p_ptt, struct qed_resc_lock_params *p_params)
  2128. {
  2129. u32 retry_cnt = 0;
  2130. int rc;
  2131. do {
  2132. /* No need for an interval before the first iteration */
  2133. if (retry_cnt) {
  2134. if (p_params->sleep_b4_retry) {
  2135. u16 retry_interval_in_ms =
  2136. DIV_ROUND_UP(p_params->retry_interval,
  2137. 1000);
  2138. msleep(retry_interval_in_ms);
  2139. } else {
  2140. udelay(p_params->retry_interval);
  2141. }
  2142. }
  2143. rc = __qed_mcp_resc_lock(p_hwfn, p_ptt, p_params);
  2144. if (rc)
  2145. return rc;
  2146. if (p_params->b_granted)
  2147. break;
  2148. } while (retry_cnt++ < p_params->retry_num);
  2149. return 0;
  2150. }
  2151. int
  2152. qed_mcp_resc_unlock(struct qed_hwfn *p_hwfn,
  2153. struct qed_ptt *p_ptt,
  2154. struct qed_resc_unlock_params *p_params)
  2155. {
  2156. u32 param = 0, mcp_resp, mcp_param;
  2157. u8 opcode;
  2158. int rc;
  2159. opcode = p_params->b_force ? RESOURCE_OPCODE_FORCE_RELEASE
  2160. : RESOURCE_OPCODE_RELEASE;
  2161. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2162. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2163. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2164. "Resource unlock request: param 0x%08x [opcode %d, resource %d]\n",
  2165. param, opcode, p_params->resource);
  2166. /* Attempt to release the resource */
  2167. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2168. if (rc)
  2169. return rc;
  2170. /* Analyze the response */
  2171. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2172. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2173. "Resource unlock response: mcp_param 0x%08x [opcode %d]\n",
  2174. mcp_param, opcode);
  2175. switch (opcode) {
  2176. case RESOURCE_OPCODE_RELEASED_PREVIOUS:
  2177. DP_INFO(p_hwfn,
  2178. "Resource unlock request for an already released resource [%d]\n",
  2179. p_params->resource);
  2180. /* Fallthrough */
  2181. case RESOURCE_OPCODE_RELEASED:
  2182. p_params->b_released = true;
  2183. break;
  2184. case RESOURCE_OPCODE_WRONG_OWNER:
  2185. p_params->b_released = false;
  2186. break;
  2187. default:
  2188. DP_NOTICE(p_hwfn,
  2189. "Unexpected opcode in resource unlock response [mcp_param 0x%08x, opcode %d]\n",
  2190. mcp_param, opcode);
  2191. return -EINVAL;
  2192. }
  2193. return 0;
  2194. }
  2195. void qed_mcp_resc_lock_default_init(struct qed_resc_lock_params *p_lock,
  2196. struct qed_resc_unlock_params *p_unlock,
  2197. enum qed_resc_lock
  2198. resource, bool b_is_permanent)
  2199. {
  2200. if (p_lock) {
  2201. memset(p_lock, 0, sizeof(*p_lock));
  2202. /* Permanent resources don't require aging, and there's no
  2203. * point in trying to acquire them more than once since it's
  2204. * unexpected another entity would release them.
  2205. */
  2206. if (b_is_permanent) {
  2207. p_lock->timeout = QED_MCP_RESC_LOCK_TO_NONE;
  2208. } else {
  2209. p_lock->retry_num = QED_MCP_RESC_LOCK_RETRY_CNT_DFLT;
  2210. p_lock->retry_interval =
  2211. QED_MCP_RESC_LOCK_RETRY_VAL_DFLT;
  2212. p_lock->sleep_b4_retry = true;
  2213. }
  2214. p_lock->resource = resource;
  2215. }
  2216. if (p_unlock) {
  2217. memset(p_unlock, 0, sizeof(*p_unlock));
  2218. p_unlock->resource = resource;
  2219. }
  2220. }