uli526x.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #define DRV_NAME "uli526x"
  13. #define DRV_VERSION "0.9.3"
  14. #define DRV_RELDATE "2005-7-29"
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/timer.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <linux/uaccess.h>
  36. #define uw32(reg, val) iowrite32(val, ioaddr + (reg))
  37. #define ur32(reg) ioread32(ioaddr + (reg))
  38. /* Board/System/Debug information/definition ---------------- */
  39. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  40. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  41. #define ULI526X_IO_SIZE 0x100
  42. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  43. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  44. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  45. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  46. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  47. #define TX_BUF_ALLOC 0x600
  48. #define RX_ALLOC_SIZE 0x620
  49. #define ULI526X_RESET 1
  50. #define CR0_DEFAULT 0
  51. #define CR6_DEFAULT 0x22200000
  52. #define CR7_DEFAULT 0x180c1
  53. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  54. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  55. #define MAX_PACKET_SIZE 1514
  56. #define ULI5261_MAX_MULTICAST 14
  57. #define RX_COPY_SIZE 100
  58. #define MAX_CHECK_PACKET 0x8000
  59. #define ULI526X_10MHF 0
  60. #define ULI526X_100MHF 1
  61. #define ULI526X_10MFD 4
  62. #define ULI526X_100MFD 5
  63. #define ULI526X_AUTO 8
  64. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  65. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  66. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  67. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  68. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  69. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  70. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  71. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  72. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  73. #define ULI526X_DBUG(dbug_now, msg, value) \
  74. do { \
  75. if (uli526x_debug || (dbug_now)) \
  76. pr_err("%s %lx\n", (msg), (long) (value)); \
  77. } while (0)
  78. #define SHOW_MEDIA_TYPE(mode) \
  79. pr_err("Change Speed to %sMhz %s duplex\n", \
  80. mode & 1 ? "100" : "10", \
  81. mode & 4 ? "full" : "half");
  82. /* CR9 definition: SROM/MII */
  83. #define CR9_SROM_READ 0x4800
  84. #define CR9_SRCS 0x1
  85. #define CR9_SRCLK 0x2
  86. #define CR9_CRDOUT 0x8
  87. #define SROM_DATA_0 0x0
  88. #define SROM_DATA_1 0x4
  89. #define PHY_DATA_1 0x20000
  90. #define PHY_DATA_0 0x00000
  91. #define MDCLKH 0x10000
  92. #define PHY_POWER_DOWN 0x800
  93. #define SROM_V41_CODE 0x14
  94. /* Structure/enum declaration ------------------------------- */
  95. struct tx_desc {
  96. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  97. char *tx_buf_ptr; /* Data for us */
  98. struct tx_desc *next_tx_desc;
  99. } __attribute__(( aligned(32) ));
  100. struct rx_desc {
  101. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  102. struct sk_buff *rx_skb_ptr; /* Data for us */
  103. struct rx_desc *next_rx_desc;
  104. } __attribute__(( aligned(32) ));
  105. struct uli526x_board_info {
  106. struct uli_phy_ops {
  107. void (*write)(struct uli526x_board_info *, u8, u8, u16);
  108. u16 (*read)(struct uli526x_board_info *, u8, u8);
  109. } phy;
  110. struct net_device *next_dev; /* next device */
  111. struct pci_dev *pdev; /* PCI device */
  112. spinlock_t lock;
  113. void __iomem *ioaddr; /* I/O base address */
  114. u32 cr0_data;
  115. u32 cr5_data;
  116. u32 cr6_data;
  117. u32 cr7_data;
  118. u32 cr15_data;
  119. /* pointer for memory physical address */
  120. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  121. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  122. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  123. dma_addr_t first_tx_desc_dma;
  124. dma_addr_t first_rx_desc_dma;
  125. /* descriptor pointer */
  126. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  127. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  128. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  129. struct tx_desc *first_tx_desc;
  130. struct tx_desc *tx_insert_ptr;
  131. struct tx_desc *tx_remove_ptr;
  132. struct rx_desc *first_rx_desc;
  133. struct rx_desc *rx_insert_ptr;
  134. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  135. unsigned long tx_packet_cnt; /* transmitted packet count */
  136. unsigned long rx_avail_cnt; /* available rx descriptor count */
  137. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  138. u16 dbug_cnt;
  139. u16 NIC_capability; /* NIC media capability */
  140. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  141. u8 media_mode; /* user specify media mode */
  142. u8 op_mode; /* real work media mode */
  143. u8 phy_addr;
  144. u8 link_failed; /* Ever link failed */
  145. u8 wait_reset; /* Hardware failed, need to reset */
  146. struct timer_list timer;
  147. /* Driver defined statistic counter */
  148. unsigned long tx_fifo_underrun;
  149. unsigned long tx_loss_carrier;
  150. unsigned long tx_no_carrier;
  151. unsigned long tx_late_collision;
  152. unsigned long tx_excessive_collision;
  153. unsigned long tx_jabber_timeout;
  154. unsigned long reset_count;
  155. unsigned long reset_cr8;
  156. unsigned long reset_fatal;
  157. unsigned long reset_TXtimeout;
  158. /* NIC SROM data */
  159. unsigned char srom[128];
  160. u8 init;
  161. };
  162. enum uli526x_offsets {
  163. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  164. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  165. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  166. DCR15 = 0x78
  167. };
  168. enum uli526x_CR6_bits {
  169. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  170. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  171. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  172. };
  173. /* Global variable declaration ----------------------------- */
  174. static int printed_version;
  175. static const char version[] =
  176. "ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")";
  177. static int uli526x_debug;
  178. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  179. static u32 uli526x_cr6_user_set;
  180. /* For module input parameter */
  181. static int debug;
  182. static u32 cr6set;
  183. static int mode = 8;
  184. /* function declaration ------------------------------------- */
  185. static int uli526x_open(struct net_device *);
  186. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  187. struct net_device *);
  188. static int uli526x_stop(struct net_device *);
  189. static void uli526x_set_filter_mode(struct net_device *);
  190. static const struct ethtool_ops netdev_ethtool_ops;
  191. static u16 read_srom_word(struct uli526x_board_info *, int);
  192. static irqreturn_t uli526x_interrupt(int, void *);
  193. #ifdef CONFIG_NET_POLL_CONTROLLER
  194. static void uli526x_poll(struct net_device *dev);
  195. #endif
  196. static void uli526x_descriptor_init(struct net_device *, void __iomem *);
  197. static void allocate_rx_buffer(struct net_device *);
  198. static void update_cr6(u32, void __iomem *);
  199. static void send_filter_frame(struct net_device *, int);
  200. static u16 phy_readby_cr9(struct uli526x_board_info *, u8, u8);
  201. static u16 phy_readby_cr10(struct uli526x_board_info *, u8, u8);
  202. static void phy_writeby_cr9(struct uli526x_board_info *, u8, u8, u16);
  203. static void phy_writeby_cr10(struct uli526x_board_info *, u8, u8, u16);
  204. static void phy_write_1bit(struct uli526x_board_info *db, u32);
  205. static u16 phy_read_1bit(struct uli526x_board_info *db);
  206. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  207. static void uli526x_process_mode(struct uli526x_board_info *);
  208. static void uli526x_timer(unsigned long);
  209. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  210. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  211. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  212. static void uli526x_dynamic_reset(struct net_device *);
  213. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  214. static void uli526x_init(struct net_device *);
  215. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  216. static void srom_clk_write(struct uli526x_board_info *db, u32 data)
  217. {
  218. void __iomem *ioaddr = db->ioaddr;
  219. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  220. udelay(5);
  221. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  222. udelay(5);
  223. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  224. udelay(5);
  225. }
  226. /* ULI526X network board routine ---------------------------- */
  227. static const struct net_device_ops netdev_ops = {
  228. .ndo_open = uli526x_open,
  229. .ndo_stop = uli526x_stop,
  230. .ndo_start_xmit = uli526x_start_xmit,
  231. .ndo_set_rx_mode = uli526x_set_filter_mode,
  232. .ndo_set_mac_address = eth_mac_addr,
  233. .ndo_validate_addr = eth_validate_addr,
  234. #ifdef CONFIG_NET_POLL_CONTROLLER
  235. .ndo_poll_controller = uli526x_poll,
  236. #endif
  237. };
  238. /*
  239. * Search ULI526X board, allocate space and register it
  240. */
  241. static int uli526x_init_one(struct pci_dev *pdev,
  242. const struct pci_device_id *ent)
  243. {
  244. struct uli526x_board_info *db; /* board information structure */
  245. struct net_device *dev;
  246. void __iomem *ioaddr;
  247. int i, err;
  248. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  249. if (!printed_version++)
  250. pr_info("%s\n", version);
  251. /* Init network device */
  252. dev = alloc_etherdev(sizeof(*db));
  253. if (dev == NULL)
  254. return -ENOMEM;
  255. SET_NETDEV_DEV(dev, &pdev->dev);
  256. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  257. pr_warn("32-bit PCI DMA not available\n");
  258. err = -ENODEV;
  259. goto err_out_free;
  260. }
  261. /* Enable Master/IO access, Disable memory access */
  262. err = pci_enable_device(pdev);
  263. if (err)
  264. goto err_out_free;
  265. if (!pci_resource_start(pdev, 0)) {
  266. pr_err("I/O base is zero\n");
  267. err = -ENODEV;
  268. goto err_out_disable;
  269. }
  270. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  271. pr_err("Allocated I/O size too small\n");
  272. err = -ENODEV;
  273. goto err_out_disable;
  274. }
  275. err = pci_request_regions(pdev, DRV_NAME);
  276. if (err < 0) {
  277. pr_err("Failed to request PCI regions\n");
  278. goto err_out_disable;
  279. }
  280. /* Init system & device */
  281. db = netdev_priv(dev);
  282. /* Allocate Tx/Rx descriptor memory */
  283. err = -ENOMEM;
  284. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  285. if (!db->desc_pool_ptr)
  286. goto err_out_release;
  287. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  288. if (!db->buf_pool_ptr)
  289. goto err_out_free_tx_desc;
  290. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  291. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  292. db->buf_pool_start = db->buf_pool_ptr;
  293. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  294. switch (ent->driver_data) {
  295. case PCI_ULI5263_ID:
  296. db->phy.write = phy_writeby_cr10;
  297. db->phy.read = phy_readby_cr10;
  298. break;
  299. default:
  300. db->phy.write = phy_writeby_cr9;
  301. db->phy.read = phy_readby_cr9;
  302. break;
  303. }
  304. /* IO region. */
  305. ioaddr = pci_iomap(pdev, 0, 0);
  306. if (!ioaddr)
  307. goto err_out_free_tx_buf;
  308. db->ioaddr = ioaddr;
  309. db->pdev = pdev;
  310. db->init = 1;
  311. pci_set_drvdata(pdev, dev);
  312. /* Register some necessary functions */
  313. dev->netdev_ops = &netdev_ops;
  314. dev->ethtool_ops = &netdev_ethtool_ops;
  315. spin_lock_init(&db->lock);
  316. /* read 64 word srom data */
  317. for (i = 0; i < 64; i++)
  318. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db, i));
  319. /* Set Node address */
  320. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  321. {
  322. uw32(DCR0, 0x10000); //Diagnosis mode
  323. uw32(DCR13, 0x1c0); //Reset dianostic pointer port
  324. uw32(DCR14, 0); //Clear reset port
  325. uw32(DCR14, 0x10); //Reset ID Table pointer
  326. uw32(DCR14, 0); //Clear reset port
  327. uw32(DCR13, 0); //Clear CR13
  328. uw32(DCR13, 0x1b0); //Select ID Table access port
  329. //Read MAC address from CR14
  330. for (i = 0; i < 6; i++)
  331. dev->dev_addr[i] = ur32(DCR14);
  332. //Read end
  333. uw32(DCR13, 0); //Clear CR13
  334. uw32(DCR0, 0); //Clear CR0
  335. udelay(10);
  336. }
  337. else /*Exist SROM*/
  338. {
  339. for (i = 0; i < 6; i++)
  340. dev->dev_addr[i] = db->srom[20 + i];
  341. }
  342. err = register_netdev (dev);
  343. if (err)
  344. goto err_out_unmap;
  345. netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  346. ent->driver_data >> 16, pci_name(pdev),
  347. dev->dev_addr, pdev->irq);
  348. pci_set_master(pdev);
  349. return 0;
  350. err_out_unmap:
  351. pci_iounmap(pdev, db->ioaddr);
  352. err_out_free_tx_buf:
  353. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  354. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  355. err_out_free_tx_desc:
  356. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  357. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  358. err_out_release:
  359. pci_release_regions(pdev);
  360. err_out_disable:
  361. pci_disable_device(pdev);
  362. err_out_free:
  363. free_netdev(dev);
  364. return err;
  365. }
  366. static void uli526x_remove_one(struct pci_dev *pdev)
  367. {
  368. struct net_device *dev = pci_get_drvdata(pdev);
  369. struct uli526x_board_info *db = netdev_priv(dev);
  370. unregister_netdev(dev);
  371. pci_iounmap(pdev, db->ioaddr);
  372. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  373. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  374. db->desc_pool_dma_ptr);
  375. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  376. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  377. pci_release_regions(pdev);
  378. pci_disable_device(pdev);
  379. free_netdev(dev);
  380. }
  381. /*
  382. * Open the interface.
  383. * The interface is opened whenever "ifconfig" activates it.
  384. */
  385. static int uli526x_open(struct net_device *dev)
  386. {
  387. int ret;
  388. struct uli526x_board_info *db = netdev_priv(dev);
  389. ULI526X_DBUG(0, "uli526x_open", 0);
  390. /* system variable init */
  391. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  392. db->tx_packet_cnt = 0;
  393. db->rx_avail_cnt = 0;
  394. db->link_failed = 1;
  395. netif_carrier_off(dev);
  396. db->wait_reset = 0;
  397. db->NIC_capability = 0xf; /* All capability*/
  398. db->PHY_reg4 = 0x1e0;
  399. /* CR6 operation mode decision */
  400. db->cr6_data |= ULI526X_TXTH_256;
  401. db->cr0_data = CR0_DEFAULT;
  402. /* Initialize ULI526X board */
  403. uli526x_init(dev);
  404. ret = request_irq(db->pdev->irq, uli526x_interrupt, IRQF_SHARED,
  405. dev->name, dev);
  406. if (ret)
  407. return ret;
  408. /* Active System Interface */
  409. netif_wake_queue(dev);
  410. /* set and active a timer process */
  411. init_timer(&db->timer);
  412. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  413. db->timer.data = (unsigned long)dev;
  414. db->timer.function = uli526x_timer;
  415. add_timer(&db->timer);
  416. return 0;
  417. }
  418. /* Initialize ULI526X board
  419. * Reset ULI526X board
  420. * Initialize TX/Rx descriptor chain structure
  421. * Send the set-up frame
  422. * Enable Tx/Rx machine
  423. */
  424. static void uli526x_init(struct net_device *dev)
  425. {
  426. struct uli526x_board_info *db = netdev_priv(dev);
  427. struct uli_phy_ops *phy = &db->phy;
  428. void __iomem *ioaddr = db->ioaddr;
  429. u8 phy_tmp;
  430. u8 timeout;
  431. u16 phy_reg_reset;
  432. ULI526X_DBUG(0, "uli526x_init()", 0);
  433. /* Reset M526x MAC controller */
  434. uw32(DCR0, ULI526X_RESET); /* RESET MAC */
  435. udelay(100);
  436. uw32(DCR0, db->cr0_data);
  437. udelay(5);
  438. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  439. db->phy_addr = 1;
  440. for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
  441. u16 phy_value;
  442. phy_value = phy->read(db, phy_tmp, 3); //peer add
  443. if (phy_value != 0xffff && phy_value != 0) {
  444. db->phy_addr = phy_tmp;
  445. break;
  446. }
  447. }
  448. if (phy_tmp == 32)
  449. pr_warn("Can not find the phy address!!!\n");
  450. /* Parser SROM and media mode */
  451. db->media_mode = uli526x_media_mode;
  452. /* phyxcer capability setting */
  453. phy_reg_reset = phy->read(db, db->phy_addr, 0);
  454. phy_reg_reset = (phy_reg_reset | 0x8000);
  455. phy->write(db, db->phy_addr, 0, phy_reg_reset);
  456. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  457. * functions") or phy data sheet for details on phy reset
  458. */
  459. udelay(500);
  460. timeout = 10;
  461. while (timeout-- && phy->read(db, db->phy_addr, 0) & 0x8000)
  462. udelay(100);
  463. /* Process Phyxcer Media Mode */
  464. uli526x_set_phyxcer(db);
  465. /* Media Mode Process */
  466. if ( !(db->media_mode & ULI526X_AUTO) )
  467. db->op_mode = db->media_mode; /* Force Mode */
  468. /* Initialize Transmit/Receive descriptor and CR3/4 */
  469. uli526x_descriptor_init(dev, ioaddr);
  470. /* Init CR6 to program M526X operation */
  471. update_cr6(db->cr6_data, ioaddr);
  472. /* Send setup frame */
  473. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  474. /* Init CR7, interrupt active bit */
  475. db->cr7_data = CR7_DEFAULT;
  476. uw32(DCR7, db->cr7_data);
  477. /* Init CR15, Tx jabber and Rx watchdog timer */
  478. uw32(DCR15, db->cr15_data);
  479. /* Enable ULI526X Tx/Rx function */
  480. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  481. update_cr6(db->cr6_data, ioaddr);
  482. }
  483. /*
  484. * Hardware start transmission.
  485. * Send a packet to media from the upper layer.
  486. */
  487. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  488. struct net_device *dev)
  489. {
  490. struct uli526x_board_info *db = netdev_priv(dev);
  491. void __iomem *ioaddr = db->ioaddr;
  492. struct tx_desc *txptr;
  493. unsigned long flags;
  494. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  495. /* Resource flag check */
  496. netif_stop_queue(dev);
  497. /* Too large packet check */
  498. if (skb->len > MAX_PACKET_SIZE) {
  499. netdev_err(dev, "big packet = %d\n", (u16)skb->len);
  500. dev_kfree_skb_any(skb);
  501. return NETDEV_TX_OK;
  502. }
  503. spin_lock_irqsave(&db->lock, flags);
  504. /* No Tx resource check, it never happen nromally */
  505. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  506. spin_unlock_irqrestore(&db->lock, flags);
  507. netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
  508. return NETDEV_TX_BUSY;
  509. }
  510. /* Disable NIC interrupt */
  511. uw32(DCR7, 0);
  512. /* transmit this packet */
  513. txptr = db->tx_insert_ptr;
  514. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  515. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  516. /* Point to next transmit free descriptor */
  517. db->tx_insert_ptr = txptr->next_tx_desc;
  518. /* Transmit Packet Process */
  519. if (db->tx_packet_cnt < TX_DESC_CNT) {
  520. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  521. db->tx_packet_cnt++; /* Ready to send */
  522. uw32(DCR1, 0x1); /* Issue Tx polling */
  523. netif_trans_update(dev); /* saved time stamp */
  524. }
  525. /* Tx resource check */
  526. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  527. netif_wake_queue(dev);
  528. /* Restore CR7 to enable interrupt */
  529. spin_unlock_irqrestore(&db->lock, flags);
  530. uw32(DCR7, db->cr7_data);
  531. /* free this SKB */
  532. dev_consume_skb_any(skb);
  533. return NETDEV_TX_OK;
  534. }
  535. /*
  536. * Stop the interface.
  537. * The interface is stopped when it is brought.
  538. */
  539. static int uli526x_stop(struct net_device *dev)
  540. {
  541. struct uli526x_board_info *db = netdev_priv(dev);
  542. void __iomem *ioaddr = db->ioaddr;
  543. /* disable system */
  544. netif_stop_queue(dev);
  545. /* deleted timer */
  546. del_timer_sync(&db->timer);
  547. /* Reset & stop ULI526X board */
  548. uw32(DCR0, ULI526X_RESET);
  549. udelay(5);
  550. db->phy.write(db, db->phy_addr, 0, 0x8000);
  551. /* free interrupt */
  552. free_irq(db->pdev->irq, dev);
  553. /* free allocated rx buffer */
  554. uli526x_free_rxbuffer(db);
  555. return 0;
  556. }
  557. /*
  558. * M5261/M5263 insterrupt handler
  559. * receive the packet to upper layer, free the transmitted packet
  560. */
  561. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  562. {
  563. struct net_device *dev = dev_id;
  564. struct uli526x_board_info *db = netdev_priv(dev);
  565. void __iomem *ioaddr = db->ioaddr;
  566. unsigned long flags;
  567. spin_lock_irqsave(&db->lock, flags);
  568. uw32(DCR7, 0);
  569. /* Got ULI526X status */
  570. db->cr5_data = ur32(DCR5);
  571. uw32(DCR5, db->cr5_data);
  572. if ( !(db->cr5_data & 0x180c1) ) {
  573. /* Restore CR7 to enable interrupt mask */
  574. uw32(DCR7, db->cr7_data);
  575. spin_unlock_irqrestore(&db->lock, flags);
  576. return IRQ_HANDLED;
  577. }
  578. /* Check system status */
  579. if (db->cr5_data & 0x2000) {
  580. /* system bus error happen */
  581. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  582. db->reset_fatal++;
  583. db->wait_reset = 1; /* Need to RESET */
  584. spin_unlock_irqrestore(&db->lock, flags);
  585. return IRQ_HANDLED;
  586. }
  587. /* Received the coming packet */
  588. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  589. uli526x_rx_packet(dev, db);
  590. /* reallocate rx descriptor buffer */
  591. if (db->rx_avail_cnt<RX_DESC_CNT)
  592. allocate_rx_buffer(dev);
  593. /* Free the transmitted descriptor */
  594. if ( db->cr5_data & 0x01)
  595. uli526x_free_tx_pkt(dev, db);
  596. /* Restore CR7 to enable interrupt mask */
  597. uw32(DCR7, db->cr7_data);
  598. spin_unlock_irqrestore(&db->lock, flags);
  599. return IRQ_HANDLED;
  600. }
  601. #ifdef CONFIG_NET_POLL_CONTROLLER
  602. static void uli526x_poll(struct net_device *dev)
  603. {
  604. struct uli526x_board_info *db = netdev_priv(dev);
  605. /* ISR grabs the irqsave lock, so this should be safe */
  606. uli526x_interrupt(db->pdev->irq, dev);
  607. }
  608. #endif
  609. /*
  610. * Free TX resource after TX complete
  611. */
  612. static void uli526x_free_tx_pkt(struct net_device *dev,
  613. struct uli526x_board_info * db)
  614. {
  615. struct tx_desc *txptr;
  616. u32 tdes0;
  617. txptr = db->tx_remove_ptr;
  618. while(db->tx_packet_cnt) {
  619. tdes0 = le32_to_cpu(txptr->tdes0);
  620. if (tdes0 & 0x80000000)
  621. break;
  622. /* A packet sent completed */
  623. db->tx_packet_cnt--;
  624. dev->stats.tx_packets++;
  625. /* Transmit statistic counter */
  626. if ( tdes0 != 0x7fffffff ) {
  627. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  628. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  629. if (tdes0 & TDES0_ERR_MASK) {
  630. dev->stats.tx_errors++;
  631. if (tdes0 & 0x0002) { /* UnderRun */
  632. db->tx_fifo_underrun++;
  633. if ( !(db->cr6_data & CR6_SFT) ) {
  634. db->cr6_data = db->cr6_data | CR6_SFT;
  635. update_cr6(db->cr6_data, db->ioaddr);
  636. }
  637. }
  638. if (tdes0 & 0x0100)
  639. db->tx_excessive_collision++;
  640. if (tdes0 & 0x0200)
  641. db->tx_late_collision++;
  642. if (tdes0 & 0x0400)
  643. db->tx_no_carrier++;
  644. if (tdes0 & 0x0800)
  645. db->tx_loss_carrier++;
  646. if (tdes0 & 0x4000)
  647. db->tx_jabber_timeout++;
  648. }
  649. }
  650. txptr = txptr->next_tx_desc;
  651. }/* End of while */
  652. /* Update TX remove pointer to next */
  653. db->tx_remove_ptr = txptr;
  654. /* Resource available check */
  655. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  656. netif_wake_queue(dev); /* Active upper layer, send again */
  657. }
  658. /*
  659. * Receive the come packet and pass to upper layer
  660. */
  661. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  662. {
  663. struct rx_desc *rxptr;
  664. struct sk_buff *skb;
  665. int rxlen;
  666. u32 rdes0;
  667. rxptr = db->rx_ready_ptr;
  668. while(db->rx_avail_cnt) {
  669. rdes0 = le32_to_cpu(rxptr->rdes0);
  670. if (rdes0 & 0x80000000) /* packet owner check */
  671. {
  672. break;
  673. }
  674. db->rx_avail_cnt--;
  675. db->interval_rx_cnt++;
  676. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  677. if ( (rdes0 & 0x300) != 0x300) {
  678. /* A packet without First/Last flag */
  679. /* reuse this SKB */
  680. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  681. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  682. } else {
  683. /* A packet with First/Last flag */
  684. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  685. /* error summary bit check */
  686. if (rdes0 & 0x8000) {
  687. /* This is a error packet */
  688. dev->stats.rx_errors++;
  689. if (rdes0 & 1)
  690. dev->stats.rx_fifo_errors++;
  691. if (rdes0 & 2)
  692. dev->stats.rx_crc_errors++;
  693. if (rdes0 & 0x80)
  694. dev->stats.rx_length_errors++;
  695. }
  696. if ( !(rdes0 & 0x8000) ||
  697. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  698. struct sk_buff *new_skb = NULL;
  699. skb = rxptr->rx_skb_ptr;
  700. /* Good packet, send to upper layer */
  701. /* Shorst packet used new SKB */
  702. if ((rxlen < RX_COPY_SIZE) &&
  703. (((new_skb = netdev_alloc_skb(dev, rxlen + 2)) != NULL))) {
  704. skb = new_skb;
  705. /* size less than COPY_SIZE, allocate a rxlen SKB */
  706. skb_reserve(skb, 2); /* 16byte align */
  707. memcpy(skb_put(skb, rxlen),
  708. skb_tail_pointer(rxptr->rx_skb_ptr),
  709. rxlen);
  710. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  711. } else
  712. skb_put(skb, rxlen);
  713. skb->protocol = eth_type_trans(skb, dev);
  714. netif_rx(skb);
  715. dev->stats.rx_packets++;
  716. dev->stats.rx_bytes += rxlen;
  717. } else {
  718. /* Reuse SKB buffer when the packet is error */
  719. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  720. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  721. }
  722. }
  723. rxptr = rxptr->next_rx_desc;
  724. }
  725. db->rx_ready_ptr = rxptr;
  726. }
  727. /*
  728. * Set ULI526X multicast address
  729. */
  730. static void uli526x_set_filter_mode(struct net_device * dev)
  731. {
  732. struct uli526x_board_info *db = netdev_priv(dev);
  733. unsigned long flags;
  734. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  735. spin_lock_irqsave(&db->lock, flags);
  736. if (dev->flags & IFF_PROMISC) {
  737. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  738. db->cr6_data |= CR6_PM | CR6_PBF;
  739. update_cr6(db->cr6_data, db->ioaddr);
  740. spin_unlock_irqrestore(&db->lock, flags);
  741. return;
  742. }
  743. if (dev->flags & IFF_ALLMULTI ||
  744. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  745. ULI526X_DBUG(0, "Pass all multicast address",
  746. netdev_mc_count(dev));
  747. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  748. db->cr6_data |= CR6_PAM;
  749. spin_unlock_irqrestore(&db->lock, flags);
  750. return;
  751. }
  752. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  753. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  754. spin_unlock_irqrestore(&db->lock, flags);
  755. }
  756. static void
  757. ULi_ethtool_get_link_ksettings(struct uli526x_board_info *db,
  758. struct ethtool_link_ksettings *cmd)
  759. {
  760. u32 supported, advertising;
  761. supported = (SUPPORTED_10baseT_Half |
  762. SUPPORTED_10baseT_Full |
  763. SUPPORTED_100baseT_Half |
  764. SUPPORTED_100baseT_Full |
  765. SUPPORTED_Autoneg |
  766. SUPPORTED_MII);
  767. advertising = (ADVERTISED_10baseT_Half |
  768. ADVERTISED_10baseT_Full |
  769. ADVERTISED_100baseT_Half |
  770. ADVERTISED_100baseT_Full |
  771. ADVERTISED_Autoneg |
  772. ADVERTISED_MII);
  773. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  774. supported);
  775. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  776. advertising);
  777. cmd->base.port = PORT_MII;
  778. cmd->base.phy_address = db->phy_addr;
  779. cmd->base.speed = SPEED_10;
  780. cmd->base.duplex = DUPLEX_HALF;
  781. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  782. {
  783. cmd->base.speed = SPEED_100;
  784. }
  785. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  786. {
  787. cmd->base.duplex = DUPLEX_FULL;
  788. }
  789. if(db->link_failed)
  790. {
  791. cmd->base.speed = SPEED_UNKNOWN;
  792. cmd->base.duplex = DUPLEX_UNKNOWN;
  793. }
  794. if (db->media_mode & ULI526X_AUTO)
  795. {
  796. cmd->base.autoneg = AUTONEG_ENABLE;
  797. }
  798. }
  799. static void netdev_get_drvinfo(struct net_device *dev,
  800. struct ethtool_drvinfo *info)
  801. {
  802. struct uli526x_board_info *np = netdev_priv(dev);
  803. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  804. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  805. strlcpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
  806. }
  807. static int netdev_get_link_ksettings(struct net_device *dev,
  808. struct ethtool_link_ksettings *cmd)
  809. {
  810. struct uli526x_board_info *np = netdev_priv(dev);
  811. ULi_ethtool_get_link_ksettings(np, cmd);
  812. return 0;
  813. }
  814. static u32 netdev_get_link(struct net_device *dev) {
  815. struct uli526x_board_info *np = netdev_priv(dev);
  816. if(np->link_failed)
  817. return 0;
  818. else
  819. return 1;
  820. }
  821. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  822. {
  823. wol->supported = WAKE_PHY | WAKE_MAGIC;
  824. wol->wolopts = 0;
  825. }
  826. static const struct ethtool_ops netdev_ethtool_ops = {
  827. .get_drvinfo = netdev_get_drvinfo,
  828. .get_link = netdev_get_link,
  829. .get_wol = uli526x_get_wol,
  830. .get_link_ksettings = netdev_get_link_ksettings,
  831. };
  832. /*
  833. * A periodic timer routine
  834. * Dynamic media sense, allocate Rx buffer...
  835. */
  836. static void uli526x_timer(unsigned long data)
  837. {
  838. struct net_device *dev = (struct net_device *) data;
  839. struct uli526x_board_info *db = netdev_priv(dev);
  840. struct uli_phy_ops *phy = &db->phy;
  841. void __iomem *ioaddr = db->ioaddr;
  842. unsigned long flags;
  843. u8 tmp_cr12 = 0;
  844. u32 tmp_cr8;
  845. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  846. spin_lock_irqsave(&db->lock, flags);
  847. /* Dynamic reset ULI526X : system error or transmit time-out */
  848. tmp_cr8 = ur32(DCR8);
  849. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  850. db->reset_cr8++;
  851. db->wait_reset = 1;
  852. }
  853. db->interval_rx_cnt = 0;
  854. /* TX polling kick monitor */
  855. if ( db->tx_packet_cnt &&
  856. time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
  857. uw32(DCR1, 0x1); // Tx polling again
  858. // TX Timeout
  859. if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
  860. db->reset_TXtimeout++;
  861. db->wait_reset = 1;
  862. netdev_err(dev, " Tx timeout - resetting\n");
  863. }
  864. }
  865. if (db->wait_reset) {
  866. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  867. db->reset_count++;
  868. uli526x_dynamic_reset(dev);
  869. db->timer.expires = ULI526X_TIMER_WUT;
  870. add_timer(&db->timer);
  871. spin_unlock_irqrestore(&db->lock, flags);
  872. return;
  873. }
  874. /* Link status check, Dynamic media type change */
  875. if ((phy->read(db, db->phy_addr, 5) & 0x01e0)!=0)
  876. tmp_cr12 = 3;
  877. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  878. /* Link Failed */
  879. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  880. netif_carrier_off(dev);
  881. netdev_info(dev, "NIC Link is Down\n");
  882. db->link_failed = 1;
  883. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  884. /* AUTO don't need */
  885. if ( !(db->media_mode & 0x8) )
  886. phy->write(db, db->phy_addr, 0, 0x1000);
  887. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  888. if (db->media_mode & ULI526X_AUTO) {
  889. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  890. update_cr6(db->cr6_data, db->ioaddr);
  891. }
  892. } else
  893. if ((tmp_cr12 & 0x3) && db->link_failed) {
  894. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  895. db->link_failed = 0;
  896. /* Auto Sense Speed */
  897. if ( (db->media_mode & ULI526X_AUTO) &&
  898. uli526x_sense_speed(db) )
  899. db->link_failed = 1;
  900. uli526x_process_mode(db);
  901. if(db->link_failed==0)
  902. {
  903. netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
  904. (db->op_mode == ULI526X_100MHF ||
  905. db->op_mode == ULI526X_100MFD)
  906. ? 100 : 10,
  907. (db->op_mode == ULI526X_10MFD ||
  908. db->op_mode == ULI526X_100MFD)
  909. ? "Full" : "Half");
  910. netif_carrier_on(dev);
  911. }
  912. /* SHOW_MEDIA_TYPE(db->op_mode); */
  913. }
  914. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  915. {
  916. if(db->init==1)
  917. {
  918. netdev_info(dev, "NIC Link is Down\n");
  919. netif_carrier_off(dev);
  920. }
  921. }
  922. db->init = 0;
  923. /* Timer active again */
  924. db->timer.expires = ULI526X_TIMER_WUT;
  925. add_timer(&db->timer);
  926. spin_unlock_irqrestore(&db->lock, flags);
  927. }
  928. /*
  929. * Stop ULI526X board
  930. * Free Tx/Rx allocated memory
  931. * Init system variable
  932. */
  933. static void uli526x_reset_prepare(struct net_device *dev)
  934. {
  935. struct uli526x_board_info *db = netdev_priv(dev);
  936. void __iomem *ioaddr = db->ioaddr;
  937. /* Sopt MAC controller */
  938. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  939. update_cr6(db->cr6_data, ioaddr);
  940. uw32(DCR7, 0); /* Disable Interrupt */
  941. uw32(DCR5, ur32(DCR5));
  942. /* Disable upper layer interface */
  943. netif_stop_queue(dev);
  944. /* Free Rx Allocate buffer */
  945. uli526x_free_rxbuffer(db);
  946. /* system variable init */
  947. db->tx_packet_cnt = 0;
  948. db->rx_avail_cnt = 0;
  949. db->link_failed = 1;
  950. db->init=1;
  951. db->wait_reset = 0;
  952. }
  953. /*
  954. * Dynamic reset the ULI526X board
  955. * Stop ULI526X board
  956. * Free Tx/Rx allocated memory
  957. * Reset ULI526X board
  958. * Re-initialize ULI526X board
  959. */
  960. static void uli526x_dynamic_reset(struct net_device *dev)
  961. {
  962. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  963. uli526x_reset_prepare(dev);
  964. /* Re-initialize ULI526X board */
  965. uli526x_init(dev);
  966. /* Restart upper layer interface */
  967. netif_wake_queue(dev);
  968. }
  969. #ifdef CONFIG_PM
  970. /*
  971. * Suspend the interface.
  972. */
  973. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  974. {
  975. struct net_device *dev = pci_get_drvdata(pdev);
  976. pci_power_t power_state;
  977. int err;
  978. ULI526X_DBUG(0, "uli526x_suspend", 0);
  979. pci_save_state(pdev);
  980. if (!netif_running(dev))
  981. return 0;
  982. netif_device_detach(dev);
  983. uli526x_reset_prepare(dev);
  984. power_state = pci_choose_state(pdev, state);
  985. pci_enable_wake(pdev, power_state, 0);
  986. err = pci_set_power_state(pdev, power_state);
  987. if (err) {
  988. netif_device_attach(dev);
  989. /* Re-initialize ULI526X board */
  990. uli526x_init(dev);
  991. /* Restart upper layer interface */
  992. netif_wake_queue(dev);
  993. }
  994. return err;
  995. }
  996. /*
  997. * Resume the interface.
  998. */
  999. static int uli526x_resume(struct pci_dev *pdev)
  1000. {
  1001. struct net_device *dev = pci_get_drvdata(pdev);
  1002. int err;
  1003. ULI526X_DBUG(0, "uli526x_resume", 0);
  1004. pci_restore_state(pdev);
  1005. if (!netif_running(dev))
  1006. return 0;
  1007. err = pci_set_power_state(pdev, PCI_D0);
  1008. if (err) {
  1009. netdev_warn(dev, "Could not put device into D0\n");
  1010. return err;
  1011. }
  1012. netif_device_attach(dev);
  1013. /* Re-initialize ULI526X board */
  1014. uli526x_init(dev);
  1015. /* Restart upper layer interface */
  1016. netif_wake_queue(dev);
  1017. return 0;
  1018. }
  1019. #else /* !CONFIG_PM */
  1020. #define uli526x_suspend NULL
  1021. #define uli526x_resume NULL
  1022. #endif /* !CONFIG_PM */
  1023. /*
  1024. * free all allocated rx buffer
  1025. */
  1026. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1027. {
  1028. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1029. /* free allocated rx buffer */
  1030. while (db->rx_avail_cnt) {
  1031. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1032. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1033. db->rx_avail_cnt--;
  1034. }
  1035. }
  1036. /*
  1037. * Reuse the SK buffer
  1038. */
  1039. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1040. {
  1041. struct rx_desc *rxptr = db->rx_insert_ptr;
  1042. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1043. rxptr->rx_skb_ptr = skb;
  1044. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1045. skb_tail_pointer(skb),
  1046. RX_ALLOC_SIZE,
  1047. PCI_DMA_FROMDEVICE));
  1048. wmb();
  1049. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1050. db->rx_avail_cnt++;
  1051. db->rx_insert_ptr = rxptr->next_rx_desc;
  1052. } else
  1053. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1054. }
  1055. /*
  1056. * Initialize transmit/Receive descriptor
  1057. * Using Chain structure, and allocate Tx/Rx buffer
  1058. */
  1059. static void uli526x_descriptor_init(struct net_device *dev, void __iomem *ioaddr)
  1060. {
  1061. struct uli526x_board_info *db = netdev_priv(dev);
  1062. struct tx_desc *tmp_tx;
  1063. struct rx_desc *tmp_rx;
  1064. unsigned char *tmp_buf;
  1065. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1066. dma_addr_t tmp_buf_dma;
  1067. int i;
  1068. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1069. /* tx descriptor start pointer */
  1070. db->tx_insert_ptr = db->first_tx_desc;
  1071. db->tx_remove_ptr = db->first_tx_desc;
  1072. uw32(DCR4, db->first_tx_desc_dma); /* TX DESC address */
  1073. /* rx descriptor start pointer */
  1074. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1075. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1076. db->rx_insert_ptr = db->first_rx_desc;
  1077. db->rx_ready_ptr = db->first_rx_desc;
  1078. uw32(DCR3, db->first_rx_desc_dma); /* RX DESC address */
  1079. /* Init Transmit chain */
  1080. tmp_buf = db->buf_pool_start;
  1081. tmp_buf_dma = db->buf_pool_dma_start;
  1082. tmp_tx_dma = db->first_tx_desc_dma;
  1083. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1084. tmp_tx->tx_buf_ptr = tmp_buf;
  1085. tmp_tx->tdes0 = cpu_to_le32(0);
  1086. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1087. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1088. tmp_tx_dma += sizeof(struct tx_desc);
  1089. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1090. tmp_tx->next_tx_desc = tmp_tx + 1;
  1091. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1092. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1093. }
  1094. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1095. tmp_tx->next_tx_desc = db->first_tx_desc;
  1096. /* Init Receive descriptor chain */
  1097. tmp_rx_dma=db->first_rx_desc_dma;
  1098. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1099. tmp_rx->rdes0 = cpu_to_le32(0);
  1100. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1101. tmp_rx_dma += sizeof(struct rx_desc);
  1102. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1103. tmp_rx->next_rx_desc = tmp_rx + 1;
  1104. }
  1105. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1106. tmp_rx->next_rx_desc = db->first_rx_desc;
  1107. /* pre-allocate Rx buffer */
  1108. allocate_rx_buffer(dev);
  1109. }
  1110. /*
  1111. * Update CR6 value
  1112. * Firstly stop ULI526X, then written value and start
  1113. */
  1114. static void update_cr6(u32 cr6_data, void __iomem *ioaddr)
  1115. {
  1116. uw32(DCR6, cr6_data);
  1117. udelay(5);
  1118. }
  1119. /*
  1120. * Send a setup frame for M5261/M5263
  1121. * This setup frame initialize ULI526X address filter mode
  1122. */
  1123. #ifdef __BIG_ENDIAN
  1124. #define FLT_SHIFT 16
  1125. #else
  1126. #define FLT_SHIFT 0
  1127. #endif
  1128. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1129. {
  1130. struct uli526x_board_info *db = netdev_priv(dev);
  1131. void __iomem *ioaddr = db->ioaddr;
  1132. struct netdev_hw_addr *ha;
  1133. struct tx_desc *txptr;
  1134. u16 * addrptr;
  1135. u32 * suptr;
  1136. int i;
  1137. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1138. txptr = db->tx_insert_ptr;
  1139. suptr = (u32 *) txptr->tx_buf_ptr;
  1140. /* Node address */
  1141. addrptr = (u16 *) dev->dev_addr;
  1142. *suptr++ = addrptr[0] << FLT_SHIFT;
  1143. *suptr++ = addrptr[1] << FLT_SHIFT;
  1144. *suptr++ = addrptr[2] << FLT_SHIFT;
  1145. /* broadcast address */
  1146. *suptr++ = 0xffff << FLT_SHIFT;
  1147. *suptr++ = 0xffff << FLT_SHIFT;
  1148. *suptr++ = 0xffff << FLT_SHIFT;
  1149. /* fit the multicast address */
  1150. netdev_for_each_mc_addr(ha, dev) {
  1151. addrptr = (u16 *) ha->addr;
  1152. *suptr++ = addrptr[0] << FLT_SHIFT;
  1153. *suptr++ = addrptr[1] << FLT_SHIFT;
  1154. *suptr++ = addrptr[2] << FLT_SHIFT;
  1155. }
  1156. for (i = netdev_mc_count(dev); i < 14; i++) {
  1157. *suptr++ = 0xffff << FLT_SHIFT;
  1158. *suptr++ = 0xffff << FLT_SHIFT;
  1159. *suptr++ = 0xffff << FLT_SHIFT;
  1160. }
  1161. /* prepare the setup frame */
  1162. db->tx_insert_ptr = txptr->next_tx_desc;
  1163. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1164. /* Resource Check and Send the setup packet */
  1165. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1166. /* Resource Empty */
  1167. db->tx_packet_cnt++;
  1168. txptr->tdes0 = cpu_to_le32(0x80000000);
  1169. update_cr6(db->cr6_data | 0x2000, ioaddr);
  1170. uw32(DCR1, 0x1); /* Issue Tx polling */
  1171. update_cr6(db->cr6_data, ioaddr);
  1172. netif_trans_update(dev);
  1173. } else
  1174. netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
  1175. }
  1176. /*
  1177. * Allocate rx buffer,
  1178. * As possible as allocate maxiumn Rx buffer
  1179. */
  1180. static void allocate_rx_buffer(struct net_device *dev)
  1181. {
  1182. struct uli526x_board_info *db = netdev_priv(dev);
  1183. struct rx_desc *rxptr;
  1184. struct sk_buff *skb;
  1185. rxptr = db->rx_insert_ptr;
  1186. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1187. skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE);
  1188. if (skb == NULL)
  1189. break;
  1190. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1191. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1192. skb_tail_pointer(skb),
  1193. RX_ALLOC_SIZE,
  1194. PCI_DMA_FROMDEVICE));
  1195. wmb();
  1196. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1197. rxptr = rxptr->next_rx_desc;
  1198. db->rx_avail_cnt++;
  1199. }
  1200. db->rx_insert_ptr = rxptr;
  1201. }
  1202. /*
  1203. * Read one word data from the serial ROM
  1204. */
  1205. static u16 read_srom_word(struct uli526x_board_info *db, int offset)
  1206. {
  1207. void __iomem *ioaddr = db->ioaddr;
  1208. u16 srom_data = 0;
  1209. int i;
  1210. uw32(DCR9, CR9_SROM_READ);
  1211. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1212. /* Send the Read Command 110b */
  1213. srom_clk_write(db, SROM_DATA_1);
  1214. srom_clk_write(db, SROM_DATA_1);
  1215. srom_clk_write(db, SROM_DATA_0);
  1216. /* Send the offset */
  1217. for (i = 5; i >= 0; i--) {
  1218. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1219. srom_clk_write(db, srom_data);
  1220. }
  1221. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1222. for (i = 16; i > 0; i--) {
  1223. uw32(DCR9, CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  1224. udelay(5);
  1225. srom_data = (srom_data << 1) |
  1226. ((ur32(DCR9) & CR9_CRDOUT) ? 1 : 0);
  1227. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1228. udelay(5);
  1229. }
  1230. uw32(DCR9, CR9_SROM_READ);
  1231. return srom_data;
  1232. }
  1233. /*
  1234. * Auto sense the media mode
  1235. */
  1236. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1237. {
  1238. struct uli_phy_ops *phy = &db->phy;
  1239. u8 ErrFlag = 0;
  1240. u16 phy_mode;
  1241. phy_mode = phy->read(db, db->phy_addr, 1);
  1242. phy_mode = phy->read(db, db->phy_addr, 1);
  1243. if ( (phy_mode & 0x24) == 0x24 ) {
  1244. phy_mode = ((phy->read(db, db->phy_addr, 5) & 0x01e0)<<7);
  1245. if(phy_mode&0x8000)
  1246. phy_mode = 0x8000;
  1247. else if(phy_mode&0x4000)
  1248. phy_mode = 0x4000;
  1249. else if(phy_mode&0x2000)
  1250. phy_mode = 0x2000;
  1251. else
  1252. phy_mode = 0x1000;
  1253. switch (phy_mode) {
  1254. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1255. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1256. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1257. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1258. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1259. }
  1260. } else {
  1261. db->op_mode = ULI526X_10MHF;
  1262. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1263. ErrFlag = 1;
  1264. }
  1265. return ErrFlag;
  1266. }
  1267. /*
  1268. * Set 10/100 phyxcer capability
  1269. * AUTO mode : phyxcer register4 is NIC capability
  1270. * Force mode: phyxcer register4 is the force media
  1271. */
  1272. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1273. {
  1274. struct uli_phy_ops *phy = &db->phy;
  1275. u16 phy_reg;
  1276. /* Phyxcer capability setting */
  1277. phy_reg = phy->read(db, db->phy_addr, 4) & ~0x01e0;
  1278. if (db->media_mode & ULI526X_AUTO) {
  1279. /* AUTO Mode */
  1280. phy_reg |= db->PHY_reg4;
  1281. } else {
  1282. /* Force Mode */
  1283. switch(db->media_mode) {
  1284. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1285. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1286. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1287. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1288. }
  1289. }
  1290. /* Write new capability to Phyxcer Reg4 */
  1291. if ( !(phy_reg & 0x01e0)) {
  1292. phy_reg|=db->PHY_reg4;
  1293. db->media_mode|=ULI526X_AUTO;
  1294. }
  1295. phy->write(db, db->phy_addr, 4, phy_reg);
  1296. /* Restart Auto-Negotiation */
  1297. phy->write(db, db->phy_addr, 0, 0x1200);
  1298. udelay(50);
  1299. }
  1300. /*
  1301. * Process op-mode
  1302. AUTO mode : PHY controller in Auto-negotiation Mode
  1303. * Force mode: PHY controller in force mode with HUB
  1304. * N-way force capability with SWITCH
  1305. */
  1306. static void uli526x_process_mode(struct uli526x_board_info *db)
  1307. {
  1308. struct uli_phy_ops *phy = &db->phy;
  1309. u16 phy_reg;
  1310. /* Full Duplex Mode Check */
  1311. if (db->op_mode & 0x4)
  1312. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1313. else
  1314. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1315. update_cr6(db->cr6_data, db->ioaddr);
  1316. /* 10/100M phyxcer force mode need */
  1317. if (!(db->media_mode & 0x8)) {
  1318. /* Forece Mode */
  1319. phy_reg = phy->read(db, db->phy_addr, 6);
  1320. if (!(phy_reg & 0x1)) {
  1321. /* parter without N-Way capability */
  1322. phy_reg = 0x0;
  1323. switch(db->op_mode) {
  1324. case ULI526X_10MHF: phy_reg = 0x0; break;
  1325. case ULI526X_10MFD: phy_reg = 0x100; break;
  1326. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1327. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1328. }
  1329. phy->write(db, db->phy_addr, 0, phy_reg);
  1330. }
  1331. }
  1332. }
  1333. /* M5261/M5263 Chip */
  1334. static void phy_writeby_cr9(struct uli526x_board_info *db, u8 phy_addr,
  1335. u8 offset, u16 phy_data)
  1336. {
  1337. u16 i;
  1338. /* Send 33 synchronization clock to Phy controller */
  1339. for (i = 0; i < 35; i++)
  1340. phy_write_1bit(db, PHY_DATA_1);
  1341. /* Send start command(01) to Phy */
  1342. phy_write_1bit(db, PHY_DATA_0);
  1343. phy_write_1bit(db, PHY_DATA_1);
  1344. /* Send write command(01) to Phy */
  1345. phy_write_1bit(db, PHY_DATA_0);
  1346. phy_write_1bit(db, PHY_DATA_1);
  1347. /* Send Phy address */
  1348. for (i = 0x10; i > 0; i = i >> 1)
  1349. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1350. /* Send register address */
  1351. for (i = 0x10; i > 0; i = i >> 1)
  1352. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1353. /* written trasnition */
  1354. phy_write_1bit(db, PHY_DATA_1);
  1355. phy_write_1bit(db, PHY_DATA_0);
  1356. /* Write a word data to PHY controller */
  1357. for (i = 0x8000; i > 0; i >>= 1)
  1358. phy_write_1bit(db, phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
  1359. }
  1360. static u16 phy_readby_cr9(struct uli526x_board_info *db, u8 phy_addr, u8 offset)
  1361. {
  1362. u16 phy_data;
  1363. int i;
  1364. /* Send 33 synchronization clock to Phy controller */
  1365. for (i = 0; i < 35; i++)
  1366. phy_write_1bit(db, PHY_DATA_1);
  1367. /* Send start command(01) to Phy */
  1368. phy_write_1bit(db, PHY_DATA_0);
  1369. phy_write_1bit(db, PHY_DATA_1);
  1370. /* Send read command(10) to Phy */
  1371. phy_write_1bit(db, PHY_DATA_1);
  1372. phy_write_1bit(db, PHY_DATA_0);
  1373. /* Send Phy address */
  1374. for (i = 0x10; i > 0; i = i >> 1)
  1375. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1376. /* Send register address */
  1377. for (i = 0x10; i > 0; i = i >> 1)
  1378. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1379. /* Skip transition state */
  1380. phy_read_1bit(db);
  1381. /* read 16bit data */
  1382. for (phy_data = 0, i = 0; i < 16; i++) {
  1383. phy_data <<= 1;
  1384. phy_data |= phy_read_1bit(db);
  1385. }
  1386. return phy_data;
  1387. }
  1388. static u16 phy_readby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1389. u8 offset)
  1390. {
  1391. void __iomem *ioaddr = db->ioaddr;
  1392. u32 cr10_value = phy_addr;
  1393. cr10_value = (cr10_value << 5) + offset;
  1394. cr10_value = (cr10_value << 16) + 0x08000000;
  1395. uw32(DCR10, cr10_value);
  1396. udelay(1);
  1397. while (1) {
  1398. cr10_value = ur32(DCR10);
  1399. if (cr10_value & 0x10000000)
  1400. break;
  1401. }
  1402. return cr10_value & 0x0ffff;
  1403. }
  1404. static void phy_writeby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1405. u8 offset, u16 phy_data)
  1406. {
  1407. void __iomem *ioaddr = db->ioaddr;
  1408. u32 cr10_value = phy_addr;
  1409. cr10_value = (cr10_value << 5) + offset;
  1410. cr10_value = (cr10_value << 16) + 0x04000000 + phy_data;
  1411. uw32(DCR10, cr10_value);
  1412. udelay(1);
  1413. }
  1414. /*
  1415. * Write one bit data to Phy Controller
  1416. */
  1417. static void phy_write_1bit(struct uli526x_board_info *db, u32 data)
  1418. {
  1419. void __iomem *ioaddr = db->ioaddr;
  1420. uw32(DCR9, data); /* MII Clock Low */
  1421. udelay(1);
  1422. uw32(DCR9, data | MDCLKH); /* MII Clock High */
  1423. udelay(1);
  1424. uw32(DCR9, data); /* MII Clock Low */
  1425. udelay(1);
  1426. }
  1427. /*
  1428. * Read one bit phy data from PHY controller
  1429. */
  1430. static u16 phy_read_1bit(struct uli526x_board_info *db)
  1431. {
  1432. void __iomem *ioaddr = db->ioaddr;
  1433. u16 phy_data;
  1434. uw32(DCR9, 0x50000);
  1435. udelay(1);
  1436. phy_data = (ur32(DCR9) >> 19) & 0x1;
  1437. uw32(DCR9, 0x40000);
  1438. udelay(1);
  1439. return phy_data;
  1440. }
  1441. static const struct pci_device_id uli526x_pci_tbl[] = {
  1442. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1443. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1444. { 0, }
  1445. };
  1446. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1447. static struct pci_driver uli526x_driver = {
  1448. .name = "uli526x",
  1449. .id_table = uli526x_pci_tbl,
  1450. .probe = uli526x_init_one,
  1451. .remove = uli526x_remove_one,
  1452. .suspend = uli526x_suspend,
  1453. .resume = uli526x_resume,
  1454. };
  1455. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1456. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1457. MODULE_LICENSE("GPL");
  1458. module_param(debug, int, 0644);
  1459. module_param(mode, int, 0);
  1460. module_param(cr6set, int, 0);
  1461. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1462. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1463. /* Description:
  1464. * when user used insmod to add module, system invoked init_module()
  1465. * to register the services.
  1466. */
  1467. static int __init uli526x_init_module(void)
  1468. {
  1469. pr_info("%s\n", version);
  1470. printed_version = 1;
  1471. ULI526X_DBUG(0, "init_module() ", debug);
  1472. if (debug)
  1473. uli526x_debug = debug; /* set debug flag */
  1474. if (cr6set)
  1475. uli526x_cr6_user_set = cr6set;
  1476. switch (mode) {
  1477. case ULI526X_10MHF:
  1478. case ULI526X_100MHF:
  1479. case ULI526X_10MFD:
  1480. case ULI526X_100MFD:
  1481. uli526x_media_mode = mode;
  1482. break;
  1483. default:
  1484. uli526x_media_mode = ULI526X_AUTO;
  1485. break;
  1486. }
  1487. return pci_register_driver(&uli526x_driver);
  1488. }
  1489. /*
  1490. * Description:
  1491. * when user used rmmod to delete module, system invoked clean_module()
  1492. * to un-register all registered services.
  1493. */
  1494. static void __exit uli526x_cleanup_module(void)
  1495. {
  1496. ULI526X_DBUG(0, "uli526x_cleanup_module() ", debug);
  1497. pci_unregister_driver(&uli526x_driver);
  1498. }
  1499. module_init(uli526x_init_module);
  1500. module_exit(uli526x_cleanup_module);