liquidio_common.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /**********************************************************************
  2. * Author: Cavium, Inc.
  3. *
  4. * Contact: support@cavium.com
  5. * Please include "LiquidIO" in the subject.
  6. *
  7. * Copyright (c) 2003-2016 Cavium, Inc.
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more details.
  17. ***********************************************************************/
  18. /*! \file liquidio_common.h
  19. * \brief Common: Structures and macros used in PCI-NIC package by core and
  20. * host driver.
  21. */
  22. #ifndef __LIQUIDIO_COMMON_H__
  23. #define __LIQUIDIO_COMMON_H__
  24. #include "octeon_config.h"
  25. #define LIQUIDIO_PACKAGE ""
  26. #define LIQUIDIO_BASE_MAJOR_VERSION 1
  27. #define LIQUIDIO_BASE_MINOR_VERSION 5
  28. #define LIQUIDIO_BASE_MICRO_VERSION 1
  29. #define LIQUIDIO_BASE_VERSION __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \
  30. __stringify(LIQUIDIO_BASE_MINOR_VERSION)
  31. #define LIQUIDIO_MICRO_VERSION "." __stringify(LIQUIDIO_BASE_MICRO_VERSION)
  32. #define LIQUIDIO_VERSION LIQUIDIO_PACKAGE \
  33. __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \
  34. __stringify(LIQUIDIO_BASE_MINOR_VERSION) \
  35. "." __stringify(LIQUIDIO_BASE_MICRO_VERSION)
  36. struct lio_version {
  37. u16 major;
  38. u16 minor;
  39. u16 micro;
  40. u16 reserved;
  41. };
  42. #define CONTROL_IQ 0
  43. /** Tag types used by Octeon cores in its work. */
  44. enum octeon_tag_type {
  45. ORDERED_TAG = 0,
  46. ATOMIC_TAG = 1,
  47. NULL_TAG = 2,
  48. NULL_NULL_TAG = 3
  49. };
  50. /* pre-defined host->NIC tag values */
  51. #define LIO_CONTROL (0x11111110)
  52. #define LIO_DATA(i) (0x11111111 + (i))
  53. /* Opcodes used by host driver/apps to perform operations on the core.
  54. * These are used to identify the major subsystem that the operation
  55. * is for.
  56. */
  57. #define OPCODE_CORE 0 /* used for generic core operations */
  58. #define OPCODE_NIC 1 /* used for NIC operations */
  59. /* Subcodes are used by host driver/apps to identify the sub-operation
  60. * for the core. They only need to by unique for a given subsystem.
  61. */
  62. #define OPCODE_SUBCODE(op, sub) ((((op) & 0x0f) << 8) | ((sub) & 0x7f))
  63. /** OPCODE_CORE subcodes. For future use. */
  64. /** OPCODE_NIC subcodes */
  65. /* This subcode is sent by core PCI driver to indicate cores are ready. */
  66. #define OPCODE_NIC_CORE_DRV_ACTIVE 0x01
  67. #define OPCODE_NIC_NW_DATA 0x02 /* network packet data */
  68. #define OPCODE_NIC_CMD 0x03
  69. #define OPCODE_NIC_INFO 0x04
  70. #define OPCODE_NIC_PORT_STATS 0x05
  71. #define OPCODE_NIC_MDIO45 0x06
  72. #define OPCODE_NIC_TIMESTAMP 0x07
  73. #define OPCODE_NIC_INTRMOD_CFG 0x08
  74. #define OPCODE_NIC_IF_CFG 0x09
  75. #define OPCODE_NIC_VF_DRV_NOTICE 0x0A
  76. #define OPCODE_NIC_INTRMOD_PARAMS 0x0B
  77. #define VF_DRV_LOADED 1
  78. #define VF_DRV_REMOVED -1
  79. #define VF_DRV_MACADDR_CHANGED 2
  80. #define CORE_DRV_TEST_SCATTER_OP 0xFFF5
  81. /* Application codes advertised by the core driver initialization packet. */
  82. #define CVM_DRV_APP_START 0x0
  83. #define CVM_DRV_NO_APP 0
  84. #define CVM_DRV_APP_COUNT 0x2
  85. #define CVM_DRV_BASE_APP (CVM_DRV_APP_START + 0x0)
  86. #define CVM_DRV_NIC_APP (CVM_DRV_APP_START + 0x1)
  87. #define CVM_DRV_INVALID_APP (CVM_DRV_APP_START + 0x2)
  88. #define CVM_DRV_APP_END (CVM_DRV_INVALID_APP - 1)
  89. #define BYTES_PER_DHLEN_UNIT 8
  90. #define MAX_REG_CNT 2000000U
  91. #define INTRNAMSIZ 32
  92. #define IRQ_NAME_OFF(i) ((i) * INTRNAMSIZ)
  93. #define MAX_IOQ_INTERRUPTS_PER_PF (64 * 2)
  94. #define MAX_IOQ_INTERRUPTS_PER_VF (8 * 2)
  95. static inline u32 incr_index(u32 index, u32 count, u32 max)
  96. {
  97. if ((index + count) >= max)
  98. index = index + count - max;
  99. else
  100. index += count;
  101. return index;
  102. }
  103. #define OCT_BOARD_NAME 32
  104. #define OCT_SERIAL_LEN 64
  105. /* Structure used by core driver to send indication that the Octeon
  106. * application is ready.
  107. */
  108. struct octeon_core_setup {
  109. u64 corefreq;
  110. char boardname[OCT_BOARD_NAME];
  111. char board_serial_number[OCT_SERIAL_LEN];
  112. u64 board_rev_major;
  113. u64 board_rev_minor;
  114. };
  115. /*--------------------------- SCATTER GATHER ENTRY -----------------------*/
  116. /* The Scatter-Gather List Entry. The scatter or gather component used with
  117. * a Octeon input instruction has this format.
  118. */
  119. struct octeon_sg_entry {
  120. /** The first 64 bit gives the size of data in each dptr.*/
  121. union {
  122. u16 size[4];
  123. u64 size64;
  124. } u;
  125. /** The 4 dptr pointers for this entry. */
  126. u64 ptr[4];
  127. };
  128. #define OCT_SG_ENTRY_SIZE (sizeof(struct octeon_sg_entry))
  129. /* \brief Add size to gather list
  130. * @param sg_entry scatter/gather entry
  131. * @param size size to add
  132. * @param pos position to add it.
  133. */
  134. static inline void add_sg_size(struct octeon_sg_entry *sg_entry,
  135. u16 size,
  136. u32 pos)
  137. {
  138. #ifdef __BIG_ENDIAN_BITFIELD
  139. sg_entry->u.size[pos] = size;
  140. #else
  141. sg_entry->u.size[3 - pos] = size;
  142. #endif
  143. }
  144. /*------------------------- End Scatter/Gather ---------------------------*/
  145. #define OCTNET_FRM_PTP_HEADER_SIZE 8
  146. #define OCTNET_FRM_HEADER_SIZE 22 /* VLAN + Ethernet */
  147. #define OCTNET_MIN_FRM_SIZE 64
  148. #define OCTNET_MAX_FRM_SIZE (16000 + OCTNET_FRM_HEADER_SIZE)
  149. #define OCTNET_DEFAULT_FRM_SIZE (1500 + OCTNET_FRM_HEADER_SIZE)
  150. /** NIC Commands are sent using this Octeon Input Queue */
  151. #define OCTNET_CMD_Q 0
  152. /* NIC Command types */
  153. #define OCTNET_CMD_RESET_PF 0x0
  154. #define OCTNET_CMD_CHANGE_MTU 0x1
  155. #define OCTNET_CMD_CHANGE_MACADDR 0x2
  156. #define OCTNET_CMD_CHANGE_DEVFLAGS 0x3
  157. #define OCTNET_CMD_RX_CTL 0x4
  158. #define OCTNET_CMD_SET_MULTI_LIST 0x5
  159. #define OCTNET_CMD_CLEAR_STATS 0x6
  160. /* command for setting the speed, duplex & autoneg */
  161. #define OCTNET_CMD_SET_SETTINGS 0x7
  162. #define OCTNET_CMD_SET_FLOW_CTL 0x8
  163. #define OCTNET_CMD_MDIO_READ_WRITE 0x9
  164. #define OCTNET_CMD_GPIO_ACCESS 0xA
  165. #define OCTNET_CMD_LRO_ENABLE 0xB
  166. #define OCTNET_CMD_LRO_DISABLE 0xC
  167. #define OCTNET_CMD_SET_RSS 0xD
  168. #define OCTNET_CMD_WRITE_SA 0xE
  169. #define OCTNET_CMD_DELETE_SA 0xF
  170. #define OCTNET_CMD_UPDATE_SA 0x12
  171. #define OCTNET_CMD_TNL_RX_CSUM_CTL 0x10
  172. #define OCTNET_CMD_TNL_TX_CSUM_CTL 0x11
  173. #define OCTNET_CMD_IPSECV2_AH_ESP_CTL 0x13
  174. #define OCTNET_CMD_VERBOSE_ENABLE 0x14
  175. #define OCTNET_CMD_VERBOSE_DISABLE 0x15
  176. #define OCTNET_CMD_ENABLE_VLAN_FILTER 0x16
  177. #define OCTNET_CMD_ADD_VLAN_FILTER 0x17
  178. #define OCTNET_CMD_DEL_VLAN_FILTER 0x18
  179. #define OCTNET_CMD_VXLAN_PORT_CONFIG 0x19
  180. #define OCTNET_CMD_ID_ACTIVE 0x1a
  181. #define OCTNET_CMD_SET_UC_LIST 0x1b
  182. #define OCTNET_CMD_SET_VF_LINKSTATE 0x1c
  183. #define OCTNET_CMD_VXLAN_PORT_ADD 0x0
  184. #define OCTNET_CMD_VXLAN_PORT_DEL 0x1
  185. #define OCTNET_CMD_RXCSUM_ENABLE 0x0
  186. #define OCTNET_CMD_RXCSUM_DISABLE 0x1
  187. #define OCTNET_CMD_TXCSUM_ENABLE 0x0
  188. #define OCTNET_CMD_TXCSUM_DISABLE 0x1
  189. /* RX(packets coming from wire) Checksum verification flags */
  190. /* TCP/UDP csum */
  191. #define CNNIC_L4SUM_VERIFIED 0x1
  192. #define CNNIC_IPSUM_VERIFIED 0x2
  193. #define CNNIC_TUN_CSUM_VERIFIED 0x4
  194. #define CNNIC_CSUM_VERIFIED (CNNIC_IPSUM_VERIFIED | CNNIC_L4SUM_VERIFIED)
  195. /*LROIPV4 and LROIPV6 Flags*/
  196. #define OCTNIC_LROIPV4 0x1
  197. #define OCTNIC_LROIPV6 0x2
  198. /* Interface flags communicated between host driver and core app. */
  199. enum octnet_ifflags {
  200. OCTNET_IFFLAG_PROMISC = 0x01,
  201. OCTNET_IFFLAG_ALLMULTI = 0x02,
  202. OCTNET_IFFLAG_MULTICAST = 0x04,
  203. OCTNET_IFFLAG_BROADCAST = 0x08,
  204. OCTNET_IFFLAG_UNICAST = 0x10
  205. };
  206. /* wqe
  207. * --------------- 0
  208. * | wqe word0-3 |
  209. * --------------- 32
  210. * | PCI IH |
  211. * --------------- 40
  212. * | RPTR |
  213. * --------------- 48
  214. * | PCI IRH |
  215. * --------------- 56
  216. * | OCT_NET_CMD |
  217. * --------------- 64
  218. * | Addtl 8-BData |
  219. * | |
  220. * ---------------
  221. */
  222. union octnet_cmd {
  223. u64 u64;
  224. struct {
  225. #ifdef __BIG_ENDIAN_BITFIELD
  226. u64 cmd:5;
  227. u64 more:6; /* How many udd words follow the command */
  228. u64 reserved:29;
  229. u64 param1:16;
  230. u64 param2:8;
  231. #else
  232. u64 param2:8;
  233. u64 param1:16;
  234. u64 reserved:29;
  235. u64 more:6;
  236. u64 cmd:5;
  237. #endif
  238. } s;
  239. };
  240. #define OCTNET_CMD_SIZE (sizeof(union octnet_cmd))
  241. /*pkiih3 + irh + ossp[0] + ossp[1] + rdp + rptr = 40 bytes */
  242. #define LIO_SOFTCMDRESP_IH2 40
  243. #define LIO_SOFTCMDRESP_IH3 (40 + 8)
  244. #define LIO_PCICMD_O2 24
  245. #define LIO_PCICMD_O3 (24 + 8)
  246. /* Instruction Header(DPI) - for OCTEON-III models */
  247. struct octeon_instr_ih3 {
  248. #ifdef __BIG_ENDIAN_BITFIELD
  249. /** Reserved3 */
  250. u64 reserved3:1;
  251. /** Gather indicator 1=gather*/
  252. u64 gather:1;
  253. /** Data length OR no. of entries in gather list */
  254. u64 dlengsz:14;
  255. /** Front Data size */
  256. u64 fsz:6;
  257. /** Reserved2 */
  258. u64 reserved2:4;
  259. /** PKI port kind - PKIND */
  260. u64 pkind:6;
  261. /** Reserved1 */
  262. u64 reserved1:32;
  263. #else
  264. /** Reserved1 */
  265. u64 reserved1:32;
  266. /** PKI port kind - PKIND */
  267. u64 pkind:6;
  268. /** Reserved2 */
  269. u64 reserved2:4;
  270. /** Front Data size */
  271. u64 fsz:6;
  272. /** Data length OR no. of entries in gather list */
  273. u64 dlengsz:14;
  274. /** Gather indicator 1=gather*/
  275. u64 gather:1;
  276. /** Reserved3 */
  277. u64 reserved3:1;
  278. #endif
  279. };
  280. /* Optional PKI Instruction Header(PKI IH) - for OCTEON-III models */
  281. /** BIG ENDIAN format. */
  282. struct octeon_instr_pki_ih3 {
  283. #ifdef __BIG_ENDIAN_BITFIELD
  284. /** Wider bit */
  285. u64 w:1;
  286. /** Raw mode indicator 1 = RAW */
  287. u64 raw:1;
  288. /** Use Tag */
  289. u64 utag:1;
  290. /** Use QPG */
  291. u64 uqpg:1;
  292. /** Reserved2 */
  293. u64 reserved2:1;
  294. /** Parse Mode */
  295. u64 pm:3;
  296. /** Skip Length */
  297. u64 sl:8;
  298. /** Use Tag Type */
  299. u64 utt:1;
  300. /** Tag type */
  301. u64 tagtype:2;
  302. /** Reserved1 */
  303. u64 reserved1:2;
  304. /** QPG Value */
  305. u64 qpg:11;
  306. /** Tag Value */
  307. u64 tag:32;
  308. #else
  309. /** Tag Value */
  310. u64 tag:32;
  311. /** QPG Value */
  312. u64 qpg:11;
  313. /** Reserved1 */
  314. u64 reserved1:2;
  315. /** Tag type */
  316. u64 tagtype:2;
  317. /** Use Tag Type */
  318. u64 utt:1;
  319. /** Skip Length */
  320. u64 sl:8;
  321. /** Parse Mode */
  322. u64 pm:3;
  323. /** Reserved2 */
  324. u64 reserved2:1;
  325. /** Use QPG */
  326. u64 uqpg:1;
  327. /** Use Tag */
  328. u64 utag:1;
  329. /** Raw mode indicator 1 = RAW */
  330. u64 raw:1;
  331. /** Wider bit */
  332. u64 w:1;
  333. #endif
  334. };
  335. /** Instruction Header */
  336. struct octeon_instr_ih2 {
  337. #ifdef __BIG_ENDIAN_BITFIELD
  338. /** Raw mode indicator 1 = RAW */
  339. u64 raw:1;
  340. /** Gather indicator 1=gather*/
  341. u64 gather:1;
  342. /** Data length OR no. of entries in gather list */
  343. u64 dlengsz:14;
  344. /** Front Data size */
  345. u64 fsz:6;
  346. /** Packet Order / Work Unit selection (1 of 8)*/
  347. u64 qos:3;
  348. /** Core group selection (1 of 16) */
  349. u64 grp:4;
  350. /** Short Raw Packet Indicator 1=short raw pkt */
  351. u64 rs:1;
  352. /** Tag type */
  353. u64 tagtype:2;
  354. /** Tag Value */
  355. u64 tag:32;
  356. #else
  357. /** Tag Value */
  358. u64 tag:32;
  359. /** Tag type */
  360. u64 tagtype:2;
  361. /** Short Raw Packet Indicator 1=short raw pkt */
  362. u64 rs:1;
  363. /** Core group selection (1 of 16) */
  364. u64 grp:4;
  365. /** Packet Order / Work Unit selection (1 of 8)*/
  366. u64 qos:3;
  367. /** Front Data size */
  368. u64 fsz:6;
  369. /** Data length OR no. of entries in gather list */
  370. u64 dlengsz:14;
  371. /** Gather indicator 1=gather*/
  372. u64 gather:1;
  373. /** Raw mode indicator 1 = RAW */
  374. u64 raw:1;
  375. #endif
  376. };
  377. /** Input Request Header */
  378. struct octeon_instr_irh {
  379. #ifdef __BIG_ENDIAN_BITFIELD
  380. u64 opcode:4;
  381. u64 rflag:1;
  382. u64 subcode:7;
  383. u64 vlan:12;
  384. u64 priority:3;
  385. u64 reserved:5;
  386. u64 ossp:32; /* opcode/subcode specific parameters */
  387. #else
  388. u64 ossp:32; /* opcode/subcode specific parameters */
  389. u64 reserved:5;
  390. u64 priority:3;
  391. u64 vlan:12;
  392. u64 subcode:7;
  393. u64 rflag:1;
  394. u64 opcode:4;
  395. #endif
  396. };
  397. /** Return Data Parameters */
  398. struct octeon_instr_rdp {
  399. #ifdef __BIG_ENDIAN_BITFIELD
  400. u64 reserved:49;
  401. u64 pcie_port:3;
  402. u64 rlen:12;
  403. #else
  404. u64 rlen:12;
  405. u64 pcie_port:3;
  406. u64 reserved:49;
  407. #endif
  408. };
  409. /** Receive Header */
  410. union octeon_rh {
  411. #ifdef __BIG_ENDIAN_BITFIELD
  412. u64 u64;
  413. struct {
  414. u64 opcode:4;
  415. u64 subcode:8;
  416. u64 len:3; /** additional 64-bit words */
  417. u64 reserved:17;
  418. u64 ossp:32; /** opcode/subcode specific parameters */
  419. } r;
  420. struct {
  421. u64 opcode:4;
  422. u64 subcode:8;
  423. u64 len:3; /** additional 64-bit words */
  424. u64 extra:28;
  425. u64 vlan:12;
  426. u64 priority:3;
  427. u64 csum_verified:3; /** checksum verified. */
  428. u64 has_hwtstamp:1; /** Has hardware timestamp. 1 = yes. */
  429. u64 encap_on:1;
  430. u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */
  431. } r_dh;
  432. struct {
  433. u64 opcode:4;
  434. u64 subcode:8;
  435. u64 len:3; /** additional 64-bit words */
  436. u64 reserved:11;
  437. u64 num_gmx_ports:8;
  438. u64 max_nic_ports:10;
  439. u64 app_cap_flags:4;
  440. u64 app_mode:8;
  441. u64 pkind:8;
  442. } r_core_drv_init;
  443. struct {
  444. u64 opcode:4;
  445. u64 subcode:8;
  446. u64 len:3; /** additional 64-bit words */
  447. u64 reserved:8;
  448. u64 extra:25;
  449. u64 gmxport:16;
  450. } r_nic_info;
  451. #else
  452. u64 u64;
  453. struct {
  454. u64 ossp:32; /** opcode/subcode specific parameters */
  455. u64 reserved:17;
  456. u64 len:3; /** additional 64-bit words */
  457. u64 subcode:8;
  458. u64 opcode:4;
  459. } r;
  460. struct {
  461. u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */
  462. u64 encap_on:1;
  463. u64 has_hwtstamp:1; /** 1 = has hwtstamp */
  464. u64 csum_verified:3; /** checksum verified. */
  465. u64 priority:3;
  466. u64 vlan:12;
  467. u64 extra:28;
  468. u64 len:3; /** additional 64-bit words */
  469. u64 subcode:8;
  470. u64 opcode:4;
  471. } r_dh;
  472. struct {
  473. u64 pkind:8;
  474. u64 app_mode:8;
  475. u64 app_cap_flags:4;
  476. u64 max_nic_ports:10;
  477. u64 num_gmx_ports:8;
  478. u64 reserved:11;
  479. u64 len:3; /** additional 64-bit words */
  480. u64 subcode:8;
  481. u64 opcode:4;
  482. } r_core_drv_init;
  483. struct {
  484. u64 gmxport:16;
  485. u64 extra:25;
  486. u64 reserved:8;
  487. u64 len:3; /** additional 64-bit words */
  488. u64 subcode:8;
  489. u64 opcode:4;
  490. } r_nic_info;
  491. #endif
  492. };
  493. #define OCT_RH_SIZE (sizeof(union octeon_rh))
  494. union octnic_packet_params {
  495. u32 u32;
  496. struct {
  497. #ifdef __BIG_ENDIAN_BITFIELD
  498. u32 reserved:24;
  499. u32 ip_csum:1; /* Perform IP header checksum(s) */
  500. /* Perform Outer transport header checksum */
  501. u32 transport_csum:1;
  502. /* Find tunnel, and perform transport csum. */
  503. u32 tnl_csum:1;
  504. u32 tsflag:1; /* Timestamp this packet */
  505. u32 ipsec_ops:4; /* IPsec operation */
  506. #else
  507. u32 ipsec_ops:4;
  508. u32 tsflag:1;
  509. u32 tnl_csum:1;
  510. u32 transport_csum:1;
  511. u32 ip_csum:1;
  512. u32 reserved:24;
  513. #endif
  514. } s;
  515. };
  516. /** Status of a RGMII Link on Octeon as seen by core driver. */
  517. union oct_link_status {
  518. u64 u64;
  519. struct {
  520. #ifdef __BIG_ENDIAN_BITFIELD
  521. u64 duplex:8;
  522. u64 mtu:16;
  523. u64 speed:16;
  524. u64 link_up:1;
  525. u64 autoneg:1;
  526. u64 if_mode:5;
  527. u64 pause:1;
  528. u64 flashing:1;
  529. u64 reserved:15;
  530. #else
  531. u64 reserved:15;
  532. u64 flashing:1;
  533. u64 pause:1;
  534. u64 if_mode:5;
  535. u64 autoneg:1;
  536. u64 link_up:1;
  537. u64 speed:16;
  538. u64 mtu:16;
  539. u64 duplex:8;
  540. #endif
  541. } s;
  542. };
  543. /** The txpciq info passed to host from the firmware */
  544. union oct_txpciq {
  545. u64 u64;
  546. struct {
  547. #ifdef __BIG_ENDIAN_BITFIELD
  548. u64 q_no:8;
  549. u64 port:8;
  550. u64 pkind:6;
  551. u64 use_qpg:1;
  552. u64 qpg:11;
  553. u64 reserved:30;
  554. #else
  555. u64 reserved:30;
  556. u64 qpg:11;
  557. u64 use_qpg:1;
  558. u64 pkind:6;
  559. u64 port:8;
  560. u64 q_no:8;
  561. #endif
  562. } s;
  563. };
  564. /** The rxpciq info passed to host from the firmware */
  565. union oct_rxpciq {
  566. u64 u64;
  567. struct {
  568. #ifdef __BIG_ENDIAN_BITFIELD
  569. u64 q_no:8;
  570. u64 reserved:56;
  571. #else
  572. u64 reserved:56;
  573. u64 q_no:8;
  574. #endif
  575. } s;
  576. };
  577. /** Information for a OCTEON ethernet interface shared between core & host. */
  578. struct oct_link_info {
  579. union oct_link_status link;
  580. u64 hw_addr;
  581. #ifdef __BIG_ENDIAN_BITFIELD
  582. u64 gmxport:16;
  583. u64 macaddr_is_admin_asgnd:1;
  584. u64 rsvd:31;
  585. u64 num_txpciq:8;
  586. u64 num_rxpciq:8;
  587. #else
  588. u64 num_rxpciq:8;
  589. u64 num_txpciq:8;
  590. u64 rsvd:31;
  591. u64 macaddr_is_admin_asgnd:1;
  592. u64 gmxport:16;
  593. #endif
  594. union oct_txpciq txpciq[MAX_IOQS_PER_NICIF];
  595. union oct_rxpciq rxpciq[MAX_IOQS_PER_NICIF];
  596. };
  597. #define OCT_LINK_INFO_SIZE (sizeof(struct oct_link_info))
  598. struct liquidio_if_cfg_info {
  599. u64 iqmask; /** mask for IQs enabled for the port */
  600. u64 oqmask; /** mask for OQs enabled for the port */
  601. struct oct_link_info linfo; /** initial link information */
  602. char liquidio_firmware_version[32];
  603. };
  604. /** Stats for each NIC port in RX direction. */
  605. struct nic_rx_stats {
  606. /* link-level stats */
  607. u64 total_rcvd;
  608. u64 bytes_rcvd;
  609. u64 total_bcst;
  610. u64 total_mcst;
  611. u64 runts;
  612. u64 ctl_rcvd;
  613. u64 fifo_err; /* Accounts for over/under-run of buffers */
  614. u64 dmac_drop;
  615. u64 fcs_err;
  616. u64 jabber_err;
  617. u64 l2_err;
  618. u64 frame_err;
  619. /* firmware stats */
  620. u64 fw_total_rcvd;
  621. u64 fw_total_fwd;
  622. u64 fw_err_pko;
  623. u64 fw_err_link;
  624. u64 fw_err_drop;
  625. u64 fw_rx_vxlan;
  626. u64 fw_rx_vxlan_err;
  627. /* LRO */
  628. u64 fw_lro_pkts; /* Number of packets that are LROed */
  629. u64 fw_lro_octs; /* Number of octets that are LROed */
  630. u64 fw_total_lro; /* Number of LRO packets formed */
  631. u64 fw_lro_aborts; /* Number of times lRO of packet aborted */
  632. u64 fw_lro_aborts_port;
  633. u64 fw_lro_aborts_seq;
  634. u64 fw_lro_aborts_tsval;
  635. u64 fw_lro_aborts_timer;
  636. /* intrmod: packet forward rate */
  637. u64 fwd_rate;
  638. };
  639. /** Stats for each NIC port in RX direction. */
  640. struct nic_tx_stats {
  641. /* link-level stats */
  642. u64 total_pkts_sent;
  643. u64 total_bytes_sent;
  644. u64 mcast_pkts_sent;
  645. u64 bcast_pkts_sent;
  646. u64 ctl_sent;
  647. u64 one_collision_sent; /* Packets sent after one collision*/
  648. u64 multi_collision_sent; /* Packets sent after multiple collision*/
  649. u64 max_collision_fail; /* Packets not sent due to max collisions */
  650. u64 max_deferral_fail; /* Packets not sent due to max deferrals */
  651. u64 fifo_err; /* Accounts for over/under-run of buffers */
  652. u64 runts;
  653. u64 total_collisions; /* Total number of collisions detected */
  654. /* firmware stats */
  655. u64 fw_total_sent;
  656. u64 fw_total_fwd;
  657. u64 fw_total_fwd_bytes;
  658. u64 fw_err_pko;
  659. u64 fw_err_link;
  660. u64 fw_err_drop;
  661. u64 fw_err_tso;
  662. u64 fw_tso; /* number of tso requests */
  663. u64 fw_tso_fwd; /* number of packets segmented in tso */
  664. u64 fw_tx_vxlan;
  665. };
  666. struct oct_link_stats {
  667. struct nic_rx_stats fromwire;
  668. struct nic_tx_stats fromhost;
  669. };
  670. static inline int opcode_slow_path(union octeon_rh *rh)
  671. {
  672. u16 subcode1, subcode2;
  673. subcode1 = OPCODE_SUBCODE((rh)->r.opcode, (rh)->r.subcode);
  674. subcode2 = OPCODE_SUBCODE(OPCODE_NIC, OPCODE_NIC_NW_DATA);
  675. return (subcode2 != subcode1);
  676. }
  677. #define LIO68XX_LED_CTRL_ADDR 0x3501
  678. #define LIO68XX_LED_CTRL_CFGON 0x1f
  679. #define LIO68XX_LED_CTRL_CFGOFF 0x100
  680. #define LIO68XX_LED_BEACON_ADDR 0x3508
  681. #define LIO68XX_LED_BEACON_CFGON 0x47fd
  682. #define LIO68XX_LED_BEACON_CFGOFF 0x11fc
  683. #define VITESSE_PHY_GPIO_DRIVEON 0x1
  684. #define VITESSE_PHY_GPIO_CFG 0x8
  685. #define VITESSE_PHY_GPIO_DRIVEOFF 0x4
  686. #define VITESSE_PHY_GPIO_HIGH 0x2
  687. #define VITESSE_PHY_GPIO_LOW 0x3
  688. #define LED_IDENTIFICATION_ON 0x1
  689. #define LED_IDENTIFICATION_OFF 0x0
  690. struct oct_mdio_cmd {
  691. u64 op;
  692. u64 mdio_addr;
  693. u64 value1;
  694. u64 value2;
  695. u64 value3;
  696. };
  697. #define OCT_LINK_STATS_SIZE (sizeof(struct oct_link_stats))
  698. struct oct_intrmod_cfg {
  699. u64 rx_enable;
  700. u64 tx_enable;
  701. u64 check_intrvl;
  702. u64 maxpkt_ratethr;
  703. u64 minpkt_ratethr;
  704. u64 rx_maxcnt_trigger;
  705. u64 rx_mincnt_trigger;
  706. u64 rx_maxtmr_trigger;
  707. u64 rx_mintmr_trigger;
  708. u64 tx_mincnt_trigger;
  709. u64 tx_maxcnt_trigger;
  710. u64 rx_frames;
  711. u64 tx_frames;
  712. u64 rx_usecs;
  713. };
  714. #define BASE_QUEUE_NOT_REQUESTED 65535
  715. union oct_nic_if_cfg {
  716. u64 u64;
  717. struct {
  718. #ifdef __BIG_ENDIAN_BITFIELD
  719. u64 base_queue:16;
  720. u64 num_iqueues:16;
  721. u64 num_oqueues:16;
  722. u64 gmx_port_id:8;
  723. u64 vf_id:8;
  724. #else
  725. u64 vf_id:8;
  726. u64 gmx_port_id:8;
  727. u64 num_oqueues:16;
  728. u64 num_iqueues:16;
  729. u64 base_queue:16;
  730. #endif
  731. } s;
  732. };
  733. #endif