bcmgenet.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734
  1. /*
  2. * Broadcom GENET (Gigabit Ethernet) controller driver
  3. *
  4. * Copyright (c) 2014-2017 Broadcom
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) "bcmgenet: " fmt
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/sched.h>
  14. #include <linux/types.h>
  15. #include <linux/fcntl.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/string.h>
  18. #include <linux/if_ether.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/pm.h>
  25. #include <linux/clk.h>
  26. #include <linux/of.h>
  27. #include <linux/of_address.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_net.h>
  30. #include <linux/of_platform.h>
  31. #include <net/arp.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/inetdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/in.h>
  39. #include <linux/ip.h>
  40. #include <linux/ipv6.h>
  41. #include <linux/phy.h>
  42. #include <linux/platform_data/bcmgenet.h>
  43. #include <asm/unaligned.h>
  44. #include "bcmgenet.h"
  45. /* Maximum number of hardware queues, downsized if needed */
  46. #define GENET_MAX_MQ_CNT 4
  47. /* Default highest priority queue for multi queue support */
  48. #define GENET_Q0_PRIORITY 0
  49. #define GENET_Q16_RX_BD_CNT \
  50. (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
  51. #define GENET_Q16_TX_BD_CNT \
  52. (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
  53. #define RX_BUF_LENGTH 2048
  54. #define SKB_ALIGNMENT 32
  55. /* Tx/Rx DMA register offset, skip 256 descriptors */
  56. #define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
  57. #define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
  58. #define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
  59. TOTAL_DESC * DMA_DESC_SIZE)
  60. #define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
  61. TOTAL_DESC * DMA_DESC_SIZE)
  62. static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
  63. void __iomem *d, u32 value)
  64. {
  65. __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
  66. }
  67. static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
  68. void __iomem *d)
  69. {
  70. return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
  71. }
  72. static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
  73. void __iomem *d,
  74. dma_addr_t addr)
  75. {
  76. __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
  77. /* Register writes to GISB bus can take couple hundred nanoseconds
  78. * and are done for each packet, save these expensive writes unless
  79. * the platform is explicitly configured for 64-bits/LPAE.
  80. */
  81. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  82. if (priv->hw_params->flags & GENET_HAS_40BITS)
  83. __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
  84. #endif
  85. }
  86. /* Combined address + length/status setter */
  87. static inline void dmadesc_set(struct bcmgenet_priv *priv,
  88. void __iomem *d, dma_addr_t addr, u32 val)
  89. {
  90. dmadesc_set_addr(priv, d, addr);
  91. dmadesc_set_length_status(priv, d, val);
  92. }
  93. static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
  94. void __iomem *d)
  95. {
  96. dma_addr_t addr;
  97. addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
  98. /* Register writes to GISB bus can take couple hundred nanoseconds
  99. * and are done for each packet, save these expensive writes unless
  100. * the platform is explicitly configured for 64-bits/LPAE.
  101. */
  102. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  103. if (priv->hw_params->flags & GENET_HAS_40BITS)
  104. addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
  105. #endif
  106. return addr;
  107. }
  108. #define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
  109. #define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  110. NETIF_MSG_LINK)
  111. static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
  112. {
  113. if (GENET_IS_V1(priv))
  114. return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
  115. else
  116. return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
  117. }
  118. static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  119. {
  120. if (GENET_IS_V1(priv))
  121. bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
  122. else
  123. bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
  124. }
  125. /* These macros are defined to deal with register map change
  126. * between GENET1.1 and GENET2. Only those currently being used
  127. * by driver are defined.
  128. */
  129. static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
  130. {
  131. if (GENET_IS_V1(priv))
  132. return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
  133. else
  134. return __raw_readl(priv->base +
  135. priv->hw_params->tbuf_offset + TBUF_CTRL);
  136. }
  137. static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  138. {
  139. if (GENET_IS_V1(priv))
  140. bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
  141. else
  142. __raw_writel(val, priv->base +
  143. priv->hw_params->tbuf_offset + TBUF_CTRL);
  144. }
  145. static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
  146. {
  147. if (GENET_IS_V1(priv))
  148. return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
  149. else
  150. return __raw_readl(priv->base +
  151. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  152. }
  153. static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
  154. {
  155. if (GENET_IS_V1(priv))
  156. bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
  157. else
  158. __raw_writel(val, priv->base +
  159. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  160. }
  161. /* RX/TX DMA register accessors */
  162. enum dma_reg {
  163. DMA_RING_CFG = 0,
  164. DMA_CTRL,
  165. DMA_STATUS,
  166. DMA_SCB_BURST_SIZE,
  167. DMA_ARB_CTRL,
  168. DMA_PRIORITY_0,
  169. DMA_PRIORITY_1,
  170. DMA_PRIORITY_2,
  171. DMA_INDEX2RING_0,
  172. DMA_INDEX2RING_1,
  173. DMA_INDEX2RING_2,
  174. DMA_INDEX2RING_3,
  175. DMA_INDEX2RING_4,
  176. DMA_INDEX2RING_5,
  177. DMA_INDEX2RING_6,
  178. DMA_INDEX2RING_7,
  179. DMA_RING0_TIMEOUT,
  180. DMA_RING1_TIMEOUT,
  181. DMA_RING2_TIMEOUT,
  182. DMA_RING3_TIMEOUT,
  183. DMA_RING4_TIMEOUT,
  184. DMA_RING5_TIMEOUT,
  185. DMA_RING6_TIMEOUT,
  186. DMA_RING7_TIMEOUT,
  187. DMA_RING8_TIMEOUT,
  188. DMA_RING9_TIMEOUT,
  189. DMA_RING10_TIMEOUT,
  190. DMA_RING11_TIMEOUT,
  191. DMA_RING12_TIMEOUT,
  192. DMA_RING13_TIMEOUT,
  193. DMA_RING14_TIMEOUT,
  194. DMA_RING15_TIMEOUT,
  195. DMA_RING16_TIMEOUT,
  196. };
  197. static const u8 bcmgenet_dma_regs_v3plus[] = {
  198. [DMA_RING_CFG] = 0x00,
  199. [DMA_CTRL] = 0x04,
  200. [DMA_STATUS] = 0x08,
  201. [DMA_SCB_BURST_SIZE] = 0x0C,
  202. [DMA_ARB_CTRL] = 0x2C,
  203. [DMA_PRIORITY_0] = 0x30,
  204. [DMA_PRIORITY_1] = 0x34,
  205. [DMA_PRIORITY_2] = 0x38,
  206. [DMA_RING0_TIMEOUT] = 0x2C,
  207. [DMA_RING1_TIMEOUT] = 0x30,
  208. [DMA_RING2_TIMEOUT] = 0x34,
  209. [DMA_RING3_TIMEOUT] = 0x38,
  210. [DMA_RING4_TIMEOUT] = 0x3c,
  211. [DMA_RING5_TIMEOUT] = 0x40,
  212. [DMA_RING6_TIMEOUT] = 0x44,
  213. [DMA_RING7_TIMEOUT] = 0x48,
  214. [DMA_RING8_TIMEOUT] = 0x4c,
  215. [DMA_RING9_TIMEOUT] = 0x50,
  216. [DMA_RING10_TIMEOUT] = 0x54,
  217. [DMA_RING11_TIMEOUT] = 0x58,
  218. [DMA_RING12_TIMEOUT] = 0x5c,
  219. [DMA_RING13_TIMEOUT] = 0x60,
  220. [DMA_RING14_TIMEOUT] = 0x64,
  221. [DMA_RING15_TIMEOUT] = 0x68,
  222. [DMA_RING16_TIMEOUT] = 0x6C,
  223. [DMA_INDEX2RING_0] = 0x70,
  224. [DMA_INDEX2RING_1] = 0x74,
  225. [DMA_INDEX2RING_2] = 0x78,
  226. [DMA_INDEX2RING_3] = 0x7C,
  227. [DMA_INDEX2RING_4] = 0x80,
  228. [DMA_INDEX2RING_5] = 0x84,
  229. [DMA_INDEX2RING_6] = 0x88,
  230. [DMA_INDEX2RING_7] = 0x8C,
  231. };
  232. static const u8 bcmgenet_dma_regs_v2[] = {
  233. [DMA_RING_CFG] = 0x00,
  234. [DMA_CTRL] = 0x04,
  235. [DMA_STATUS] = 0x08,
  236. [DMA_SCB_BURST_SIZE] = 0x0C,
  237. [DMA_ARB_CTRL] = 0x30,
  238. [DMA_PRIORITY_0] = 0x34,
  239. [DMA_PRIORITY_1] = 0x38,
  240. [DMA_PRIORITY_2] = 0x3C,
  241. [DMA_RING0_TIMEOUT] = 0x2C,
  242. [DMA_RING1_TIMEOUT] = 0x30,
  243. [DMA_RING2_TIMEOUT] = 0x34,
  244. [DMA_RING3_TIMEOUT] = 0x38,
  245. [DMA_RING4_TIMEOUT] = 0x3c,
  246. [DMA_RING5_TIMEOUT] = 0x40,
  247. [DMA_RING6_TIMEOUT] = 0x44,
  248. [DMA_RING7_TIMEOUT] = 0x48,
  249. [DMA_RING8_TIMEOUT] = 0x4c,
  250. [DMA_RING9_TIMEOUT] = 0x50,
  251. [DMA_RING10_TIMEOUT] = 0x54,
  252. [DMA_RING11_TIMEOUT] = 0x58,
  253. [DMA_RING12_TIMEOUT] = 0x5c,
  254. [DMA_RING13_TIMEOUT] = 0x60,
  255. [DMA_RING14_TIMEOUT] = 0x64,
  256. [DMA_RING15_TIMEOUT] = 0x68,
  257. [DMA_RING16_TIMEOUT] = 0x6C,
  258. };
  259. static const u8 bcmgenet_dma_regs_v1[] = {
  260. [DMA_CTRL] = 0x00,
  261. [DMA_STATUS] = 0x04,
  262. [DMA_SCB_BURST_SIZE] = 0x0C,
  263. [DMA_ARB_CTRL] = 0x30,
  264. [DMA_PRIORITY_0] = 0x34,
  265. [DMA_PRIORITY_1] = 0x38,
  266. [DMA_PRIORITY_2] = 0x3C,
  267. [DMA_RING0_TIMEOUT] = 0x2C,
  268. [DMA_RING1_TIMEOUT] = 0x30,
  269. [DMA_RING2_TIMEOUT] = 0x34,
  270. [DMA_RING3_TIMEOUT] = 0x38,
  271. [DMA_RING4_TIMEOUT] = 0x3c,
  272. [DMA_RING5_TIMEOUT] = 0x40,
  273. [DMA_RING6_TIMEOUT] = 0x44,
  274. [DMA_RING7_TIMEOUT] = 0x48,
  275. [DMA_RING8_TIMEOUT] = 0x4c,
  276. [DMA_RING9_TIMEOUT] = 0x50,
  277. [DMA_RING10_TIMEOUT] = 0x54,
  278. [DMA_RING11_TIMEOUT] = 0x58,
  279. [DMA_RING12_TIMEOUT] = 0x5c,
  280. [DMA_RING13_TIMEOUT] = 0x60,
  281. [DMA_RING14_TIMEOUT] = 0x64,
  282. [DMA_RING15_TIMEOUT] = 0x68,
  283. [DMA_RING16_TIMEOUT] = 0x6C,
  284. };
  285. /* Set at runtime once bcmgenet version is known */
  286. static const u8 *bcmgenet_dma_regs;
  287. static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
  288. {
  289. return netdev_priv(dev_get_drvdata(dev));
  290. }
  291. static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
  292. enum dma_reg r)
  293. {
  294. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  295. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  296. }
  297. static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
  298. u32 val, enum dma_reg r)
  299. {
  300. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  301. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  302. }
  303. static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
  304. enum dma_reg r)
  305. {
  306. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  307. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  308. }
  309. static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
  310. u32 val, enum dma_reg r)
  311. {
  312. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  313. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  314. }
  315. /* RDMA/TDMA ring registers and accessors
  316. * we merge the common fields and just prefix with T/D the registers
  317. * having different meaning depending on the direction
  318. */
  319. enum dma_ring_reg {
  320. TDMA_READ_PTR = 0,
  321. RDMA_WRITE_PTR = TDMA_READ_PTR,
  322. TDMA_READ_PTR_HI,
  323. RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
  324. TDMA_CONS_INDEX,
  325. RDMA_PROD_INDEX = TDMA_CONS_INDEX,
  326. TDMA_PROD_INDEX,
  327. RDMA_CONS_INDEX = TDMA_PROD_INDEX,
  328. DMA_RING_BUF_SIZE,
  329. DMA_START_ADDR,
  330. DMA_START_ADDR_HI,
  331. DMA_END_ADDR,
  332. DMA_END_ADDR_HI,
  333. DMA_MBUF_DONE_THRESH,
  334. TDMA_FLOW_PERIOD,
  335. RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
  336. TDMA_WRITE_PTR,
  337. RDMA_READ_PTR = TDMA_WRITE_PTR,
  338. TDMA_WRITE_PTR_HI,
  339. RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
  340. };
  341. /* GENET v4 supports 40-bits pointer addressing
  342. * for obvious reasons the LO and HI word parts
  343. * are contiguous, but this offsets the other
  344. * registers.
  345. */
  346. static const u8 genet_dma_ring_regs_v4[] = {
  347. [TDMA_READ_PTR] = 0x00,
  348. [TDMA_READ_PTR_HI] = 0x04,
  349. [TDMA_CONS_INDEX] = 0x08,
  350. [TDMA_PROD_INDEX] = 0x0C,
  351. [DMA_RING_BUF_SIZE] = 0x10,
  352. [DMA_START_ADDR] = 0x14,
  353. [DMA_START_ADDR_HI] = 0x18,
  354. [DMA_END_ADDR] = 0x1C,
  355. [DMA_END_ADDR_HI] = 0x20,
  356. [DMA_MBUF_DONE_THRESH] = 0x24,
  357. [TDMA_FLOW_PERIOD] = 0x28,
  358. [TDMA_WRITE_PTR] = 0x2C,
  359. [TDMA_WRITE_PTR_HI] = 0x30,
  360. };
  361. static const u8 genet_dma_ring_regs_v123[] = {
  362. [TDMA_READ_PTR] = 0x00,
  363. [TDMA_CONS_INDEX] = 0x04,
  364. [TDMA_PROD_INDEX] = 0x08,
  365. [DMA_RING_BUF_SIZE] = 0x0C,
  366. [DMA_START_ADDR] = 0x10,
  367. [DMA_END_ADDR] = 0x14,
  368. [DMA_MBUF_DONE_THRESH] = 0x18,
  369. [TDMA_FLOW_PERIOD] = 0x1C,
  370. [TDMA_WRITE_PTR] = 0x20,
  371. };
  372. /* Set at runtime once GENET version is known */
  373. static const u8 *genet_dma_ring_regs;
  374. static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
  375. unsigned int ring,
  376. enum dma_ring_reg r)
  377. {
  378. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  379. (DMA_RING_SIZE * ring) +
  380. genet_dma_ring_regs[r]);
  381. }
  382. static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
  383. unsigned int ring, u32 val,
  384. enum dma_ring_reg r)
  385. {
  386. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  387. (DMA_RING_SIZE * ring) +
  388. genet_dma_ring_regs[r]);
  389. }
  390. static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
  391. unsigned int ring,
  392. enum dma_ring_reg r)
  393. {
  394. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  395. (DMA_RING_SIZE * ring) +
  396. genet_dma_ring_regs[r]);
  397. }
  398. static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
  399. unsigned int ring, u32 val,
  400. enum dma_ring_reg r)
  401. {
  402. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  403. (DMA_RING_SIZE * ring) +
  404. genet_dma_ring_regs[r]);
  405. }
  406. static int bcmgenet_begin(struct net_device *dev)
  407. {
  408. struct bcmgenet_priv *priv = netdev_priv(dev);
  409. /* Turn on the clock */
  410. return clk_prepare_enable(priv->clk);
  411. }
  412. static void bcmgenet_complete(struct net_device *dev)
  413. {
  414. struct bcmgenet_priv *priv = netdev_priv(dev);
  415. /* Turn off the clock */
  416. clk_disable_unprepare(priv->clk);
  417. }
  418. static int bcmgenet_get_link_ksettings(struct net_device *dev,
  419. struct ethtool_link_ksettings *cmd)
  420. {
  421. struct bcmgenet_priv *priv = netdev_priv(dev);
  422. if (!netif_running(dev))
  423. return -EINVAL;
  424. if (!priv->phydev)
  425. return -ENODEV;
  426. return phy_ethtool_ksettings_get(priv->phydev, cmd);
  427. }
  428. static int bcmgenet_set_link_ksettings(struct net_device *dev,
  429. const struct ethtool_link_ksettings *cmd)
  430. {
  431. struct bcmgenet_priv *priv = netdev_priv(dev);
  432. if (!netif_running(dev))
  433. return -EINVAL;
  434. if (!priv->phydev)
  435. return -ENODEV;
  436. return phy_ethtool_ksettings_set(priv->phydev, cmd);
  437. }
  438. static int bcmgenet_set_rx_csum(struct net_device *dev,
  439. netdev_features_t wanted)
  440. {
  441. struct bcmgenet_priv *priv = netdev_priv(dev);
  442. u32 rbuf_chk_ctrl;
  443. bool rx_csum_en;
  444. rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
  445. rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
  446. /* enable rx checksumming */
  447. if (rx_csum_en)
  448. rbuf_chk_ctrl |= RBUF_RXCHK_EN;
  449. else
  450. rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
  451. priv->desc_rxchk_en = rx_csum_en;
  452. /* If UniMAC forwards CRC, we need to skip over it to get
  453. * a valid CHK bit to be set in the per-packet status word
  454. */
  455. if (rx_csum_en && priv->crc_fwd_en)
  456. rbuf_chk_ctrl |= RBUF_SKIP_FCS;
  457. else
  458. rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
  459. bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
  460. return 0;
  461. }
  462. static int bcmgenet_set_tx_csum(struct net_device *dev,
  463. netdev_features_t wanted)
  464. {
  465. struct bcmgenet_priv *priv = netdev_priv(dev);
  466. bool desc_64b_en;
  467. u32 tbuf_ctrl, rbuf_ctrl;
  468. tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
  469. rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  470. desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  471. /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
  472. if (desc_64b_en) {
  473. tbuf_ctrl |= RBUF_64B_EN;
  474. rbuf_ctrl |= RBUF_64B_EN;
  475. } else {
  476. tbuf_ctrl &= ~RBUF_64B_EN;
  477. rbuf_ctrl &= ~RBUF_64B_EN;
  478. }
  479. priv->desc_64b_en = desc_64b_en;
  480. bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
  481. bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
  482. return 0;
  483. }
  484. static int bcmgenet_set_features(struct net_device *dev,
  485. netdev_features_t features)
  486. {
  487. netdev_features_t changed = features ^ dev->features;
  488. netdev_features_t wanted = dev->wanted_features;
  489. int ret = 0;
  490. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  491. ret = bcmgenet_set_tx_csum(dev, wanted);
  492. if (changed & (NETIF_F_RXCSUM))
  493. ret = bcmgenet_set_rx_csum(dev, wanted);
  494. return ret;
  495. }
  496. static u32 bcmgenet_get_msglevel(struct net_device *dev)
  497. {
  498. struct bcmgenet_priv *priv = netdev_priv(dev);
  499. return priv->msg_enable;
  500. }
  501. static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
  502. {
  503. struct bcmgenet_priv *priv = netdev_priv(dev);
  504. priv->msg_enable = level;
  505. }
  506. static int bcmgenet_get_coalesce(struct net_device *dev,
  507. struct ethtool_coalesce *ec)
  508. {
  509. struct bcmgenet_priv *priv = netdev_priv(dev);
  510. ec->tx_max_coalesced_frames =
  511. bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
  512. DMA_MBUF_DONE_THRESH);
  513. ec->rx_max_coalesced_frames =
  514. bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
  515. DMA_MBUF_DONE_THRESH);
  516. ec->rx_coalesce_usecs =
  517. bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
  518. return 0;
  519. }
  520. static int bcmgenet_set_coalesce(struct net_device *dev,
  521. struct ethtool_coalesce *ec)
  522. {
  523. struct bcmgenet_priv *priv = netdev_priv(dev);
  524. unsigned int i;
  525. u32 reg;
  526. /* Base system clock is 125Mhz, DMA timeout is this reference clock
  527. * divided by 1024, which yields roughly 8.192us, our maximum value
  528. * has to fit in the DMA_TIMEOUT_MASK (16 bits)
  529. */
  530. if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
  531. ec->tx_max_coalesced_frames == 0 ||
  532. ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
  533. ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
  534. return -EINVAL;
  535. if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
  536. return -EINVAL;
  537. /* GENET TDMA hardware does not support a configurable timeout, but will
  538. * always generate an interrupt either after MBDONE packets have been
  539. * transmitted, or when the ring is empty.
  540. */
  541. if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
  542. ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
  543. return -EOPNOTSUPP;
  544. /* Program all TX queues with the same values, as there is no
  545. * ethtool knob to do coalescing on a per-queue basis
  546. */
  547. for (i = 0; i < priv->hw_params->tx_queues; i++)
  548. bcmgenet_tdma_ring_writel(priv, i,
  549. ec->tx_max_coalesced_frames,
  550. DMA_MBUF_DONE_THRESH);
  551. bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
  552. ec->tx_max_coalesced_frames,
  553. DMA_MBUF_DONE_THRESH);
  554. for (i = 0; i < priv->hw_params->rx_queues; i++) {
  555. bcmgenet_rdma_ring_writel(priv, i,
  556. ec->rx_max_coalesced_frames,
  557. DMA_MBUF_DONE_THRESH);
  558. reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
  559. reg &= ~DMA_TIMEOUT_MASK;
  560. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
  561. bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
  562. }
  563. bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
  564. ec->rx_max_coalesced_frames,
  565. DMA_MBUF_DONE_THRESH);
  566. reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
  567. reg &= ~DMA_TIMEOUT_MASK;
  568. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
  569. bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
  570. return 0;
  571. }
  572. /* standard ethtool support functions. */
  573. enum bcmgenet_stat_type {
  574. BCMGENET_STAT_NETDEV = -1,
  575. BCMGENET_STAT_MIB_RX,
  576. BCMGENET_STAT_MIB_TX,
  577. BCMGENET_STAT_RUNT,
  578. BCMGENET_STAT_MISC,
  579. BCMGENET_STAT_SOFT,
  580. };
  581. struct bcmgenet_stats {
  582. char stat_string[ETH_GSTRING_LEN];
  583. int stat_sizeof;
  584. int stat_offset;
  585. enum bcmgenet_stat_type type;
  586. /* reg offset from UMAC base for misc counters */
  587. u16 reg_offset;
  588. };
  589. #define STAT_NETDEV(m) { \
  590. .stat_string = __stringify(m), \
  591. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  592. .stat_offset = offsetof(struct net_device_stats, m), \
  593. .type = BCMGENET_STAT_NETDEV, \
  594. }
  595. #define STAT_GENET_MIB(str, m, _type) { \
  596. .stat_string = str, \
  597. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  598. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  599. .type = _type, \
  600. }
  601. #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
  602. #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
  603. #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
  604. #define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
  605. #define STAT_GENET_MISC(str, m, offset) { \
  606. .stat_string = str, \
  607. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  608. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  609. .type = BCMGENET_STAT_MISC, \
  610. .reg_offset = offset, \
  611. }
  612. #define STAT_GENET_Q(num) \
  613. STAT_GENET_SOFT_MIB("txq" __stringify(num) "_packets", \
  614. tx_rings[num].packets), \
  615. STAT_GENET_SOFT_MIB("txq" __stringify(num) "_bytes", \
  616. tx_rings[num].bytes), \
  617. STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_bytes", \
  618. rx_rings[num].bytes), \
  619. STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_packets", \
  620. rx_rings[num].packets), \
  621. STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_errors", \
  622. rx_rings[num].errors), \
  623. STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_dropped", \
  624. rx_rings[num].dropped)
  625. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  626. * between the end of TX stats and the beginning of the RX RUNT
  627. */
  628. #define BCMGENET_STAT_OFFSET 0xc
  629. /* Hardware counters must be kept in sync because the order/offset
  630. * is important here (order in structure declaration = order in hardware)
  631. */
  632. static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
  633. /* general stats */
  634. STAT_NETDEV(rx_packets),
  635. STAT_NETDEV(tx_packets),
  636. STAT_NETDEV(rx_bytes),
  637. STAT_NETDEV(tx_bytes),
  638. STAT_NETDEV(rx_errors),
  639. STAT_NETDEV(tx_errors),
  640. STAT_NETDEV(rx_dropped),
  641. STAT_NETDEV(tx_dropped),
  642. STAT_NETDEV(multicast),
  643. /* UniMAC RSV counters */
  644. STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  645. STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  646. STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  647. STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  648. STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  649. STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  650. STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  651. STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  652. STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  653. STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  654. STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
  655. STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
  656. STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
  657. STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
  658. STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
  659. STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
  660. STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
  661. STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
  662. STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
  663. STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
  664. STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
  665. STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
  666. STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
  667. STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
  668. STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
  669. STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
  670. STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
  671. STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
  672. STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
  673. /* UniMAC TSV counters */
  674. STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  675. STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  676. STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  677. STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  678. STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  679. STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  680. STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  681. STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  682. STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  683. STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  684. STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
  685. STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
  686. STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
  687. STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
  688. STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
  689. STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
  690. STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
  691. STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
  692. STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
  693. STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
  694. STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
  695. STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
  696. STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
  697. STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
  698. STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
  699. STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
  700. STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
  701. STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
  702. STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
  703. /* UniMAC RUNT counters */
  704. STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  705. STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  706. STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  707. STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  708. /* Misc UniMAC counters */
  709. STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
  710. UMAC_RBUF_OVFL_CNT_V1),
  711. STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
  712. UMAC_RBUF_ERR_CNT_V1),
  713. STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
  714. STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  715. STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
  716. STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
  717. /* Per TX queues */
  718. STAT_GENET_Q(0),
  719. STAT_GENET_Q(1),
  720. STAT_GENET_Q(2),
  721. STAT_GENET_Q(3),
  722. STAT_GENET_Q(16),
  723. };
  724. #define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
  725. static void bcmgenet_get_drvinfo(struct net_device *dev,
  726. struct ethtool_drvinfo *info)
  727. {
  728. strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
  729. strlcpy(info->version, "v2.0", sizeof(info->version));
  730. }
  731. static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
  732. {
  733. switch (string_set) {
  734. case ETH_SS_STATS:
  735. return BCMGENET_STATS_LEN;
  736. default:
  737. return -EOPNOTSUPP;
  738. }
  739. }
  740. static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
  741. u8 *data)
  742. {
  743. int i;
  744. switch (stringset) {
  745. case ETH_SS_STATS:
  746. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  747. memcpy(data + i * ETH_GSTRING_LEN,
  748. bcmgenet_gstrings_stats[i].stat_string,
  749. ETH_GSTRING_LEN);
  750. }
  751. break;
  752. }
  753. }
  754. static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
  755. {
  756. u16 new_offset;
  757. u32 val;
  758. switch (offset) {
  759. case UMAC_RBUF_OVFL_CNT_V1:
  760. if (GENET_IS_V2(priv))
  761. new_offset = RBUF_OVFL_CNT_V2;
  762. else
  763. new_offset = RBUF_OVFL_CNT_V3PLUS;
  764. val = bcmgenet_rbuf_readl(priv, new_offset);
  765. /* clear if overflowed */
  766. if (val == ~0)
  767. bcmgenet_rbuf_writel(priv, 0, new_offset);
  768. break;
  769. case UMAC_RBUF_ERR_CNT_V1:
  770. if (GENET_IS_V2(priv))
  771. new_offset = RBUF_ERR_CNT_V2;
  772. else
  773. new_offset = RBUF_ERR_CNT_V3PLUS;
  774. val = bcmgenet_rbuf_readl(priv, new_offset);
  775. /* clear if overflowed */
  776. if (val == ~0)
  777. bcmgenet_rbuf_writel(priv, 0, new_offset);
  778. break;
  779. default:
  780. val = bcmgenet_umac_readl(priv, offset);
  781. /* clear if overflowed */
  782. if (val == ~0)
  783. bcmgenet_umac_writel(priv, 0, offset);
  784. break;
  785. }
  786. return val;
  787. }
  788. static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
  789. {
  790. int i, j = 0;
  791. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  792. const struct bcmgenet_stats *s;
  793. u8 offset = 0;
  794. u32 val = 0;
  795. char *p;
  796. s = &bcmgenet_gstrings_stats[i];
  797. switch (s->type) {
  798. case BCMGENET_STAT_NETDEV:
  799. case BCMGENET_STAT_SOFT:
  800. continue;
  801. case BCMGENET_STAT_RUNT:
  802. offset += BCMGENET_STAT_OFFSET;
  803. /* fall through */
  804. case BCMGENET_STAT_MIB_TX:
  805. offset += BCMGENET_STAT_OFFSET;
  806. /* fall through */
  807. case BCMGENET_STAT_MIB_RX:
  808. val = bcmgenet_umac_readl(priv,
  809. UMAC_MIB_START + j + offset);
  810. offset = 0; /* Reset Offset */
  811. break;
  812. case BCMGENET_STAT_MISC:
  813. if (GENET_IS_V1(priv)) {
  814. val = bcmgenet_umac_readl(priv, s->reg_offset);
  815. /* clear if overflowed */
  816. if (val == ~0)
  817. bcmgenet_umac_writel(priv, 0,
  818. s->reg_offset);
  819. } else {
  820. val = bcmgenet_update_stat_misc(priv,
  821. s->reg_offset);
  822. }
  823. break;
  824. }
  825. j += s->stat_sizeof;
  826. p = (char *)priv + s->stat_offset;
  827. *(u32 *)p = val;
  828. }
  829. }
  830. static void bcmgenet_get_ethtool_stats(struct net_device *dev,
  831. struct ethtool_stats *stats,
  832. u64 *data)
  833. {
  834. struct bcmgenet_priv *priv = netdev_priv(dev);
  835. int i;
  836. if (netif_running(dev))
  837. bcmgenet_update_mib_counters(priv);
  838. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  839. const struct bcmgenet_stats *s;
  840. char *p;
  841. s = &bcmgenet_gstrings_stats[i];
  842. if (s->type == BCMGENET_STAT_NETDEV)
  843. p = (char *)&dev->stats;
  844. else
  845. p = (char *)priv;
  846. p += s->stat_offset;
  847. if (sizeof(unsigned long) != sizeof(u32) &&
  848. s->stat_sizeof == sizeof(unsigned long))
  849. data[i] = *(unsigned long *)p;
  850. else
  851. data[i] = *(u32 *)p;
  852. }
  853. }
  854. static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
  855. {
  856. struct bcmgenet_priv *priv = netdev_priv(dev);
  857. u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
  858. u32 reg;
  859. if (enable && !priv->clk_eee_enabled) {
  860. clk_prepare_enable(priv->clk_eee);
  861. priv->clk_eee_enabled = true;
  862. }
  863. reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
  864. if (enable)
  865. reg |= EEE_EN;
  866. else
  867. reg &= ~EEE_EN;
  868. bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
  869. /* Enable EEE and switch to a 27Mhz clock automatically */
  870. reg = __raw_readl(priv->base + off);
  871. if (enable)
  872. reg |= TBUF_EEE_EN | TBUF_PM_EN;
  873. else
  874. reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
  875. __raw_writel(reg, priv->base + off);
  876. /* Do the same for thing for RBUF */
  877. reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
  878. if (enable)
  879. reg |= RBUF_EEE_EN | RBUF_PM_EN;
  880. else
  881. reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
  882. bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
  883. if (!enable && priv->clk_eee_enabled) {
  884. clk_disable_unprepare(priv->clk_eee);
  885. priv->clk_eee_enabled = false;
  886. }
  887. priv->eee.eee_enabled = enable;
  888. priv->eee.eee_active = enable;
  889. }
  890. static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
  891. {
  892. struct bcmgenet_priv *priv = netdev_priv(dev);
  893. struct ethtool_eee *p = &priv->eee;
  894. if (GENET_IS_V1(priv))
  895. return -EOPNOTSUPP;
  896. e->eee_enabled = p->eee_enabled;
  897. e->eee_active = p->eee_active;
  898. e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
  899. return phy_ethtool_get_eee(priv->phydev, e);
  900. }
  901. static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
  902. {
  903. struct bcmgenet_priv *priv = netdev_priv(dev);
  904. struct ethtool_eee *p = &priv->eee;
  905. int ret = 0;
  906. if (GENET_IS_V1(priv))
  907. return -EOPNOTSUPP;
  908. p->eee_enabled = e->eee_enabled;
  909. if (!p->eee_enabled) {
  910. bcmgenet_eee_enable_set(dev, false);
  911. } else {
  912. ret = phy_init_eee(priv->phydev, 0);
  913. if (ret) {
  914. netif_err(priv, hw, dev, "EEE initialization failed\n");
  915. return ret;
  916. }
  917. bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
  918. bcmgenet_eee_enable_set(dev, true);
  919. }
  920. return phy_ethtool_set_eee(priv->phydev, e);
  921. }
  922. /* standard ethtool support functions. */
  923. static const struct ethtool_ops bcmgenet_ethtool_ops = {
  924. .begin = bcmgenet_begin,
  925. .complete = bcmgenet_complete,
  926. .get_strings = bcmgenet_get_strings,
  927. .get_sset_count = bcmgenet_get_sset_count,
  928. .get_ethtool_stats = bcmgenet_get_ethtool_stats,
  929. .get_drvinfo = bcmgenet_get_drvinfo,
  930. .get_link = ethtool_op_get_link,
  931. .get_msglevel = bcmgenet_get_msglevel,
  932. .set_msglevel = bcmgenet_set_msglevel,
  933. .get_wol = bcmgenet_get_wol,
  934. .set_wol = bcmgenet_set_wol,
  935. .get_eee = bcmgenet_get_eee,
  936. .set_eee = bcmgenet_set_eee,
  937. .nway_reset = phy_ethtool_nway_reset,
  938. .get_coalesce = bcmgenet_get_coalesce,
  939. .set_coalesce = bcmgenet_set_coalesce,
  940. .get_link_ksettings = bcmgenet_get_link_ksettings,
  941. .set_link_ksettings = bcmgenet_set_link_ksettings,
  942. };
  943. /* Power down the unimac, based on mode. */
  944. static int bcmgenet_power_down(struct bcmgenet_priv *priv,
  945. enum bcmgenet_power_mode mode)
  946. {
  947. int ret = 0;
  948. u32 reg;
  949. switch (mode) {
  950. case GENET_POWER_CABLE_SENSE:
  951. phy_detach(priv->phydev);
  952. break;
  953. case GENET_POWER_WOL_MAGIC:
  954. ret = bcmgenet_wol_power_down_cfg(priv, mode);
  955. break;
  956. case GENET_POWER_PASSIVE:
  957. /* Power down LED */
  958. if (priv->hw_params->flags & GENET_HAS_EXT) {
  959. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  960. if (GENET_IS_V5(priv))
  961. reg |= EXT_PWR_DOWN_PHY_EN |
  962. EXT_PWR_DOWN_PHY_RD |
  963. EXT_PWR_DOWN_PHY_SD |
  964. EXT_PWR_DOWN_PHY_RX |
  965. EXT_PWR_DOWN_PHY_TX |
  966. EXT_IDDQ_GLBL_PWR;
  967. else
  968. reg |= EXT_PWR_DOWN_PHY;
  969. reg |= (EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
  970. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  971. bcmgenet_phy_power_set(priv->dev, false);
  972. }
  973. break;
  974. default:
  975. break;
  976. }
  977. return 0;
  978. }
  979. static void bcmgenet_power_up(struct bcmgenet_priv *priv,
  980. enum bcmgenet_power_mode mode)
  981. {
  982. u32 reg;
  983. if (!(priv->hw_params->flags & GENET_HAS_EXT))
  984. return;
  985. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  986. switch (mode) {
  987. case GENET_POWER_PASSIVE:
  988. reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
  989. if (GENET_IS_V5(priv)) {
  990. reg &= ~(EXT_PWR_DOWN_PHY_EN |
  991. EXT_PWR_DOWN_PHY_RD |
  992. EXT_PWR_DOWN_PHY_SD |
  993. EXT_PWR_DOWN_PHY_RX |
  994. EXT_PWR_DOWN_PHY_TX |
  995. EXT_IDDQ_GLBL_PWR);
  996. reg |= EXT_PHY_RESET;
  997. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  998. mdelay(1);
  999. reg &= ~EXT_PHY_RESET;
  1000. } else {
  1001. reg &= ~EXT_PWR_DOWN_PHY;
  1002. reg |= EXT_PWR_DN_EN_LD;
  1003. }
  1004. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  1005. bcmgenet_phy_power_set(priv->dev, true);
  1006. bcmgenet_mii_reset(priv->dev);
  1007. break;
  1008. case GENET_POWER_CABLE_SENSE:
  1009. /* enable APD */
  1010. if (!GENET_IS_V5(priv)) {
  1011. reg |= EXT_PWR_DN_EN_LD;
  1012. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  1013. }
  1014. break;
  1015. case GENET_POWER_WOL_MAGIC:
  1016. bcmgenet_wol_power_up_cfg(priv, mode);
  1017. return;
  1018. default:
  1019. break;
  1020. }
  1021. }
  1022. /* ioctl handle special commands that are not present in ethtool. */
  1023. static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1024. {
  1025. struct bcmgenet_priv *priv = netdev_priv(dev);
  1026. if (!netif_running(dev))
  1027. return -EINVAL;
  1028. if (!priv->phydev)
  1029. return -ENODEV;
  1030. return phy_mii_ioctl(priv->phydev, rq, cmd);
  1031. }
  1032. static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
  1033. struct bcmgenet_tx_ring *ring)
  1034. {
  1035. struct enet_cb *tx_cb_ptr;
  1036. tx_cb_ptr = ring->cbs;
  1037. tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
  1038. /* Advancing local write pointer */
  1039. if (ring->write_ptr == ring->end_ptr)
  1040. ring->write_ptr = ring->cb_ptr;
  1041. else
  1042. ring->write_ptr++;
  1043. return tx_cb_ptr;
  1044. }
  1045. /* Simple helper to free a control block's resources */
  1046. static void bcmgenet_free_cb(struct enet_cb *cb)
  1047. {
  1048. dev_kfree_skb_any(cb->skb);
  1049. cb->skb = NULL;
  1050. dma_unmap_addr_set(cb, dma_addr, 0);
  1051. }
  1052. static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
  1053. {
  1054. bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
  1055. INTRL2_CPU_MASK_SET);
  1056. }
  1057. static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
  1058. {
  1059. bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
  1060. INTRL2_CPU_MASK_CLEAR);
  1061. }
  1062. static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
  1063. {
  1064. bcmgenet_intrl2_1_writel(ring->priv,
  1065. 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
  1066. INTRL2_CPU_MASK_SET);
  1067. }
  1068. static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
  1069. {
  1070. bcmgenet_intrl2_1_writel(ring->priv,
  1071. 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
  1072. INTRL2_CPU_MASK_CLEAR);
  1073. }
  1074. static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
  1075. {
  1076. bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
  1077. INTRL2_CPU_MASK_SET);
  1078. }
  1079. static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
  1080. {
  1081. bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
  1082. INTRL2_CPU_MASK_CLEAR);
  1083. }
  1084. static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
  1085. {
  1086. bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
  1087. INTRL2_CPU_MASK_CLEAR);
  1088. }
  1089. static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
  1090. {
  1091. bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
  1092. INTRL2_CPU_MASK_SET);
  1093. }
  1094. /* Unlocked version of the reclaim routine */
  1095. static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
  1096. struct bcmgenet_tx_ring *ring)
  1097. {
  1098. struct bcmgenet_priv *priv = netdev_priv(dev);
  1099. struct device *kdev = &priv->pdev->dev;
  1100. struct enet_cb *tx_cb_ptr;
  1101. unsigned int pkts_compl = 0;
  1102. unsigned int bytes_compl = 0;
  1103. unsigned int c_index;
  1104. unsigned int txbds_ready;
  1105. unsigned int txbds_processed = 0;
  1106. /* Clear status before servicing to reduce spurious interrupts */
  1107. if (ring->index == DESC_INDEX)
  1108. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_TXDMA_DONE,
  1109. INTRL2_CPU_CLEAR);
  1110. else
  1111. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  1112. INTRL2_CPU_CLEAR);
  1113. /* Compute how many buffers are transmitted since last xmit call */
  1114. c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
  1115. & DMA_C_INDEX_MASK;
  1116. txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
  1117. netif_dbg(priv, tx_done, dev,
  1118. "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
  1119. __func__, ring->index, ring->c_index, c_index, txbds_ready);
  1120. /* Reclaim transmitted buffers */
  1121. while (txbds_processed < txbds_ready) {
  1122. tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
  1123. if (tx_cb_ptr->skb) {
  1124. pkts_compl++;
  1125. bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
  1126. dma_unmap_single(kdev,
  1127. dma_unmap_addr(tx_cb_ptr, dma_addr),
  1128. dma_unmap_len(tx_cb_ptr, dma_len),
  1129. DMA_TO_DEVICE);
  1130. bcmgenet_free_cb(tx_cb_ptr);
  1131. } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
  1132. dma_unmap_page(kdev,
  1133. dma_unmap_addr(tx_cb_ptr, dma_addr),
  1134. dma_unmap_len(tx_cb_ptr, dma_len),
  1135. DMA_TO_DEVICE);
  1136. dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
  1137. }
  1138. txbds_processed++;
  1139. if (likely(ring->clean_ptr < ring->end_ptr))
  1140. ring->clean_ptr++;
  1141. else
  1142. ring->clean_ptr = ring->cb_ptr;
  1143. }
  1144. ring->free_bds += txbds_processed;
  1145. ring->c_index = c_index;
  1146. ring->packets += pkts_compl;
  1147. ring->bytes += bytes_compl;
  1148. netdev_tx_completed_queue(netdev_get_tx_queue(dev, ring->queue),
  1149. pkts_compl, bytes_compl);
  1150. return txbds_processed;
  1151. }
  1152. static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
  1153. struct bcmgenet_tx_ring *ring)
  1154. {
  1155. unsigned int released;
  1156. unsigned long flags;
  1157. spin_lock_irqsave(&ring->lock, flags);
  1158. released = __bcmgenet_tx_reclaim(dev, ring);
  1159. spin_unlock_irqrestore(&ring->lock, flags);
  1160. return released;
  1161. }
  1162. static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
  1163. {
  1164. struct bcmgenet_tx_ring *ring =
  1165. container_of(napi, struct bcmgenet_tx_ring, napi);
  1166. unsigned int work_done = 0;
  1167. struct netdev_queue *txq;
  1168. unsigned long flags;
  1169. spin_lock_irqsave(&ring->lock, flags);
  1170. work_done = __bcmgenet_tx_reclaim(ring->priv->dev, ring);
  1171. if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
  1172. txq = netdev_get_tx_queue(ring->priv->dev, ring->queue);
  1173. netif_tx_wake_queue(txq);
  1174. }
  1175. spin_unlock_irqrestore(&ring->lock, flags);
  1176. if (work_done == 0) {
  1177. napi_complete(napi);
  1178. ring->int_enable(ring);
  1179. return 0;
  1180. }
  1181. return budget;
  1182. }
  1183. static void bcmgenet_tx_reclaim_all(struct net_device *dev)
  1184. {
  1185. struct bcmgenet_priv *priv = netdev_priv(dev);
  1186. int i;
  1187. if (netif_is_multiqueue(dev)) {
  1188. for (i = 0; i < priv->hw_params->tx_queues; i++)
  1189. bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
  1190. }
  1191. bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
  1192. }
  1193. /* Transmits a single SKB (either head of a fragment or a single SKB)
  1194. * caller must hold priv->lock
  1195. */
  1196. static int bcmgenet_xmit_single(struct net_device *dev,
  1197. struct sk_buff *skb,
  1198. u16 dma_desc_flags,
  1199. struct bcmgenet_tx_ring *ring)
  1200. {
  1201. struct bcmgenet_priv *priv = netdev_priv(dev);
  1202. struct device *kdev = &priv->pdev->dev;
  1203. struct enet_cb *tx_cb_ptr;
  1204. unsigned int skb_len;
  1205. dma_addr_t mapping;
  1206. u32 length_status;
  1207. int ret;
  1208. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  1209. if (unlikely(!tx_cb_ptr))
  1210. BUG();
  1211. tx_cb_ptr->skb = skb;
  1212. skb_len = skb_headlen(skb);
  1213. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  1214. ret = dma_mapping_error(kdev, mapping);
  1215. if (ret) {
  1216. priv->mib.tx_dma_failed++;
  1217. netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
  1218. dev_kfree_skb(skb);
  1219. return ret;
  1220. }
  1221. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  1222. dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
  1223. length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  1224. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
  1225. DMA_TX_APPEND_CRC;
  1226. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1227. length_status |= DMA_TX_DO_CSUM;
  1228. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
  1229. return 0;
  1230. }
  1231. /* Transmit a SKB fragment */
  1232. static int bcmgenet_xmit_frag(struct net_device *dev,
  1233. skb_frag_t *frag,
  1234. u16 dma_desc_flags,
  1235. struct bcmgenet_tx_ring *ring)
  1236. {
  1237. struct bcmgenet_priv *priv = netdev_priv(dev);
  1238. struct device *kdev = &priv->pdev->dev;
  1239. struct enet_cb *tx_cb_ptr;
  1240. unsigned int frag_size;
  1241. dma_addr_t mapping;
  1242. int ret;
  1243. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  1244. if (unlikely(!tx_cb_ptr))
  1245. BUG();
  1246. tx_cb_ptr->skb = NULL;
  1247. frag_size = skb_frag_size(frag);
  1248. mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
  1249. ret = dma_mapping_error(kdev, mapping);
  1250. if (ret) {
  1251. priv->mib.tx_dma_failed++;
  1252. netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
  1253. __func__);
  1254. return ret;
  1255. }
  1256. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  1257. dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
  1258. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
  1259. (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  1260. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
  1261. return 0;
  1262. }
  1263. /* Reallocate the SKB to put enough headroom in front of it and insert
  1264. * the transmit checksum offsets in the descriptors
  1265. */
  1266. static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
  1267. struct sk_buff *skb)
  1268. {
  1269. struct status_64 *status = NULL;
  1270. struct sk_buff *new_skb;
  1271. u16 offset;
  1272. u8 ip_proto;
  1273. u16 ip_ver;
  1274. u32 tx_csum_info;
  1275. if (unlikely(skb_headroom(skb) < sizeof(*status))) {
  1276. /* If 64 byte status block enabled, must make sure skb has
  1277. * enough headroom for us to insert 64B status block.
  1278. */
  1279. new_skb = skb_realloc_headroom(skb, sizeof(*status));
  1280. dev_kfree_skb(skb);
  1281. if (!new_skb) {
  1282. dev->stats.tx_dropped++;
  1283. return NULL;
  1284. }
  1285. skb = new_skb;
  1286. }
  1287. skb_push(skb, sizeof(*status));
  1288. status = (struct status_64 *)skb->data;
  1289. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1290. ip_ver = htons(skb->protocol);
  1291. switch (ip_ver) {
  1292. case ETH_P_IP:
  1293. ip_proto = ip_hdr(skb)->protocol;
  1294. break;
  1295. case ETH_P_IPV6:
  1296. ip_proto = ipv6_hdr(skb)->nexthdr;
  1297. break;
  1298. default:
  1299. return skb;
  1300. }
  1301. offset = skb_checksum_start_offset(skb) - sizeof(*status);
  1302. tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
  1303. (offset + skb->csum_offset);
  1304. /* Set the length valid bit for TCP and UDP and just set
  1305. * the special UDP flag for IPv4, else just set to 0.
  1306. */
  1307. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  1308. tx_csum_info |= STATUS_TX_CSUM_LV;
  1309. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  1310. tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
  1311. } else {
  1312. tx_csum_info = 0;
  1313. }
  1314. status->tx_csum_info = tx_csum_info;
  1315. }
  1316. return skb;
  1317. }
  1318. static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
  1319. {
  1320. struct bcmgenet_priv *priv = netdev_priv(dev);
  1321. struct bcmgenet_tx_ring *ring = NULL;
  1322. struct netdev_queue *txq;
  1323. unsigned long flags = 0;
  1324. int nr_frags, index;
  1325. u16 dma_desc_flags;
  1326. int ret;
  1327. int i;
  1328. index = skb_get_queue_mapping(skb);
  1329. /* Mapping strategy:
  1330. * queue_mapping = 0, unclassified, packet xmited through ring16
  1331. * queue_mapping = 1, goes to ring 0. (highest priority queue
  1332. * queue_mapping = 2, goes to ring 1.
  1333. * queue_mapping = 3, goes to ring 2.
  1334. * queue_mapping = 4, goes to ring 3.
  1335. */
  1336. if (index == 0)
  1337. index = DESC_INDEX;
  1338. else
  1339. index -= 1;
  1340. ring = &priv->tx_rings[index];
  1341. txq = netdev_get_tx_queue(dev, ring->queue);
  1342. nr_frags = skb_shinfo(skb)->nr_frags;
  1343. spin_lock_irqsave(&ring->lock, flags);
  1344. if (ring->free_bds <= (nr_frags + 1)) {
  1345. if (!netif_tx_queue_stopped(txq)) {
  1346. netif_tx_stop_queue(txq);
  1347. netdev_err(dev,
  1348. "%s: tx ring %d full when queue %d awake\n",
  1349. __func__, index, ring->queue);
  1350. }
  1351. ret = NETDEV_TX_BUSY;
  1352. goto out;
  1353. }
  1354. if (skb_padto(skb, ETH_ZLEN)) {
  1355. ret = NETDEV_TX_OK;
  1356. goto out;
  1357. }
  1358. /* Retain how many bytes will be sent on the wire, without TSB inserted
  1359. * by transmit checksum offload
  1360. */
  1361. GENET_CB(skb)->bytes_sent = skb->len;
  1362. /* set the SKB transmit checksum */
  1363. if (priv->desc_64b_en) {
  1364. skb = bcmgenet_put_tx_csum(dev, skb);
  1365. if (!skb) {
  1366. ret = NETDEV_TX_OK;
  1367. goto out;
  1368. }
  1369. }
  1370. dma_desc_flags = DMA_SOP;
  1371. if (nr_frags == 0)
  1372. dma_desc_flags |= DMA_EOP;
  1373. /* Transmit single SKB or head of fragment list */
  1374. ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
  1375. if (ret) {
  1376. ret = NETDEV_TX_OK;
  1377. goto out;
  1378. }
  1379. /* xmit fragment */
  1380. for (i = 0; i < nr_frags; i++) {
  1381. ret = bcmgenet_xmit_frag(dev,
  1382. &skb_shinfo(skb)->frags[i],
  1383. (i == nr_frags - 1) ? DMA_EOP : 0,
  1384. ring);
  1385. if (ret) {
  1386. ret = NETDEV_TX_OK;
  1387. goto out;
  1388. }
  1389. }
  1390. skb_tx_timestamp(skb);
  1391. /* Decrement total BD count and advance our write pointer */
  1392. ring->free_bds -= nr_frags + 1;
  1393. ring->prod_index += nr_frags + 1;
  1394. ring->prod_index &= DMA_P_INDEX_MASK;
  1395. netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
  1396. if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
  1397. netif_tx_stop_queue(txq);
  1398. if (!skb->xmit_more || netif_xmit_stopped(txq))
  1399. /* Packets are ready, update producer index */
  1400. bcmgenet_tdma_ring_writel(priv, ring->index,
  1401. ring->prod_index, TDMA_PROD_INDEX);
  1402. out:
  1403. spin_unlock_irqrestore(&ring->lock, flags);
  1404. return ret;
  1405. }
  1406. static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
  1407. struct enet_cb *cb)
  1408. {
  1409. struct device *kdev = &priv->pdev->dev;
  1410. struct sk_buff *skb;
  1411. struct sk_buff *rx_skb;
  1412. dma_addr_t mapping;
  1413. /* Allocate a new Rx skb */
  1414. skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
  1415. if (!skb) {
  1416. priv->mib.alloc_rx_buff_failed++;
  1417. netif_err(priv, rx_err, priv->dev,
  1418. "%s: Rx skb allocation failed\n", __func__);
  1419. return NULL;
  1420. }
  1421. /* DMA-map the new Rx skb */
  1422. mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
  1423. DMA_FROM_DEVICE);
  1424. if (dma_mapping_error(kdev, mapping)) {
  1425. priv->mib.rx_dma_failed++;
  1426. dev_kfree_skb_any(skb);
  1427. netif_err(priv, rx_err, priv->dev,
  1428. "%s: Rx skb DMA mapping failed\n", __func__);
  1429. return NULL;
  1430. }
  1431. /* Grab the current Rx skb from the ring and DMA-unmap it */
  1432. rx_skb = cb->skb;
  1433. if (likely(rx_skb))
  1434. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  1435. priv->rx_buf_len, DMA_FROM_DEVICE);
  1436. /* Put the new Rx skb on the ring */
  1437. cb->skb = skb;
  1438. dma_unmap_addr_set(cb, dma_addr, mapping);
  1439. dmadesc_set_addr(priv, cb->bd_addr, mapping);
  1440. /* Return the current Rx skb to caller */
  1441. return rx_skb;
  1442. }
  1443. /* bcmgenet_desc_rx - descriptor based rx process.
  1444. * this could be called from bottom half, or from NAPI polling method.
  1445. */
  1446. static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
  1447. unsigned int budget)
  1448. {
  1449. struct bcmgenet_priv *priv = ring->priv;
  1450. struct net_device *dev = priv->dev;
  1451. struct enet_cb *cb;
  1452. struct sk_buff *skb;
  1453. u32 dma_length_status;
  1454. unsigned long dma_flag;
  1455. int len;
  1456. unsigned int rxpktprocessed = 0, rxpkttoprocess;
  1457. unsigned int p_index, mask;
  1458. unsigned int discards;
  1459. unsigned int chksum_ok = 0;
  1460. /* Clear status before servicing to reduce spurious interrupts */
  1461. if (ring->index == DESC_INDEX) {
  1462. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_DONE,
  1463. INTRL2_CPU_CLEAR);
  1464. } else {
  1465. mask = 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index);
  1466. bcmgenet_intrl2_1_writel(priv,
  1467. mask,
  1468. INTRL2_CPU_CLEAR);
  1469. }
  1470. p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
  1471. discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
  1472. DMA_P_INDEX_DISCARD_CNT_MASK;
  1473. if (discards > ring->old_discards) {
  1474. discards = discards - ring->old_discards;
  1475. ring->errors += discards;
  1476. ring->old_discards += discards;
  1477. /* Clear HW register when we reach 75% of maximum 0xFFFF */
  1478. if (ring->old_discards >= 0xC000) {
  1479. ring->old_discards = 0;
  1480. bcmgenet_rdma_ring_writel(priv, ring->index, 0,
  1481. RDMA_PROD_INDEX);
  1482. }
  1483. }
  1484. p_index &= DMA_P_INDEX_MASK;
  1485. rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
  1486. netif_dbg(priv, rx_status, dev,
  1487. "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
  1488. while ((rxpktprocessed < rxpkttoprocess) &&
  1489. (rxpktprocessed < budget)) {
  1490. cb = &priv->rx_cbs[ring->read_ptr];
  1491. skb = bcmgenet_rx_refill(priv, cb);
  1492. if (unlikely(!skb)) {
  1493. ring->dropped++;
  1494. goto next;
  1495. }
  1496. if (!priv->desc_64b_en) {
  1497. dma_length_status =
  1498. dmadesc_get_length_status(priv, cb->bd_addr);
  1499. } else {
  1500. struct status_64 *status;
  1501. status = (struct status_64 *)skb->data;
  1502. dma_length_status = status->length_status;
  1503. }
  1504. /* DMA flags and length are still valid no matter how
  1505. * we got the Receive Status Vector (64B RSB or register)
  1506. */
  1507. dma_flag = dma_length_status & 0xffff;
  1508. len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
  1509. netif_dbg(priv, rx_status, dev,
  1510. "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
  1511. __func__, p_index, ring->c_index,
  1512. ring->read_ptr, dma_length_status);
  1513. if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
  1514. netif_err(priv, rx_status, dev,
  1515. "dropping fragmented packet!\n");
  1516. ring->errors++;
  1517. dev_kfree_skb_any(skb);
  1518. goto next;
  1519. }
  1520. /* report errors */
  1521. if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
  1522. DMA_RX_OV |
  1523. DMA_RX_NO |
  1524. DMA_RX_LG |
  1525. DMA_RX_RXER))) {
  1526. netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
  1527. (unsigned int)dma_flag);
  1528. if (dma_flag & DMA_RX_CRC_ERROR)
  1529. dev->stats.rx_crc_errors++;
  1530. if (dma_flag & DMA_RX_OV)
  1531. dev->stats.rx_over_errors++;
  1532. if (dma_flag & DMA_RX_NO)
  1533. dev->stats.rx_frame_errors++;
  1534. if (dma_flag & DMA_RX_LG)
  1535. dev->stats.rx_length_errors++;
  1536. dev->stats.rx_errors++;
  1537. dev_kfree_skb_any(skb);
  1538. goto next;
  1539. } /* error packet */
  1540. chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
  1541. priv->desc_rxchk_en;
  1542. skb_put(skb, len);
  1543. if (priv->desc_64b_en) {
  1544. skb_pull(skb, 64);
  1545. len -= 64;
  1546. }
  1547. if (likely(chksum_ok))
  1548. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1549. /* remove hardware 2bytes added for IP alignment */
  1550. skb_pull(skb, 2);
  1551. len -= 2;
  1552. if (priv->crc_fwd_en) {
  1553. skb_trim(skb, len - ETH_FCS_LEN);
  1554. len -= ETH_FCS_LEN;
  1555. }
  1556. /*Finish setting up the received SKB and send it to the kernel*/
  1557. skb->protocol = eth_type_trans(skb, priv->dev);
  1558. ring->packets++;
  1559. ring->bytes += len;
  1560. if (dma_flag & DMA_RX_MULT)
  1561. dev->stats.multicast++;
  1562. /* Notify kernel */
  1563. napi_gro_receive(&ring->napi, skb);
  1564. netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
  1565. next:
  1566. rxpktprocessed++;
  1567. if (likely(ring->read_ptr < ring->end_ptr))
  1568. ring->read_ptr++;
  1569. else
  1570. ring->read_ptr = ring->cb_ptr;
  1571. ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
  1572. bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
  1573. }
  1574. return rxpktprocessed;
  1575. }
  1576. /* Rx NAPI polling method */
  1577. static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
  1578. {
  1579. struct bcmgenet_rx_ring *ring = container_of(napi,
  1580. struct bcmgenet_rx_ring, napi);
  1581. unsigned int work_done;
  1582. work_done = bcmgenet_desc_rx(ring, budget);
  1583. if (work_done < budget) {
  1584. napi_complete_done(napi, work_done);
  1585. ring->int_enable(ring);
  1586. }
  1587. return work_done;
  1588. }
  1589. /* Assign skb to RX DMA descriptor. */
  1590. static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
  1591. struct bcmgenet_rx_ring *ring)
  1592. {
  1593. struct enet_cb *cb;
  1594. struct sk_buff *skb;
  1595. int i;
  1596. netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
  1597. /* loop here for each buffer needing assign */
  1598. for (i = 0; i < ring->size; i++) {
  1599. cb = ring->cbs + i;
  1600. skb = bcmgenet_rx_refill(priv, cb);
  1601. if (skb)
  1602. dev_kfree_skb_any(skb);
  1603. if (!cb->skb)
  1604. return -ENOMEM;
  1605. }
  1606. return 0;
  1607. }
  1608. static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
  1609. {
  1610. struct device *kdev = &priv->pdev->dev;
  1611. struct enet_cb *cb;
  1612. int i;
  1613. for (i = 0; i < priv->num_rx_bds; i++) {
  1614. cb = &priv->rx_cbs[i];
  1615. if (dma_unmap_addr(cb, dma_addr)) {
  1616. dma_unmap_single(kdev,
  1617. dma_unmap_addr(cb, dma_addr),
  1618. priv->rx_buf_len, DMA_FROM_DEVICE);
  1619. dma_unmap_addr_set(cb, dma_addr, 0);
  1620. }
  1621. if (cb->skb)
  1622. bcmgenet_free_cb(cb);
  1623. }
  1624. }
  1625. static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
  1626. {
  1627. u32 reg;
  1628. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1629. if (enable)
  1630. reg |= mask;
  1631. else
  1632. reg &= ~mask;
  1633. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1634. /* UniMAC stops on a packet boundary, wait for a full-size packet
  1635. * to be processed
  1636. */
  1637. if (enable == 0)
  1638. usleep_range(1000, 2000);
  1639. }
  1640. static int reset_umac(struct bcmgenet_priv *priv)
  1641. {
  1642. struct device *kdev = &priv->pdev->dev;
  1643. unsigned int timeout = 0;
  1644. u32 reg;
  1645. /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
  1646. bcmgenet_rbuf_ctrl_set(priv, 0);
  1647. udelay(10);
  1648. /* disable MAC while updating its registers */
  1649. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1650. /* issue soft reset, wait for it to complete */
  1651. bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
  1652. while (timeout++ < 1000) {
  1653. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1654. if (!(reg & CMD_SW_RESET))
  1655. return 0;
  1656. udelay(1);
  1657. }
  1658. if (timeout == 1000) {
  1659. dev_err(kdev,
  1660. "timeout waiting for MAC to come out of reset\n");
  1661. return -ETIMEDOUT;
  1662. }
  1663. return 0;
  1664. }
  1665. static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
  1666. {
  1667. /* Mask all interrupts.*/
  1668. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1669. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1670. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1671. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1672. }
  1673. static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
  1674. {
  1675. u32 int0_enable = 0;
  1676. /* Monitor cable plug/unplugged event for internal PHY, external PHY
  1677. * and MoCA PHY
  1678. */
  1679. if (priv->internal_phy) {
  1680. int0_enable |= UMAC_IRQ_LINK_EVENT;
  1681. } else if (priv->ext_phy) {
  1682. int0_enable |= UMAC_IRQ_LINK_EVENT;
  1683. } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  1684. if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
  1685. int0_enable |= UMAC_IRQ_LINK_EVENT;
  1686. }
  1687. bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
  1688. }
  1689. static int init_umac(struct bcmgenet_priv *priv)
  1690. {
  1691. struct device *kdev = &priv->pdev->dev;
  1692. int ret;
  1693. u32 reg;
  1694. u32 int0_enable = 0;
  1695. dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
  1696. ret = reset_umac(priv);
  1697. if (ret)
  1698. return ret;
  1699. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1700. /* clear tx/rx counter */
  1701. bcmgenet_umac_writel(priv,
  1702. MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
  1703. UMAC_MIB_CTRL);
  1704. bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
  1705. bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1706. /* init rx registers, enable ip header optimization */
  1707. reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  1708. reg |= RBUF_ALIGN_2B;
  1709. bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
  1710. if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
  1711. bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
  1712. bcmgenet_intr_disable(priv);
  1713. /* Configure backpressure vectors for MoCA */
  1714. if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  1715. reg = bcmgenet_bp_mc_get(priv);
  1716. reg |= BIT(priv->hw_params->bp_in_en_shift);
  1717. /* bp_mask: back pressure mask */
  1718. if (netif_is_multiqueue(priv->dev))
  1719. reg |= priv->hw_params->bp_in_mask;
  1720. else
  1721. reg &= ~priv->hw_params->bp_in_mask;
  1722. bcmgenet_bp_mc_set(priv, reg);
  1723. }
  1724. /* Enable MDIO interrupts on GENET v3+ */
  1725. if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
  1726. int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
  1727. bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
  1728. dev_dbg(kdev, "done init umac\n");
  1729. return 0;
  1730. }
  1731. /* Initialize a Tx ring along with corresponding hardware registers */
  1732. static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
  1733. unsigned int index, unsigned int size,
  1734. unsigned int start_ptr, unsigned int end_ptr)
  1735. {
  1736. struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
  1737. u32 words_per_bd = WORDS_PER_BD(priv);
  1738. u32 flow_period_val = 0;
  1739. spin_lock_init(&ring->lock);
  1740. ring->priv = priv;
  1741. ring->index = index;
  1742. if (index == DESC_INDEX) {
  1743. ring->queue = 0;
  1744. ring->int_enable = bcmgenet_tx_ring16_int_enable;
  1745. ring->int_disable = bcmgenet_tx_ring16_int_disable;
  1746. } else {
  1747. ring->queue = index + 1;
  1748. ring->int_enable = bcmgenet_tx_ring_int_enable;
  1749. ring->int_disable = bcmgenet_tx_ring_int_disable;
  1750. }
  1751. ring->cbs = priv->tx_cbs + start_ptr;
  1752. ring->size = size;
  1753. ring->clean_ptr = start_ptr;
  1754. ring->c_index = 0;
  1755. ring->free_bds = size;
  1756. ring->write_ptr = start_ptr;
  1757. ring->cb_ptr = start_ptr;
  1758. ring->end_ptr = end_ptr - 1;
  1759. ring->prod_index = 0;
  1760. /* Set flow period for ring != 16 */
  1761. if (index != DESC_INDEX)
  1762. flow_period_val = ENET_MAX_MTU_SIZE << 16;
  1763. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
  1764. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
  1765. bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
  1766. /* Disable rate control for now */
  1767. bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
  1768. TDMA_FLOW_PERIOD);
  1769. bcmgenet_tdma_ring_writel(priv, index,
  1770. ((size << DMA_RING_SIZE_SHIFT) |
  1771. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1772. /* Set start and end address, read and write pointers */
  1773. bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1774. DMA_START_ADDR);
  1775. bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1776. TDMA_READ_PTR);
  1777. bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1778. TDMA_WRITE_PTR);
  1779. bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
  1780. DMA_END_ADDR);
  1781. }
  1782. /* Initialize a RDMA ring */
  1783. static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
  1784. unsigned int index, unsigned int size,
  1785. unsigned int start_ptr, unsigned int end_ptr)
  1786. {
  1787. struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
  1788. u32 words_per_bd = WORDS_PER_BD(priv);
  1789. int ret;
  1790. ring->priv = priv;
  1791. ring->index = index;
  1792. if (index == DESC_INDEX) {
  1793. ring->int_enable = bcmgenet_rx_ring16_int_enable;
  1794. ring->int_disable = bcmgenet_rx_ring16_int_disable;
  1795. } else {
  1796. ring->int_enable = bcmgenet_rx_ring_int_enable;
  1797. ring->int_disable = bcmgenet_rx_ring_int_disable;
  1798. }
  1799. ring->cbs = priv->rx_cbs + start_ptr;
  1800. ring->size = size;
  1801. ring->c_index = 0;
  1802. ring->read_ptr = start_ptr;
  1803. ring->cb_ptr = start_ptr;
  1804. ring->end_ptr = end_ptr - 1;
  1805. ret = bcmgenet_alloc_rx_buffers(priv, ring);
  1806. if (ret)
  1807. return ret;
  1808. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
  1809. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
  1810. bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
  1811. bcmgenet_rdma_ring_writel(priv, index,
  1812. ((size << DMA_RING_SIZE_SHIFT) |
  1813. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1814. bcmgenet_rdma_ring_writel(priv, index,
  1815. (DMA_FC_THRESH_LO <<
  1816. DMA_XOFF_THRESHOLD_SHIFT) |
  1817. DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
  1818. /* Set start and end address, read and write pointers */
  1819. bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1820. DMA_START_ADDR);
  1821. bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1822. RDMA_READ_PTR);
  1823. bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1824. RDMA_WRITE_PTR);
  1825. bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
  1826. DMA_END_ADDR);
  1827. return ret;
  1828. }
  1829. static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
  1830. {
  1831. unsigned int i;
  1832. struct bcmgenet_tx_ring *ring;
  1833. for (i = 0; i < priv->hw_params->tx_queues; ++i) {
  1834. ring = &priv->tx_rings[i];
  1835. netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
  1836. }
  1837. ring = &priv->tx_rings[DESC_INDEX];
  1838. netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
  1839. }
  1840. static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
  1841. {
  1842. unsigned int i;
  1843. u32 int0_enable = UMAC_IRQ_TXDMA_DONE;
  1844. u32 int1_enable = 0;
  1845. struct bcmgenet_tx_ring *ring;
  1846. for (i = 0; i < priv->hw_params->tx_queues; ++i) {
  1847. ring = &priv->tx_rings[i];
  1848. napi_enable(&ring->napi);
  1849. int1_enable |= (1 << i);
  1850. }
  1851. ring = &priv->tx_rings[DESC_INDEX];
  1852. napi_enable(&ring->napi);
  1853. bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
  1854. bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
  1855. }
  1856. static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
  1857. {
  1858. unsigned int i;
  1859. u32 int0_disable = UMAC_IRQ_TXDMA_DONE;
  1860. u32 int1_disable = 0xffff;
  1861. struct bcmgenet_tx_ring *ring;
  1862. bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
  1863. bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
  1864. for (i = 0; i < priv->hw_params->tx_queues; ++i) {
  1865. ring = &priv->tx_rings[i];
  1866. napi_disable(&ring->napi);
  1867. }
  1868. ring = &priv->tx_rings[DESC_INDEX];
  1869. napi_disable(&ring->napi);
  1870. }
  1871. static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
  1872. {
  1873. unsigned int i;
  1874. struct bcmgenet_tx_ring *ring;
  1875. for (i = 0; i < priv->hw_params->tx_queues; ++i) {
  1876. ring = &priv->tx_rings[i];
  1877. netif_napi_del(&ring->napi);
  1878. }
  1879. ring = &priv->tx_rings[DESC_INDEX];
  1880. netif_napi_del(&ring->napi);
  1881. }
  1882. /* Initialize Tx queues
  1883. *
  1884. * Queues 0-3 are priority-based, each one has 32 descriptors,
  1885. * with queue 0 being the highest priority queue.
  1886. *
  1887. * Queue 16 is the default Tx queue with
  1888. * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
  1889. *
  1890. * The transmit control block pool is then partitioned as follows:
  1891. * - Tx queue 0 uses tx_cbs[0..31]
  1892. * - Tx queue 1 uses tx_cbs[32..63]
  1893. * - Tx queue 2 uses tx_cbs[64..95]
  1894. * - Tx queue 3 uses tx_cbs[96..127]
  1895. * - Tx queue 16 uses tx_cbs[128..255]
  1896. */
  1897. static void bcmgenet_init_tx_queues(struct net_device *dev)
  1898. {
  1899. struct bcmgenet_priv *priv = netdev_priv(dev);
  1900. u32 i, dma_enable;
  1901. u32 dma_ctrl, ring_cfg;
  1902. u32 dma_priority[3] = {0, 0, 0};
  1903. dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1904. dma_enable = dma_ctrl & DMA_EN;
  1905. dma_ctrl &= ~DMA_EN;
  1906. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1907. dma_ctrl = 0;
  1908. ring_cfg = 0;
  1909. /* Enable strict priority arbiter mode */
  1910. bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
  1911. /* Initialize Tx priority queues */
  1912. for (i = 0; i < priv->hw_params->tx_queues; i++) {
  1913. bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
  1914. i * priv->hw_params->tx_bds_per_q,
  1915. (i + 1) * priv->hw_params->tx_bds_per_q);
  1916. ring_cfg |= (1 << i);
  1917. dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
  1918. dma_priority[DMA_PRIO_REG_INDEX(i)] |=
  1919. ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
  1920. }
  1921. /* Initialize Tx default queue 16 */
  1922. bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
  1923. priv->hw_params->tx_queues *
  1924. priv->hw_params->tx_bds_per_q,
  1925. TOTAL_DESC);
  1926. ring_cfg |= (1 << DESC_INDEX);
  1927. dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
  1928. dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
  1929. ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
  1930. DMA_PRIO_REG_SHIFT(DESC_INDEX));
  1931. /* Set Tx queue priorities */
  1932. bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
  1933. bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
  1934. bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
  1935. /* Initialize Tx NAPI */
  1936. bcmgenet_init_tx_napi(priv);
  1937. /* Enable Tx queues */
  1938. bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
  1939. /* Enable Tx DMA */
  1940. if (dma_enable)
  1941. dma_ctrl |= DMA_EN;
  1942. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1943. }
  1944. static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
  1945. {
  1946. unsigned int i;
  1947. struct bcmgenet_rx_ring *ring;
  1948. for (i = 0; i < priv->hw_params->rx_queues; ++i) {
  1949. ring = &priv->rx_rings[i];
  1950. netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
  1951. }
  1952. ring = &priv->rx_rings[DESC_INDEX];
  1953. netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
  1954. }
  1955. static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
  1956. {
  1957. unsigned int i;
  1958. u32 int0_enable = UMAC_IRQ_RXDMA_DONE;
  1959. u32 int1_enable = 0;
  1960. struct bcmgenet_rx_ring *ring;
  1961. for (i = 0; i < priv->hw_params->rx_queues; ++i) {
  1962. ring = &priv->rx_rings[i];
  1963. napi_enable(&ring->napi);
  1964. int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
  1965. }
  1966. ring = &priv->rx_rings[DESC_INDEX];
  1967. napi_enable(&ring->napi);
  1968. bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
  1969. bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
  1970. }
  1971. static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
  1972. {
  1973. unsigned int i;
  1974. u32 int0_disable = UMAC_IRQ_RXDMA_DONE;
  1975. u32 int1_disable = 0xffff << UMAC_IRQ1_RX_INTR_SHIFT;
  1976. struct bcmgenet_rx_ring *ring;
  1977. bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
  1978. bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
  1979. for (i = 0; i < priv->hw_params->rx_queues; ++i) {
  1980. ring = &priv->rx_rings[i];
  1981. napi_disable(&ring->napi);
  1982. }
  1983. ring = &priv->rx_rings[DESC_INDEX];
  1984. napi_disable(&ring->napi);
  1985. }
  1986. static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
  1987. {
  1988. unsigned int i;
  1989. struct bcmgenet_rx_ring *ring;
  1990. for (i = 0; i < priv->hw_params->rx_queues; ++i) {
  1991. ring = &priv->rx_rings[i];
  1992. netif_napi_del(&ring->napi);
  1993. }
  1994. ring = &priv->rx_rings[DESC_INDEX];
  1995. netif_napi_del(&ring->napi);
  1996. }
  1997. /* Initialize Rx queues
  1998. *
  1999. * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
  2000. * used to direct traffic to these queues.
  2001. *
  2002. * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
  2003. */
  2004. static int bcmgenet_init_rx_queues(struct net_device *dev)
  2005. {
  2006. struct bcmgenet_priv *priv = netdev_priv(dev);
  2007. u32 i;
  2008. u32 dma_enable;
  2009. u32 dma_ctrl;
  2010. u32 ring_cfg;
  2011. int ret;
  2012. dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
  2013. dma_enable = dma_ctrl & DMA_EN;
  2014. dma_ctrl &= ~DMA_EN;
  2015. bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
  2016. dma_ctrl = 0;
  2017. ring_cfg = 0;
  2018. /* Initialize Rx priority queues */
  2019. for (i = 0; i < priv->hw_params->rx_queues; i++) {
  2020. ret = bcmgenet_init_rx_ring(priv, i,
  2021. priv->hw_params->rx_bds_per_q,
  2022. i * priv->hw_params->rx_bds_per_q,
  2023. (i + 1) *
  2024. priv->hw_params->rx_bds_per_q);
  2025. if (ret)
  2026. return ret;
  2027. ring_cfg |= (1 << i);
  2028. dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
  2029. }
  2030. /* Initialize Rx default queue 16 */
  2031. ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
  2032. priv->hw_params->rx_queues *
  2033. priv->hw_params->rx_bds_per_q,
  2034. TOTAL_DESC);
  2035. if (ret)
  2036. return ret;
  2037. ring_cfg |= (1 << DESC_INDEX);
  2038. dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
  2039. /* Initialize Rx NAPI */
  2040. bcmgenet_init_rx_napi(priv);
  2041. /* Enable rings */
  2042. bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
  2043. /* Configure ring as descriptor ring and re-enable DMA if enabled */
  2044. if (dma_enable)
  2045. dma_ctrl |= DMA_EN;
  2046. bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
  2047. return 0;
  2048. }
  2049. static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
  2050. {
  2051. int ret = 0;
  2052. int timeout = 0;
  2053. u32 reg;
  2054. u32 dma_ctrl;
  2055. int i;
  2056. /* Disable TDMA to stop add more frames in TX DMA */
  2057. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  2058. reg &= ~DMA_EN;
  2059. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  2060. /* Check TDMA status register to confirm TDMA is disabled */
  2061. while (timeout++ < DMA_TIMEOUT_VAL) {
  2062. reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
  2063. if (reg & DMA_DISABLED)
  2064. break;
  2065. udelay(1);
  2066. }
  2067. if (timeout == DMA_TIMEOUT_VAL) {
  2068. netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
  2069. ret = -ETIMEDOUT;
  2070. }
  2071. /* Wait 10ms for packet drain in both tx and rx dma */
  2072. usleep_range(10000, 20000);
  2073. /* Disable RDMA */
  2074. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  2075. reg &= ~DMA_EN;
  2076. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  2077. timeout = 0;
  2078. /* Check RDMA status register to confirm RDMA is disabled */
  2079. while (timeout++ < DMA_TIMEOUT_VAL) {
  2080. reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
  2081. if (reg & DMA_DISABLED)
  2082. break;
  2083. udelay(1);
  2084. }
  2085. if (timeout == DMA_TIMEOUT_VAL) {
  2086. netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
  2087. ret = -ETIMEDOUT;
  2088. }
  2089. dma_ctrl = 0;
  2090. for (i = 0; i < priv->hw_params->rx_queues; i++)
  2091. dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
  2092. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  2093. reg &= ~dma_ctrl;
  2094. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  2095. dma_ctrl = 0;
  2096. for (i = 0; i < priv->hw_params->tx_queues; i++)
  2097. dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
  2098. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  2099. reg &= ~dma_ctrl;
  2100. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  2101. return ret;
  2102. }
  2103. static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
  2104. {
  2105. int i;
  2106. struct netdev_queue *txq;
  2107. bcmgenet_fini_rx_napi(priv);
  2108. bcmgenet_fini_tx_napi(priv);
  2109. /* disable DMA */
  2110. bcmgenet_dma_teardown(priv);
  2111. for (i = 0; i < priv->num_tx_bds; i++) {
  2112. if (priv->tx_cbs[i].skb != NULL) {
  2113. dev_kfree_skb(priv->tx_cbs[i].skb);
  2114. priv->tx_cbs[i].skb = NULL;
  2115. }
  2116. }
  2117. for (i = 0; i < priv->hw_params->tx_queues; i++) {
  2118. txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
  2119. netdev_tx_reset_queue(txq);
  2120. }
  2121. txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
  2122. netdev_tx_reset_queue(txq);
  2123. bcmgenet_free_rx_buffers(priv);
  2124. kfree(priv->rx_cbs);
  2125. kfree(priv->tx_cbs);
  2126. }
  2127. /* init_edma: Initialize DMA control register */
  2128. static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
  2129. {
  2130. int ret;
  2131. unsigned int i;
  2132. struct enet_cb *cb;
  2133. netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
  2134. /* Initialize common Rx ring structures */
  2135. priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
  2136. priv->num_rx_bds = TOTAL_DESC;
  2137. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
  2138. GFP_KERNEL);
  2139. if (!priv->rx_cbs)
  2140. return -ENOMEM;
  2141. for (i = 0; i < priv->num_rx_bds; i++) {
  2142. cb = priv->rx_cbs + i;
  2143. cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
  2144. }
  2145. /* Initialize common TX ring structures */
  2146. priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
  2147. priv->num_tx_bds = TOTAL_DESC;
  2148. priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
  2149. GFP_KERNEL);
  2150. if (!priv->tx_cbs) {
  2151. kfree(priv->rx_cbs);
  2152. return -ENOMEM;
  2153. }
  2154. for (i = 0; i < priv->num_tx_bds; i++) {
  2155. cb = priv->tx_cbs + i;
  2156. cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
  2157. }
  2158. /* Init rDma */
  2159. bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  2160. /* Initialize Rx queues */
  2161. ret = bcmgenet_init_rx_queues(priv->dev);
  2162. if (ret) {
  2163. netdev_err(priv->dev, "failed to initialize Rx queues\n");
  2164. bcmgenet_free_rx_buffers(priv);
  2165. kfree(priv->rx_cbs);
  2166. kfree(priv->tx_cbs);
  2167. return ret;
  2168. }
  2169. /* Init tDma */
  2170. bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  2171. /* Initialize Tx queues */
  2172. bcmgenet_init_tx_queues(priv->dev);
  2173. return 0;
  2174. }
  2175. /* Interrupt bottom half */
  2176. static void bcmgenet_irq_task(struct work_struct *work)
  2177. {
  2178. unsigned long flags;
  2179. unsigned int status;
  2180. struct bcmgenet_priv *priv = container_of(
  2181. work, struct bcmgenet_priv, bcmgenet_irq_work);
  2182. netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
  2183. spin_lock_irqsave(&priv->lock, flags);
  2184. status = priv->irq0_stat;
  2185. priv->irq0_stat = 0;
  2186. spin_unlock_irqrestore(&priv->lock, flags);
  2187. if (status & UMAC_IRQ_MPD_R) {
  2188. netif_dbg(priv, wol, priv->dev,
  2189. "magic packet detected, waking up\n");
  2190. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  2191. }
  2192. /* Link UP/DOWN event */
  2193. if (status & UMAC_IRQ_LINK_EVENT)
  2194. phy_mac_interrupt(priv->phydev,
  2195. !!(status & UMAC_IRQ_LINK_UP));
  2196. }
  2197. /* bcmgenet_isr1: handle Rx and Tx priority queues */
  2198. static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
  2199. {
  2200. struct bcmgenet_priv *priv = dev_id;
  2201. struct bcmgenet_rx_ring *rx_ring;
  2202. struct bcmgenet_tx_ring *tx_ring;
  2203. unsigned int index, status;
  2204. /* Read irq status */
  2205. status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
  2206. ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  2207. /* clear interrupts */
  2208. bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
  2209. netif_dbg(priv, intr, priv->dev,
  2210. "%s: IRQ=0x%x\n", __func__, status);
  2211. /* Check Rx priority queue interrupts */
  2212. for (index = 0; index < priv->hw_params->rx_queues; index++) {
  2213. if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
  2214. continue;
  2215. rx_ring = &priv->rx_rings[index];
  2216. if (likely(napi_schedule_prep(&rx_ring->napi))) {
  2217. rx_ring->int_disable(rx_ring);
  2218. __napi_schedule_irqoff(&rx_ring->napi);
  2219. }
  2220. }
  2221. /* Check Tx priority queue interrupts */
  2222. for (index = 0; index < priv->hw_params->tx_queues; index++) {
  2223. if (!(status & BIT(index)))
  2224. continue;
  2225. tx_ring = &priv->tx_rings[index];
  2226. if (likely(napi_schedule_prep(&tx_ring->napi))) {
  2227. tx_ring->int_disable(tx_ring);
  2228. __napi_schedule_irqoff(&tx_ring->napi);
  2229. }
  2230. }
  2231. return IRQ_HANDLED;
  2232. }
  2233. /* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
  2234. static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
  2235. {
  2236. struct bcmgenet_priv *priv = dev_id;
  2237. struct bcmgenet_rx_ring *rx_ring;
  2238. struct bcmgenet_tx_ring *tx_ring;
  2239. unsigned int status;
  2240. unsigned long flags;
  2241. /* Read irq status */
  2242. status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
  2243. ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  2244. /* clear interrupts */
  2245. bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
  2246. netif_dbg(priv, intr, priv->dev,
  2247. "IRQ=0x%x\n", status);
  2248. if (status & UMAC_IRQ_RXDMA_DONE) {
  2249. rx_ring = &priv->rx_rings[DESC_INDEX];
  2250. if (likely(napi_schedule_prep(&rx_ring->napi))) {
  2251. rx_ring->int_disable(rx_ring);
  2252. __napi_schedule_irqoff(&rx_ring->napi);
  2253. }
  2254. }
  2255. if (status & UMAC_IRQ_TXDMA_DONE) {
  2256. tx_ring = &priv->tx_rings[DESC_INDEX];
  2257. if (likely(napi_schedule_prep(&tx_ring->napi))) {
  2258. tx_ring->int_disable(tx_ring);
  2259. __napi_schedule_irqoff(&tx_ring->napi);
  2260. }
  2261. }
  2262. if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
  2263. UMAC_IRQ_PHY_DET_F |
  2264. UMAC_IRQ_LINK_EVENT |
  2265. UMAC_IRQ_HFB_SM |
  2266. UMAC_IRQ_HFB_MM)) {
  2267. /* all other interested interrupts handled in bottom half */
  2268. schedule_work(&priv->bcmgenet_irq_work);
  2269. }
  2270. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  2271. status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
  2272. wake_up(&priv->wq);
  2273. }
  2274. /* all other interested interrupts handled in bottom half */
  2275. status &= (UMAC_IRQ_LINK_EVENT |
  2276. UMAC_IRQ_MPD_R);
  2277. if (status) {
  2278. /* Save irq status for bottom-half processing. */
  2279. spin_lock_irqsave(&priv->lock, flags);
  2280. priv->irq0_stat |= status;
  2281. spin_unlock_irqrestore(&priv->lock, flags);
  2282. schedule_work(&priv->bcmgenet_irq_work);
  2283. }
  2284. return IRQ_HANDLED;
  2285. }
  2286. static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
  2287. {
  2288. struct bcmgenet_priv *priv = dev_id;
  2289. pm_wakeup_event(&priv->pdev->dev, 0);
  2290. return IRQ_HANDLED;
  2291. }
  2292. #ifdef CONFIG_NET_POLL_CONTROLLER
  2293. static void bcmgenet_poll_controller(struct net_device *dev)
  2294. {
  2295. struct bcmgenet_priv *priv = netdev_priv(dev);
  2296. /* Invoke the main RX/TX interrupt handler */
  2297. disable_irq(priv->irq0);
  2298. bcmgenet_isr0(priv->irq0, priv);
  2299. enable_irq(priv->irq0);
  2300. /* And the interrupt handler for RX/TX priority queues */
  2301. disable_irq(priv->irq1);
  2302. bcmgenet_isr1(priv->irq1, priv);
  2303. enable_irq(priv->irq1);
  2304. }
  2305. #endif
  2306. static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
  2307. {
  2308. u32 reg;
  2309. reg = bcmgenet_rbuf_ctrl_get(priv);
  2310. reg |= BIT(1);
  2311. bcmgenet_rbuf_ctrl_set(priv, reg);
  2312. udelay(10);
  2313. reg &= ~BIT(1);
  2314. bcmgenet_rbuf_ctrl_set(priv, reg);
  2315. udelay(10);
  2316. }
  2317. static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
  2318. unsigned char *addr)
  2319. {
  2320. bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  2321. (addr[2] << 8) | addr[3], UMAC_MAC0);
  2322. bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  2323. }
  2324. /* Returns a reusable dma control register value */
  2325. static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
  2326. {
  2327. u32 reg;
  2328. u32 dma_ctrl;
  2329. /* disable DMA */
  2330. dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
  2331. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  2332. reg &= ~dma_ctrl;
  2333. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  2334. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  2335. reg &= ~dma_ctrl;
  2336. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  2337. bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
  2338. udelay(10);
  2339. bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
  2340. return dma_ctrl;
  2341. }
  2342. static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
  2343. {
  2344. u32 reg;
  2345. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  2346. reg |= dma_ctrl;
  2347. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  2348. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  2349. reg |= dma_ctrl;
  2350. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  2351. }
  2352. /* bcmgenet_hfb_clear
  2353. *
  2354. * Clear Hardware Filter Block and disable all filtering.
  2355. */
  2356. static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
  2357. {
  2358. u32 i;
  2359. bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
  2360. bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
  2361. bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
  2362. for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
  2363. bcmgenet_rdma_writel(priv, 0x0, i);
  2364. for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
  2365. bcmgenet_hfb_reg_writel(priv, 0x0,
  2366. HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
  2367. for (i = 0; i < priv->hw_params->hfb_filter_cnt *
  2368. priv->hw_params->hfb_filter_size; i++)
  2369. bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
  2370. }
  2371. static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
  2372. {
  2373. if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
  2374. return;
  2375. bcmgenet_hfb_clear(priv);
  2376. }
  2377. static void bcmgenet_netif_start(struct net_device *dev)
  2378. {
  2379. struct bcmgenet_priv *priv = netdev_priv(dev);
  2380. /* Start the network engine */
  2381. bcmgenet_enable_rx_napi(priv);
  2382. bcmgenet_enable_tx_napi(priv);
  2383. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
  2384. netif_tx_start_all_queues(dev);
  2385. /* Monitor link interrupts now */
  2386. bcmgenet_link_intr_enable(priv);
  2387. phy_start(priv->phydev);
  2388. }
  2389. static int bcmgenet_open(struct net_device *dev)
  2390. {
  2391. struct bcmgenet_priv *priv = netdev_priv(dev);
  2392. unsigned long dma_ctrl;
  2393. u32 reg;
  2394. int ret;
  2395. netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
  2396. /* Turn on the clock */
  2397. clk_prepare_enable(priv->clk);
  2398. /* If this is an internal GPHY, power it back on now, before UniMAC is
  2399. * brought out of reset as absolutely no UniMAC activity is allowed
  2400. */
  2401. if (priv->internal_phy)
  2402. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  2403. /* take MAC out of reset */
  2404. bcmgenet_umac_reset(priv);
  2405. ret = init_umac(priv);
  2406. if (ret)
  2407. goto err_clk_disable;
  2408. /* disable ethernet MAC while updating its registers */
  2409. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  2410. /* Make sure we reflect the value of CRC_CMD_FWD */
  2411. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  2412. priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
  2413. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  2414. if (priv->internal_phy) {
  2415. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  2416. reg |= EXT_ENERGY_DET_MASK;
  2417. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  2418. }
  2419. /* Disable RX/TX DMA and flush TX queues */
  2420. dma_ctrl = bcmgenet_dma_disable(priv);
  2421. /* Reinitialize TDMA and RDMA and SW housekeeping */
  2422. ret = bcmgenet_init_dma(priv);
  2423. if (ret) {
  2424. netdev_err(dev, "failed to initialize DMA\n");
  2425. goto err_clk_disable;
  2426. }
  2427. /* Always enable ring 16 - descriptor ring */
  2428. bcmgenet_enable_dma(priv, dma_ctrl);
  2429. /* HFB init */
  2430. bcmgenet_hfb_init(priv);
  2431. ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
  2432. dev->name, priv);
  2433. if (ret < 0) {
  2434. netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
  2435. goto err_fini_dma;
  2436. }
  2437. ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
  2438. dev->name, priv);
  2439. if (ret < 0) {
  2440. netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
  2441. goto err_irq0;
  2442. }
  2443. ret = bcmgenet_mii_probe(dev);
  2444. if (ret) {
  2445. netdev_err(dev, "failed to connect to PHY\n");
  2446. goto err_irq1;
  2447. }
  2448. bcmgenet_netif_start(dev);
  2449. return 0;
  2450. err_irq1:
  2451. free_irq(priv->irq1, priv);
  2452. err_irq0:
  2453. free_irq(priv->irq0, priv);
  2454. err_fini_dma:
  2455. bcmgenet_fini_dma(priv);
  2456. err_clk_disable:
  2457. if (priv->internal_phy)
  2458. bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  2459. clk_disable_unprepare(priv->clk);
  2460. return ret;
  2461. }
  2462. static void bcmgenet_netif_stop(struct net_device *dev)
  2463. {
  2464. struct bcmgenet_priv *priv = netdev_priv(dev);
  2465. netif_tx_stop_all_queues(dev);
  2466. phy_stop(priv->phydev);
  2467. bcmgenet_intr_disable(priv);
  2468. bcmgenet_disable_rx_napi(priv);
  2469. bcmgenet_disable_tx_napi(priv);
  2470. /* Wait for pending work items to complete. Since interrupts are
  2471. * disabled no new work will be scheduled.
  2472. */
  2473. cancel_work_sync(&priv->bcmgenet_irq_work);
  2474. priv->old_link = -1;
  2475. priv->old_speed = -1;
  2476. priv->old_duplex = -1;
  2477. priv->old_pause = -1;
  2478. }
  2479. static int bcmgenet_close(struct net_device *dev)
  2480. {
  2481. struct bcmgenet_priv *priv = netdev_priv(dev);
  2482. int ret;
  2483. netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
  2484. bcmgenet_netif_stop(dev);
  2485. /* Really kill the PHY state machine and disconnect from it */
  2486. phy_disconnect(priv->phydev);
  2487. /* Disable MAC receive */
  2488. umac_enable_set(priv, CMD_RX_EN, false);
  2489. ret = bcmgenet_dma_teardown(priv);
  2490. if (ret)
  2491. return ret;
  2492. /* Disable MAC transmit. TX DMA disabled must be done before this */
  2493. umac_enable_set(priv, CMD_TX_EN, false);
  2494. /* tx reclaim */
  2495. bcmgenet_tx_reclaim_all(dev);
  2496. bcmgenet_fini_dma(priv);
  2497. free_irq(priv->irq0, priv);
  2498. free_irq(priv->irq1, priv);
  2499. if (priv->internal_phy)
  2500. ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  2501. clk_disable_unprepare(priv->clk);
  2502. return ret;
  2503. }
  2504. static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
  2505. {
  2506. struct bcmgenet_priv *priv = ring->priv;
  2507. u32 p_index, c_index, intsts, intmsk;
  2508. struct netdev_queue *txq;
  2509. unsigned int free_bds;
  2510. unsigned long flags;
  2511. bool txq_stopped;
  2512. if (!netif_msg_tx_err(priv))
  2513. return;
  2514. txq = netdev_get_tx_queue(priv->dev, ring->queue);
  2515. spin_lock_irqsave(&ring->lock, flags);
  2516. if (ring->index == DESC_INDEX) {
  2517. intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  2518. intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
  2519. } else {
  2520. intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  2521. intmsk = 1 << ring->index;
  2522. }
  2523. c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
  2524. p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
  2525. txq_stopped = netif_tx_queue_stopped(txq);
  2526. free_bds = ring->free_bds;
  2527. spin_unlock_irqrestore(&ring->lock, flags);
  2528. netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
  2529. "TX queue status: %s, interrupts: %s\n"
  2530. "(sw)free_bds: %d (sw)size: %d\n"
  2531. "(sw)p_index: %d (hw)p_index: %d\n"
  2532. "(sw)c_index: %d (hw)c_index: %d\n"
  2533. "(sw)clean_p: %d (sw)write_p: %d\n"
  2534. "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
  2535. ring->index, ring->queue,
  2536. txq_stopped ? "stopped" : "active",
  2537. intsts & intmsk ? "enabled" : "disabled",
  2538. free_bds, ring->size,
  2539. ring->prod_index, p_index & DMA_P_INDEX_MASK,
  2540. ring->c_index, c_index & DMA_C_INDEX_MASK,
  2541. ring->clean_ptr, ring->write_ptr,
  2542. ring->cb_ptr, ring->end_ptr);
  2543. }
  2544. static void bcmgenet_timeout(struct net_device *dev)
  2545. {
  2546. struct bcmgenet_priv *priv = netdev_priv(dev);
  2547. u32 int0_enable = 0;
  2548. u32 int1_enable = 0;
  2549. unsigned int q;
  2550. netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
  2551. for (q = 0; q < priv->hw_params->tx_queues; q++)
  2552. bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
  2553. bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
  2554. bcmgenet_tx_reclaim_all(dev);
  2555. for (q = 0; q < priv->hw_params->tx_queues; q++)
  2556. int1_enable |= (1 << q);
  2557. int0_enable = UMAC_IRQ_TXDMA_DONE;
  2558. /* Re-enable TX interrupts if disabled */
  2559. bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
  2560. bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
  2561. netif_trans_update(dev);
  2562. dev->stats.tx_errors++;
  2563. netif_tx_wake_all_queues(dev);
  2564. }
  2565. #define MAX_MC_COUNT 16
  2566. static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
  2567. unsigned char *addr,
  2568. int *i,
  2569. int *mc)
  2570. {
  2571. u32 reg;
  2572. bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
  2573. UMAC_MDF_ADDR + (*i * 4));
  2574. bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
  2575. addr[4] << 8 | addr[5],
  2576. UMAC_MDF_ADDR + ((*i + 1) * 4));
  2577. reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
  2578. reg |= (1 << (MAX_MC_COUNT - *mc));
  2579. bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
  2580. *i += 2;
  2581. (*mc)++;
  2582. }
  2583. static void bcmgenet_set_rx_mode(struct net_device *dev)
  2584. {
  2585. struct bcmgenet_priv *priv = netdev_priv(dev);
  2586. struct netdev_hw_addr *ha;
  2587. int i, mc;
  2588. u32 reg;
  2589. netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
  2590. /* Promiscuous mode */
  2591. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  2592. if (dev->flags & IFF_PROMISC) {
  2593. reg |= CMD_PROMISC;
  2594. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  2595. bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
  2596. return;
  2597. } else {
  2598. reg &= ~CMD_PROMISC;
  2599. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  2600. }
  2601. /* UniMac doesn't support ALLMULTI */
  2602. if (dev->flags & IFF_ALLMULTI) {
  2603. netdev_warn(dev, "ALLMULTI is not supported\n");
  2604. return;
  2605. }
  2606. /* update MDF filter */
  2607. i = 0;
  2608. mc = 0;
  2609. /* Broadcast */
  2610. bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
  2611. /* my own address.*/
  2612. bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
  2613. /* Unicast list*/
  2614. if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
  2615. return;
  2616. if (!netdev_uc_empty(dev))
  2617. netdev_for_each_uc_addr(ha, dev)
  2618. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  2619. /* Multicast */
  2620. if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
  2621. return;
  2622. netdev_for_each_mc_addr(ha, dev)
  2623. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  2624. }
  2625. /* Set the hardware MAC address. */
  2626. static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
  2627. {
  2628. struct sockaddr *addr = p;
  2629. /* Setting the MAC address at the hardware level is not possible
  2630. * without disabling the UniMAC RX/TX enable bits.
  2631. */
  2632. if (netif_running(dev))
  2633. return -EBUSY;
  2634. ether_addr_copy(dev->dev_addr, addr->sa_data);
  2635. return 0;
  2636. }
  2637. static struct net_device_stats *bcmgenet_get_stats(struct net_device *dev)
  2638. {
  2639. struct bcmgenet_priv *priv = netdev_priv(dev);
  2640. unsigned long tx_bytes = 0, tx_packets = 0;
  2641. unsigned long rx_bytes = 0, rx_packets = 0;
  2642. unsigned long rx_errors = 0, rx_dropped = 0;
  2643. struct bcmgenet_tx_ring *tx_ring;
  2644. struct bcmgenet_rx_ring *rx_ring;
  2645. unsigned int q;
  2646. for (q = 0; q < priv->hw_params->tx_queues; q++) {
  2647. tx_ring = &priv->tx_rings[q];
  2648. tx_bytes += tx_ring->bytes;
  2649. tx_packets += tx_ring->packets;
  2650. }
  2651. tx_ring = &priv->tx_rings[DESC_INDEX];
  2652. tx_bytes += tx_ring->bytes;
  2653. tx_packets += tx_ring->packets;
  2654. for (q = 0; q < priv->hw_params->rx_queues; q++) {
  2655. rx_ring = &priv->rx_rings[q];
  2656. rx_bytes += rx_ring->bytes;
  2657. rx_packets += rx_ring->packets;
  2658. rx_errors += rx_ring->errors;
  2659. rx_dropped += rx_ring->dropped;
  2660. }
  2661. rx_ring = &priv->rx_rings[DESC_INDEX];
  2662. rx_bytes += rx_ring->bytes;
  2663. rx_packets += rx_ring->packets;
  2664. rx_errors += rx_ring->errors;
  2665. rx_dropped += rx_ring->dropped;
  2666. dev->stats.tx_bytes = tx_bytes;
  2667. dev->stats.tx_packets = tx_packets;
  2668. dev->stats.rx_bytes = rx_bytes;
  2669. dev->stats.rx_packets = rx_packets;
  2670. dev->stats.rx_errors = rx_errors;
  2671. dev->stats.rx_missed_errors = rx_errors;
  2672. return &dev->stats;
  2673. }
  2674. static const struct net_device_ops bcmgenet_netdev_ops = {
  2675. .ndo_open = bcmgenet_open,
  2676. .ndo_stop = bcmgenet_close,
  2677. .ndo_start_xmit = bcmgenet_xmit,
  2678. .ndo_tx_timeout = bcmgenet_timeout,
  2679. .ndo_set_rx_mode = bcmgenet_set_rx_mode,
  2680. .ndo_set_mac_address = bcmgenet_set_mac_addr,
  2681. .ndo_do_ioctl = bcmgenet_ioctl,
  2682. .ndo_set_features = bcmgenet_set_features,
  2683. #ifdef CONFIG_NET_POLL_CONTROLLER
  2684. .ndo_poll_controller = bcmgenet_poll_controller,
  2685. #endif
  2686. .ndo_get_stats = bcmgenet_get_stats,
  2687. };
  2688. /* Array of GENET hardware parameters/characteristics */
  2689. static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
  2690. [GENET_V1] = {
  2691. .tx_queues = 0,
  2692. .tx_bds_per_q = 0,
  2693. .rx_queues = 0,
  2694. .rx_bds_per_q = 0,
  2695. .bp_in_en_shift = 16,
  2696. .bp_in_mask = 0xffff,
  2697. .hfb_filter_cnt = 16,
  2698. .qtag_mask = 0x1F,
  2699. .hfb_offset = 0x1000,
  2700. .rdma_offset = 0x2000,
  2701. .tdma_offset = 0x3000,
  2702. .words_per_bd = 2,
  2703. },
  2704. [GENET_V2] = {
  2705. .tx_queues = 4,
  2706. .tx_bds_per_q = 32,
  2707. .rx_queues = 0,
  2708. .rx_bds_per_q = 0,
  2709. .bp_in_en_shift = 16,
  2710. .bp_in_mask = 0xffff,
  2711. .hfb_filter_cnt = 16,
  2712. .qtag_mask = 0x1F,
  2713. .tbuf_offset = 0x0600,
  2714. .hfb_offset = 0x1000,
  2715. .hfb_reg_offset = 0x2000,
  2716. .rdma_offset = 0x3000,
  2717. .tdma_offset = 0x4000,
  2718. .words_per_bd = 2,
  2719. .flags = GENET_HAS_EXT,
  2720. },
  2721. [GENET_V3] = {
  2722. .tx_queues = 4,
  2723. .tx_bds_per_q = 32,
  2724. .rx_queues = 0,
  2725. .rx_bds_per_q = 0,
  2726. .bp_in_en_shift = 17,
  2727. .bp_in_mask = 0x1ffff,
  2728. .hfb_filter_cnt = 48,
  2729. .hfb_filter_size = 128,
  2730. .qtag_mask = 0x3F,
  2731. .tbuf_offset = 0x0600,
  2732. .hfb_offset = 0x8000,
  2733. .hfb_reg_offset = 0xfc00,
  2734. .rdma_offset = 0x10000,
  2735. .tdma_offset = 0x11000,
  2736. .words_per_bd = 2,
  2737. .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
  2738. GENET_HAS_MOCA_LINK_DET,
  2739. },
  2740. [GENET_V4] = {
  2741. .tx_queues = 4,
  2742. .tx_bds_per_q = 32,
  2743. .rx_queues = 0,
  2744. .rx_bds_per_q = 0,
  2745. .bp_in_en_shift = 17,
  2746. .bp_in_mask = 0x1ffff,
  2747. .hfb_filter_cnt = 48,
  2748. .hfb_filter_size = 128,
  2749. .qtag_mask = 0x3F,
  2750. .tbuf_offset = 0x0600,
  2751. .hfb_offset = 0x8000,
  2752. .hfb_reg_offset = 0xfc00,
  2753. .rdma_offset = 0x2000,
  2754. .tdma_offset = 0x4000,
  2755. .words_per_bd = 3,
  2756. .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
  2757. GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
  2758. },
  2759. [GENET_V5] = {
  2760. .tx_queues = 4,
  2761. .tx_bds_per_q = 32,
  2762. .rx_queues = 0,
  2763. .rx_bds_per_q = 0,
  2764. .bp_in_en_shift = 17,
  2765. .bp_in_mask = 0x1ffff,
  2766. .hfb_filter_cnt = 48,
  2767. .hfb_filter_size = 128,
  2768. .qtag_mask = 0x3F,
  2769. .tbuf_offset = 0x0600,
  2770. .hfb_offset = 0x8000,
  2771. .hfb_reg_offset = 0xfc00,
  2772. .rdma_offset = 0x2000,
  2773. .tdma_offset = 0x4000,
  2774. .words_per_bd = 3,
  2775. .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
  2776. GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
  2777. },
  2778. };
  2779. /* Infer hardware parameters from the detected GENET version */
  2780. static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
  2781. {
  2782. struct bcmgenet_hw_params *params;
  2783. u32 reg;
  2784. u8 major;
  2785. u16 gphy_rev;
  2786. if (GENET_IS_V5(priv) || GENET_IS_V4(priv)) {
  2787. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2788. genet_dma_ring_regs = genet_dma_ring_regs_v4;
  2789. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2790. } else if (GENET_IS_V3(priv)) {
  2791. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2792. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2793. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2794. } else if (GENET_IS_V2(priv)) {
  2795. bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
  2796. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2797. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2798. } else if (GENET_IS_V1(priv)) {
  2799. bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
  2800. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2801. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2802. }
  2803. /* enum genet_version starts at 1 */
  2804. priv->hw_params = &bcmgenet_hw_params[priv->version];
  2805. params = priv->hw_params;
  2806. /* Read GENET HW version */
  2807. reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
  2808. major = (reg >> 24 & 0x0f);
  2809. if (major == 6)
  2810. major = 5;
  2811. else if (major == 5)
  2812. major = 4;
  2813. else if (major == 0)
  2814. major = 1;
  2815. if (major != priv->version) {
  2816. dev_err(&priv->pdev->dev,
  2817. "GENET version mismatch, got: %d, configured for: %d\n",
  2818. major, priv->version);
  2819. }
  2820. /* Print the GENET core version */
  2821. dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
  2822. major, (reg >> 16) & 0x0f, reg & 0xffff);
  2823. /* Store the integrated PHY revision for the MDIO probing function
  2824. * to pass this information to the PHY driver. The PHY driver expects
  2825. * to find the PHY major revision in bits 15:8 while the GENET register
  2826. * stores that information in bits 7:0, account for that.
  2827. *
  2828. * On newer chips, starting with PHY revision G0, a new scheme is
  2829. * deployed similar to the Starfighter 2 switch with GPHY major
  2830. * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
  2831. * is reserved as well as special value 0x01ff, we have a small
  2832. * heuristic to check for the new GPHY revision and re-arrange things
  2833. * so the GPHY driver is happy.
  2834. */
  2835. gphy_rev = reg & 0xffff;
  2836. if (GENET_IS_V5(priv)) {
  2837. /* The EPHY revision should come from the MDIO registers of
  2838. * the PHY not from GENET.
  2839. */
  2840. if (gphy_rev != 0) {
  2841. pr_warn("GENET is reporting EPHY revision: 0x%04x\n",
  2842. gphy_rev);
  2843. }
  2844. /* This is reserved so should require special treatment */
  2845. } else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
  2846. pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
  2847. return;
  2848. /* This is the good old scheme, just GPHY major, no minor nor patch */
  2849. } else if ((gphy_rev & 0xf0) != 0) {
  2850. priv->gphy_rev = gphy_rev << 8;
  2851. /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
  2852. } else if ((gphy_rev & 0xff00) != 0) {
  2853. priv->gphy_rev = gphy_rev;
  2854. }
  2855. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  2856. if (!(params->flags & GENET_HAS_40BITS))
  2857. pr_warn("GENET does not support 40-bits PA\n");
  2858. #endif
  2859. pr_debug("Configuration for version: %d\n"
  2860. "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
  2861. "BP << en: %2d, BP msk: 0x%05x\n"
  2862. "HFB count: %2d, QTAQ msk: 0x%05x\n"
  2863. "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
  2864. "RDMA: 0x%05x, TDMA: 0x%05x\n"
  2865. "Words/BD: %d\n",
  2866. priv->version,
  2867. params->tx_queues, params->tx_bds_per_q,
  2868. params->rx_queues, params->rx_bds_per_q,
  2869. params->bp_in_en_shift, params->bp_in_mask,
  2870. params->hfb_filter_cnt, params->qtag_mask,
  2871. params->tbuf_offset, params->hfb_offset,
  2872. params->hfb_reg_offset,
  2873. params->rdma_offset, params->tdma_offset,
  2874. params->words_per_bd);
  2875. }
  2876. static const struct of_device_id bcmgenet_match[] = {
  2877. { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
  2878. { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
  2879. { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
  2880. { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
  2881. { .compatible = "brcm,genet-v5", .data = (void *)GENET_V5 },
  2882. { },
  2883. };
  2884. MODULE_DEVICE_TABLE(of, bcmgenet_match);
  2885. static int bcmgenet_probe(struct platform_device *pdev)
  2886. {
  2887. struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
  2888. struct device_node *dn = pdev->dev.of_node;
  2889. const struct of_device_id *of_id = NULL;
  2890. struct bcmgenet_priv *priv;
  2891. struct net_device *dev;
  2892. const void *macaddr;
  2893. struct resource *r;
  2894. int err = -EIO;
  2895. const char *phy_mode_str;
  2896. /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
  2897. dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
  2898. GENET_MAX_MQ_CNT + 1);
  2899. if (!dev) {
  2900. dev_err(&pdev->dev, "can't allocate net device\n");
  2901. return -ENOMEM;
  2902. }
  2903. if (dn) {
  2904. of_id = of_match_node(bcmgenet_match, dn);
  2905. if (!of_id)
  2906. return -EINVAL;
  2907. }
  2908. priv = netdev_priv(dev);
  2909. priv->irq0 = platform_get_irq(pdev, 0);
  2910. priv->irq1 = platform_get_irq(pdev, 1);
  2911. priv->wol_irq = platform_get_irq(pdev, 2);
  2912. if (!priv->irq0 || !priv->irq1) {
  2913. dev_err(&pdev->dev, "can't find IRQs\n");
  2914. err = -EINVAL;
  2915. goto err;
  2916. }
  2917. if (dn) {
  2918. macaddr = of_get_mac_address(dn);
  2919. if (!macaddr) {
  2920. dev_err(&pdev->dev, "can't find MAC address\n");
  2921. err = -EINVAL;
  2922. goto err;
  2923. }
  2924. } else {
  2925. macaddr = pd->mac_address;
  2926. }
  2927. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2928. priv->base = devm_ioremap_resource(&pdev->dev, r);
  2929. if (IS_ERR(priv->base)) {
  2930. err = PTR_ERR(priv->base);
  2931. goto err;
  2932. }
  2933. spin_lock_init(&priv->lock);
  2934. SET_NETDEV_DEV(dev, &pdev->dev);
  2935. dev_set_drvdata(&pdev->dev, dev);
  2936. ether_addr_copy(dev->dev_addr, macaddr);
  2937. dev->watchdog_timeo = 2 * HZ;
  2938. dev->ethtool_ops = &bcmgenet_ethtool_ops;
  2939. dev->netdev_ops = &bcmgenet_netdev_ops;
  2940. priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
  2941. /* Set hardware features */
  2942. dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  2943. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
  2944. /* Request the WOL interrupt and advertise suspend if available */
  2945. priv->wol_irq_disabled = true;
  2946. err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
  2947. dev->name, priv);
  2948. if (!err)
  2949. device_set_wakeup_capable(&pdev->dev, 1);
  2950. /* Set the needed headroom to account for any possible
  2951. * features enabling/disabling at runtime
  2952. */
  2953. dev->needed_headroom += 64;
  2954. netdev_boot_setup_check(dev);
  2955. priv->dev = dev;
  2956. priv->pdev = pdev;
  2957. if (of_id)
  2958. priv->version = (enum bcmgenet_version)of_id->data;
  2959. else
  2960. priv->version = pd->genet_version;
  2961. priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
  2962. if (IS_ERR(priv->clk)) {
  2963. dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
  2964. priv->clk = NULL;
  2965. }
  2966. clk_prepare_enable(priv->clk);
  2967. bcmgenet_set_hw_params(priv);
  2968. /* Mii wait queue */
  2969. init_waitqueue_head(&priv->wq);
  2970. /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
  2971. priv->rx_buf_len = RX_BUF_LENGTH;
  2972. INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
  2973. priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
  2974. if (IS_ERR(priv->clk_wol)) {
  2975. dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
  2976. priv->clk_wol = NULL;
  2977. }
  2978. priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
  2979. if (IS_ERR(priv->clk_eee)) {
  2980. dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
  2981. priv->clk_eee = NULL;
  2982. }
  2983. /* If this is an internal GPHY, power it on now, before UniMAC is
  2984. * brought out of reset as absolutely no UniMAC activity is allowed
  2985. */
  2986. if (dn && !of_property_read_string(dn, "phy-mode", &phy_mode_str) &&
  2987. !strcasecmp(phy_mode_str, "internal"))
  2988. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  2989. err = reset_umac(priv);
  2990. if (err)
  2991. goto err_clk_disable;
  2992. err = bcmgenet_mii_init(dev);
  2993. if (err)
  2994. goto err_clk_disable;
  2995. /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
  2996. * just the ring 16 descriptor based TX
  2997. */
  2998. netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
  2999. netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
  3000. /* libphy will determine the link state */
  3001. netif_carrier_off(dev);
  3002. /* Turn off the main clock, WOL clock is handled separately */
  3003. clk_disable_unprepare(priv->clk);
  3004. err = register_netdev(dev);
  3005. if (err)
  3006. goto err;
  3007. return err;
  3008. err_clk_disable:
  3009. clk_disable_unprepare(priv->clk);
  3010. err:
  3011. free_netdev(dev);
  3012. return err;
  3013. }
  3014. static int bcmgenet_remove(struct platform_device *pdev)
  3015. {
  3016. struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
  3017. dev_set_drvdata(&pdev->dev, NULL);
  3018. unregister_netdev(priv->dev);
  3019. bcmgenet_mii_exit(priv->dev);
  3020. free_netdev(priv->dev);
  3021. return 0;
  3022. }
  3023. #ifdef CONFIG_PM_SLEEP
  3024. static int bcmgenet_suspend(struct device *d)
  3025. {
  3026. struct net_device *dev = dev_get_drvdata(d);
  3027. struct bcmgenet_priv *priv = netdev_priv(dev);
  3028. int ret;
  3029. if (!netif_running(dev))
  3030. return 0;
  3031. bcmgenet_netif_stop(dev);
  3032. if (!device_may_wakeup(d))
  3033. phy_suspend(priv->phydev);
  3034. netif_device_detach(dev);
  3035. /* Disable MAC receive */
  3036. umac_enable_set(priv, CMD_RX_EN, false);
  3037. ret = bcmgenet_dma_teardown(priv);
  3038. if (ret)
  3039. return ret;
  3040. /* Disable MAC transmit. TX DMA disabled must be done before this */
  3041. umac_enable_set(priv, CMD_TX_EN, false);
  3042. /* tx reclaim */
  3043. bcmgenet_tx_reclaim_all(dev);
  3044. bcmgenet_fini_dma(priv);
  3045. /* Prepare the device for Wake-on-LAN and switch to the slow clock */
  3046. if (device_may_wakeup(d) && priv->wolopts) {
  3047. ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
  3048. clk_prepare_enable(priv->clk_wol);
  3049. } else if (priv->internal_phy) {
  3050. ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  3051. }
  3052. /* Turn off the clocks */
  3053. clk_disable_unprepare(priv->clk);
  3054. return ret;
  3055. }
  3056. static int bcmgenet_resume(struct device *d)
  3057. {
  3058. struct net_device *dev = dev_get_drvdata(d);
  3059. struct bcmgenet_priv *priv = netdev_priv(dev);
  3060. unsigned long dma_ctrl;
  3061. int ret;
  3062. u32 reg;
  3063. if (!netif_running(dev))
  3064. return 0;
  3065. /* Turn on the clock */
  3066. ret = clk_prepare_enable(priv->clk);
  3067. if (ret)
  3068. return ret;
  3069. /* If this is an internal GPHY, power it back on now, before UniMAC is
  3070. * brought out of reset as absolutely no UniMAC activity is allowed
  3071. */
  3072. if (priv->internal_phy)
  3073. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  3074. bcmgenet_umac_reset(priv);
  3075. ret = init_umac(priv);
  3076. if (ret)
  3077. goto out_clk_disable;
  3078. /* From WOL-enabled suspend, switch to regular clock */
  3079. if (priv->wolopts)
  3080. clk_disable_unprepare(priv->clk_wol);
  3081. phy_init_hw(priv->phydev);
  3082. /* Speed settings must be restored */
  3083. bcmgenet_mii_config(priv->dev);
  3084. /* disable ethernet MAC while updating its registers */
  3085. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  3086. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  3087. if (priv->internal_phy) {
  3088. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  3089. reg |= EXT_ENERGY_DET_MASK;
  3090. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  3091. }
  3092. if (priv->wolopts)
  3093. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  3094. /* Disable RX/TX DMA and flush TX queues */
  3095. dma_ctrl = bcmgenet_dma_disable(priv);
  3096. /* Reinitialize TDMA and RDMA and SW housekeeping */
  3097. ret = bcmgenet_init_dma(priv);
  3098. if (ret) {
  3099. netdev_err(dev, "failed to initialize DMA\n");
  3100. goto out_clk_disable;
  3101. }
  3102. /* Always enable ring 16 - descriptor ring */
  3103. bcmgenet_enable_dma(priv, dma_ctrl);
  3104. netif_device_attach(dev);
  3105. if (!device_may_wakeup(d))
  3106. phy_resume(priv->phydev);
  3107. if (priv->eee.eee_enabled)
  3108. bcmgenet_eee_enable_set(dev, true);
  3109. bcmgenet_netif_start(dev);
  3110. return 0;
  3111. out_clk_disable:
  3112. if (priv->internal_phy)
  3113. bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  3114. clk_disable_unprepare(priv->clk);
  3115. return ret;
  3116. }
  3117. #endif /* CONFIG_PM_SLEEP */
  3118. static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
  3119. static struct platform_driver bcmgenet_driver = {
  3120. .probe = bcmgenet_probe,
  3121. .remove = bcmgenet_remove,
  3122. .driver = {
  3123. .name = "bcmgenet",
  3124. .of_match_table = bcmgenet_match,
  3125. .pm = &bcmgenet_pm_ops,
  3126. },
  3127. };
  3128. module_platform_driver(bcmgenet_driver);
  3129. MODULE_AUTHOR("Broadcom Corporation");
  3130. MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
  3131. MODULE_ALIAS("platform:bcmgenet");
  3132. MODULE_LICENSE("GPL");