bnxt_hsi.h 200 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745
  1. /* Broadcom NetXtreme-C/E network driver.
  2. *
  3. * Copyright (c) 2014-2016 Broadcom Corporation
  4. * Copyright (c) 2016-2017 Broadcom Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. */
  10. #ifndef BNXT_HSI_H
  11. #define BNXT_HSI_H
  12. /* HSI and HWRM Specification 1.7.6 */
  13. #define HWRM_VERSION_MAJOR 1
  14. #define HWRM_VERSION_MINOR 7
  15. #define HWRM_VERSION_UPDATE 6
  16. #define HWRM_VERSION_RSVD 2 /* non-zero means beta version */
  17. #define HWRM_VERSION_STR "1.7.6.2"
  18. /*
  19. * Following is the signature for HWRM message field that indicates not
  20. * applicable (All F's). Need to cast it the size of the field if needed.
  21. */
  22. #define HWRM_NA_SIGNATURE ((__le32)(-1))
  23. #define HWRM_MAX_REQ_LEN (128) /* hwrm_func_buf_rgtr */
  24. #define HWRM_MAX_RESP_LEN (248) /* hwrm_selftest_qlist */
  25. #define HW_HASH_INDEX_SIZE 0x80 /* 7 bit indirection table index. */
  26. #define HW_HASH_KEY_SIZE 40
  27. #define HWRM_RESP_VALID_KEY 1 /* valid key for HWRM response */
  28. /* Statistics Ejection Buffer Completion Record (16 bytes) */
  29. struct eject_cmpl {
  30. __le16 type;
  31. #define EJECT_CMPL_TYPE_MASK 0x3fUL
  32. #define EJECT_CMPL_TYPE_SFT 0
  33. #define EJECT_CMPL_TYPE_STAT_EJECT 0x1aUL
  34. __le16 len;
  35. __le32 opaque;
  36. __le32 v;
  37. #define EJECT_CMPL_V 0x1UL
  38. __le32 unused_2;
  39. };
  40. /* HWRM Completion Record (16 bytes) */
  41. struct hwrm_cmpl {
  42. __le16 type;
  43. #define CMPL_TYPE_MASK 0x3fUL
  44. #define CMPL_TYPE_SFT 0
  45. #define CMPL_TYPE_HWRM_DONE 0x20UL
  46. __le16 sequence_id;
  47. __le32 unused_1;
  48. __le32 v;
  49. #define CMPL_V 0x1UL
  50. __le32 unused_3;
  51. };
  52. /* HWRM Forwarded Request (16 bytes) */
  53. struct hwrm_fwd_req_cmpl {
  54. __le16 req_len_type;
  55. #define FWD_REQ_CMPL_TYPE_MASK 0x3fUL
  56. #define FWD_REQ_CMPL_TYPE_SFT 0
  57. #define FWD_REQ_CMPL_TYPE_HWRM_FWD_REQ 0x22UL
  58. #define FWD_REQ_CMPL_REQ_LEN_MASK 0xffc0UL
  59. #define FWD_REQ_CMPL_REQ_LEN_SFT 6
  60. __le16 source_id;
  61. __le32 unused_0;
  62. __le32 req_buf_addr_v[2];
  63. #define FWD_REQ_CMPL_V 0x1UL
  64. #define FWD_REQ_CMPL_REQ_BUF_ADDR_MASK 0xfffffffeUL
  65. #define FWD_REQ_CMPL_REQ_BUF_ADDR_SFT 1
  66. };
  67. /* HWRM Forwarded Response (16 bytes) */
  68. struct hwrm_fwd_resp_cmpl {
  69. __le16 type;
  70. #define FWD_RESP_CMPL_TYPE_MASK 0x3fUL
  71. #define FWD_RESP_CMPL_TYPE_SFT 0
  72. #define FWD_RESP_CMPL_TYPE_HWRM_FWD_RESP 0x24UL
  73. __le16 source_id;
  74. __le16 resp_len;
  75. __le16 unused_1;
  76. __le32 resp_buf_addr_v[2];
  77. #define FWD_RESP_CMPL_V 0x1UL
  78. #define FWD_RESP_CMPL_RESP_BUF_ADDR_MASK 0xfffffffeUL
  79. #define FWD_RESP_CMPL_RESP_BUF_ADDR_SFT 1
  80. };
  81. /* HWRM Asynchronous Event Completion Record (16 bytes) */
  82. struct hwrm_async_event_cmpl {
  83. __le16 type;
  84. #define ASYNC_EVENT_CMPL_TYPE_MASK 0x3fUL
  85. #define ASYNC_EVENT_CMPL_TYPE_SFT 0
  86. #define ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  87. __le16 event_id;
  88. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  89. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_MTU_CHANGE 0x1UL
  90. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE 0x2UL
  91. #define ASYNC_EVENT_CMPL_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL
  92. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  93. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL
  94. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  95. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE 0x7UL
  96. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL
  97. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_LOAD 0x11UL
  98. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL
  99. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD 0x20UL
  100. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_LOAD 0x21UL
  101. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_FLR 0x30UL
  102. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL
  103. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL
  104. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE 0x33UL
  105. #define ASYNC_EVENT_CMPL_EVENT_ID_HWRM_ERROR 0xffUL
  106. __le32 event_data2;
  107. u8 opaque_v;
  108. #define ASYNC_EVENT_CMPL_V 0x1UL
  109. #define ASYNC_EVENT_CMPL_OPAQUE_MASK 0xfeUL
  110. #define ASYNC_EVENT_CMPL_OPAQUE_SFT 1
  111. u8 timestamp_lo;
  112. __le16 timestamp_hi;
  113. __le32 event_data1;
  114. };
  115. /* HWRM Asynchronous Event Completion Record for link status change (16 bytes) */
  116. struct hwrm_async_event_cmpl_link_status_change {
  117. __le16 type;
  118. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_MASK 0x3fUL
  119. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_SFT 0
  120. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  121. __le16 event_id;
  122. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  123. __le32 event_data2;
  124. u8 opaque_v;
  125. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_V 0x1UL
  126. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_MASK 0xfeUL
  127. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_SFT 1
  128. u8 timestamp_lo;
  129. __le16 timestamp_hi;
  130. __le32 event_data1;
  131. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE 0x1UL
  132. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_DOWN (0x0UL << 0)
  133. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP (0x1UL << 0)
  134. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP
  135. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_MASK 0xeUL
  136. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_SFT 1
  137. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0UL
  138. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_SFT 4
  139. };
  140. /* HWRM Asynchronous Event Completion Record for link MTU change (16 bytes) */
  141. struct hwrm_async_event_cmpl_link_mtu_change {
  142. __le16 type;
  143. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_MASK 0x3fUL
  144. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_SFT 0
  145. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  146. __le16 event_id;
  147. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_ID_LINK_MTU_CHANGE 0x1UL
  148. __le32 event_data2;
  149. u8 opaque_v;
  150. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_V 0x1UL
  151. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_OPAQUE_MASK 0xfeUL
  152. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_OPAQUE_SFT 1
  153. u8 timestamp_lo;
  154. __le16 timestamp_hi;
  155. __le32 event_data1;
  156. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_DATA1_NEW_MTU_MASK 0xffffUL
  157. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_DATA1_NEW_MTU_SFT 0
  158. };
  159. /* HWRM Asynchronous Event Completion Record for link speed change (16 bytes) */
  160. struct hwrm_async_event_cmpl_link_speed_change {
  161. __le16 type;
  162. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_MASK 0x3fUL
  163. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_SFT 0
  164. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  165. __le16 event_id;
  166. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_ID_LINK_SPEED_CHANGE 0x2UL
  167. __le32 event_data2;
  168. u8 opaque_v;
  169. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_V 0x1UL
  170. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_OPAQUE_MASK 0xfeUL
  171. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_OPAQUE_SFT 1
  172. u8 timestamp_lo;
  173. __le16 timestamp_hi;
  174. __le32 event_data1;
  175. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_FORCE 0x1UL
  176. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_MASK 0xfffeUL
  177. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_SFT 1
  178. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100MB (0x1UL << 1)
  179. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_1GB (0xaUL << 1)
  180. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_2GB (0x14UL << 1)
  181. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_2_5GB (0x19UL << 1)
  182. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_10GB (0x64UL << 1)
  183. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_20GB (0xc8UL << 1)
  184. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_25GB (0xfaUL << 1)
  185. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_40GB (0x190UL << 1)
  186. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_50GB (0x1f4UL << 1)
  187. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100GB (0x3e8UL << 1)
  188. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_LAST ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100GB
  189. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0000UL
  190. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_PORT_ID_SFT 16
  191. };
  192. /* HWRM Asynchronous Event Completion Record for DCB Config change (16 bytes) */
  193. struct hwrm_async_event_cmpl_dcb_config_change {
  194. __le16 type;
  195. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_MASK 0x3fUL
  196. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_SFT 0
  197. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  198. __le16 event_id;
  199. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL
  200. __le32 event_data2;
  201. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_ETS 0x1UL
  202. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_PFC 0x2UL
  203. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_APP 0x4UL
  204. u8 opaque_v;
  205. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_V 0x1UL
  206. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_OPAQUE_MASK 0xfeUL
  207. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_OPAQUE_SFT 1
  208. u8 timestamp_lo;
  209. __le16 timestamp_hi;
  210. __le32 event_data1;
  211. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  212. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0
  213. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_MASK 0xff0000UL
  214. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_SFT 16
  215. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_NONE (0xffUL << 16)
  216. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_LAST ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_NONE
  217. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_MASK 0xff000000UL
  218. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_SFT 24
  219. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_NONE (0xffUL << 24)
  220. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_LAST ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_NONE
  221. };
  222. /* HWRM Asynchronous Event Completion Record for port connection not allowed (16 bytes) */
  223. struct hwrm_async_event_cmpl_port_conn_not_allowed {
  224. __le16 type;
  225. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_MASK 0x3fUL
  226. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_SFT 0
  227. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  228. __le16 event_id;
  229. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  230. __le32 event_data2;
  231. u8 opaque_v;
  232. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_V 0x1UL
  233. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_MASK 0xfeUL
  234. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_SFT 1
  235. u8 timestamp_lo;
  236. __le16 timestamp_hi;
  237. __le32 event_data1;
  238. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  239. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0
  240. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_MASK 0xff0000UL
  241. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_SFT 16
  242. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_NONE (0x0UL << 16)
  243. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_DISABLETX (0x1UL << 16)
  244. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_WARNINGMSG (0x2UL << 16)
  245. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN (0x3UL << 16)
  246. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN
  247. };
  248. /* HWRM Asynchronous Event Completion Record for link speed config not allowed (16 bytes) */
  249. struct hwrm_async_event_cmpl_link_speed_cfg_not_allowed {
  250. __le16 type;
  251. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_MASK 0x3fUL
  252. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_SFT 0
  253. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  254. __le16 event_id;
  255. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL
  256. __le32 event_data2;
  257. u8 opaque_v;
  258. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_V 0x1UL
  259. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_OPAQUE_MASK 0xfeUL
  260. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_OPAQUE_SFT 1
  261. u8 timestamp_lo;
  262. __le16 timestamp_hi;
  263. __le32 event_data1;
  264. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  265. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0
  266. };
  267. /* HWRM Asynchronous Event Completion Record for link speed configuration change (16 bytes) */
  268. struct hwrm_async_event_cmpl_link_speed_cfg_change {
  269. __le16 type;
  270. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_MASK 0x3fUL
  271. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_SFT 0
  272. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  273. __le16 event_id;
  274. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  275. __le32 event_data2;
  276. u8 opaque_v;
  277. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_V 0x1UL
  278. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  279. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_SFT 1
  280. u8 timestamp_lo;
  281. __le16 timestamp_hi;
  282. __le32 event_data1;
  283. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  284. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0
  285. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_SUPPORTED_LINK_SPEEDS_CHANGE 0x10000UL
  286. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_ILLEGAL_LINK_SPEED_CFG 0x20000UL
  287. };
  288. /* HWRM Asynchronous Event Completion Record for Function Driver Unload (16 bytes) */
  289. struct hwrm_async_event_cmpl_func_drvr_unload {
  290. __le16 type;
  291. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_MASK 0x3fUL
  292. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_SFT 0
  293. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  294. __le16 event_id;
  295. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL
  296. __le32 event_data2;
  297. u8 opaque_v;
  298. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_V 0x1UL
  299. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_OPAQUE_MASK 0xfeUL
  300. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_OPAQUE_SFT 1
  301. u8 timestamp_lo;
  302. __le16 timestamp_hi;
  303. __le32 event_data1;
  304. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  305. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_SFT 0
  306. };
  307. /* HWRM Asynchronous Event Completion Record for Function Driver load (16 bytes) */
  308. struct hwrm_async_event_cmpl_func_drvr_load {
  309. __le16 type;
  310. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_MASK 0x3fUL
  311. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_SFT 0
  312. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  313. __le16 event_id;
  314. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_ID_FUNC_DRVR_LOAD 0x11UL
  315. __le32 event_data2;
  316. u8 opaque_v;
  317. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_V 0x1UL
  318. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_OPAQUE_MASK 0xfeUL
  319. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_OPAQUE_SFT 1
  320. u8 timestamp_lo;
  321. __le16 timestamp_hi;
  322. __le32 event_data1;
  323. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  324. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_DATA1_FUNC_ID_SFT 0
  325. };
  326. /* HWRM Asynchronous Event Completion Record to indicate completion of FLR related processing (16 bytes) */
  327. struct hwrm_async_event_cmpl_func_flr_proc_cmplt {
  328. __le16 type;
  329. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_MASK 0x3fUL
  330. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_SFT 0
  331. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  332. __le16 event_id;
  333. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL
  334. __le32 event_data2;
  335. u8 opaque_v;
  336. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_V 0x1UL
  337. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_OPAQUE_MASK 0xfeUL
  338. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_OPAQUE_SFT 1
  339. u8 timestamp_lo;
  340. __le16 timestamp_hi;
  341. __le32 event_data1;
  342. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  343. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_DATA1_FUNC_ID_SFT 0
  344. };
  345. /* HWRM Asynchronous Event Completion Record for PF Driver Unload (16 bytes) */
  346. struct hwrm_async_event_cmpl_pf_drvr_unload {
  347. __le16 type;
  348. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_MASK 0x3fUL
  349. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_SFT 0
  350. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  351. __le16 event_id;
  352. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_ID_PF_DRVR_UNLOAD 0x20UL
  353. __le32 event_data2;
  354. u8 opaque_v;
  355. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_V 0x1UL
  356. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_OPAQUE_MASK 0xfeUL
  357. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_OPAQUE_SFT 1
  358. u8 timestamp_lo;
  359. __le16 timestamp_hi;
  360. __le32 event_data1;
  361. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  362. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_SFT 0
  363. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_PORT_MASK 0x70000UL
  364. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_PORT_SFT 16
  365. };
  366. /* HWRM Asynchronous Event Completion Record for PF Driver load (16 bytes) */
  367. struct hwrm_async_event_cmpl_pf_drvr_load {
  368. __le16 type;
  369. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_MASK 0x3fUL
  370. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_SFT 0
  371. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  372. __le16 event_id;
  373. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_ID_PF_DRVR_LOAD 0x21UL
  374. __le32 event_data2;
  375. u8 opaque_v;
  376. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_V 0x1UL
  377. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_OPAQUE_MASK 0xfeUL
  378. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_OPAQUE_SFT 1
  379. u8 timestamp_lo;
  380. __le16 timestamp_hi;
  381. __le32 event_data1;
  382. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  383. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_FUNC_ID_SFT 0
  384. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_PORT_MASK 0x70000UL
  385. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_PORT_SFT 16
  386. };
  387. /* HWRM Asynchronous Event Completion Record for VF FLR (16 bytes) */
  388. struct hwrm_async_event_cmpl_vf_flr {
  389. __le16 type;
  390. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_MASK 0x3fUL
  391. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_SFT 0
  392. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  393. __le16 event_id;
  394. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_ID_VF_FLR 0x30UL
  395. __le32 event_data2;
  396. u8 opaque_v;
  397. #define ASYNC_EVENT_CMPL_VF_FLR_V 0x1UL
  398. #define ASYNC_EVENT_CMPL_VF_FLR_OPAQUE_MASK 0xfeUL
  399. #define ASYNC_EVENT_CMPL_VF_FLR_OPAQUE_SFT 1
  400. u8 timestamp_lo;
  401. __le16 timestamp_hi;
  402. __le32 event_data1;
  403. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_DATA1_VF_ID_MASK 0xffffUL
  404. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_DATA1_VF_ID_SFT 0
  405. };
  406. /* HWRM Asynchronous Event Completion Record for VF MAC Addr change (16 bytes) */
  407. struct hwrm_async_event_cmpl_vf_mac_addr_change {
  408. __le16 type;
  409. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_MASK 0x3fUL
  410. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_SFT 0
  411. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  412. __le16 event_id;
  413. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL
  414. __le32 event_data2;
  415. u8 opaque_v;
  416. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_V 0x1UL
  417. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_OPAQUE_MASK 0xfeUL
  418. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_OPAQUE_SFT 1
  419. u8 timestamp_lo;
  420. __le16 timestamp_hi;
  421. __le32 event_data1;
  422. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_DATA1_VF_ID_MASK 0xffffUL
  423. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_DATA1_VF_ID_SFT 0
  424. };
  425. /* HWRM Asynchronous Event Completion Record for PF-VF communication status change (16 bytes) */
  426. struct hwrm_async_event_cmpl_pf_vf_comm_status_change {
  427. __le16 type;
  428. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_MASK 0x3fUL
  429. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_SFT 0
  430. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  431. __le16 event_id;
  432. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL
  433. __le32 event_data2;
  434. u8 opaque_v;
  435. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_V 0x1UL
  436. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_OPAQUE_MASK 0xfeUL
  437. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_OPAQUE_SFT 1
  438. u8 timestamp_lo;
  439. __le16 timestamp_hi;
  440. __le32 event_data1;
  441. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_EVENT_DATA1_COMM_ESTABLISHED 0x1UL
  442. };
  443. /* HWRM Asynchronous Event Completion Record for VF configuration change (16 bytes) */
  444. struct hwrm_async_event_cmpl_vf_cfg_change {
  445. __le16 type;
  446. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_MASK 0x3fUL
  447. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_SFT 0
  448. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  449. __le16 event_id;
  450. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_VF_CFG_CHANGE 0x33UL
  451. __le32 event_data2;
  452. u8 opaque_v;
  453. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_V 0x1UL
  454. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  455. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_SFT 1
  456. u8 timestamp_lo;
  457. __le16 timestamp_hi;
  458. __le32 event_data1;
  459. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MTU_CHANGE 0x1UL
  460. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MRU_CHANGE 0x2UL
  461. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_MAC_ADDR_CHANGE 0x4UL
  462. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_VLAN_CHANGE 0x8UL
  463. };
  464. /* HWRM Asynchronous Event Completion Record for HWRM Error (16 bytes) */
  465. struct hwrm_async_event_cmpl_hwrm_error {
  466. __le16 type;
  467. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_MASK 0x3fUL
  468. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_SFT 0
  469. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  470. __le16 event_id;
  471. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_ID_HWRM_ERROR 0xffUL
  472. __le32 event_data2;
  473. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_MASK 0xffUL
  474. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_SFT 0
  475. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_WARNING 0x0UL
  476. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_NONFATAL 0x1UL
  477. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL 0x2UL
  478. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_LAST ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL
  479. u8 opaque_v;
  480. #define ASYNC_EVENT_CMPL_HWRM_ERROR_V 0x1UL
  481. #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_MASK 0xfeUL
  482. #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_SFT 1
  483. u8 timestamp_lo;
  484. __le16 timestamp_hi;
  485. __le32 event_data1;
  486. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA1_TIMESTAMP 0x1UL
  487. };
  488. /* hwrm_ver_get */
  489. /* Input (24 bytes) */
  490. struct hwrm_ver_get_input {
  491. __le16 req_type;
  492. __le16 cmpl_ring;
  493. __le16 seq_id;
  494. __le16 target_id;
  495. __le64 resp_addr;
  496. u8 hwrm_intf_maj;
  497. u8 hwrm_intf_min;
  498. u8 hwrm_intf_upd;
  499. u8 unused_0[5];
  500. };
  501. /* Output (128 bytes) */
  502. struct hwrm_ver_get_output {
  503. __le16 error_code;
  504. __le16 req_type;
  505. __le16 seq_id;
  506. __le16 resp_len;
  507. u8 hwrm_intf_maj;
  508. u8 hwrm_intf_min;
  509. u8 hwrm_intf_upd;
  510. u8 hwrm_intf_rsvd;
  511. u8 hwrm_fw_maj;
  512. u8 hwrm_fw_min;
  513. u8 hwrm_fw_bld;
  514. u8 hwrm_fw_rsvd;
  515. u8 mgmt_fw_maj;
  516. u8 mgmt_fw_min;
  517. u8 mgmt_fw_bld;
  518. u8 mgmt_fw_rsvd;
  519. u8 netctrl_fw_maj;
  520. u8 netctrl_fw_min;
  521. u8 netctrl_fw_bld;
  522. u8 netctrl_fw_rsvd;
  523. __le32 dev_caps_cfg;
  524. #define VER_GET_RESP_DEV_CAPS_CFG_SECURE_FW_UPD_SUPPORTED 0x1UL
  525. #define VER_GET_RESP_DEV_CAPS_CFG_FW_DCBX_AGENT_SUPPORTED 0x2UL
  526. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED 0x4UL
  527. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED 0x8UL
  528. u8 roce_fw_maj;
  529. u8 roce_fw_min;
  530. u8 roce_fw_bld;
  531. u8 roce_fw_rsvd;
  532. char hwrm_fw_name[16];
  533. char mgmt_fw_name[16];
  534. char netctrl_fw_name[16];
  535. __le32 reserved2[4];
  536. char roce_fw_name[16];
  537. __le16 chip_num;
  538. u8 chip_rev;
  539. u8 chip_metal;
  540. u8 chip_bond_id;
  541. u8 chip_platform_type;
  542. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_ASIC 0x0UL
  543. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_FPGA 0x1UL
  544. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_PALLADIUM 0x2UL
  545. __le16 max_req_win_len;
  546. __le16 max_resp_len;
  547. __le16 def_req_timeout;
  548. u8 init_pending;
  549. #define VER_GET_RESP_INIT_PENDING_DEV_NOT_RDY 0x1UL
  550. u8 unused_0;
  551. u8 unused_1;
  552. u8 valid;
  553. };
  554. /* hwrm_func_reset */
  555. /* Input (24 bytes) */
  556. struct hwrm_func_reset_input {
  557. __le16 req_type;
  558. __le16 cmpl_ring;
  559. __le16 seq_id;
  560. __le16 target_id;
  561. __le64 resp_addr;
  562. __le32 enables;
  563. #define FUNC_RESET_REQ_ENABLES_VF_ID_VALID 0x1UL
  564. __le16 vf_id;
  565. u8 func_reset_level;
  566. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETALL 0x0UL
  567. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETME 0x1UL
  568. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETCHILDREN 0x2UL
  569. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETVF 0x3UL
  570. u8 unused_0;
  571. };
  572. /* Output (16 bytes) */
  573. struct hwrm_func_reset_output {
  574. __le16 error_code;
  575. __le16 req_type;
  576. __le16 seq_id;
  577. __le16 resp_len;
  578. __le32 unused_0;
  579. u8 unused_1;
  580. u8 unused_2;
  581. u8 unused_3;
  582. u8 valid;
  583. };
  584. /* hwrm_func_getfid */
  585. /* Input (24 bytes) */
  586. struct hwrm_func_getfid_input {
  587. __le16 req_type;
  588. __le16 cmpl_ring;
  589. __le16 seq_id;
  590. __le16 target_id;
  591. __le64 resp_addr;
  592. __le32 enables;
  593. #define FUNC_GETFID_REQ_ENABLES_PCI_ID 0x1UL
  594. __le16 pci_id;
  595. __le16 unused_0;
  596. };
  597. /* Output (16 bytes) */
  598. struct hwrm_func_getfid_output {
  599. __le16 error_code;
  600. __le16 req_type;
  601. __le16 seq_id;
  602. __le16 resp_len;
  603. __le16 fid;
  604. u8 unused_0;
  605. u8 unused_1;
  606. u8 unused_2;
  607. u8 unused_3;
  608. u8 unused_4;
  609. u8 valid;
  610. };
  611. /* hwrm_func_vf_alloc */
  612. /* Input (24 bytes) */
  613. struct hwrm_func_vf_alloc_input {
  614. __le16 req_type;
  615. __le16 cmpl_ring;
  616. __le16 seq_id;
  617. __le16 target_id;
  618. __le64 resp_addr;
  619. __le32 enables;
  620. #define FUNC_VF_ALLOC_REQ_ENABLES_FIRST_VF_ID 0x1UL
  621. __le16 first_vf_id;
  622. __le16 num_vfs;
  623. };
  624. /* Output (16 bytes) */
  625. struct hwrm_func_vf_alloc_output {
  626. __le16 error_code;
  627. __le16 req_type;
  628. __le16 seq_id;
  629. __le16 resp_len;
  630. __le16 first_vf_id;
  631. u8 unused_0;
  632. u8 unused_1;
  633. u8 unused_2;
  634. u8 unused_3;
  635. u8 unused_4;
  636. u8 valid;
  637. };
  638. /* hwrm_func_vf_free */
  639. /* Input (24 bytes) */
  640. struct hwrm_func_vf_free_input {
  641. __le16 req_type;
  642. __le16 cmpl_ring;
  643. __le16 seq_id;
  644. __le16 target_id;
  645. __le64 resp_addr;
  646. __le32 enables;
  647. #define FUNC_VF_FREE_REQ_ENABLES_FIRST_VF_ID 0x1UL
  648. __le16 first_vf_id;
  649. __le16 num_vfs;
  650. };
  651. /* Output (16 bytes) */
  652. struct hwrm_func_vf_free_output {
  653. __le16 error_code;
  654. __le16 req_type;
  655. __le16 seq_id;
  656. __le16 resp_len;
  657. __le32 unused_0;
  658. u8 unused_1;
  659. u8 unused_2;
  660. u8 unused_3;
  661. u8 valid;
  662. };
  663. /* hwrm_func_vf_cfg */
  664. /* Input (32 bytes) */
  665. struct hwrm_func_vf_cfg_input {
  666. __le16 req_type;
  667. __le16 cmpl_ring;
  668. __le16 seq_id;
  669. __le16 target_id;
  670. __le64 resp_addr;
  671. __le32 enables;
  672. #define FUNC_VF_CFG_REQ_ENABLES_MTU 0x1UL
  673. #define FUNC_VF_CFG_REQ_ENABLES_GUEST_VLAN 0x2UL
  674. #define FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4UL
  675. #define FUNC_VF_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x8UL
  676. __le16 mtu;
  677. __le16 guest_vlan;
  678. __le16 async_event_cr;
  679. u8 dflt_mac_addr[6];
  680. };
  681. /* Output (16 bytes) */
  682. struct hwrm_func_vf_cfg_output {
  683. __le16 error_code;
  684. __le16 req_type;
  685. __le16 seq_id;
  686. __le16 resp_len;
  687. __le32 unused_0;
  688. u8 unused_1;
  689. u8 unused_2;
  690. u8 unused_3;
  691. u8 valid;
  692. };
  693. /* hwrm_func_qcaps */
  694. /* Input (24 bytes) */
  695. struct hwrm_func_qcaps_input {
  696. __le16 req_type;
  697. __le16 cmpl_ring;
  698. __le16 seq_id;
  699. __le16 target_id;
  700. __le64 resp_addr;
  701. __le16 fid;
  702. __le16 unused_0[3];
  703. };
  704. /* Output (80 bytes) */
  705. struct hwrm_func_qcaps_output {
  706. __le16 error_code;
  707. __le16 req_type;
  708. __le16 seq_id;
  709. __le16 resp_len;
  710. __le16 fid;
  711. __le16 port_id;
  712. __le32 flags;
  713. #define FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED 0x1UL
  714. #define FUNC_QCAPS_RESP_FLAGS_GLOBAL_MSIX_AUTOMASKING 0x2UL
  715. #define FUNC_QCAPS_RESP_FLAGS_PTP_SUPPORTED 0x4UL
  716. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED 0x8UL
  717. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED 0x10UL
  718. #define FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED 0x20UL
  719. #define FUNC_QCAPS_RESP_FLAGS_WOL_BMP_SUPPORTED 0x40UL
  720. #define FUNC_QCAPS_RESP_FLAGS_TX_RING_RL_SUPPORTED 0x80UL
  721. #define FUNC_QCAPS_RESP_FLAGS_TX_BW_CFG_SUPPORTED 0x100UL
  722. #define FUNC_QCAPS_RESP_FLAGS_VF_TX_RING_RL_SUPPORTED 0x200UL
  723. #define FUNC_QCAPS_RESP_FLAGS_VF_BW_CFG_SUPPORTED 0x400UL
  724. #define FUNC_QCAPS_RESP_FLAGS_STD_TX_RING_MODE_SUPPORTED 0x800UL
  725. u8 mac_address[6];
  726. __le16 max_rsscos_ctx;
  727. __le16 max_cmpl_rings;
  728. __le16 max_tx_rings;
  729. __le16 max_rx_rings;
  730. __le16 max_l2_ctxs;
  731. __le16 max_vnics;
  732. __le16 first_vf_id;
  733. __le16 max_vfs;
  734. __le16 max_stat_ctx;
  735. __le32 max_encap_records;
  736. __le32 max_decap_records;
  737. __le32 max_tx_em_flows;
  738. __le32 max_tx_wm_flows;
  739. __le32 max_rx_em_flows;
  740. __le32 max_rx_wm_flows;
  741. __le32 max_mcast_filters;
  742. __le32 max_flow_id;
  743. __le32 max_hw_ring_grps;
  744. __le16 max_sp_tx_rings;
  745. u8 unused_0;
  746. u8 valid;
  747. };
  748. /* hwrm_func_qcfg */
  749. /* Input (24 bytes) */
  750. struct hwrm_func_qcfg_input {
  751. __le16 req_type;
  752. __le16 cmpl_ring;
  753. __le16 seq_id;
  754. __le16 target_id;
  755. __le64 resp_addr;
  756. __le16 fid;
  757. __le16 unused_0[3];
  758. };
  759. /* Output (72 bytes) */
  760. struct hwrm_func_qcfg_output {
  761. __le16 error_code;
  762. __le16 req_type;
  763. __le16 seq_id;
  764. __le16 resp_len;
  765. __le16 fid;
  766. __le16 port_id;
  767. __le16 vlan;
  768. __le16 flags;
  769. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_MAGICPKT_ENABLED 0x1UL
  770. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_BMP_ENABLED 0x2UL
  771. #define FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED 0x4UL
  772. #define FUNC_QCFG_RESP_FLAGS_STD_TX_RING_MODE_ENABLED 0x8UL
  773. #define FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED 0x10UL
  774. #define FUNC_QCFG_RESP_FLAGS_MULTI_HOST 0x20UL
  775. u8 mac_address[6];
  776. __le16 pci_id;
  777. __le16 alloc_rsscos_ctx;
  778. __le16 alloc_cmpl_rings;
  779. __le16 alloc_tx_rings;
  780. __le16 alloc_rx_rings;
  781. __le16 alloc_l2_ctx;
  782. __le16 alloc_vnics;
  783. __le16 mtu;
  784. __le16 mru;
  785. __le16 stat_ctx_id;
  786. u8 port_partition_type;
  787. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_SPF 0x0UL
  788. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_MPFS 0x1UL
  789. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0 0x2UL
  790. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5 0x3UL
  791. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0 0x4UL
  792. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_UNKNOWN 0xffUL
  793. u8 port_pf_cnt;
  794. #define FUNC_QCFG_RESP_PORT_PF_CNT_UNAVAIL 0x0UL
  795. __le16 dflt_vnic_id;
  796. u8 host_cnt;
  797. #define FUNC_QCFG_RESP_HOST_CNT_UNAVAIL 0x0UL
  798. u8 unused_0;
  799. __le32 min_bw;
  800. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  801. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_SFT 0
  802. #define FUNC_QCFG_RESP_MIN_BW_SCALE 0x10000000UL
  803. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BITS (0x0UL << 28)
  804. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES (0x1UL << 28)
  805. #define FUNC_QCFG_RESP_MIN_BW_SCALE_LAST FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES
  806. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  807. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_SFT 29
  808. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  809. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  810. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  811. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  812. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  813. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  814. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID
  815. __le32 max_bw;
  816. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  817. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_SFT 0
  818. #define FUNC_QCFG_RESP_MAX_BW_SCALE 0x10000000UL
  819. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BITS (0x0UL << 28)
  820. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES (0x1UL << 28)
  821. #define FUNC_QCFG_RESP_MAX_BW_SCALE_LAST FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES
  822. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  823. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_SFT 29
  824. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  825. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  826. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  827. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  828. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  829. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  830. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID
  831. u8 evb_mode;
  832. #define FUNC_QCFG_RESP_EVB_MODE_NO_EVB 0x0UL
  833. #define FUNC_QCFG_RESP_EVB_MODE_VEB 0x1UL
  834. #define FUNC_QCFG_RESP_EVB_MODE_VEPA 0x2UL
  835. u8 unused_1;
  836. __le16 alloc_vfs;
  837. __le32 alloc_mcast_filters;
  838. __le32 alloc_hw_ring_grps;
  839. __le16 alloc_sp_tx_rings;
  840. u8 unused_2;
  841. u8 valid;
  842. };
  843. /* hwrm_func_cfg */
  844. /* Input (88 bytes) */
  845. struct hwrm_func_cfg_input {
  846. __le16 req_type;
  847. __le16 cmpl_ring;
  848. __le16 seq_id;
  849. __le16 target_id;
  850. __le64 resp_addr;
  851. __le16 fid;
  852. u8 unused_0;
  853. u8 unused_1;
  854. __le32 flags;
  855. #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_DISABLE 0x1UL
  856. #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_ENABLE 0x2UL
  857. #define FUNC_CFG_REQ_FLAGS_RSVD_MASK 0x1fcUL
  858. #define FUNC_CFG_REQ_FLAGS_RSVD_SFT 2
  859. #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_ENABLE 0x200UL
  860. #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_DISABLE 0x400UL
  861. #define FUNC_CFG_REQ_FLAGS_VIRT_MAC_PERSIST 0x800UL
  862. __le32 enables;
  863. #define FUNC_CFG_REQ_ENABLES_MTU 0x1UL
  864. #define FUNC_CFG_REQ_ENABLES_MRU 0x2UL
  865. #define FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS 0x4UL
  866. #define FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS 0x8UL
  867. #define FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS 0x10UL
  868. #define FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS 0x20UL
  869. #define FUNC_CFG_REQ_ENABLES_NUM_L2_CTXS 0x40UL
  870. #define FUNC_CFG_REQ_ENABLES_NUM_VNICS 0x80UL
  871. #define FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS 0x100UL
  872. #define FUNC_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x200UL
  873. #define FUNC_CFG_REQ_ENABLES_DFLT_VLAN 0x400UL
  874. #define FUNC_CFG_REQ_ENABLES_DFLT_IP_ADDR 0x800UL
  875. #define FUNC_CFG_REQ_ENABLES_MIN_BW 0x1000UL
  876. #define FUNC_CFG_REQ_ENABLES_MAX_BW 0x2000UL
  877. #define FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4000UL
  878. #define FUNC_CFG_REQ_ENABLES_VLAN_ANTISPOOF_MODE 0x8000UL
  879. #define FUNC_CFG_REQ_ENABLES_ALLOWED_VLAN_PRIS 0x10000UL
  880. #define FUNC_CFG_REQ_ENABLES_EVB_MODE 0x20000UL
  881. #define FUNC_CFG_REQ_ENABLES_NUM_MCAST_FILTERS 0x40000UL
  882. #define FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS 0x80000UL
  883. __le16 mtu;
  884. __le16 mru;
  885. __le16 num_rsscos_ctxs;
  886. __le16 num_cmpl_rings;
  887. __le16 num_tx_rings;
  888. __le16 num_rx_rings;
  889. __le16 num_l2_ctxs;
  890. __le16 num_vnics;
  891. __le16 num_stat_ctxs;
  892. __le16 num_hw_ring_grps;
  893. u8 dflt_mac_addr[6];
  894. __le16 dflt_vlan;
  895. __be32 dflt_ip_addr[4];
  896. __le32 min_bw;
  897. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  898. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_SFT 0
  899. #define FUNC_CFG_REQ_MIN_BW_SCALE 0x10000000UL
  900. #define FUNC_CFG_REQ_MIN_BW_SCALE_BITS (0x0UL << 28)
  901. #define FUNC_CFG_REQ_MIN_BW_SCALE_BYTES (0x1UL << 28)
  902. #define FUNC_CFG_REQ_MIN_BW_SCALE_LAST FUNC_CFG_REQ_MIN_BW_SCALE_BYTES
  903. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  904. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_SFT 29
  905. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  906. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  907. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  908. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  909. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  910. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  911. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID
  912. __le32 max_bw;
  913. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  914. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_SFT 0
  915. #define FUNC_CFG_REQ_MAX_BW_SCALE 0x10000000UL
  916. #define FUNC_CFG_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  917. #define FUNC_CFG_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  918. #define FUNC_CFG_REQ_MAX_BW_SCALE_LAST FUNC_CFG_REQ_MAX_BW_SCALE_BYTES
  919. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  920. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  921. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  922. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  923. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  924. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  925. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  926. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  927. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  928. __le16 async_event_cr;
  929. u8 vlan_antispoof_mode;
  930. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_NOCHECK 0x0UL
  931. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_VALIDATE_VLAN 0x1UL
  932. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_IF_VLANDNE 0x2UL
  933. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_OR_OVERRIDE_VLAN 0x3UL
  934. u8 allowed_vlan_pris;
  935. u8 evb_mode;
  936. #define FUNC_CFG_REQ_EVB_MODE_NO_EVB 0x0UL
  937. #define FUNC_CFG_REQ_EVB_MODE_VEB 0x1UL
  938. #define FUNC_CFG_REQ_EVB_MODE_VEPA 0x2UL
  939. u8 unused_2;
  940. __le16 num_mcast_filters;
  941. };
  942. /* Output (16 bytes) */
  943. struct hwrm_func_cfg_output {
  944. __le16 error_code;
  945. __le16 req_type;
  946. __le16 seq_id;
  947. __le16 resp_len;
  948. __le32 unused_0;
  949. u8 unused_1;
  950. u8 unused_2;
  951. u8 unused_3;
  952. u8 valid;
  953. };
  954. /* hwrm_func_qstats */
  955. /* Input (24 bytes) */
  956. struct hwrm_func_qstats_input {
  957. __le16 req_type;
  958. __le16 cmpl_ring;
  959. __le16 seq_id;
  960. __le16 target_id;
  961. __le64 resp_addr;
  962. __le16 fid;
  963. __le16 unused_0[3];
  964. };
  965. /* Output (176 bytes) */
  966. struct hwrm_func_qstats_output {
  967. __le16 error_code;
  968. __le16 req_type;
  969. __le16 seq_id;
  970. __le16 resp_len;
  971. __le64 tx_ucast_pkts;
  972. __le64 tx_mcast_pkts;
  973. __le64 tx_bcast_pkts;
  974. __le64 tx_discard_pkts;
  975. __le64 tx_drop_pkts;
  976. __le64 tx_ucast_bytes;
  977. __le64 tx_mcast_bytes;
  978. __le64 tx_bcast_bytes;
  979. __le64 rx_ucast_pkts;
  980. __le64 rx_mcast_pkts;
  981. __le64 rx_bcast_pkts;
  982. __le64 rx_discard_pkts;
  983. __le64 rx_drop_pkts;
  984. __le64 rx_ucast_bytes;
  985. __le64 rx_mcast_bytes;
  986. __le64 rx_bcast_bytes;
  987. __le64 rx_agg_pkts;
  988. __le64 rx_agg_bytes;
  989. __le64 rx_agg_events;
  990. __le64 rx_agg_aborts;
  991. __le32 unused_0;
  992. u8 unused_1;
  993. u8 unused_2;
  994. u8 unused_3;
  995. u8 valid;
  996. };
  997. /* hwrm_func_clr_stats */
  998. /* Input (24 bytes) */
  999. struct hwrm_func_clr_stats_input {
  1000. __le16 req_type;
  1001. __le16 cmpl_ring;
  1002. __le16 seq_id;
  1003. __le16 target_id;
  1004. __le64 resp_addr;
  1005. __le16 fid;
  1006. __le16 unused_0[3];
  1007. };
  1008. /* Output (16 bytes) */
  1009. struct hwrm_func_clr_stats_output {
  1010. __le16 error_code;
  1011. __le16 req_type;
  1012. __le16 seq_id;
  1013. __le16 resp_len;
  1014. __le32 unused_0;
  1015. u8 unused_1;
  1016. u8 unused_2;
  1017. u8 unused_3;
  1018. u8 valid;
  1019. };
  1020. /* hwrm_func_vf_resc_free */
  1021. /* Input (24 bytes) */
  1022. struct hwrm_func_vf_resc_free_input {
  1023. __le16 req_type;
  1024. __le16 cmpl_ring;
  1025. __le16 seq_id;
  1026. __le16 target_id;
  1027. __le64 resp_addr;
  1028. __le16 vf_id;
  1029. __le16 unused_0[3];
  1030. };
  1031. /* Output (16 bytes) */
  1032. struct hwrm_func_vf_resc_free_output {
  1033. __le16 error_code;
  1034. __le16 req_type;
  1035. __le16 seq_id;
  1036. __le16 resp_len;
  1037. __le32 unused_0;
  1038. u8 unused_1;
  1039. u8 unused_2;
  1040. u8 unused_3;
  1041. u8 valid;
  1042. };
  1043. /* hwrm_func_vf_vnic_ids_query */
  1044. /* Input (32 bytes) */
  1045. struct hwrm_func_vf_vnic_ids_query_input {
  1046. __le16 req_type;
  1047. __le16 cmpl_ring;
  1048. __le16 seq_id;
  1049. __le16 target_id;
  1050. __le64 resp_addr;
  1051. __le16 vf_id;
  1052. u8 unused_0;
  1053. u8 unused_1;
  1054. __le32 max_vnic_id_cnt;
  1055. __le64 vnic_id_tbl_addr;
  1056. };
  1057. /* Output (16 bytes) */
  1058. struct hwrm_func_vf_vnic_ids_query_output {
  1059. __le16 error_code;
  1060. __le16 req_type;
  1061. __le16 seq_id;
  1062. __le16 resp_len;
  1063. __le32 vnic_id_cnt;
  1064. u8 unused_0;
  1065. u8 unused_1;
  1066. u8 unused_2;
  1067. u8 valid;
  1068. };
  1069. /* hwrm_func_drv_rgtr */
  1070. /* Input (80 bytes) */
  1071. struct hwrm_func_drv_rgtr_input {
  1072. __le16 req_type;
  1073. __le16 cmpl_ring;
  1074. __le16 seq_id;
  1075. __le16 target_id;
  1076. __le64 resp_addr;
  1077. __le32 flags;
  1078. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_ALL_MODE 0x1UL
  1079. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_NONE_MODE 0x2UL
  1080. __le32 enables;
  1081. #define FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE 0x1UL
  1082. #define FUNC_DRV_RGTR_REQ_ENABLES_VER 0x2UL
  1083. #define FUNC_DRV_RGTR_REQ_ENABLES_TIMESTAMP 0x4UL
  1084. #define FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD 0x8UL
  1085. #define FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD 0x10UL
  1086. __le16 os_type;
  1087. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UNKNOWN 0x0UL
  1088. #define FUNC_DRV_RGTR_REQ_OS_TYPE_OTHER 0x1UL
  1089. #define FUNC_DRV_RGTR_REQ_OS_TYPE_MSDOS 0xeUL
  1090. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WINDOWS 0x12UL
  1091. #define FUNC_DRV_RGTR_REQ_OS_TYPE_SOLARIS 0x1dUL
  1092. #define FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX 0x24UL
  1093. #define FUNC_DRV_RGTR_REQ_OS_TYPE_FREEBSD 0x2aUL
  1094. #define FUNC_DRV_RGTR_REQ_OS_TYPE_ESXI 0x68UL
  1095. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN864 0x73UL
  1096. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN2012R2 0x74UL
  1097. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UEFI 0x8000UL
  1098. u8 ver_maj;
  1099. u8 ver_min;
  1100. u8 ver_upd;
  1101. u8 unused_0;
  1102. __le16 unused_1;
  1103. __le32 timestamp;
  1104. __le32 unused_2;
  1105. __le32 vf_req_fwd[8];
  1106. __le32 async_event_fwd[8];
  1107. };
  1108. /* Output (16 bytes) */
  1109. struct hwrm_func_drv_rgtr_output {
  1110. __le16 error_code;
  1111. __le16 req_type;
  1112. __le16 seq_id;
  1113. __le16 resp_len;
  1114. __le32 unused_0;
  1115. u8 unused_1;
  1116. u8 unused_2;
  1117. u8 unused_3;
  1118. u8 valid;
  1119. };
  1120. /* hwrm_func_drv_unrgtr */
  1121. /* Input (24 bytes) */
  1122. struct hwrm_func_drv_unrgtr_input {
  1123. __le16 req_type;
  1124. __le16 cmpl_ring;
  1125. __le16 seq_id;
  1126. __le16 target_id;
  1127. __le64 resp_addr;
  1128. __le32 flags;
  1129. #define FUNC_DRV_UNRGTR_REQ_FLAGS_PREPARE_FOR_SHUTDOWN 0x1UL
  1130. __le32 unused_0;
  1131. };
  1132. /* Output (16 bytes) */
  1133. struct hwrm_func_drv_unrgtr_output {
  1134. __le16 error_code;
  1135. __le16 req_type;
  1136. __le16 seq_id;
  1137. __le16 resp_len;
  1138. __le32 unused_0;
  1139. u8 unused_1;
  1140. u8 unused_2;
  1141. u8 unused_3;
  1142. u8 valid;
  1143. };
  1144. /* hwrm_func_buf_rgtr */
  1145. /* Input (128 bytes) */
  1146. struct hwrm_func_buf_rgtr_input {
  1147. __le16 req_type;
  1148. __le16 cmpl_ring;
  1149. __le16 seq_id;
  1150. __le16 target_id;
  1151. __le64 resp_addr;
  1152. __le32 enables;
  1153. #define FUNC_BUF_RGTR_REQ_ENABLES_VF_ID 0x1UL
  1154. #define FUNC_BUF_RGTR_REQ_ENABLES_ERR_BUF_ADDR 0x2UL
  1155. __le16 vf_id;
  1156. __le16 req_buf_num_pages;
  1157. __le16 req_buf_page_size;
  1158. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_16B 0x4UL
  1159. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4K 0xcUL
  1160. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_8K 0xdUL
  1161. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_64K 0x10UL
  1162. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_2M 0x15UL
  1163. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4M 0x16UL
  1164. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_1G 0x1eUL
  1165. __le16 req_buf_len;
  1166. __le16 resp_buf_len;
  1167. u8 unused_0;
  1168. u8 unused_1;
  1169. __le64 req_buf_page_addr0;
  1170. __le64 req_buf_page_addr1;
  1171. __le64 req_buf_page_addr2;
  1172. __le64 req_buf_page_addr3;
  1173. __le64 req_buf_page_addr4;
  1174. __le64 req_buf_page_addr5;
  1175. __le64 req_buf_page_addr6;
  1176. __le64 req_buf_page_addr7;
  1177. __le64 req_buf_page_addr8;
  1178. __le64 req_buf_page_addr9;
  1179. __le64 error_buf_addr;
  1180. __le64 resp_buf_addr;
  1181. };
  1182. /* Output (16 bytes) */
  1183. struct hwrm_func_buf_rgtr_output {
  1184. __le16 error_code;
  1185. __le16 req_type;
  1186. __le16 seq_id;
  1187. __le16 resp_len;
  1188. __le32 unused_0;
  1189. u8 unused_1;
  1190. u8 unused_2;
  1191. u8 unused_3;
  1192. u8 valid;
  1193. };
  1194. /* hwrm_func_drv_qver */
  1195. /* Input (24 bytes) */
  1196. struct hwrm_func_drv_qver_input {
  1197. __le16 req_type;
  1198. __le16 cmpl_ring;
  1199. __le16 seq_id;
  1200. __le16 target_id;
  1201. __le64 resp_addr;
  1202. __le32 reserved;
  1203. __le16 fid;
  1204. __le16 unused_0;
  1205. };
  1206. /* Output (16 bytes) */
  1207. struct hwrm_func_drv_qver_output {
  1208. __le16 error_code;
  1209. __le16 req_type;
  1210. __le16 seq_id;
  1211. __le16 resp_len;
  1212. __le16 os_type;
  1213. #define FUNC_DRV_QVER_RESP_OS_TYPE_UNKNOWN 0x0UL
  1214. #define FUNC_DRV_QVER_RESP_OS_TYPE_OTHER 0x1UL
  1215. #define FUNC_DRV_QVER_RESP_OS_TYPE_MSDOS 0xeUL
  1216. #define FUNC_DRV_QVER_RESP_OS_TYPE_WINDOWS 0x12UL
  1217. #define FUNC_DRV_QVER_RESP_OS_TYPE_SOLARIS 0x1dUL
  1218. #define FUNC_DRV_QVER_RESP_OS_TYPE_LINUX 0x24UL
  1219. #define FUNC_DRV_QVER_RESP_OS_TYPE_FREEBSD 0x2aUL
  1220. #define FUNC_DRV_QVER_RESP_OS_TYPE_ESXI 0x68UL
  1221. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN864 0x73UL
  1222. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN2012R2 0x74UL
  1223. #define FUNC_DRV_QVER_RESP_OS_TYPE_UEFI 0x8000UL
  1224. u8 ver_maj;
  1225. u8 ver_min;
  1226. u8 ver_upd;
  1227. u8 unused_0;
  1228. u8 unused_1;
  1229. u8 valid;
  1230. };
  1231. /* hwrm_port_phy_cfg */
  1232. /* Input (56 bytes) */
  1233. struct hwrm_port_phy_cfg_input {
  1234. __le16 req_type;
  1235. __le16 cmpl_ring;
  1236. __le16 seq_id;
  1237. __le16 target_id;
  1238. __le64 resp_addr;
  1239. __le32 flags;
  1240. #define PORT_PHY_CFG_REQ_FLAGS_RESET_PHY 0x1UL
  1241. #define PORT_PHY_CFG_REQ_FLAGS_DEPRECATED 0x2UL
  1242. #define PORT_PHY_CFG_REQ_FLAGS_FORCE 0x4UL
  1243. #define PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG 0x8UL
  1244. #define PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE 0x10UL
  1245. #define PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE 0x20UL
  1246. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE 0x40UL
  1247. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE 0x80UL
  1248. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_ENABLE 0x100UL
  1249. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_DISABLE 0x200UL
  1250. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_ENABLE 0x400UL
  1251. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE 0x800UL
  1252. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_ENABLE 0x1000UL
  1253. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_DISABLE 0x2000UL
  1254. #define PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN 0x4000UL
  1255. __le32 enables;
  1256. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE 0x1UL
  1257. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_DUPLEX 0x2UL
  1258. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE 0x4UL
  1259. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED 0x8UL
  1260. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK 0x10UL
  1261. #define PORT_PHY_CFG_REQ_ENABLES_WIRESPEED 0x20UL
  1262. #define PORT_PHY_CFG_REQ_ENABLES_LPBK 0x40UL
  1263. #define PORT_PHY_CFG_REQ_ENABLES_PREEMPHASIS 0x80UL
  1264. #define PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE 0x100UL
  1265. #define PORT_PHY_CFG_REQ_ENABLES_EEE_LINK_SPEED_MASK 0x200UL
  1266. #define PORT_PHY_CFG_REQ_ENABLES_TX_LPI_TIMER 0x400UL
  1267. __le16 port_id;
  1268. __le16 force_link_speed;
  1269. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100MB 0x1UL
  1270. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_1GB 0xaUL
  1271. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2GB 0x14UL
  1272. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2_5GB 0x19UL
  1273. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10GB 0x64UL
  1274. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_20GB 0xc8UL
  1275. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_25GB 0xfaUL
  1276. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_40GB 0x190UL
  1277. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_50GB 0x1f4UL
  1278. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100GB 0x3e8UL
  1279. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10MB 0xffffUL
  1280. u8 auto_mode;
  1281. #define PORT_PHY_CFG_REQ_AUTO_MODE_NONE 0x0UL
  1282. #define PORT_PHY_CFG_REQ_AUTO_MODE_ALL_SPEEDS 0x1UL
  1283. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_SPEED 0x2UL
  1284. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1285. #define PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK 0x4UL
  1286. u8 auto_duplex;
  1287. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_HALF 0x0UL
  1288. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_FULL 0x1UL
  1289. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_BOTH 0x2UL
  1290. u8 auto_pause;
  1291. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_TX 0x1UL
  1292. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_RX 0x2UL
  1293. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1294. u8 unused_0;
  1295. __le16 auto_link_speed;
  1296. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100MB 0x1UL
  1297. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_1GB 0xaUL
  1298. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2GB 0x14UL
  1299. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2_5GB 0x19UL
  1300. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10GB 0x64UL
  1301. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_20GB 0xc8UL
  1302. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_25GB 0xfaUL
  1303. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_40GB 0x190UL
  1304. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_50GB 0x1f4UL
  1305. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100GB 0x3e8UL
  1306. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10MB 0xffffUL
  1307. __le16 auto_link_speed_mask;
  1308. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1309. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1310. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1311. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1312. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1313. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1314. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1315. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1316. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1317. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1318. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1319. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1320. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1321. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1322. u8 wirespeed;
  1323. #define PORT_PHY_CFG_REQ_WIRESPEED_OFF 0x0UL
  1324. #define PORT_PHY_CFG_REQ_WIRESPEED_ON 0x1UL
  1325. u8 lpbk;
  1326. #define PORT_PHY_CFG_REQ_LPBK_NONE 0x0UL
  1327. #define PORT_PHY_CFG_REQ_LPBK_LOCAL 0x1UL
  1328. #define PORT_PHY_CFG_REQ_LPBK_REMOTE 0x2UL
  1329. u8 force_pause;
  1330. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_TX 0x1UL
  1331. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_RX 0x2UL
  1332. u8 unused_1;
  1333. __le32 preemphasis;
  1334. __le16 eee_link_speed_mask;
  1335. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1336. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1337. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1338. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1339. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1340. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1341. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1342. u8 unused_2;
  1343. u8 unused_3;
  1344. __le32 tx_lpi_timer;
  1345. __le32 unused_4;
  1346. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_MASK 0xffffffUL
  1347. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_SFT 0
  1348. };
  1349. /* Output (16 bytes) */
  1350. struct hwrm_port_phy_cfg_output {
  1351. __le16 error_code;
  1352. __le16 req_type;
  1353. __le16 seq_id;
  1354. __le16 resp_len;
  1355. __le32 unused_0;
  1356. u8 unused_1;
  1357. u8 unused_2;
  1358. u8 unused_3;
  1359. u8 valid;
  1360. };
  1361. /* hwrm_port_phy_qcfg */
  1362. /* Input (24 bytes) */
  1363. struct hwrm_port_phy_qcfg_input {
  1364. __le16 req_type;
  1365. __le16 cmpl_ring;
  1366. __le16 seq_id;
  1367. __le16 target_id;
  1368. __le64 resp_addr;
  1369. __le16 port_id;
  1370. __le16 unused_0[3];
  1371. };
  1372. /* Output (96 bytes) */
  1373. struct hwrm_port_phy_qcfg_output {
  1374. __le16 error_code;
  1375. __le16 req_type;
  1376. __le16 seq_id;
  1377. __le16 resp_len;
  1378. u8 link;
  1379. #define PORT_PHY_QCFG_RESP_LINK_NO_LINK 0x0UL
  1380. #define PORT_PHY_QCFG_RESP_LINK_SIGNAL 0x1UL
  1381. #define PORT_PHY_QCFG_RESP_LINK_LINK 0x2UL
  1382. u8 unused_0;
  1383. __le16 link_speed;
  1384. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100MB 0x1UL
  1385. #define PORT_PHY_QCFG_RESP_LINK_SPEED_1GB 0xaUL
  1386. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2GB 0x14UL
  1387. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB 0x19UL
  1388. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10GB 0x64UL
  1389. #define PORT_PHY_QCFG_RESP_LINK_SPEED_20GB 0xc8UL
  1390. #define PORT_PHY_QCFG_RESP_LINK_SPEED_25GB 0xfaUL
  1391. #define PORT_PHY_QCFG_RESP_LINK_SPEED_40GB 0x190UL
  1392. #define PORT_PHY_QCFG_RESP_LINK_SPEED_50GB 0x1f4UL
  1393. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100GB 0x3e8UL
  1394. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10MB 0xffffUL
  1395. u8 duplex;
  1396. #define PORT_PHY_QCFG_RESP_DUPLEX_HALF 0x0UL
  1397. #define PORT_PHY_QCFG_RESP_DUPLEX_FULL 0x1UL
  1398. u8 pause;
  1399. #define PORT_PHY_QCFG_RESP_PAUSE_TX 0x1UL
  1400. #define PORT_PHY_QCFG_RESP_PAUSE_RX 0x2UL
  1401. __le16 support_speeds;
  1402. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MBHD 0x1UL
  1403. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB 0x2UL
  1404. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GBHD 0x4UL
  1405. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB 0x8UL
  1406. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB 0x10UL
  1407. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB 0x20UL
  1408. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB 0x40UL
  1409. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB 0x80UL
  1410. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB 0x100UL
  1411. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB 0x200UL
  1412. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB 0x400UL
  1413. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB 0x800UL
  1414. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MBHD 0x1000UL
  1415. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MB 0x2000UL
  1416. __le16 force_link_speed;
  1417. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100MB 0x1UL
  1418. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_1GB 0xaUL
  1419. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2GB 0x14UL
  1420. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2_5GB 0x19UL
  1421. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10GB 0x64UL
  1422. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_20GB 0xc8UL
  1423. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_25GB 0xfaUL
  1424. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_40GB 0x190UL
  1425. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_50GB 0x1f4UL
  1426. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100GB 0x3e8UL
  1427. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10MB 0xffffUL
  1428. u8 auto_mode;
  1429. #define PORT_PHY_QCFG_RESP_AUTO_MODE_NONE 0x0UL
  1430. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS 0x1UL
  1431. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED 0x2UL
  1432. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1433. #define PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK 0x4UL
  1434. u8 auto_pause;
  1435. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_TX 0x1UL
  1436. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_RX 0x2UL
  1437. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1438. __le16 auto_link_speed;
  1439. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100MB 0x1UL
  1440. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_1GB 0xaUL
  1441. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2GB 0x14UL
  1442. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2_5GB 0x19UL
  1443. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10GB 0x64UL
  1444. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_20GB 0xc8UL
  1445. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_25GB 0xfaUL
  1446. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_40GB 0x190UL
  1447. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_50GB 0x1f4UL
  1448. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100GB 0x3e8UL
  1449. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10MB 0xffffUL
  1450. __le16 auto_link_speed_mask;
  1451. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1452. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1453. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1454. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1455. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1456. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1457. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1458. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1459. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1460. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1461. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1462. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1463. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1464. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1465. u8 wirespeed;
  1466. #define PORT_PHY_QCFG_RESP_WIRESPEED_OFF 0x0UL
  1467. #define PORT_PHY_QCFG_RESP_WIRESPEED_ON 0x1UL
  1468. u8 lpbk;
  1469. #define PORT_PHY_QCFG_RESP_LPBK_NONE 0x0UL
  1470. #define PORT_PHY_QCFG_RESP_LPBK_LOCAL 0x1UL
  1471. #define PORT_PHY_QCFG_RESP_LPBK_REMOTE 0x2UL
  1472. u8 force_pause;
  1473. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_TX 0x1UL
  1474. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_RX 0x2UL
  1475. u8 module_status;
  1476. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NONE 0x0UL
  1477. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX 0x1UL
  1478. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG 0x2UL
  1479. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN 0x3UL
  1480. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTINSERTED 0x4UL
  1481. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTAPPLICABLE 0xffUL
  1482. __le32 preemphasis;
  1483. u8 phy_maj;
  1484. u8 phy_min;
  1485. u8 phy_bld;
  1486. u8 phy_type;
  1487. #define PORT_PHY_QCFG_RESP_PHY_TYPE_UNKNOWN 0x0UL
  1488. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASECR 0x1UL
  1489. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR4 0x2UL
  1490. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASELR 0x3UL
  1491. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASESR 0x4UL
  1492. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR2 0x5UL
  1493. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKX 0x6UL
  1494. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR 0x7UL
  1495. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASET 0x8UL
  1496. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASETE 0x9UL
  1497. #define PORT_PHY_QCFG_RESP_PHY_TYPE_SGMIIEXTPHY 0xaUL
  1498. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_L 0xbUL
  1499. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_S 0xcUL
  1500. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_N 0xdUL
  1501. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASESR 0xeUL
  1502. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASECR4 0xfUL
  1503. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR4 0x10UL
  1504. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASELR4 0x11UL
  1505. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASEER4 0x12UL
  1506. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR10 0x13UL
  1507. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASECR4 0x14UL
  1508. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASESR4 0x15UL
  1509. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASELR4 0x16UL
  1510. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASEER4 0x17UL
  1511. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_ACTIVE_CABLE 0x18UL
  1512. u8 media_type;
  1513. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_UNKNOWN 0x0UL
  1514. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_TP 0x1UL
  1515. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_DAC 0x2UL
  1516. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_FIBRE 0x3UL
  1517. u8 xcvr_pkg_type;
  1518. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_INTERNAL 0x1UL
  1519. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_EXTERNAL 0x2UL
  1520. u8 eee_config_phy_addr;
  1521. #define PORT_PHY_QCFG_RESP_PHY_ADDR_MASK 0x1fUL
  1522. #define PORT_PHY_QCFG_RESP_PHY_ADDR_SFT 0
  1523. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED 0x20UL
  1524. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE 0x40UL
  1525. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI 0x80UL
  1526. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_MASK 0xe0UL
  1527. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_SFT 5
  1528. u8 parallel_detect;
  1529. #define PORT_PHY_QCFG_RESP_PARALLEL_DETECT 0x1UL
  1530. #define PORT_PHY_QCFG_RESP_RESERVED_MASK 0xfeUL
  1531. #define PORT_PHY_QCFG_RESP_RESERVED_SFT 1
  1532. __le16 link_partner_adv_speeds;
  1533. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MBHD 0x1UL
  1534. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MB 0x2UL
  1535. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GBHD 0x4UL
  1536. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GB 0x8UL
  1537. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2GB 0x10UL
  1538. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2_5GB 0x20UL
  1539. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10GB 0x40UL
  1540. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_20GB 0x80UL
  1541. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_25GB 0x100UL
  1542. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_40GB 0x200UL
  1543. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_50GB 0x400UL
  1544. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100GB 0x800UL
  1545. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MBHD 0x1000UL
  1546. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MB 0x2000UL
  1547. u8 link_partner_adv_auto_mode;
  1548. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_NONE 0x0UL
  1549. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ALL_SPEEDS 0x1UL
  1550. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_SPEED 0x2UL
  1551. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1552. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_SPEED_MASK 0x4UL
  1553. u8 link_partner_adv_pause;
  1554. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_TX 0x1UL
  1555. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_RX 0x2UL
  1556. __le16 adv_eee_link_speed_mask;
  1557. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1558. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1559. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1560. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1561. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1562. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1563. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1564. __le16 link_partner_adv_eee_link_speed_mask;
  1565. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1566. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1567. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1568. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1569. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1570. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1571. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1572. __le32 xcvr_identifier_type_tx_lpi_timer;
  1573. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK 0xffffffUL
  1574. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_SFT 0
  1575. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_MASK 0xff000000UL
  1576. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFT 24
  1577. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_UNKNOWN (0x0UL << 24)
  1578. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFP (0x3UL << 24)
  1579. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP (0xcUL << 24)
  1580. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFPPLUS (0xdUL << 24)
  1581. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP28 (0x11UL << 24)
  1582. __le16 fec_cfg;
  1583. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED 0x1UL
  1584. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_SUPPORTED 0x2UL
  1585. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED 0x4UL
  1586. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_SUPPORTED 0x8UL
  1587. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED 0x10UL
  1588. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_SUPPORTED 0x20UL
  1589. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED 0x40UL
  1590. u8 unused_1;
  1591. u8 unused_2;
  1592. char phy_vendor_name[16];
  1593. char phy_vendor_partnumber[16];
  1594. __le32 unused_3;
  1595. u8 unused_4;
  1596. u8 unused_5;
  1597. u8 unused_6;
  1598. u8 valid;
  1599. };
  1600. /* hwrm_port_mac_cfg */
  1601. /* Input (40 bytes) */
  1602. struct hwrm_port_mac_cfg_input {
  1603. __le16 req_type;
  1604. __le16 cmpl_ring;
  1605. __le16 seq_id;
  1606. __le16 target_id;
  1607. __le64 resp_addr;
  1608. __le32 flags;
  1609. #define PORT_MAC_CFG_REQ_FLAGS_MATCH_LINK 0x1UL
  1610. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_ENABLE 0x2UL
  1611. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_ENABLE 0x4UL
  1612. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_ENABLE 0x8UL
  1613. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_ENABLE 0x10UL
  1614. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_DISABLE 0x20UL
  1615. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_ENABLE 0x40UL
  1616. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_DISABLE 0x80UL
  1617. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_ENABLE 0x100UL
  1618. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_DISABLE 0x200UL
  1619. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_DISABLE 0x400UL
  1620. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_DISABLE 0x800UL
  1621. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_DISABLE 0x1000UL
  1622. __le32 enables;
  1623. #define PORT_MAC_CFG_REQ_ENABLES_IPG 0x1UL
  1624. #define PORT_MAC_CFG_REQ_ENABLES_LPBK 0x2UL
  1625. #define PORT_MAC_CFG_REQ_ENABLES_VLAN_PRI2COS_MAP_PRI 0x4UL
  1626. #define PORT_MAC_CFG_REQ_ENABLES_RESERVED1 0x8UL
  1627. #define PORT_MAC_CFG_REQ_ENABLES_TUNNEL_PRI2COS_MAP_PRI 0x10UL
  1628. #define PORT_MAC_CFG_REQ_ENABLES_DSCP2COS_MAP_PRI 0x20UL
  1629. #define PORT_MAC_CFG_REQ_ENABLES_RX_TS_CAPTURE_PTP_MSG_TYPE 0x40UL
  1630. #define PORT_MAC_CFG_REQ_ENABLES_TX_TS_CAPTURE_PTP_MSG_TYPE 0x80UL
  1631. #define PORT_MAC_CFG_REQ_ENABLES_COS_FIELD_CFG 0x100UL
  1632. __le16 port_id;
  1633. u8 ipg;
  1634. u8 lpbk;
  1635. #define PORT_MAC_CFG_REQ_LPBK_NONE 0x0UL
  1636. #define PORT_MAC_CFG_REQ_LPBK_LOCAL 0x1UL
  1637. #define PORT_MAC_CFG_REQ_LPBK_REMOTE 0x2UL
  1638. u8 vlan_pri2cos_map_pri;
  1639. u8 reserved1;
  1640. u8 tunnel_pri2cos_map_pri;
  1641. u8 dscp2pri_map_pri;
  1642. __le16 rx_ts_capture_ptp_msg_type;
  1643. __le16 tx_ts_capture_ptp_msg_type;
  1644. u8 cos_field_cfg;
  1645. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_RSVD1 0x1UL
  1646. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_MASK 0x6UL
  1647. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_SFT 1
  1648. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_INNERMOST (0x0UL << 1)
  1649. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTER (0x1UL << 1)
  1650. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTERMOST (0x2UL << 1)
  1651. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 1)
  1652. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED
  1653. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_MASK 0x18UL
  1654. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_SFT 3
  1655. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_INNERMOST (0x0UL << 3)
  1656. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTER (0x1UL << 3)
  1657. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTERMOST (0x2UL << 3)
  1658. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 3)
  1659. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED
  1660. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_MASK 0xe0UL
  1661. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_SFT 5
  1662. u8 unused_0[3];
  1663. };
  1664. /* Output (16 bytes) */
  1665. struct hwrm_port_mac_cfg_output {
  1666. __le16 error_code;
  1667. __le16 req_type;
  1668. __le16 seq_id;
  1669. __le16 resp_len;
  1670. __le16 mru;
  1671. __le16 mtu;
  1672. u8 ipg;
  1673. u8 lpbk;
  1674. #define PORT_MAC_CFG_RESP_LPBK_NONE 0x0UL
  1675. #define PORT_MAC_CFG_RESP_LPBK_LOCAL 0x1UL
  1676. #define PORT_MAC_CFG_RESP_LPBK_REMOTE 0x2UL
  1677. u8 unused_0;
  1678. u8 valid;
  1679. };
  1680. /* hwrm_port_qstats */
  1681. /* Input (40 bytes) */
  1682. struct hwrm_port_qstats_input {
  1683. __le16 req_type;
  1684. __le16 cmpl_ring;
  1685. __le16 seq_id;
  1686. __le16 target_id;
  1687. __le64 resp_addr;
  1688. __le16 port_id;
  1689. u8 unused_0;
  1690. u8 unused_1;
  1691. u8 unused_2[3];
  1692. u8 unused_3;
  1693. __le64 tx_stat_host_addr;
  1694. __le64 rx_stat_host_addr;
  1695. };
  1696. /* Output (16 bytes) */
  1697. struct hwrm_port_qstats_output {
  1698. __le16 error_code;
  1699. __le16 req_type;
  1700. __le16 seq_id;
  1701. __le16 resp_len;
  1702. __le16 tx_stat_size;
  1703. __le16 rx_stat_size;
  1704. u8 unused_0;
  1705. u8 unused_1;
  1706. u8 unused_2;
  1707. u8 valid;
  1708. };
  1709. /* hwrm_port_lpbk_qstats */
  1710. /* Input (16 bytes) */
  1711. struct hwrm_port_lpbk_qstats_input {
  1712. __le16 req_type;
  1713. __le16 cmpl_ring;
  1714. __le16 seq_id;
  1715. __le16 target_id;
  1716. __le64 resp_addr;
  1717. };
  1718. /* Output (96 bytes) */
  1719. struct hwrm_port_lpbk_qstats_output {
  1720. __le16 error_code;
  1721. __le16 req_type;
  1722. __le16 seq_id;
  1723. __le16 resp_len;
  1724. __le64 lpbk_ucast_frames;
  1725. __le64 lpbk_mcast_frames;
  1726. __le64 lpbk_bcast_frames;
  1727. __le64 lpbk_ucast_bytes;
  1728. __le64 lpbk_mcast_bytes;
  1729. __le64 lpbk_bcast_bytes;
  1730. __le64 tx_stat_discard;
  1731. __le64 tx_stat_error;
  1732. __le64 rx_stat_discard;
  1733. __le64 rx_stat_error;
  1734. __le32 unused_0;
  1735. u8 unused_1;
  1736. u8 unused_2;
  1737. u8 unused_3;
  1738. u8 valid;
  1739. };
  1740. /* hwrm_port_clr_stats */
  1741. /* Input (24 bytes) */
  1742. struct hwrm_port_clr_stats_input {
  1743. __le16 req_type;
  1744. __le16 cmpl_ring;
  1745. __le16 seq_id;
  1746. __le16 target_id;
  1747. __le64 resp_addr;
  1748. __le16 port_id;
  1749. __le16 unused_0[3];
  1750. };
  1751. /* Output (16 bytes) */
  1752. struct hwrm_port_clr_stats_output {
  1753. __le16 error_code;
  1754. __le16 req_type;
  1755. __le16 seq_id;
  1756. __le16 resp_len;
  1757. __le32 unused_0;
  1758. u8 unused_1;
  1759. u8 unused_2;
  1760. u8 unused_3;
  1761. u8 valid;
  1762. };
  1763. /* hwrm_port_lpbk_clr_stats */
  1764. /* Input (16 bytes) */
  1765. struct hwrm_port_lpbk_clr_stats_input {
  1766. __le16 req_type;
  1767. __le16 cmpl_ring;
  1768. __le16 seq_id;
  1769. __le16 target_id;
  1770. __le64 resp_addr;
  1771. };
  1772. /* Output (16 bytes) */
  1773. struct hwrm_port_lpbk_clr_stats_output {
  1774. __le16 error_code;
  1775. __le16 req_type;
  1776. __le16 seq_id;
  1777. __le16 resp_len;
  1778. __le32 unused_0;
  1779. u8 unused_1;
  1780. u8 unused_2;
  1781. u8 unused_3;
  1782. u8 valid;
  1783. };
  1784. /* hwrm_port_phy_qcaps */
  1785. /* Input (24 bytes) */
  1786. struct hwrm_port_phy_qcaps_input {
  1787. __le16 req_type;
  1788. __le16 cmpl_ring;
  1789. __le16 seq_id;
  1790. __le16 target_id;
  1791. __le64 resp_addr;
  1792. __le16 port_id;
  1793. __le16 unused_0[3];
  1794. };
  1795. /* Output (24 bytes) */
  1796. struct hwrm_port_phy_qcaps_output {
  1797. __le16 error_code;
  1798. __le16 req_type;
  1799. __le16 seq_id;
  1800. __le16 resp_len;
  1801. u8 eee_supported;
  1802. #define PORT_PHY_QCAPS_RESP_EEE_SUPPORTED 0x1UL
  1803. #define PORT_PHY_QCAPS_RESP_RSVD1_MASK 0xfeUL
  1804. #define PORT_PHY_QCAPS_RESP_RSVD1_SFT 1
  1805. u8 unused_0;
  1806. __le16 supported_speeds_force_mode;
  1807. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MBHD 0x1UL
  1808. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MB 0x2UL
  1809. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GBHD 0x4UL
  1810. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GB 0x8UL
  1811. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2GB 0x10UL
  1812. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2_5GB 0x20UL
  1813. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10GB 0x40UL
  1814. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_20GB 0x80UL
  1815. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_25GB 0x100UL
  1816. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_40GB 0x200UL
  1817. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_50GB 0x400UL
  1818. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100GB 0x800UL
  1819. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MBHD 0x1000UL
  1820. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MB 0x2000UL
  1821. __le16 supported_speeds_auto_mode;
  1822. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MBHD 0x1UL
  1823. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MB 0x2UL
  1824. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GBHD 0x4UL
  1825. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GB 0x8UL
  1826. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2GB 0x10UL
  1827. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2_5GB 0x20UL
  1828. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10GB 0x40UL
  1829. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_20GB 0x80UL
  1830. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_25GB 0x100UL
  1831. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_40GB 0x200UL
  1832. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_50GB 0x400UL
  1833. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100GB 0x800UL
  1834. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MBHD 0x1000UL
  1835. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MB 0x2000UL
  1836. __le16 supported_speeds_eee_mode;
  1837. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD1 0x1UL
  1838. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_100MB 0x2UL
  1839. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD2 0x4UL
  1840. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_1GB 0x8UL
  1841. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD3 0x10UL
  1842. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD4 0x20UL
  1843. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_10GB 0x40UL
  1844. __le32 tx_lpi_timer_low;
  1845. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK 0xffffffUL
  1846. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_SFT 0
  1847. #define PORT_PHY_QCAPS_RESP_RSVD2_MASK 0xff000000UL
  1848. #define PORT_PHY_QCAPS_RESP_RSVD2_SFT 24
  1849. __le32 valid_tx_lpi_timer_high;
  1850. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK 0xffffffUL
  1851. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_SFT 0
  1852. #define PORT_PHY_QCAPS_RESP_VALID_MASK 0xff000000UL
  1853. #define PORT_PHY_QCAPS_RESP_VALID_SFT 24
  1854. };
  1855. /* hwrm_port_phy_i2c_read */
  1856. /* Input (40 bytes) */
  1857. struct hwrm_port_phy_i2c_read_input {
  1858. __le16 req_type;
  1859. __le16 cmpl_ring;
  1860. __le16 seq_id;
  1861. __le16 target_id;
  1862. __le64 resp_addr;
  1863. __le32 flags;
  1864. __le32 enables;
  1865. #define PORT_PHY_I2C_READ_REQ_ENABLES_PAGE_OFFSET 0x1UL
  1866. __le16 port_id;
  1867. u8 i2c_slave_addr;
  1868. u8 unused_0;
  1869. __le16 page_number;
  1870. __le16 page_offset;
  1871. u8 data_length;
  1872. u8 unused_1[7];
  1873. };
  1874. /* Output (80 bytes) */
  1875. struct hwrm_port_phy_i2c_read_output {
  1876. __le16 error_code;
  1877. __le16 req_type;
  1878. __le16 seq_id;
  1879. __le16 resp_len;
  1880. __le32 data[16];
  1881. __le32 unused_0;
  1882. u8 unused_1;
  1883. u8 unused_2;
  1884. u8 unused_3;
  1885. u8 valid;
  1886. };
  1887. /* hwrm_port_led_cfg */
  1888. /* Input (64 bytes) */
  1889. struct hwrm_port_led_cfg_input {
  1890. __le16 req_type;
  1891. __le16 cmpl_ring;
  1892. __le16 seq_id;
  1893. __le16 target_id;
  1894. __le64 resp_addr;
  1895. __le32 enables;
  1896. #define PORT_LED_CFG_REQ_ENABLES_LED0_ID 0x1UL
  1897. #define PORT_LED_CFG_REQ_ENABLES_LED0_STATE 0x2UL
  1898. #define PORT_LED_CFG_REQ_ENABLES_LED0_COLOR 0x4UL
  1899. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_ON 0x8UL
  1900. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_OFF 0x10UL
  1901. #define PORT_LED_CFG_REQ_ENABLES_LED0_GROUP_ID 0x20UL
  1902. #define PORT_LED_CFG_REQ_ENABLES_LED1_ID 0x40UL
  1903. #define PORT_LED_CFG_REQ_ENABLES_LED1_STATE 0x80UL
  1904. #define PORT_LED_CFG_REQ_ENABLES_LED1_COLOR 0x100UL
  1905. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_ON 0x200UL
  1906. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_OFF 0x400UL
  1907. #define PORT_LED_CFG_REQ_ENABLES_LED1_GROUP_ID 0x800UL
  1908. #define PORT_LED_CFG_REQ_ENABLES_LED2_ID 0x1000UL
  1909. #define PORT_LED_CFG_REQ_ENABLES_LED2_STATE 0x2000UL
  1910. #define PORT_LED_CFG_REQ_ENABLES_LED2_COLOR 0x4000UL
  1911. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_ON 0x8000UL
  1912. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_OFF 0x10000UL
  1913. #define PORT_LED_CFG_REQ_ENABLES_LED2_GROUP_ID 0x20000UL
  1914. #define PORT_LED_CFG_REQ_ENABLES_LED3_ID 0x40000UL
  1915. #define PORT_LED_CFG_REQ_ENABLES_LED3_STATE 0x80000UL
  1916. #define PORT_LED_CFG_REQ_ENABLES_LED3_COLOR 0x100000UL
  1917. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_ON 0x200000UL
  1918. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_OFF 0x400000UL
  1919. #define PORT_LED_CFG_REQ_ENABLES_LED3_GROUP_ID 0x800000UL
  1920. __le16 port_id;
  1921. u8 num_leds;
  1922. u8 rsvd;
  1923. u8 led0_id;
  1924. u8 led0_state;
  1925. #define PORT_LED_CFG_REQ_LED0_STATE_DEFAULT 0x0UL
  1926. #define PORT_LED_CFG_REQ_LED0_STATE_OFF 0x1UL
  1927. #define PORT_LED_CFG_REQ_LED0_STATE_ON 0x2UL
  1928. #define PORT_LED_CFG_REQ_LED0_STATE_BLINK 0x3UL
  1929. #define PORT_LED_CFG_REQ_LED0_STATE_BLINKALT 0x4UL
  1930. u8 led0_color;
  1931. #define PORT_LED_CFG_REQ_LED0_COLOR_DEFAULT 0x0UL
  1932. #define PORT_LED_CFG_REQ_LED0_COLOR_AMBER 0x1UL
  1933. #define PORT_LED_CFG_REQ_LED0_COLOR_GREEN 0x2UL
  1934. #define PORT_LED_CFG_REQ_LED0_COLOR_GREENAMBER 0x3UL
  1935. u8 unused_0;
  1936. __le16 led0_blink_on;
  1937. __le16 led0_blink_off;
  1938. u8 led0_group_id;
  1939. u8 rsvd0;
  1940. u8 led1_id;
  1941. u8 led1_state;
  1942. #define PORT_LED_CFG_REQ_LED1_STATE_DEFAULT 0x0UL
  1943. #define PORT_LED_CFG_REQ_LED1_STATE_OFF 0x1UL
  1944. #define PORT_LED_CFG_REQ_LED1_STATE_ON 0x2UL
  1945. #define PORT_LED_CFG_REQ_LED1_STATE_BLINK 0x3UL
  1946. #define PORT_LED_CFG_REQ_LED1_STATE_BLINKALT 0x4UL
  1947. u8 led1_color;
  1948. #define PORT_LED_CFG_REQ_LED1_COLOR_DEFAULT 0x0UL
  1949. #define PORT_LED_CFG_REQ_LED1_COLOR_AMBER 0x1UL
  1950. #define PORT_LED_CFG_REQ_LED1_COLOR_GREEN 0x2UL
  1951. #define PORT_LED_CFG_REQ_LED1_COLOR_GREENAMBER 0x3UL
  1952. u8 unused_1;
  1953. __le16 led1_blink_on;
  1954. __le16 led1_blink_off;
  1955. u8 led1_group_id;
  1956. u8 rsvd1;
  1957. u8 led2_id;
  1958. u8 led2_state;
  1959. #define PORT_LED_CFG_REQ_LED2_STATE_DEFAULT 0x0UL
  1960. #define PORT_LED_CFG_REQ_LED2_STATE_OFF 0x1UL
  1961. #define PORT_LED_CFG_REQ_LED2_STATE_ON 0x2UL
  1962. #define PORT_LED_CFG_REQ_LED2_STATE_BLINK 0x3UL
  1963. #define PORT_LED_CFG_REQ_LED2_STATE_BLINKALT 0x4UL
  1964. u8 led2_color;
  1965. #define PORT_LED_CFG_REQ_LED2_COLOR_DEFAULT 0x0UL
  1966. #define PORT_LED_CFG_REQ_LED2_COLOR_AMBER 0x1UL
  1967. #define PORT_LED_CFG_REQ_LED2_COLOR_GREEN 0x2UL
  1968. #define PORT_LED_CFG_REQ_LED2_COLOR_GREENAMBER 0x3UL
  1969. u8 unused_2;
  1970. __le16 led2_blink_on;
  1971. __le16 led2_blink_off;
  1972. u8 led2_group_id;
  1973. u8 rsvd2;
  1974. u8 led3_id;
  1975. u8 led3_state;
  1976. #define PORT_LED_CFG_REQ_LED3_STATE_DEFAULT 0x0UL
  1977. #define PORT_LED_CFG_REQ_LED3_STATE_OFF 0x1UL
  1978. #define PORT_LED_CFG_REQ_LED3_STATE_ON 0x2UL
  1979. #define PORT_LED_CFG_REQ_LED3_STATE_BLINK 0x3UL
  1980. #define PORT_LED_CFG_REQ_LED3_STATE_BLINKALT 0x4UL
  1981. u8 led3_color;
  1982. #define PORT_LED_CFG_REQ_LED3_COLOR_DEFAULT 0x0UL
  1983. #define PORT_LED_CFG_REQ_LED3_COLOR_AMBER 0x1UL
  1984. #define PORT_LED_CFG_REQ_LED3_COLOR_GREEN 0x2UL
  1985. #define PORT_LED_CFG_REQ_LED3_COLOR_GREENAMBER 0x3UL
  1986. u8 unused_3;
  1987. __le16 led3_blink_on;
  1988. __le16 led3_blink_off;
  1989. u8 led3_group_id;
  1990. u8 rsvd3;
  1991. };
  1992. /* Output (16 bytes) */
  1993. struct hwrm_port_led_cfg_output {
  1994. __le16 error_code;
  1995. __le16 req_type;
  1996. __le16 seq_id;
  1997. __le16 resp_len;
  1998. __le32 unused_0;
  1999. u8 unused_1;
  2000. u8 unused_2;
  2001. u8 unused_3;
  2002. u8 valid;
  2003. };
  2004. /* hwrm_port_led_qcaps */
  2005. /* Input (24 bytes) */
  2006. struct hwrm_port_led_qcaps_input {
  2007. __le16 req_type;
  2008. __le16 cmpl_ring;
  2009. __le16 seq_id;
  2010. __le16 target_id;
  2011. __le64 resp_addr;
  2012. __le16 port_id;
  2013. __le16 unused_0[3];
  2014. };
  2015. /* Output (48 bytes) */
  2016. struct hwrm_port_led_qcaps_output {
  2017. __le16 error_code;
  2018. __le16 req_type;
  2019. __le16 seq_id;
  2020. __le16 resp_len;
  2021. u8 num_leds;
  2022. u8 unused_0[3];
  2023. u8 led0_id;
  2024. u8 led0_type;
  2025. #define PORT_LED_QCAPS_RESP_LED0_TYPE_SPEED 0x0UL
  2026. #define PORT_LED_QCAPS_RESP_LED0_TYPE_ACTIVITY 0x1UL
  2027. #define PORT_LED_QCAPS_RESP_LED0_TYPE_INVALID 0xffUL
  2028. u8 led0_group_id;
  2029. u8 unused_1;
  2030. __le16 led0_state_caps;
  2031. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ENABLED 0x1UL
  2032. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2033. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ON_SUPPORTED 0x4UL
  2034. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2035. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2036. __le16 led0_color_caps;
  2037. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_RSVD 0x1UL
  2038. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2039. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2040. u8 led1_id;
  2041. u8 led1_type;
  2042. #define PORT_LED_QCAPS_RESP_LED1_TYPE_SPEED 0x0UL
  2043. #define PORT_LED_QCAPS_RESP_LED1_TYPE_ACTIVITY 0x1UL
  2044. #define PORT_LED_QCAPS_RESP_LED1_TYPE_INVALID 0xffUL
  2045. u8 led1_group_id;
  2046. u8 unused_2;
  2047. __le16 led1_state_caps;
  2048. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ENABLED 0x1UL
  2049. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2050. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ON_SUPPORTED 0x4UL
  2051. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2052. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2053. __le16 led1_color_caps;
  2054. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_RSVD 0x1UL
  2055. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2056. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2057. u8 led2_id;
  2058. u8 led2_type;
  2059. #define PORT_LED_QCAPS_RESP_LED2_TYPE_SPEED 0x0UL
  2060. #define PORT_LED_QCAPS_RESP_LED2_TYPE_ACTIVITY 0x1UL
  2061. #define PORT_LED_QCAPS_RESP_LED2_TYPE_INVALID 0xffUL
  2062. u8 led2_group_id;
  2063. u8 unused_3;
  2064. __le16 led2_state_caps;
  2065. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ENABLED 0x1UL
  2066. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2067. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ON_SUPPORTED 0x4UL
  2068. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2069. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2070. __le16 led2_color_caps;
  2071. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_RSVD 0x1UL
  2072. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2073. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2074. u8 led3_id;
  2075. u8 led3_type;
  2076. #define PORT_LED_QCAPS_RESP_LED3_TYPE_SPEED 0x0UL
  2077. #define PORT_LED_QCAPS_RESP_LED3_TYPE_ACTIVITY 0x1UL
  2078. #define PORT_LED_QCAPS_RESP_LED3_TYPE_INVALID 0xffUL
  2079. u8 led3_group_id;
  2080. u8 unused_4;
  2081. __le16 led3_state_caps;
  2082. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ENABLED 0x1UL
  2083. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2084. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ON_SUPPORTED 0x4UL
  2085. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2086. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2087. __le16 led3_color_caps;
  2088. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_RSVD 0x1UL
  2089. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2090. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2091. u8 unused_5;
  2092. u8 unused_6;
  2093. u8 unused_7;
  2094. u8 valid;
  2095. };
  2096. /* hwrm_queue_qportcfg */
  2097. /* Input (24 bytes) */
  2098. struct hwrm_queue_qportcfg_input {
  2099. __le16 req_type;
  2100. __le16 cmpl_ring;
  2101. __le16 seq_id;
  2102. __le16 target_id;
  2103. __le64 resp_addr;
  2104. __le32 flags;
  2105. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH 0x1UL
  2106. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_TX 0x0UL
  2107. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX 0x1UL
  2108. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_LAST QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX
  2109. __le16 port_id;
  2110. __le16 unused_0;
  2111. };
  2112. /* Output (32 bytes) */
  2113. struct hwrm_queue_qportcfg_output {
  2114. __le16 error_code;
  2115. __le16 req_type;
  2116. __le16 seq_id;
  2117. __le16 resp_len;
  2118. u8 max_configurable_queues;
  2119. u8 max_configurable_lossless_queues;
  2120. u8 queue_cfg_allowed;
  2121. u8 queue_cfg_info;
  2122. #define QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2123. u8 queue_pfcenable_cfg_allowed;
  2124. u8 queue_pri2cos_cfg_allowed;
  2125. u8 queue_cos2bw_cfg_allowed;
  2126. u8 queue_id0;
  2127. u8 queue_id0_service_profile;
  2128. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSY 0x0UL
  2129. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS 0x1UL
  2130. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_UNKNOWN 0xffUL
  2131. u8 queue_id1;
  2132. u8 queue_id1_service_profile;
  2133. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSY 0x0UL
  2134. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS 0x1UL
  2135. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_UNKNOWN 0xffUL
  2136. u8 queue_id2;
  2137. u8 queue_id2_service_profile;
  2138. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSY 0x0UL
  2139. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS 0x1UL
  2140. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_UNKNOWN 0xffUL
  2141. u8 queue_id3;
  2142. u8 queue_id3_service_profile;
  2143. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSY 0x0UL
  2144. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS 0x1UL
  2145. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_UNKNOWN 0xffUL
  2146. u8 queue_id4;
  2147. u8 queue_id4_service_profile;
  2148. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSY 0x0UL
  2149. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS 0x1UL
  2150. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_UNKNOWN 0xffUL
  2151. u8 queue_id5;
  2152. u8 queue_id5_service_profile;
  2153. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSY 0x0UL
  2154. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS 0x1UL
  2155. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_UNKNOWN 0xffUL
  2156. u8 queue_id6;
  2157. u8 queue_id6_service_profile;
  2158. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSY 0x0UL
  2159. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS 0x1UL
  2160. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_UNKNOWN 0xffUL
  2161. u8 queue_id7;
  2162. u8 queue_id7_service_profile;
  2163. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSY 0x0UL
  2164. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS 0x1UL
  2165. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_UNKNOWN 0xffUL
  2166. u8 valid;
  2167. };
  2168. /* hwrm_queue_cfg */
  2169. /* Input (40 bytes) */
  2170. struct hwrm_queue_cfg_input {
  2171. __le16 req_type;
  2172. __le16 cmpl_ring;
  2173. __le16 seq_id;
  2174. __le16 target_id;
  2175. __le64 resp_addr;
  2176. __le32 flags;
  2177. #define QUEUE_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2178. #define QUEUE_CFG_REQ_FLAGS_PATH_SFT 0
  2179. #define QUEUE_CFG_REQ_FLAGS_PATH_TX 0x0UL
  2180. #define QUEUE_CFG_REQ_FLAGS_PATH_RX 0x1UL
  2181. #define QUEUE_CFG_REQ_FLAGS_PATH_BIDIR 0x2UL
  2182. #define QUEUE_CFG_REQ_FLAGS_PATH_LAST QUEUE_CFG_REQ_FLAGS_PATH_BIDIR
  2183. __le32 enables;
  2184. #define QUEUE_CFG_REQ_ENABLES_DFLT_LEN 0x1UL
  2185. #define QUEUE_CFG_REQ_ENABLES_SERVICE_PROFILE 0x2UL
  2186. __le32 queue_id;
  2187. __le32 dflt_len;
  2188. u8 service_profile;
  2189. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSY 0x0UL
  2190. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSLESS 0x1UL
  2191. #define QUEUE_CFG_REQ_SERVICE_PROFILE_UNKNOWN 0xffUL
  2192. u8 unused_0[7];
  2193. };
  2194. /* Output (16 bytes) */
  2195. struct hwrm_queue_cfg_output {
  2196. __le16 error_code;
  2197. __le16 req_type;
  2198. __le16 seq_id;
  2199. __le16 resp_len;
  2200. __le32 unused_0;
  2201. u8 unused_1;
  2202. u8 unused_2;
  2203. u8 unused_3;
  2204. u8 valid;
  2205. };
  2206. /* hwrm_queue_pfcenable_qcfg */
  2207. /* Input (24 bytes) */
  2208. struct hwrm_queue_pfcenable_qcfg_input {
  2209. __le16 req_type;
  2210. __le16 cmpl_ring;
  2211. __le16 seq_id;
  2212. __le16 target_id;
  2213. __le64 resp_addr;
  2214. __le16 port_id;
  2215. __le16 unused_0[3];
  2216. };
  2217. /* Output (16 bytes) */
  2218. struct hwrm_queue_pfcenable_qcfg_output {
  2219. __le16 error_code;
  2220. __le16 req_type;
  2221. __le16 seq_id;
  2222. __le16 resp_len;
  2223. __le32 flags;
  2224. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2225. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2226. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2227. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2228. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2229. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2230. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2231. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2232. u8 unused_0;
  2233. u8 unused_1;
  2234. u8 unused_2;
  2235. u8 valid;
  2236. };
  2237. /* hwrm_queue_pfcenable_cfg */
  2238. /* Input (24 bytes) */
  2239. struct hwrm_queue_pfcenable_cfg_input {
  2240. __le16 req_type;
  2241. __le16 cmpl_ring;
  2242. __le16 seq_id;
  2243. __le16 target_id;
  2244. __le64 resp_addr;
  2245. __le32 flags;
  2246. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2247. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2248. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2249. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2250. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2251. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2252. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2253. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2254. __le16 port_id;
  2255. __le16 unused_0;
  2256. };
  2257. /* Output (16 bytes) */
  2258. struct hwrm_queue_pfcenable_cfg_output {
  2259. __le16 error_code;
  2260. __le16 req_type;
  2261. __le16 seq_id;
  2262. __le16 resp_len;
  2263. __le32 unused_0;
  2264. u8 unused_1;
  2265. u8 unused_2;
  2266. u8 unused_3;
  2267. u8 valid;
  2268. };
  2269. /* hwrm_queue_pri2cos_qcfg */
  2270. /* Input (24 bytes) */
  2271. struct hwrm_queue_pri2cos_qcfg_input {
  2272. __le16 req_type;
  2273. __le16 cmpl_ring;
  2274. __le16 seq_id;
  2275. __le16 target_id;
  2276. __le64 resp_addr;
  2277. __le32 flags;
  2278. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH 0x1UL
  2279. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  2280. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  2281. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX
  2282. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN 0x2UL
  2283. u8 port_id;
  2284. u8 unused_0[3];
  2285. };
  2286. /* Output (24 bytes) */
  2287. struct hwrm_queue_pri2cos_qcfg_output {
  2288. __le16 error_code;
  2289. __le16 req_type;
  2290. __le16 seq_id;
  2291. __le16 resp_len;
  2292. u8 pri0_cos_queue_id;
  2293. u8 pri1_cos_queue_id;
  2294. u8 pri2_cos_queue_id;
  2295. u8 pri3_cos_queue_id;
  2296. u8 pri4_cos_queue_id;
  2297. u8 pri5_cos_queue_id;
  2298. u8 pri6_cos_queue_id;
  2299. u8 pri7_cos_queue_id;
  2300. u8 queue_cfg_info;
  2301. #define QUEUE_PRI2COS_QCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2302. u8 unused_0;
  2303. __le16 unused_1;
  2304. u8 unused_2;
  2305. u8 unused_3;
  2306. u8 unused_4;
  2307. u8 valid;
  2308. };
  2309. /* hwrm_queue_pri2cos_cfg */
  2310. /* Input (40 bytes) */
  2311. struct hwrm_queue_pri2cos_cfg_input {
  2312. __le16 req_type;
  2313. __le16 cmpl_ring;
  2314. __le16 seq_id;
  2315. __le16 target_id;
  2316. __le64 resp_addr;
  2317. __le32 flags;
  2318. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2319. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_SFT 0
  2320. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  2321. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  2322. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR (0x2UL << 0)
  2323. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR
  2324. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_IVLAN 0x4UL
  2325. __le32 enables;
  2326. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI0_COS_QUEUE_ID 0x1UL
  2327. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI1_COS_QUEUE_ID 0x2UL
  2328. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI2_COS_QUEUE_ID 0x4UL
  2329. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI3_COS_QUEUE_ID 0x8UL
  2330. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI4_COS_QUEUE_ID 0x10UL
  2331. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI5_COS_QUEUE_ID 0x20UL
  2332. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI6_COS_QUEUE_ID 0x40UL
  2333. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI7_COS_QUEUE_ID 0x80UL
  2334. u8 port_id;
  2335. u8 pri0_cos_queue_id;
  2336. u8 pri1_cos_queue_id;
  2337. u8 pri2_cos_queue_id;
  2338. u8 pri3_cos_queue_id;
  2339. u8 pri4_cos_queue_id;
  2340. u8 pri5_cos_queue_id;
  2341. u8 pri6_cos_queue_id;
  2342. u8 pri7_cos_queue_id;
  2343. u8 unused_0[7];
  2344. };
  2345. /* Output (16 bytes) */
  2346. struct hwrm_queue_pri2cos_cfg_output {
  2347. __le16 error_code;
  2348. __le16 req_type;
  2349. __le16 seq_id;
  2350. __le16 resp_len;
  2351. __le32 unused_0;
  2352. u8 unused_1;
  2353. u8 unused_2;
  2354. u8 unused_3;
  2355. u8 valid;
  2356. };
  2357. /* hwrm_queue_cos2bw_qcfg */
  2358. /* Input (24 bytes) */
  2359. struct hwrm_queue_cos2bw_qcfg_input {
  2360. __le16 req_type;
  2361. __le16 cmpl_ring;
  2362. __le16 seq_id;
  2363. __le16 target_id;
  2364. __le64 resp_addr;
  2365. __le16 port_id;
  2366. __le16 unused_0[3];
  2367. };
  2368. /* Output (112 bytes) */
  2369. struct hwrm_queue_cos2bw_qcfg_output {
  2370. __le16 error_code;
  2371. __le16 req_type;
  2372. __le16 seq_id;
  2373. __le16 resp_len;
  2374. u8 queue_id0;
  2375. u8 unused_0;
  2376. __le16 unused_1;
  2377. __le32 queue_id0_min_bw;
  2378. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2379. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  2380. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  2381. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  2382. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2383. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES
  2384. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2385. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  2386. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2387. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2388. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2389. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2390. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2391. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2392. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  2393. __le32 queue_id0_max_bw;
  2394. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2395. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  2396. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  2397. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  2398. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2399. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES
  2400. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2401. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  2402. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2403. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2404. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2405. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2406. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2407. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2408. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  2409. u8 queue_id0_tsa_assign;
  2410. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  2411. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  2412. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2413. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2414. u8 queue_id0_pri_lvl;
  2415. u8 queue_id0_bw_weight;
  2416. u8 queue_id1;
  2417. __le32 queue_id1_min_bw;
  2418. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2419. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  2420. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  2421. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  2422. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2423. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES
  2424. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2425. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  2426. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2427. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2428. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2429. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2430. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2431. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2432. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  2433. __le32 queue_id1_max_bw;
  2434. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2435. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  2436. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  2437. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  2438. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2439. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES
  2440. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2441. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  2442. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2443. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2444. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2445. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2446. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2447. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2448. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  2449. u8 queue_id1_tsa_assign;
  2450. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  2451. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  2452. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2453. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2454. u8 queue_id1_pri_lvl;
  2455. u8 queue_id1_bw_weight;
  2456. u8 queue_id2;
  2457. __le32 queue_id2_min_bw;
  2458. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2459. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  2460. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  2461. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  2462. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2463. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES
  2464. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2465. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  2466. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2467. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2468. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2469. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2470. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2471. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2472. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  2473. __le32 queue_id2_max_bw;
  2474. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2475. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  2476. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  2477. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  2478. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2479. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES
  2480. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2481. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  2482. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2483. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2484. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2485. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2486. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2487. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2488. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  2489. u8 queue_id2_tsa_assign;
  2490. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  2491. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  2492. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2493. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2494. u8 queue_id2_pri_lvl;
  2495. u8 queue_id2_bw_weight;
  2496. u8 queue_id3;
  2497. __le32 queue_id3_min_bw;
  2498. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2499. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  2500. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  2501. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  2502. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2503. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES
  2504. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2505. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  2506. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2507. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2508. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2509. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2510. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2511. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2512. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  2513. __le32 queue_id3_max_bw;
  2514. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2515. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  2516. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  2517. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  2518. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2519. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES
  2520. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2521. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  2522. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2523. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2524. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2525. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2526. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2527. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2528. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  2529. u8 queue_id3_tsa_assign;
  2530. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  2531. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  2532. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2533. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2534. u8 queue_id3_pri_lvl;
  2535. u8 queue_id3_bw_weight;
  2536. u8 queue_id4;
  2537. __le32 queue_id4_min_bw;
  2538. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2539. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  2540. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  2541. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  2542. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2543. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES
  2544. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2545. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  2546. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2547. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2548. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2549. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2550. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2551. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2552. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  2553. __le32 queue_id4_max_bw;
  2554. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2555. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  2556. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  2557. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  2558. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2559. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES
  2560. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2561. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  2562. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2563. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2564. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2565. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2566. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2567. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2568. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  2569. u8 queue_id4_tsa_assign;
  2570. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  2571. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  2572. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2573. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2574. u8 queue_id4_pri_lvl;
  2575. u8 queue_id4_bw_weight;
  2576. u8 queue_id5;
  2577. __le32 queue_id5_min_bw;
  2578. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2579. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  2580. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  2581. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  2582. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2583. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES
  2584. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2585. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  2586. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2587. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2588. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2589. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2590. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2591. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2592. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  2593. __le32 queue_id5_max_bw;
  2594. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2595. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  2596. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  2597. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  2598. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2599. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES
  2600. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2601. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  2602. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2603. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2604. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2605. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2606. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2607. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2608. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  2609. u8 queue_id5_tsa_assign;
  2610. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  2611. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  2612. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2613. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2614. u8 queue_id5_pri_lvl;
  2615. u8 queue_id5_bw_weight;
  2616. u8 queue_id6;
  2617. __le32 queue_id6_min_bw;
  2618. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2619. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  2620. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  2621. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  2622. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2623. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES
  2624. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2625. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  2626. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2627. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2628. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2629. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2630. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2631. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2632. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  2633. __le32 queue_id6_max_bw;
  2634. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2635. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  2636. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  2637. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  2638. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2639. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES
  2640. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2641. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  2642. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2643. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2644. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2645. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2646. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2647. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2648. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  2649. u8 queue_id6_tsa_assign;
  2650. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  2651. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  2652. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2653. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2654. u8 queue_id6_pri_lvl;
  2655. u8 queue_id6_bw_weight;
  2656. u8 queue_id7;
  2657. __le32 queue_id7_min_bw;
  2658. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2659. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  2660. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  2661. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  2662. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2663. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES
  2664. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2665. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  2666. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2667. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2668. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2669. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2670. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2671. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2672. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  2673. __le32 queue_id7_max_bw;
  2674. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2675. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  2676. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  2677. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  2678. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2679. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES
  2680. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2681. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  2682. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2683. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2684. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2685. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2686. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2687. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2688. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  2689. u8 queue_id7_tsa_assign;
  2690. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  2691. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  2692. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2693. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2694. u8 queue_id7_pri_lvl;
  2695. u8 queue_id7_bw_weight;
  2696. u8 unused_2;
  2697. u8 unused_3;
  2698. u8 unused_4;
  2699. u8 unused_5;
  2700. u8 valid;
  2701. };
  2702. /* hwrm_queue_cos2bw_cfg */
  2703. /* Input (128 bytes) */
  2704. struct hwrm_queue_cos2bw_cfg_input {
  2705. __le16 req_type;
  2706. __le16 cmpl_ring;
  2707. __le16 seq_id;
  2708. __le16 target_id;
  2709. __le64 resp_addr;
  2710. __le32 flags;
  2711. __le32 enables;
  2712. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID0_VALID 0x1UL
  2713. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID1_VALID 0x2UL
  2714. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID2_VALID 0x4UL
  2715. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID3_VALID 0x8UL
  2716. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID4_VALID 0x10UL
  2717. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID5_VALID 0x20UL
  2718. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID6_VALID 0x40UL
  2719. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID7_VALID 0x80UL
  2720. __le16 port_id;
  2721. u8 queue_id0;
  2722. u8 unused_0;
  2723. __le32 queue_id0_min_bw;
  2724. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2725. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  2726. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  2727. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  2728. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2729. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES
  2730. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2731. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  2732. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2733. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2734. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2735. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2736. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2737. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2738. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  2739. __le32 queue_id0_max_bw;
  2740. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2741. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  2742. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  2743. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  2744. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2745. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES
  2746. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2747. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  2748. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2749. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2750. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2751. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2752. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2753. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2754. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  2755. u8 queue_id0_tsa_assign;
  2756. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  2757. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  2758. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2759. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2760. u8 queue_id0_pri_lvl;
  2761. u8 queue_id0_bw_weight;
  2762. u8 queue_id1;
  2763. __le32 queue_id1_min_bw;
  2764. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2765. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  2766. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  2767. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  2768. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2769. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES
  2770. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2771. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  2772. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2773. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2774. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2775. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2776. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2777. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2778. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  2779. __le32 queue_id1_max_bw;
  2780. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2781. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  2782. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  2783. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  2784. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2785. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES
  2786. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2787. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  2788. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2789. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2790. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2791. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2792. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2793. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2794. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  2795. u8 queue_id1_tsa_assign;
  2796. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  2797. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  2798. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2799. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2800. u8 queue_id1_pri_lvl;
  2801. u8 queue_id1_bw_weight;
  2802. u8 queue_id2;
  2803. __le32 queue_id2_min_bw;
  2804. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2805. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  2806. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  2807. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  2808. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2809. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES
  2810. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2811. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  2812. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2813. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2814. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2815. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2816. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2817. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2818. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  2819. __le32 queue_id2_max_bw;
  2820. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2821. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  2822. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  2823. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  2824. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2825. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES
  2826. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2827. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  2828. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2829. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2830. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2831. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2832. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2833. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2834. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  2835. u8 queue_id2_tsa_assign;
  2836. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  2837. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  2838. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2839. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2840. u8 queue_id2_pri_lvl;
  2841. u8 queue_id2_bw_weight;
  2842. u8 queue_id3;
  2843. __le32 queue_id3_min_bw;
  2844. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2845. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  2846. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  2847. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  2848. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2849. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES
  2850. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2851. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  2852. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2853. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2854. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2855. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2856. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2857. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2858. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  2859. __le32 queue_id3_max_bw;
  2860. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2861. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  2862. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  2863. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  2864. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2865. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES
  2866. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2867. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  2868. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2869. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2870. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2871. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2872. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2873. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2874. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  2875. u8 queue_id3_tsa_assign;
  2876. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  2877. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  2878. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2879. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2880. u8 queue_id3_pri_lvl;
  2881. u8 queue_id3_bw_weight;
  2882. u8 queue_id4;
  2883. __le32 queue_id4_min_bw;
  2884. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2885. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  2886. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  2887. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  2888. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2889. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES
  2890. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2891. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  2892. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2893. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2894. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2895. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2896. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2897. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2898. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  2899. __le32 queue_id4_max_bw;
  2900. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2901. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  2902. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  2903. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  2904. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2905. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES
  2906. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2907. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  2908. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2909. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2910. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2911. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2912. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2913. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2914. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  2915. u8 queue_id4_tsa_assign;
  2916. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  2917. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  2918. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2919. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2920. u8 queue_id4_pri_lvl;
  2921. u8 queue_id4_bw_weight;
  2922. u8 queue_id5;
  2923. __le32 queue_id5_min_bw;
  2924. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2925. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  2926. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  2927. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  2928. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2929. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES
  2930. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2931. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  2932. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2933. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2934. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2935. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2936. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2937. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2938. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  2939. __le32 queue_id5_max_bw;
  2940. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2941. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  2942. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  2943. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  2944. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2945. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES
  2946. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2947. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  2948. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2949. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2950. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2951. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2952. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2953. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2954. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  2955. u8 queue_id5_tsa_assign;
  2956. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  2957. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  2958. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2959. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2960. u8 queue_id5_pri_lvl;
  2961. u8 queue_id5_bw_weight;
  2962. u8 queue_id6;
  2963. __le32 queue_id6_min_bw;
  2964. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2965. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  2966. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  2967. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  2968. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2969. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES
  2970. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2971. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  2972. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2973. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2974. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2975. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2976. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2977. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2978. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  2979. __le32 queue_id6_max_bw;
  2980. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2981. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  2982. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  2983. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  2984. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2985. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES
  2986. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2987. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  2988. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2989. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2990. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2991. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2992. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2993. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2994. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  2995. u8 queue_id6_tsa_assign;
  2996. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  2997. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  2998. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2999. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3000. u8 queue_id6_pri_lvl;
  3001. u8 queue_id6_bw_weight;
  3002. u8 queue_id7;
  3003. __le32 queue_id7_min_bw;
  3004. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3005. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  3006. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  3007. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  3008. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3009. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES
  3010. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3011. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  3012. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3013. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3014. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3015. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3016. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3017. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3018. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  3019. __le32 queue_id7_max_bw;
  3020. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3021. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  3022. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  3023. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  3024. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3025. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES
  3026. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3027. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  3028. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3029. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3030. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3031. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3032. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3033. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3034. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  3035. u8 queue_id7_tsa_assign;
  3036. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  3037. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  3038. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3039. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3040. u8 queue_id7_pri_lvl;
  3041. u8 queue_id7_bw_weight;
  3042. u8 unused_1[5];
  3043. };
  3044. /* Output (16 bytes) */
  3045. struct hwrm_queue_cos2bw_cfg_output {
  3046. __le16 error_code;
  3047. __le16 req_type;
  3048. __le16 seq_id;
  3049. __le16 resp_len;
  3050. __le32 unused_0;
  3051. u8 unused_1;
  3052. u8 unused_2;
  3053. u8 unused_3;
  3054. u8 valid;
  3055. };
  3056. /* hwrm_vnic_alloc */
  3057. /* Input (24 bytes) */
  3058. struct hwrm_vnic_alloc_input {
  3059. __le16 req_type;
  3060. __le16 cmpl_ring;
  3061. __le16 seq_id;
  3062. __le16 target_id;
  3063. __le64 resp_addr;
  3064. __le32 flags;
  3065. #define VNIC_ALLOC_REQ_FLAGS_DEFAULT 0x1UL
  3066. __le32 unused_0;
  3067. };
  3068. /* Output (16 bytes) */
  3069. struct hwrm_vnic_alloc_output {
  3070. __le16 error_code;
  3071. __le16 req_type;
  3072. __le16 seq_id;
  3073. __le16 resp_len;
  3074. __le32 vnic_id;
  3075. u8 unused_0;
  3076. u8 unused_1;
  3077. u8 unused_2;
  3078. u8 valid;
  3079. };
  3080. /* hwrm_vnic_free */
  3081. /* Input (24 bytes) */
  3082. struct hwrm_vnic_free_input {
  3083. __le16 req_type;
  3084. __le16 cmpl_ring;
  3085. __le16 seq_id;
  3086. __le16 target_id;
  3087. __le64 resp_addr;
  3088. __le32 vnic_id;
  3089. __le32 unused_0;
  3090. };
  3091. /* Output (16 bytes) */
  3092. struct hwrm_vnic_free_output {
  3093. __le16 error_code;
  3094. __le16 req_type;
  3095. __le16 seq_id;
  3096. __le16 resp_len;
  3097. __le32 unused_0;
  3098. u8 unused_1;
  3099. u8 unused_2;
  3100. u8 unused_3;
  3101. u8 valid;
  3102. };
  3103. /* hwrm_vnic_cfg */
  3104. /* Input (40 bytes) */
  3105. struct hwrm_vnic_cfg_input {
  3106. __le16 req_type;
  3107. __le16 cmpl_ring;
  3108. __le16 seq_id;
  3109. __le16 target_id;
  3110. __le64 resp_addr;
  3111. __le32 flags;
  3112. #define VNIC_CFG_REQ_FLAGS_DEFAULT 0x1UL
  3113. #define VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE 0x2UL
  3114. #define VNIC_CFG_REQ_FLAGS_BD_STALL_MODE 0x4UL
  3115. #define VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE 0x8UL
  3116. #define VNIC_CFG_REQ_FLAGS_ROCE_ONLY_VNIC_MODE 0x10UL
  3117. #define VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE 0x20UL
  3118. __le32 enables;
  3119. #define VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP 0x1UL
  3120. #define VNIC_CFG_REQ_ENABLES_RSS_RULE 0x2UL
  3121. #define VNIC_CFG_REQ_ENABLES_COS_RULE 0x4UL
  3122. #define VNIC_CFG_REQ_ENABLES_LB_RULE 0x8UL
  3123. #define VNIC_CFG_REQ_ENABLES_MRU 0x10UL
  3124. __le16 vnic_id;
  3125. __le16 dflt_ring_grp;
  3126. __le16 rss_rule;
  3127. __le16 cos_rule;
  3128. __le16 lb_rule;
  3129. __le16 mru;
  3130. __le32 unused_0;
  3131. };
  3132. /* Output (16 bytes) */
  3133. struct hwrm_vnic_cfg_output {
  3134. __le16 error_code;
  3135. __le16 req_type;
  3136. __le16 seq_id;
  3137. __le16 resp_len;
  3138. __le32 unused_0;
  3139. u8 unused_1;
  3140. u8 unused_2;
  3141. u8 unused_3;
  3142. u8 valid;
  3143. };
  3144. /* hwrm_vnic_qcaps */
  3145. /* Input (24 bytes) */
  3146. struct hwrm_vnic_qcaps_input {
  3147. __le16 req_type;
  3148. __le16 cmpl_ring;
  3149. __le16 seq_id;
  3150. __le16 target_id;
  3151. __le64 resp_addr;
  3152. __le32 enables;
  3153. __le32 unused_0;
  3154. };
  3155. /* Output (24 bytes) */
  3156. struct hwrm_vnic_qcaps_output {
  3157. __le16 error_code;
  3158. __le16 req_type;
  3159. __le16 seq_id;
  3160. __le16 resp_len;
  3161. __le16 mru;
  3162. u8 unused_0;
  3163. u8 unused_1;
  3164. __le32 flags;
  3165. #define VNIC_QCAPS_RESP_FLAGS_UNUSED 0x1UL
  3166. #define VNIC_QCAPS_RESP_FLAGS_VLAN_STRIP_CAP 0x2UL
  3167. #define VNIC_QCAPS_RESP_FLAGS_BD_STALL_CAP 0x4UL
  3168. #define VNIC_QCAPS_RESP_FLAGS_ROCE_DUAL_VNIC_CAP 0x8UL
  3169. #define VNIC_QCAPS_RESP_FLAGS_ROCE_ONLY_VNIC_CAP 0x10UL
  3170. #define VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP 0x20UL
  3171. __le32 unused_2;
  3172. u8 unused_3;
  3173. u8 unused_4;
  3174. u8 unused_5;
  3175. u8 valid;
  3176. };
  3177. /* hwrm_vnic_tpa_cfg */
  3178. /* Input (40 bytes) */
  3179. struct hwrm_vnic_tpa_cfg_input {
  3180. __le16 req_type;
  3181. __le16 cmpl_ring;
  3182. __le16 seq_id;
  3183. __le16 target_id;
  3184. __le64 resp_addr;
  3185. __le32 flags;
  3186. #define VNIC_TPA_CFG_REQ_FLAGS_TPA 0x1UL
  3187. #define VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA 0x2UL
  3188. #define VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE 0x4UL
  3189. #define VNIC_TPA_CFG_REQ_FLAGS_GRO 0x8UL
  3190. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN 0x10UL
  3191. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ 0x20UL
  3192. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_IPID_CHECK 0x40UL
  3193. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_TTL_CHECK 0x80UL
  3194. __le32 enables;
  3195. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS 0x1UL
  3196. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS 0x2UL
  3197. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_TIMER 0x4UL
  3198. #define VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN 0x8UL
  3199. __le16 vnic_id;
  3200. __le16 max_agg_segs;
  3201. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_1 0x0UL
  3202. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_2 0x1UL
  3203. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_4 0x2UL
  3204. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_8 0x3UL
  3205. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_MAX 0x1fUL
  3206. __le16 max_aggs;
  3207. #define VNIC_TPA_CFG_REQ_MAX_AGGS_1 0x0UL
  3208. #define VNIC_TPA_CFG_REQ_MAX_AGGS_2 0x1UL
  3209. #define VNIC_TPA_CFG_REQ_MAX_AGGS_4 0x2UL
  3210. #define VNIC_TPA_CFG_REQ_MAX_AGGS_8 0x3UL
  3211. #define VNIC_TPA_CFG_REQ_MAX_AGGS_16 0x4UL
  3212. #define VNIC_TPA_CFG_REQ_MAX_AGGS_MAX 0x7UL
  3213. u8 unused_0;
  3214. u8 unused_1;
  3215. __le32 max_agg_timer;
  3216. __le32 min_agg_len;
  3217. };
  3218. /* Output (16 bytes) */
  3219. struct hwrm_vnic_tpa_cfg_output {
  3220. __le16 error_code;
  3221. __le16 req_type;
  3222. __le16 seq_id;
  3223. __le16 resp_len;
  3224. __le32 unused_0;
  3225. u8 unused_1;
  3226. u8 unused_2;
  3227. u8 unused_3;
  3228. u8 valid;
  3229. };
  3230. /* hwrm_vnic_rss_cfg */
  3231. /* Input (48 bytes) */
  3232. struct hwrm_vnic_rss_cfg_input {
  3233. __le16 req_type;
  3234. __le16 cmpl_ring;
  3235. __le16 seq_id;
  3236. __le16 target_id;
  3237. __le64 resp_addr;
  3238. __le32 hash_type;
  3239. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 0x1UL
  3240. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 0x2UL
  3241. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 0x4UL
  3242. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 0x8UL
  3243. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6 0x10UL
  3244. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6 0x20UL
  3245. __le32 unused_0;
  3246. __le64 ring_grp_tbl_addr;
  3247. __le64 hash_key_tbl_addr;
  3248. __le16 rss_ctx_idx;
  3249. __le16 unused_1[3];
  3250. };
  3251. /* Output (16 bytes) */
  3252. struct hwrm_vnic_rss_cfg_output {
  3253. __le16 error_code;
  3254. __le16 req_type;
  3255. __le16 seq_id;
  3256. __le16 resp_len;
  3257. __le32 unused_0;
  3258. u8 unused_1;
  3259. u8 unused_2;
  3260. u8 unused_3;
  3261. u8 valid;
  3262. };
  3263. /* hwrm_vnic_plcmodes_cfg */
  3264. /* Input (40 bytes) */
  3265. struct hwrm_vnic_plcmodes_cfg_input {
  3266. __le16 req_type;
  3267. __le16 cmpl_ring;
  3268. __le16 seq_id;
  3269. __le16 target_id;
  3270. __le64 resp_addr;
  3271. __le32 flags;
  3272. #define VNIC_PLCMODES_CFG_REQ_FLAGS_REGULAR_PLACEMENT 0x1UL
  3273. #define VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT 0x2UL
  3274. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 0x4UL
  3275. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6 0x8UL
  3276. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_FCOE 0x10UL
  3277. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_ROCE 0x20UL
  3278. __le32 enables;
  3279. #define VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID 0x1UL
  3280. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_OFFSET_VALID 0x2UL
  3281. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID 0x4UL
  3282. __le32 vnic_id;
  3283. __le16 jumbo_thresh;
  3284. __le16 hds_offset;
  3285. __le16 hds_threshold;
  3286. __le16 unused_0[3];
  3287. };
  3288. /* Output (16 bytes) */
  3289. struct hwrm_vnic_plcmodes_cfg_output {
  3290. __le16 error_code;
  3291. __le16 req_type;
  3292. __le16 seq_id;
  3293. __le16 resp_len;
  3294. __le32 unused_0;
  3295. u8 unused_1;
  3296. u8 unused_2;
  3297. u8 unused_3;
  3298. u8 valid;
  3299. };
  3300. /* hwrm_vnic_rss_cos_lb_ctx_alloc */
  3301. /* Input (16 bytes) */
  3302. struct hwrm_vnic_rss_cos_lb_ctx_alloc_input {
  3303. __le16 req_type;
  3304. __le16 cmpl_ring;
  3305. __le16 seq_id;
  3306. __le16 target_id;
  3307. __le64 resp_addr;
  3308. };
  3309. /* Output (16 bytes) */
  3310. struct hwrm_vnic_rss_cos_lb_ctx_alloc_output {
  3311. __le16 error_code;
  3312. __le16 req_type;
  3313. __le16 seq_id;
  3314. __le16 resp_len;
  3315. __le16 rss_cos_lb_ctx_id;
  3316. u8 unused_0;
  3317. u8 unused_1;
  3318. u8 unused_2;
  3319. u8 unused_3;
  3320. u8 unused_4;
  3321. u8 valid;
  3322. };
  3323. /* hwrm_vnic_rss_cos_lb_ctx_free */
  3324. /* Input (24 bytes) */
  3325. struct hwrm_vnic_rss_cos_lb_ctx_free_input {
  3326. __le16 req_type;
  3327. __le16 cmpl_ring;
  3328. __le16 seq_id;
  3329. __le16 target_id;
  3330. __le64 resp_addr;
  3331. __le16 rss_cos_lb_ctx_id;
  3332. __le16 unused_0[3];
  3333. };
  3334. /* Output (16 bytes) */
  3335. struct hwrm_vnic_rss_cos_lb_ctx_free_output {
  3336. __le16 error_code;
  3337. __le16 req_type;
  3338. __le16 seq_id;
  3339. __le16 resp_len;
  3340. __le32 unused_0;
  3341. u8 unused_1;
  3342. u8 unused_2;
  3343. u8 unused_3;
  3344. u8 valid;
  3345. };
  3346. /* hwrm_ring_alloc */
  3347. /* Input (80 bytes) */
  3348. struct hwrm_ring_alloc_input {
  3349. __le16 req_type;
  3350. __le16 cmpl_ring;
  3351. __le16 seq_id;
  3352. __le16 target_id;
  3353. __le64 resp_addr;
  3354. __le32 enables;
  3355. #define RING_ALLOC_REQ_ENABLES_RESERVED1 0x1UL
  3356. #define RING_ALLOC_REQ_ENABLES_RING_ARB_CFG 0x2UL
  3357. #define RING_ALLOC_REQ_ENABLES_RESERVED3 0x4UL
  3358. #define RING_ALLOC_REQ_ENABLES_STAT_CTX_ID_VALID 0x8UL
  3359. #define RING_ALLOC_REQ_ENABLES_RESERVED4 0x10UL
  3360. #define RING_ALLOC_REQ_ENABLES_MAX_BW_VALID 0x20UL
  3361. u8 ring_type;
  3362. #define RING_ALLOC_REQ_RING_TYPE_L2_CMPL 0x0UL
  3363. #define RING_ALLOC_REQ_RING_TYPE_TX 0x1UL
  3364. #define RING_ALLOC_REQ_RING_TYPE_RX 0x2UL
  3365. #define RING_ALLOC_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3366. u8 unused_0;
  3367. __le16 unused_1;
  3368. __le64 page_tbl_addr;
  3369. __le32 fbo;
  3370. u8 page_size;
  3371. u8 page_tbl_depth;
  3372. u8 unused_2;
  3373. u8 unused_3;
  3374. __le32 length;
  3375. __le16 logical_id;
  3376. __le16 cmpl_ring_id;
  3377. __le16 queue_id;
  3378. u8 unused_4;
  3379. u8 unused_5;
  3380. __le32 reserved1;
  3381. __le16 ring_arb_cfg;
  3382. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_MASK 0xfUL
  3383. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SFT 0
  3384. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SP (0x1UL << 0)
  3385. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ (0x2UL << 0)
  3386. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_LAST RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ
  3387. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_MASK 0xf0UL
  3388. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_SFT 4
  3389. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_MASK 0xff00UL
  3390. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_SFT 8
  3391. u8 unused_6;
  3392. u8 unused_7;
  3393. __le32 reserved3;
  3394. __le32 stat_ctx_id;
  3395. __le32 reserved4;
  3396. __le32 max_bw;
  3397. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3398. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_SFT 0
  3399. #define RING_ALLOC_REQ_MAX_BW_SCALE 0x10000000UL
  3400. #define RING_ALLOC_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  3401. #define RING_ALLOC_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3402. #define RING_ALLOC_REQ_MAX_BW_SCALE_LAST RING_ALLOC_REQ_MAX_BW_SCALE_BYTES
  3403. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3404. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  3405. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3406. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3407. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3408. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3409. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3410. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3411. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_LAST RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  3412. u8 int_mode;
  3413. #define RING_ALLOC_REQ_INT_MODE_LEGACY 0x0UL
  3414. #define RING_ALLOC_REQ_INT_MODE_RSVD 0x1UL
  3415. #define RING_ALLOC_REQ_INT_MODE_MSIX 0x2UL
  3416. #define RING_ALLOC_REQ_INT_MODE_POLL 0x3UL
  3417. u8 unused_8[3];
  3418. };
  3419. /* Output (16 bytes) */
  3420. struct hwrm_ring_alloc_output {
  3421. __le16 error_code;
  3422. __le16 req_type;
  3423. __le16 seq_id;
  3424. __le16 resp_len;
  3425. __le16 ring_id;
  3426. __le16 logical_ring_id;
  3427. u8 unused_0;
  3428. u8 unused_1;
  3429. u8 unused_2;
  3430. u8 valid;
  3431. };
  3432. /* hwrm_ring_free */
  3433. /* Input (24 bytes) */
  3434. struct hwrm_ring_free_input {
  3435. __le16 req_type;
  3436. __le16 cmpl_ring;
  3437. __le16 seq_id;
  3438. __le16 target_id;
  3439. __le64 resp_addr;
  3440. u8 ring_type;
  3441. #define RING_FREE_REQ_RING_TYPE_L2_CMPL 0x0UL
  3442. #define RING_FREE_REQ_RING_TYPE_TX 0x1UL
  3443. #define RING_FREE_REQ_RING_TYPE_RX 0x2UL
  3444. #define RING_FREE_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3445. u8 unused_0;
  3446. __le16 ring_id;
  3447. __le32 unused_1;
  3448. };
  3449. /* Output (16 bytes) */
  3450. struct hwrm_ring_free_output {
  3451. __le16 error_code;
  3452. __le16 req_type;
  3453. __le16 seq_id;
  3454. __le16 resp_len;
  3455. __le32 unused_0;
  3456. u8 unused_1;
  3457. u8 unused_2;
  3458. u8 unused_3;
  3459. u8 valid;
  3460. };
  3461. /* hwrm_ring_cmpl_ring_qaggint_params */
  3462. /* Input (24 bytes) */
  3463. struct hwrm_ring_cmpl_ring_qaggint_params_input {
  3464. __le16 req_type;
  3465. __le16 cmpl_ring;
  3466. __le16 seq_id;
  3467. __le16 target_id;
  3468. __le64 resp_addr;
  3469. __le16 ring_id;
  3470. __le16 unused_0[3];
  3471. };
  3472. /* Output (32 bytes) */
  3473. struct hwrm_ring_cmpl_ring_qaggint_params_output {
  3474. __le16 error_code;
  3475. __le16 req_type;
  3476. __le16 seq_id;
  3477. __le16 resp_len;
  3478. __le16 flags;
  3479. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_TIMER_RESET 0x1UL
  3480. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_RING_IDLE 0x2UL
  3481. __le16 num_cmpl_dma_aggr;
  3482. __le16 num_cmpl_dma_aggr_during_int;
  3483. __le16 cmpl_aggr_dma_tmr;
  3484. __le16 cmpl_aggr_dma_tmr_during_int;
  3485. __le16 int_lat_tmr_min;
  3486. __le16 int_lat_tmr_max;
  3487. __le16 num_cmpl_aggr_int;
  3488. __le32 unused_0;
  3489. u8 unused_1;
  3490. u8 unused_2;
  3491. u8 unused_3;
  3492. u8 valid;
  3493. };
  3494. /* hwrm_ring_cmpl_ring_cfg_aggint_params */
  3495. /* Input (40 bytes) */
  3496. struct hwrm_ring_cmpl_ring_cfg_aggint_params_input {
  3497. __le16 req_type;
  3498. __le16 cmpl_ring;
  3499. __le16 seq_id;
  3500. __le16 target_id;
  3501. __le64 resp_addr;
  3502. __le16 ring_id;
  3503. __le16 flags;
  3504. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET 0x1UL
  3505. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE 0x2UL
  3506. __le16 num_cmpl_dma_aggr;
  3507. __le16 num_cmpl_dma_aggr_during_int;
  3508. __le16 cmpl_aggr_dma_tmr;
  3509. __le16 cmpl_aggr_dma_tmr_during_int;
  3510. __le16 int_lat_tmr_min;
  3511. __le16 int_lat_tmr_max;
  3512. __le16 num_cmpl_aggr_int;
  3513. __le16 unused_0[3];
  3514. };
  3515. /* Output (16 bytes) */
  3516. struct hwrm_ring_cmpl_ring_cfg_aggint_params_output {
  3517. __le16 error_code;
  3518. __le16 req_type;
  3519. __le16 seq_id;
  3520. __le16 resp_len;
  3521. __le32 unused_0;
  3522. u8 unused_1;
  3523. u8 unused_2;
  3524. u8 unused_3;
  3525. u8 valid;
  3526. };
  3527. /* hwrm_ring_reset */
  3528. /* Input (24 bytes) */
  3529. struct hwrm_ring_reset_input {
  3530. __le16 req_type;
  3531. __le16 cmpl_ring;
  3532. __le16 seq_id;
  3533. __le16 target_id;
  3534. __le64 resp_addr;
  3535. u8 ring_type;
  3536. #define RING_RESET_REQ_RING_TYPE_L2_CMPL 0x0UL
  3537. #define RING_RESET_REQ_RING_TYPE_TX 0x1UL
  3538. #define RING_RESET_REQ_RING_TYPE_RX 0x2UL
  3539. #define RING_RESET_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3540. u8 unused_0;
  3541. __le16 ring_id;
  3542. __le32 unused_1;
  3543. };
  3544. /* Output (16 bytes) */
  3545. struct hwrm_ring_reset_output {
  3546. __le16 error_code;
  3547. __le16 req_type;
  3548. __le16 seq_id;
  3549. __le16 resp_len;
  3550. __le32 unused_0;
  3551. u8 unused_1;
  3552. u8 unused_2;
  3553. u8 unused_3;
  3554. u8 valid;
  3555. };
  3556. /* hwrm_ring_grp_alloc */
  3557. /* Input (24 bytes) */
  3558. struct hwrm_ring_grp_alloc_input {
  3559. __le16 req_type;
  3560. __le16 cmpl_ring;
  3561. __le16 seq_id;
  3562. __le16 target_id;
  3563. __le64 resp_addr;
  3564. __le16 cr;
  3565. __le16 rr;
  3566. __le16 ar;
  3567. __le16 sc;
  3568. };
  3569. /* Output (16 bytes) */
  3570. struct hwrm_ring_grp_alloc_output {
  3571. __le16 error_code;
  3572. __le16 req_type;
  3573. __le16 seq_id;
  3574. __le16 resp_len;
  3575. __le32 ring_group_id;
  3576. u8 unused_0;
  3577. u8 unused_1;
  3578. u8 unused_2;
  3579. u8 valid;
  3580. };
  3581. /* hwrm_ring_grp_free */
  3582. /* Input (24 bytes) */
  3583. struct hwrm_ring_grp_free_input {
  3584. __le16 req_type;
  3585. __le16 cmpl_ring;
  3586. __le16 seq_id;
  3587. __le16 target_id;
  3588. __le64 resp_addr;
  3589. __le32 ring_group_id;
  3590. __le32 unused_0;
  3591. };
  3592. /* Output (16 bytes) */
  3593. struct hwrm_ring_grp_free_output {
  3594. __le16 error_code;
  3595. __le16 req_type;
  3596. __le16 seq_id;
  3597. __le16 resp_len;
  3598. __le32 unused_0;
  3599. u8 unused_1;
  3600. u8 unused_2;
  3601. u8 unused_3;
  3602. u8 valid;
  3603. };
  3604. /* hwrm_cfa_l2_filter_alloc */
  3605. /* Input (96 bytes) */
  3606. struct hwrm_cfa_l2_filter_alloc_input {
  3607. __le16 req_type;
  3608. __le16 cmpl_ring;
  3609. __le16 seq_id;
  3610. __le16 target_id;
  3611. __le64 resp_addr;
  3612. __le32 flags;
  3613. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH 0x1UL
  3614. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_TX (0x0UL << 0)
  3615. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX (0x1UL << 0)
  3616. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX
  3617. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x2UL
  3618. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_DROP 0x4UL
  3619. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST 0x8UL
  3620. __le32 enables;
  3621. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x1UL
  3622. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK 0x2UL
  3623. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN 0x4UL
  3624. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN_MASK 0x8UL
  3625. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x10UL
  3626. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN_MASK 0x20UL
  3627. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR 0x40UL
  3628. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR_MASK 0x80UL
  3629. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN 0x100UL
  3630. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN_MASK 0x200UL
  3631. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN 0x400UL
  3632. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN_MASK 0x800UL
  3633. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_TYPE 0x1000UL
  3634. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_ID 0x2000UL
  3635. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4000UL
  3636. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x8000UL
  3637. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x10000UL
  3638. u8 l2_addr[6];
  3639. u8 unused_0;
  3640. u8 unused_1;
  3641. u8 l2_addr_mask[6];
  3642. __le16 l2_ovlan;
  3643. __le16 l2_ovlan_mask;
  3644. __le16 l2_ivlan;
  3645. __le16 l2_ivlan_mask;
  3646. u8 unused_2;
  3647. u8 unused_3;
  3648. u8 t_l2_addr[6];
  3649. u8 unused_4;
  3650. u8 unused_5;
  3651. u8 t_l2_addr_mask[6];
  3652. __le16 t_l2_ovlan;
  3653. __le16 t_l2_ovlan_mask;
  3654. __le16 t_l2_ivlan;
  3655. __le16 t_l2_ivlan_mask;
  3656. u8 src_type;
  3657. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_NPORT 0x0UL
  3658. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_PF 0x1UL
  3659. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VF 0x2UL
  3660. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VNIC 0x3UL
  3661. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_KONG 0x4UL
  3662. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_APE 0x5UL
  3663. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_BONO 0x6UL
  3664. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_TANG 0x7UL
  3665. u8 unused_6;
  3666. __le32 src_id;
  3667. u8 tunnel_type;
  3668. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  3669. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  3670. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  3671. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  3672. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  3673. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  3674. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  3675. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  3676. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  3677. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  3678. u8 unused_7;
  3679. __le16 dst_id;
  3680. __le16 mirror_vnic_id;
  3681. u8 pri_hint;
  3682. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  3683. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_ABOVE_FILTER 0x1UL
  3684. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_BELOW_FILTER 0x2UL
  3685. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MAX 0x3UL
  3686. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MIN 0x4UL
  3687. u8 unused_8;
  3688. __le32 unused_9;
  3689. __le64 l2_filter_id_hint;
  3690. };
  3691. /* Output (24 bytes) */
  3692. struct hwrm_cfa_l2_filter_alloc_output {
  3693. __le16 error_code;
  3694. __le16 req_type;
  3695. __le16 seq_id;
  3696. __le16 resp_len;
  3697. __le64 l2_filter_id;
  3698. __le32 flow_id;
  3699. u8 unused_0;
  3700. u8 unused_1;
  3701. u8 unused_2;
  3702. u8 valid;
  3703. };
  3704. /* hwrm_cfa_l2_filter_free */
  3705. /* Input (24 bytes) */
  3706. struct hwrm_cfa_l2_filter_free_input {
  3707. __le16 req_type;
  3708. __le16 cmpl_ring;
  3709. __le16 seq_id;
  3710. __le16 target_id;
  3711. __le64 resp_addr;
  3712. __le64 l2_filter_id;
  3713. };
  3714. /* Output (16 bytes) */
  3715. struct hwrm_cfa_l2_filter_free_output {
  3716. __le16 error_code;
  3717. __le16 req_type;
  3718. __le16 seq_id;
  3719. __le16 resp_len;
  3720. __le32 unused_0;
  3721. u8 unused_1;
  3722. u8 unused_2;
  3723. u8 unused_3;
  3724. u8 valid;
  3725. };
  3726. /* hwrm_cfa_l2_filter_cfg */
  3727. /* Input (40 bytes) */
  3728. struct hwrm_cfa_l2_filter_cfg_input {
  3729. __le16 req_type;
  3730. __le16 cmpl_ring;
  3731. __le16 seq_id;
  3732. __le16 target_id;
  3733. __le64 resp_addr;
  3734. __le32 flags;
  3735. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH 0x1UL
  3736. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  3737. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  3738. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX
  3739. #define CFA_L2_FILTER_CFG_REQ_FLAGS_DROP 0x2UL
  3740. __le32 enables;
  3741. #define CFA_L2_FILTER_CFG_REQ_ENABLES_DST_ID 0x1UL
  3742. #define CFA_L2_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  3743. __le64 l2_filter_id;
  3744. __le32 dst_id;
  3745. __le32 new_mirror_vnic_id;
  3746. };
  3747. /* Output (16 bytes) */
  3748. struct hwrm_cfa_l2_filter_cfg_output {
  3749. __le16 error_code;
  3750. __le16 req_type;
  3751. __le16 seq_id;
  3752. __le16 resp_len;
  3753. __le32 unused_0;
  3754. u8 unused_1;
  3755. u8 unused_2;
  3756. u8 unused_3;
  3757. u8 valid;
  3758. };
  3759. /* hwrm_cfa_l2_set_rx_mask */
  3760. /* Input (56 bytes) */
  3761. struct hwrm_cfa_l2_set_rx_mask_input {
  3762. __le16 req_type;
  3763. __le16 cmpl_ring;
  3764. __le16 seq_id;
  3765. __le16 target_id;
  3766. __le64 resp_addr;
  3767. __le32 vnic_id;
  3768. __le32 mask;
  3769. #define CFA_L2_SET_RX_MASK_REQ_MASK_RESERVED 0x1UL
  3770. #define CFA_L2_SET_RX_MASK_REQ_MASK_MCAST 0x2UL
  3771. #define CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST 0x4UL
  3772. #define CFA_L2_SET_RX_MASK_REQ_MASK_BCAST 0x8UL
  3773. #define CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS 0x10UL
  3774. #define CFA_L2_SET_RX_MASK_REQ_MASK_OUTERMOST 0x20UL
  3775. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLANONLY 0x40UL
  3776. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLAN_NONVLAN 0x80UL
  3777. #define CFA_L2_SET_RX_MASK_REQ_MASK_ANYVLAN_NONVLAN 0x100UL
  3778. __le64 mc_tbl_addr;
  3779. __le32 num_mc_entries;
  3780. __le32 unused_0;
  3781. __le64 vlan_tag_tbl_addr;
  3782. __le32 num_vlan_tags;
  3783. __le32 unused_1;
  3784. };
  3785. /* Output (16 bytes) */
  3786. struct hwrm_cfa_l2_set_rx_mask_output {
  3787. __le16 error_code;
  3788. __le16 req_type;
  3789. __le16 seq_id;
  3790. __le16 resp_len;
  3791. __le32 unused_0;
  3792. u8 unused_1;
  3793. u8 unused_2;
  3794. u8 unused_3;
  3795. u8 valid;
  3796. };
  3797. /* hwrm_cfa_tunnel_filter_alloc */
  3798. /* Input (88 bytes) */
  3799. struct hwrm_cfa_tunnel_filter_alloc_input {
  3800. __le16 req_type;
  3801. __le16 cmpl_ring;
  3802. __le16 seq_id;
  3803. __le16 target_id;
  3804. __le64 resp_addr;
  3805. __le32 flags;
  3806. #define CFA_TUNNEL_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  3807. __le32 enables;
  3808. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  3809. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x2UL
  3810. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x4UL
  3811. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR 0x8UL
  3812. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR_TYPE 0x10UL
  3813. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR_TYPE 0x20UL
  3814. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR 0x40UL
  3815. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x80UL
  3816. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_VNI 0x100UL
  3817. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_DST_VNIC_ID 0x200UL
  3818. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x400UL
  3819. __le64 l2_filter_id;
  3820. u8 l2_addr[6];
  3821. __le16 l2_ivlan;
  3822. __le32 l3_addr[4];
  3823. __le32 t_l3_addr[4];
  3824. u8 l3_addr_type;
  3825. u8 t_l3_addr_type;
  3826. u8 tunnel_type;
  3827. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  3828. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  3829. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  3830. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  3831. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  3832. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  3833. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  3834. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  3835. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  3836. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  3837. u8 unused_0;
  3838. __le32 vni;
  3839. __le32 dst_vnic_id;
  3840. __le32 mirror_vnic_id;
  3841. };
  3842. /* Output (24 bytes) */
  3843. struct hwrm_cfa_tunnel_filter_alloc_output {
  3844. __le16 error_code;
  3845. __le16 req_type;
  3846. __le16 seq_id;
  3847. __le16 resp_len;
  3848. __le64 tunnel_filter_id;
  3849. __le32 flow_id;
  3850. u8 unused_0;
  3851. u8 unused_1;
  3852. u8 unused_2;
  3853. u8 valid;
  3854. };
  3855. /* hwrm_cfa_tunnel_filter_free */
  3856. /* Input (24 bytes) */
  3857. struct hwrm_cfa_tunnel_filter_free_input {
  3858. __le16 req_type;
  3859. __le16 cmpl_ring;
  3860. __le16 seq_id;
  3861. __le16 target_id;
  3862. __le64 resp_addr;
  3863. __le64 tunnel_filter_id;
  3864. };
  3865. /* Output (16 bytes) */
  3866. struct hwrm_cfa_tunnel_filter_free_output {
  3867. __le16 error_code;
  3868. __le16 req_type;
  3869. __le16 seq_id;
  3870. __le16 resp_len;
  3871. __le32 unused_0;
  3872. u8 unused_1;
  3873. u8 unused_2;
  3874. u8 unused_3;
  3875. u8 valid;
  3876. };
  3877. /* hwrm_cfa_encap_record_alloc */
  3878. /* Input (32 bytes) */
  3879. struct hwrm_cfa_encap_record_alloc_input {
  3880. __le16 req_type;
  3881. __le16 cmpl_ring;
  3882. __le16 seq_id;
  3883. __le16 target_id;
  3884. __le64 resp_addr;
  3885. __le32 flags;
  3886. #define CFA_ENCAP_RECORD_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  3887. u8 encap_type;
  3888. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN 0x1UL
  3889. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_NVGRE 0x2UL
  3890. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_L2GRE 0x3UL
  3891. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPIP 0x4UL
  3892. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_GENEVE 0x5UL
  3893. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_MPLS 0x6UL
  3894. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VLAN 0x7UL
  3895. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPGRE 0x8UL
  3896. u8 unused_0;
  3897. __le16 unused_1;
  3898. __le32 encap_data[16];
  3899. };
  3900. /* Output (16 bytes) */
  3901. struct hwrm_cfa_encap_record_alloc_output {
  3902. __le16 error_code;
  3903. __le16 req_type;
  3904. __le16 seq_id;
  3905. __le16 resp_len;
  3906. __le32 encap_record_id;
  3907. u8 unused_0;
  3908. u8 unused_1;
  3909. u8 unused_2;
  3910. u8 valid;
  3911. };
  3912. /* hwrm_cfa_encap_record_free */
  3913. /* Input (24 bytes) */
  3914. struct hwrm_cfa_encap_record_free_input {
  3915. __le16 req_type;
  3916. __le16 cmpl_ring;
  3917. __le16 seq_id;
  3918. __le16 target_id;
  3919. __le64 resp_addr;
  3920. __le32 encap_record_id;
  3921. __le32 unused_0;
  3922. };
  3923. /* Output (16 bytes) */
  3924. struct hwrm_cfa_encap_record_free_output {
  3925. __le16 error_code;
  3926. __le16 req_type;
  3927. __le16 seq_id;
  3928. __le16 resp_len;
  3929. __le32 unused_0;
  3930. u8 unused_1;
  3931. u8 unused_2;
  3932. u8 unused_3;
  3933. u8 valid;
  3934. };
  3935. /* hwrm_cfa_ntuple_filter_alloc */
  3936. /* Input (128 bytes) */
  3937. struct hwrm_cfa_ntuple_filter_alloc_input {
  3938. __le16 req_type;
  3939. __le16 cmpl_ring;
  3940. __le16 seq_id;
  3941. __le16 target_id;
  3942. __le64 resp_addr;
  3943. __le32 flags;
  3944. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  3945. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DROP 0x2UL
  3946. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_METER 0x4UL
  3947. __le32 enables;
  3948. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  3949. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE 0x2UL
  3950. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4UL
  3951. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR 0x8UL
  3952. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE 0x10UL
  3953. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR 0x20UL
  3954. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK 0x40UL
  3955. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR 0x80UL
  3956. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK 0x100UL
  3957. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL 0x200UL
  3958. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT 0x400UL
  3959. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK 0x800UL
  3960. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT 0x1000UL
  3961. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK 0x2000UL
  3962. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_PRI_HINT 0x4000UL
  3963. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_NTUPLE_FILTER_ID 0x8000UL
  3964. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x10000UL
  3965. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x20000UL
  3966. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_MACADDR 0x40000UL
  3967. __le64 l2_filter_id;
  3968. u8 src_macaddr[6];
  3969. __be16 ethertype;
  3970. u8 ip_addr_type;
  3971. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_UNKNOWN 0x0UL
  3972. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4 0x4UL
  3973. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 0x6UL
  3974. u8 ip_protocol;
  3975. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UNKNOWN 0x0UL
  3976. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 0x6UL
  3977. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_TCP 0x11UL
  3978. __le16 dst_id;
  3979. __le16 mirror_vnic_id;
  3980. u8 tunnel_type;
  3981. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  3982. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  3983. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  3984. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  3985. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  3986. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  3987. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  3988. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  3989. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  3990. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  3991. u8 pri_hint;
  3992. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  3993. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_ABOVE 0x1UL
  3994. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_BELOW 0x2UL
  3995. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_HIGHEST 0x3UL
  3996. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LOWEST 0x4UL
  3997. __be32 src_ipaddr[4];
  3998. __be32 src_ipaddr_mask[4];
  3999. __be32 dst_ipaddr[4];
  4000. __be32 dst_ipaddr_mask[4];
  4001. __be16 src_port;
  4002. __be16 src_port_mask;
  4003. __be16 dst_port;
  4004. __be16 dst_port_mask;
  4005. __le64 ntuple_filter_id_hint;
  4006. };
  4007. /* Output (24 bytes) */
  4008. struct hwrm_cfa_ntuple_filter_alloc_output {
  4009. __le16 error_code;
  4010. __le16 req_type;
  4011. __le16 seq_id;
  4012. __le16 resp_len;
  4013. __le64 ntuple_filter_id;
  4014. __le32 flow_id;
  4015. u8 unused_0;
  4016. u8 unused_1;
  4017. u8 unused_2;
  4018. u8 valid;
  4019. };
  4020. /* hwrm_cfa_ntuple_filter_free */
  4021. /* Input (24 bytes) */
  4022. struct hwrm_cfa_ntuple_filter_free_input {
  4023. __le16 req_type;
  4024. __le16 cmpl_ring;
  4025. __le16 seq_id;
  4026. __le16 target_id;
  4027. __le64 resp_addr;
  4028. __le64 ntuple_filter_id;
  4029. };
  4030. /* Output (16 bytes) */
  4031. struct hwrm_cfa_ntuple_filter_free_output {
  4032. __le16 error_code;
  4033. __le16 req_type;
  4034. __le16 seq_id;
  4035. __le16 resp_len;
  4036. __le32 unused_0;
  4037. u8 unused_1;
  4038. u8 unused_2;
  4039. u8 unused_3;
  4040. u8 valid;
  4041. };
  4042. /* hwrm_cfa_ntuple_filter_cfg */
  4043. /* Input (48 bytes) */
  4044. struct hwrm_cfa_ntuple_filter_cfg_input {
  4045. __le16 req_type;
  4046. __le16 cmpl_ring;
  4047. __le16 seq_id;
  4048. __le16 target_id;
  4049. __le64 resp_addr;
  4050. __le32 enables;
  4051. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_DST_ID 0x1UL
  4052. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  4053. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_METER_INSTANCE_ID 0x4UL
  4054. __le32 unused_0;
  4055. __le64 ntuple_filter_id;
  4056. __le32 new_dst_id;
  4057. __le32 new_mirror_vnic_id;
  4058. __le16 new_meter_instance_id;
  4059. #define CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_INVALID 0xffffUL
  4060. __le16 unused_1[3];
  4061. };
  4062. /* Output (16 bytes) */
  4063. struct hwrm_cfa_ntuple_filter_cfg_output {
  4064. __le16 error_code;
  4065. __le16 req_type;
  4066. __le16 seq_id;
  4067. __le16 resp_len;
  4068. __le32 unused_0;
  4069. u8 unused_1;
  4070. u8 unused_2;
  4071. u8 unused_3;
  4072. u8 valid;
  4073. };
  4074. /* hwrm_tunnel_dst_port_query */
  4075. /* Input (24 bytes) */
  4076. struct hwrm_tunnel_dst_port_query_input {
  4077. __le16 req_type;
  4078. __le16 cmpl_ring;
  4079. __le16 seq_id;
  4080. __le16 target_id;
  4081. __le64 resp_addr;
  4082. u8 tunnel_type;
  4083. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4084. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4085. u8 unused_0[7];
  4086. };
  4087. /* Output (16 bytes) */
  4088. struct hwrm_tunnel_dst_port_query_output {
  4089. __le16 error_code;
  4090. __le16 req_type;
  4091. __le16 seq_id;
  4092. __le16 resp_len;
  4093. __le16 tunnel_dst_port_id;
  4094. __be16 tunnel_dst_port_val;
  4095. u8 unused_0;
  4096. u8 unused_1;
  4097. u8 unused_2;
  4098. u8 valid;
  4099. };
  4100. /* hwrm_tunnel_dst_port_alloc */
  4101. /* Input (24 bytes) */
  4102. struct hwrm_tunnel_dst_port_alloc_input {
  4103. __le16 req_type;
  4104. __le16 cmpl_ring;
  4105. __le16 seq_id;
  4106. __le16 target_id;
  4107. __le64 resp_addr;
  4108. u8 tunnel_type;
  4109. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4110. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4111. u8 unused_0;
  4112. __be16 tunnel_dst_port_val;
  4113. __le32 unused_1;
  4114. };
  4115. /* Output (16 bytes) */
  4116. struct hwrm_tunnel_dst_port_alloc_output {
  4117. __le16 error_code;
  4118. __le16 req_type;
  4119. __le16 seq_id;
  4120. __le16 resp_len;
  4121. __le16 tunnel_dst_port_id;
  4122. u8 unused_0;
  4123. u8 unused_1;
  4124. u8 unused_2;
  4125. u8 unused_3;
  4126. u8 unused_4;
  4127. u8 valid;
  4128. };
  4129. /* hwrm_tunnel_dst_port_free */
  4130. /* Input (24 bytes) */
  4131. struct hwrm_tunnel_dst_port_free_input {
  4132. __le16 req_type;
  4133. __le16 cmpl_ring;
  4134. __le16 seq_id;
  4135. __le16 target_id;
  4136. __le64 resp_addr;
  4137. u8 tunnel_type;
  4138. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4139. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4140. u8 unused_0;
  4141. __le16 tunnel_dst_port_id;
  4142. __le32 unused_1;
  4143. };
  4144. /* Output (16 bytes) */
  4145. struct hwrm_tunnel_dst_port_free_output {
  4146. __le16 error_code;
  4147. __le16 req_type;
  4148. __le16 seq_id;
  4149. __le16 resp_len;
  4150. __le32 unused_0;
  4151. u8 unused_1;
  4152. u8 unused_2;
  4153. u8 unused_3;
  4154. u8 valid;
  4155. };
  4156. /* hwrm_stat_ctx_alloc */
  4157. /* Input (32 bytes) */
  4158. struct hwrm_stat_ctx_alloc_input {
  4159. __le16 req_type;
  4160. __le16 cmpl_ring;
  4161. __le16 seq_id;
  4162. __le16 target_id;
  4163. __le64 resp_addr;
  4164. __le64 stats_dma_addr;
  4165. __le32 update_period_ms;
  4166. u8 stat_ctx_flags;
  4167. #define STAT_CTX_ALLOC_REQ_STAT_CTX_FLAGS_ROCE 0x1UL
  4168. u8 unused_0[3];
  4169. };
  4170. /* Output (16 bytes) */
  4171. struct hwrm_stat_ctx_alloc_output {
  4172. __le16 error_code;
  4173. __le16 req_type;
  4174. __le16 seq_id;
  4175. __le16 resp_len;
  4176. __le32 stat_ctx_id;
  4177. u8 unused_0;
  4178. u8 unused_1;
  4179. u8 unused_2;
  4180. u8 valid;
  4181. };
  4182. /* hwrm_stat_ctx_free */
  4183. /* Input (24 bytes) */
  4184. struct hwrm_stat_ctx_free_input {
  4185. __le16 req_type;
  4186. __le16 cmpl_ring;
  4187. __le16 seq_id;
  4188. __le16 target_id;
  4189. __le64 resp_addr;
  4190. __le32 stat_ctx_id;
  4191. __le32 unused_0;
  4192. };
  4193. /* Output (16 bytes) */
  4194. struct hwrm_stat_ctx_free_output {
  4195. __le16 error_code;
  4196. __le16 req_type;
  4197. __le16 seq_id;
  4198. __le16 resp_len;
  4199. __le32 stat_ctx_id;
  4200. u8 unused_0;
  4201. u8 unused_1;
  4202. u8 unused_2;
  4203. u8 valid;
  4204. };
  4205. /* hwrm_stat_ctx_query */
  4206. /* Input (24 bytes) */
  4207. struct hwrm_stat_ctx_query_input {
  4208. __le16 req_type;
  4209. __le16 cmpl_ring;
  4210. __le16 seq_id;
  4211. __le16 target_id;
  4212. __le64 resp_addr;
  4213. __le32 stat_ctx_id;
  4214. __le32 unused_0;
  4215. };
  4216. /* Output (176 bytes) */
  4217. struct hwrm_stat_ctx_query_output {
  4218. __le16 error_code;
  4219. __le16 req_type;
  4220. __le16 seq_id;
  4221. __le16 resp_len;
  4222. __le64 tx_ucast_pkts;
  4223. __le64 tx_mcast_pkts;
  4224. __le64 tx_bcast_pkts;
  4225. __le64 tx_err_pkts;
  4226. __le64 tx_drop_pkts;
  4227. __le64 tx_ucast_bytes;
  4228. __le64 tx_mcast_bytes;
  4229. __le64 tx_bcast_bytes;
  4230. __le64 rx_ucast_pkts;
  4231. __le64 rx_mcast_pkts;
  4232. __le64 rx_bcast_pkts;
  4233. __le64 rx_err_pkts;
  4234. __le64 rx_drop_pkts;
  4235. __le64 rx_ucast_bytes;
  4236. __le64 rx_mcast_bytes;
  4237. __le64 rx_bcast_bytes;
  4238. __le64 rx_agg_pkts;
  4239. __le64 rx_agg_bytes;
  4240. __le64 rx_agg_events;
  4241. __le64 rx_agg_aborts;
  4242. __le32 unused_0;
  4243. u8 unused_1;
  4244. u8 unused_2;
  4245. u8 unused_3;
  4246. u8 valid;
  4247. };
  4248. /* hwrm_stat_ctx_clr_stats */
  4249. /* Input (24 bytes) */
  4250. struct hwrm_stat_ctx_clr_stats_input {
  4251. __le16 req_type;
  4252. __le16 cmpl_ring;
  4253. __le16 seq_id;
  4254. __le16 target_id;
  4255. __le64 resp_addr;
  4256. __le32 stat_ctx_id;
  4257. __le32 unused_0;
  4258. };
  4259. /* Output (16 bytes) */
  4260. struct hwrm_stat_ctx_clr_stats_output {
  4261. __le16 error_code;
  4262. __le16 req_type;
  4263. __le16 seq_id;
  4264. __le16 resp_len;
  4265. __le32 unused_0;
  4266. u8 unused_1;
  4267. u8 unused_2;
  4268. u8 unused_3;
  4269. u8 valid;
  4270. };
  4271. /* hwrm_fw_reset */
  4272. /* Input (24 bytes) */
  4273. struct hwrm_fw_reset_input {
  4274. __le16 req_type;
  4275. __le16 cmpl_ring;
  4276. __le16 seq_id;
  4277. __le16 target_id;
  4278. __le64 resp_addr;
  4279. u8 embedded_proc_type;
  4280. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  4281. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  4282. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  4283. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  4284. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_RSVD 0x4UL
  4285. u8 selfrst_status;
  4286. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4287. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4288. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4289. __le16 unused_0[3];
  4290. };
  4291. /* Output (16 bytes) */
  4292. struct hwrm_fw_reset_output {
  4293. __le16 error_code;
  4294. __le16 req_type;
  4295. __le16 seq_id;
  4296. __le16 resp_len;
  4297. u8 selfrst_status;
  4298. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4299. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4300. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4301. u8 unused_0;
  4302. __le16 unused_1;
  4303. u8 unused_2;
  4304. u8 unused_3;
  4305. u8 unused_4;
  4306. u8 valid;
  4307. };
  4308. /* hwrm_fw_qstatus */
  4309. /* Input (24 bytes) */
  4310. struct hwrm_fw_qstatus_input {
  4311. __le16 req_type;
  4312. __le16 cmpl_ring;
  4313. __le16 seq_id;
  4314. __le16 target_id;
  4315. __le64 resp_addr;
  4316. u8 embedded_proc_type;
  4317. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  4318. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  4319. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  4320. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  4321. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_RSVD 0x4UL
  4322. u8 unused_0[7];
  4323. };
  4324. /* Output (16 bytes) */
  4325. struct hwrm_fw_qstatus_output {
  4326. __le16 error_code;
  4327. __le16 req_type;
  4328. __le16 seq_id;
  4329. __le16 resp_len;
  4330. u8 selfrst_status;
  4331. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4332. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4333. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4334. u8 unused_0;
  4335. __le16 unused_1;
  4336. u8 unused_2;
  4337. u8 unused_3;
  4338. u8 unused_4;
  4339. u8 valid;
  4340. };
  4341. /* hwrm_fw_set_time */
  4342. /* Input (32 bytes) */
  4343. struct hwrm_fw_set_time_input {
  4344. __le16 req_type;
  4345. __le16 cmpl_ring;
  4346. __le16 seq_id;
  4347. __le16 target_id;
  4348. __le64 resp_addr;
  4349. __le16 year;
  4350. #define FW_SET_TIME_REQ_YEAR_UNKNOWN 0x0UL
  4351. u8 month;
  4352. u8 day;
  4353. u8 hour;
  4354. u8 minute;
  4355. u8 second;
  4356. u8 unused_0;
  4357. __le16 millisecond;
  4358. __le16 zone;
  4359. #define FW_SET_TIME_REQ_ZONE_UTC 0x0UL
  4360. #define FW_SET_TIME_REQ_ZONE_UNKNOWN 0xffffUL
  4361. __le32 unused_1;
  4362. };
  4363. /* Output (16 bytes) */
  4364. struct hwrm_fw_set_time_output {
  4365. __le16 error_code;
  4366. __le16 req_type;
  4367. __le16 seq_id;
  4368. __le16 resp_len;
  4369. __le32 unused_0;
  4370. u8 unused_1;
  4371. u8 unused_2;
  4372. u8 unused_3;
  4373. u8 valid;
  4374. };
  4375. /* hwrm_fw_set_structured_data */
  4376. /* Input (32 bytes) */
  4377. struct hwrm_fw_set_structured_data_input {
  4378. __le16 req_type;
  4379. __le16 cmpl_ring;
  4380. __le16 seq_id;
  4381. __le16 target_id;
  4382. __le64 resp_addr;
  4383. __le64 src_data_addr;
  4384. __le16 data_len;
  4385. u8 hdr_cnt;
  4386. u8 unused_0[5];
  4387. };
  4388. /* Output (16 bytes) */
  4389. struct hwrm_fw_set_structured_data_output {
  4390. __le16 error_code;
  4391. __le16 req_type;
  4392. __le16 seq_id;
  4393. __le16 resp_len;
  4394. __le32 unused_0;
  4395. u8 unused_1;
  4396. u8 unused_2;
  4397. u8 unused_3;
  4398. u8 valid;
  4399. };
  4400. /* hwrm_fw_get_structured_data */
  4401. /* Input (32 bytes) */
  4402. struct hwrm_fw_get_structured_data_input {
  4403. __le16 req_type;
  4404. __le16 cmpl_ring;
  4405. __le16 seq_id;
  4406. __le16 target_id;
  4407. __le64 resp_addr;
  4408. __le64 dest_data_addr;
  4409. __le16 data_len;
  4410. __le16 structure_id;
  4411. __le16 subtype;
  4412. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_ALL 0xffffUL
  4413. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_ADMIN 0x100UL
  4414. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_PEER 0x101UL
  4415. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_OPERATIONAL 0x102UL
  4416. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_ADMIN 0x200UL
  4417. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_PEER 0x201UL
  4418. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_OPERATIONAL 0x202UL
  4419. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_HOST_OPERATIONAL 0x300UL
  4420. u8 count;
  4421. u8 unused_0;
  4422. };
  4423. /* Output (16 bytes) */
  4424. struct hwrm_fw_get_structured_data_output {
  4425. __le16 error_code;
  4426. __le16 req_type;
  4427. __le16 seq_id;
  4428. __le16 resp_len;
  4429. u8 hdr_cnt;
  4430. u8 unused_0;
  4431. __le16 unused_1;
  4432. u8 unused_2;
  4433. u8 unused_3;
  4434. u8 unused_4;
  4435. u8 valid;
  4436. };
  4437. /* hwrm_exec_fwd_resp */
  4438. /* Input (128 bytes) */
  4439. struct hwrm_exec_fwd_resp_input {
  4440. __le16 req_type;
  4441. __le16 cmpl_ring;
  4442. __le16 seq_id;
  4443. __le16 target_id;
  4444. __le64 resp_addr;
  4445. __le32 encap_request[26];
  4446. __le16 encap_resp_target_id;
  4447. __le16 unused_0[3];
  4448. };
  4449. /* Output (16 bytes) */
  4450. struct hwrm_exec_fwd_resp_output {
  4451. __le16 error_code;
  4452. __le16 req_type;
  4453. __le16 seq_id;
  4454. __le16 resp_len;
  4455. __le32 unused_0;
  4456. u8 unused_1;
  4457. u8 unused_2;
  4458. u8 unused_3;
  4459. u8 valid;
  4460. };
  4461. /* hwrm_reject_fwd_resp */
  4462. /* Input (128 bytes) */
  4463. struct hwrm_reject_fwd_resp_input {
  4464. __le16 req_type;
  4465. __le16 cmpl_ring;
  4466. __le16 seq_id;
  4467. __le16 target_id;
  4468. __le64 resp_addr;
  4469. __le32 encap_request[26];
  4470. __le16 encap_resp_target_id;
  4471. __le16 unused_0[3];
  4472. };
  4473. /* Output (16 bytes) */
  4474. struct hwrm_reject_fwd_resp_output {
  4475. __le16 error_code;
  4476. __le16 req_type;
  4477. __le16 seq_id;
  4478. __le16 resp_len;
  4479. __le32 unused_0;
  4480. u8 unused_1;
  4481. u8 unused_2;
  4482. u8 unused_3;
  4483. u8 valid;
  4484. };
  4485. /* hwrm_fwd_resp */
  4486. /* Input (40 bytes) */
  4487. struct hwrm_fwd_resp_input {
  4488. __le16 req_type;
  4489. __le16 cmpl_ring;
  4490. __le16 seq_id;
  4491. __le16 target_id;
  4492. __le64 resp_addr;
  4493. __le16 encap_resp_target_id;
  4494. __le16 encap_resp_cmpl_ring;
  4495. __le16 encap_resp_len;
  4496. u8 unused_0;
  4497. u8 unused_1;
  4498. __le64 encap_resp_addr;
  4499. __le32 encap_resp[24];
  4500. };
  4501. /* Output (16 bytes) */
  4502. struct hwrm_fwd_resp_output {
  4503. __le16 error_code;
  4504. __le16 req_type;
  4505. __le16 seq_id;
  4506. __le16 resp_len;
  4507. __le32 unused_0;
  4508. u8 unused_1;
  4509. u8 unused_2;
  4510. u8 unused_3;
  4511. u8 valid;
  4512. };
  4513. /* hwrm_fwd_async_event_cmpl */
  4514. /* Input (32 bytes) */
  4515. struct hwrm_fwd_async_event_cmpl_input {
  4516. __le16 req_type;
  4517. __le16 cmpl_ring;
  4518. __le16 seq_id;
  4519. __le16 target_id;
  4520. __le64 resp_addr;
  4521. __le16 encap_async_event_target_id;
  4522. u8 unused_0;
  4523. u8 unused_1;
  4524. u8 unused_2[3];
  4525. u8 unused_3;
  4526. __le32 encap_async_event_cmpl[4];
  4527. };
  4528. /* Output (16 bytes) */
  4529. struct hwrm_fwd_async_event_cmpl_output {
  4530. __le16 error_code;
  4531. __le16 req_type;
  4532. __le16 seq_id;
  4533. __le16 resp_len;
  4534. __le32 unused_0;
  4535. u8 unused_1;
  4536. u8 unused_2;
  4537. u8 unused_3;
  4538. u8 valid;
  4539. };
  4540. /* hwrm_temp_monitor_query */
  4541. /* Input (16 bytes) */
  4542. struct hwrm_temp_monitor_query_input {
  4543. __le16 req_type;
  4544. __le16 cmpl_ring;
  4545. __le16 seq_id;
  4546. __le16 target_id;
  4547. __le64 resp_addr;
  4548. };
  4549. /* Output (16 bytes) */
  4550. struct hwrm_temp_monitor_query_output {
  4551. __le16 error_code;
  4552. __le16 req_type;
  4553. __le16 seq_id;
  4554. __le16 resp_len;
  4555. u8 temp;
  4556. u8 unused_0;
  4557. __le16 unused_1;
  4558. u8 unused_2;
  4559. u8 unused_3;
  4560. u8 unused_4;
  4561. u8 valid;
  4562. };
  4563. /* hwrm_wol_filter_alloc */
  4564. /* Input (64 bytes) */
  4565. struct hwrm_wol_filter_alloc_input {
  4566. __le16 req_type;
  4567. __le16 cmpl_ring;
  4568. __le16 seq_id;
  4569. __le16 target_id;
  4570. __le64 resp_addr;
  4571. __le32 flags;
  4572. __le32 enables;
  4573. #define WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS 0x1UL
  4574. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_OFFSET 0x2UL
  4575. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_SIZE 0x4UL
  4576. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_ADDR 0x8UL
  4577. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_ADDR 0x10UL
  4578. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_SIZE 0x20UL
  4579. __le16 port_id;
  4580. u8 wol_type;
  4581. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT 0x0UL
  4582. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_BMP 0x1UL
  4583. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_INVALID 0xffUL
  4584. u8 unused_0;
  4585. __le32 unused_1;
  4586. u8 mac_address[6];
  4587. __le16 pattern_offset;
  4588. __le16 pattern_buf_size;
  4589. __le16 pattern_mask_size;
  4590. __le32 unused_2;
  4591. __le64 pattern_buf_addr;
  4592. __le64 pattern_mask_addr;
  4593. };
  4594. /* Output (16 bytes) */
  4595. struct hwrm_wol_filter_alloc_output {
  4596. __le16 error_code;
  4597. __le16 req_type;
  4598. __le16 seq_id;
  4599. __le16 resp_len;
  4600. u8 wol_filter_id;
  4601. u8 unused_0;
  4602. __le16 unused_1;
  4603. u8 unused_2;
  4604. u8 unused_3;
  4605. u8 unused_4;
  4606. u8 valid;
  4607. };
  4608. /* hwrm_wol_filter_free */
  4609. /* Input (32 bytes) */
  4610. struct hwrm_wol_filter_free_input {
  4611. __le16 req_type;
  4612. __le16 cmpl_ring;
  4613. __le16 seq_id;
  4614. __le16 target_id;
  4615. __le64 resp_addr;
  4616. __le32 flags;
  4617. #define WOL_FILTER_FREE_REQ_FLAGS_FREE_ALL_WOL_FILTERS 0x1UL
  4618. __le32 enables;
  4619. #define WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID 0x1UL
  4620. __le16 port_id;
  4621. u8 wol_filter_id;
  4622. u8 unused_0[5];
  4623. };
  4624. /* Output (16 bytes) */
  4625. struct hwrm_wol_filter_free_output {
  4626. __le16 error_code;
  4627. __le16 req_type;
  4628. __le16 seq_id;
  4629. __le16 resp_len;
  4630. __le32 unused_0;
  4631. u8 unused_1;
  4632. u8 unused_2;
  4633. u8 unused_3;
  4634. u8 valid;
  4635. };
  4636. /* hwrm_wol_filter_qcfg */
  4637. /* Input (56 bytes) */
  4638. struct hwrm_wol_filter_qcfg_input {
  4639. __le16 req_type;
  4640. __le16 cmpl_ring;
  4641. __le16 seq_id;
  4642. __le16 target_id;
  4643. __le64 resp_addr;
  4644. __le16 port_id;
  4645. __le16 handle;
  4646. __le32 unused_0;
  4647. __le64 pattern_buf_addr;
  4648. __le16 pattern_buf_size;
  4649. u8 unused_1;
  4650. u8 unused_2;
  4651. u8 unused_3[3];
  4652. u8 unused_4;
  4653. __le64 pattern_mask_addr;
  4654. __le16 pattern_mask_size;
  4655. __le16 unused_5[3];
  4656. };
  4657. /* Output (32 bytes) */
  4658. struct hwrm_wol_filter_qcfg_output {
  4659. __le16 error_code;
  4660. __le16 req_type;
  4661. __le16 seq_id;
  4662. __le16 resp_len;
  4663. __le16 next_handle;
  4664. u8 wol_filter_id;
  4665. u8 wol_type;
  4666. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_MAGICPKT 0x0UL
  4667. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_BMP 0x1UL
  4668. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_INVALID 0xffUL
  4669. __le32 unused_0;
  4670. u8 mac_address[6];
  4671. __le16 pattern_offset;
  4672. __le16 pattern_size;
  4673. __le16 pattern_mask_size;
  4674. u8 unused_1;
  4675. u8 unused_2;
  4676. u8 unused_3;
  4677. u8 valid;
  4678. };
  4679. /* hwrm_wol_reason_qcfg */
  4680. /* Input (40 bytes) */
  4681. struct hwrm_wol_reason_qcfg_input {
  4682. __le16 req_type;
  4683. __le16 cmpl_ring;
  4684. __le16 seq_id;
  4685. __le16 target_id;
  4686. __le64 resp_addr;
  4687. __le16 port_id;
  4688. u8 unused_0;
  4689. u8 unused_1;
  4690. u8 unused_2[3];
  4691. u8 unused_3;
  4692. __le64 wol_pkt_buf_addr;
  4693. __le16 wol_pkt_buf_size;
  4694. __le16 unused_4[3];
  4695. };
  4696. /* Output (16 bytes) */
  4697. struct hwrm_wol_reason_qcfg_output {
  4698. __le16 error_code;
  4699. __le16 req_type;
  4700. __le16 seq_id;
  4701. __le16 resp_len;
  4702. u8 wol_filter_id;
  4703. u8 wol_reason;
  4704. #define WOL_REASON_QCFG_RESP_WOL_REASON_MAGICPKT 0x0UL
  4705. #define WOL_REASON_QCFG_RESP_WOL_REASON_BMP 0x1UL
  4706. #define WOL_REASON_QCFG_RESP_WOL_REASON_INVALID 0xffUL
  4707. u8 wol_pkt_len;
  4708. u8 unused_0;
  4709. u8 unused_1;
  4710. u8 unused_2;
  4711. u8 unused_3;
  4712. u8 valid;
  4713. };
  4714. /* hwrm_nvm_read */
  4715. /* Input (40 bytes) */
  4716. struct hwrm_nvm_read_input {
  4717. __le16 req_type;
  4718. __le16 cmpl_ring;
  4719. __le16 seq_id;
  4720. __le16 target_id;
  4721. __le64 resp_addr;
  4722. __le64 host_dest_addr;
  4723. __le16 dir_idx;
  4724. u8 unused_0;
  4725. u8 unused_1;
  4726. __le32 offset;
  4727. __le32 len;
  4728. __le32 unused_2;
  4729. };
  4730. /* Output (16 bytes) */
  4731. struct hwrm_nvm_read_output {
  4732. __le16 error_code;
  4733. __le16 req_type;
  4734. __le16 seq_id;
  4735. __le16 resp_len;
  4736. __le32 unused_0;
  4737. u8 unused_1;
  4738. u8 unused_2;
  4739. u8 unused_3;
  4740. u8 valid;
  4741. };
  4742. /* hwrm_nvm_get_dir_entries */
  4743. /* Input (24 bytes) */
  4744. struct hwrm_nvm_get_dir_entries_input {
  4745. __le16 req_type;
  4746. __le16 cmpl_ring;
  4747. __le16 seq_id;
  4748. __le16 target_id;
  4749. __le64 resp_addr;
  4750. __le64 host_dest_addr;
  4751. };
  4752. /* Output (16 bytes) */
  4753. struct hwrm_nvm_get_dir_entries_output {
  4754. __le16 error_code;
  4755. __le16 req_type;
  4756. __le16 seq_id;
  4757. __le16 resp_len;
  4758. __le32 unused_0;
  4759. u8 unused_1;
  4760. u8 unused_2;
  4761. u8 unused_3;
  4762. u8 valid;
  4763. };
  4764. /* hwrm_nvm_get_dir_info */
  4765. /* Input (16 bytes) */
  4766. struct hwrm_nvm_get_dir_info_input {
  4767. __le16 req_type;
  4768. __le16 cmpl_ring;
  4769. __le16 seq_id;
  4770. __le16 target_id;
  4771. __le64 resp_addr;
  4772. };
  4773. /* Output (24 bytes) */
  4774. struct hwrm_nvm_get_dir_info_output {
  4775. __le16 error_code;
  4776. __le16 req_type;
  4777. __le16 seq_id;
  4778. __le16 resp_len;
  4779. __le32 entries;
  4780. __le32 entry_length;
  4781. __le32 unused_0;
  4782. u8 unused_1;
  4783. u8 unused_2;
  4784. u8 unused_3;
  4785. u8 valid;
  4786. };
  4787. /* hwrm_nvm_write */
  4788. /* Input (48 bytes) */
  4789. struct hwrm_nvm_write_input {
  4790. __le16 req_type;
  4791. __le16 cmpl_ring;
  4792. __le16 seq_id;
  4793. __le16 target_id;
  4794. __le64 resp_addr;
  4795. __le64 host_src_addr;
  4796. __le16 dir_type;
  4797. __le16 dir_ordinal;
  4798. __le16 dir_ext;
  4799. __le16 dir_attr;
  4800. __le32 dir_data_length;
  4801. __le16 option;
  4802. __le16 flags;
  4803. #define NVM_WRITE_REQ_FLAGS_KEEP_ORIG_ACTIVE_IMG 0x1UL
  4804. __le32 dir_item_length;
  4805. __le32 unused_0;
  4806. };
  4807. /* Output (16 bytes) */
  4808. struct hwrm_nvm_write_output {
  4809. __le16 error_code;
  4810. __le16 req_type;
  4811. __le16 seq_id;
  4812. __le16 resp_len;
  4813. __le32 dir_item_length;
  4814. __le16 dir_idx;
  4815. u8 unused_0;
  4816. u8 valid;
  4817. };
  4818. /* Command specific Error Codes (8 bytes) */
  4819. struct hwrm_nvm_write_cmd_err {
  4820. u8 code;
  4821. #define NVM_WRITE_CMD_ERR_CODE_UNKNOWN 0x0UL
  4822. #define NVM_WRITE_CMD_ERR_CODE_FRAG_ERR 0x1UL
  4823. #define NVM_WRITE_CMD_ERR_CODE_NO_SPACE 0x2UL
  4824. u8 unused_0[7];
  4825. };
  4826. /* hwrm_nvm_modify */
  4827. /* Input (40 bytes) */
  4828. struct hwrm_nvm_modify_input {
  4829. __le16 req_type;
  4830. __le16 cmpl_ring;
  4831. __le16 seq_id;
  4832. __le16 target_id;
  4833. __le64 resp_addr;
  4834. __le64 host_src_addr;
  4835. __le16 dir_idx;
  4836. u8 unused_0;
  4837. u8 unused_1;
  4838. __le32 offset;
  4839. __le32 len;
  4840. __le32 unused_2;
  4841. };
  4842. /* Output (16 bytes) */
  4843. struct hwrm_nvm_modify_output {
  4844. __le16 error_code;
  4845. __le16 req_type;
  4846. __le16 seq_id;
  4847. __le16 resp_len;
  4848. __le32 unused_0;
  4849. u8 unused_1;
  4850. u8 unused_2;
  4851. u8 unused_3;
  4852. u8 valid;
  4853. };
  4854. /* hwrm_nvm_find_dir_entry */
  4855. /* Input (32 bytes) */
  4856. struct hwrm_nvm_find_dir_entry_input {
  4857. __le16 req_type;
  4858. __le16 cmpl_ring;
  4859. __le16 seq_id;
  4860. __le16 target_id;
  4861. __le64 resp_addr;
  4862. __le32 enables;
  4863. #define NVM_FIND_DIR_ENTRY_REQ_ENABLES_DIR_IDX_VALID 0x1UL
  4864. __le16 dir_idx;
  4865. __le16 dir_type;
  4866. __le16 dir_ordinal;
  4867. __le16 dir_ext;
  4868. u8 opt_ordinal;
  4869. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_MASK 0x3UL
  4870. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_SFT 0
  4871. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_EQ 0x0UL
  4872. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GE 0x1UL
  4873. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GT 0x2UL
  4874. u8 unused_1[3];
  4875. };
  4876. /* Output (32 bytes) */
  4877. struct hwrm_nvm_find_dir_entry_output {
  4878. __le16 error_code;
  4879. __le16 req_type;
  4880. __le16 seq_id;
  4881. __le16 resp_len;
  4882. __le32 dir_item_length;
  4883. __le32 dir_data_length;
  4884. __le32 fw_ver;
  4885. __le16 dir_ordinal;
  4886. __le16 dir_idx;
  4887. __le32 unused_0;
  4888. u8 unused_1;
  4889. u8 unused_2;
  4890. u8 unused_3;
  4891. u8 valid;
  4892. };
  4893. /* hwrm_nvm_erase_dir_entry */
  4894. /* Input (24 bytes) */
  4895. struct hwrm_nvm_erase_dir_entry_input {
  4896. __le16 req_type;
  4897. __le16 cmpl_ring;
  4898. __le16 seq_id;
  4899. __le16 target_id;
  4900. __le64 resp_addr;
  4901. __le16 dir_idx;
  4902. __le16 unused_0[3];
  4903. };
  4904. /* Output (16 bytes) */
  4905. struct hwrm_nvm_erase_dir_entry_output {
  4906. __le16 error_code;
  4907. __le16 req_type;
  4908. __le16 seq_id;
  4909. __le16 resp_len;
  4910. __le32 unused_0;
  4911. u8 unused_1;
  4912. u8 unused_2;
  4913. u8 unused_3;
  4914. u8 valid;
  4915. };
  4916. /* hwrm_nvm_get_dev_info */
  4917. /* Input (16 bytes) */
  4918. struct hwrm_nvm_get_dev_info_input {
  4919. __le16 req_type;
  4920. __le16 cmpl_ring;
  4921. __le16 seq_id;
  4922. __le16 target_id;
  4923. __le64 resp_addr;
  4924. };
  4925. /* Output (32 bytes) */
  4926. struct hwrm_nvm_get_dev_info_output {
  4927. __le16 error_code;
  4928. __le16 req_type;
  4929. __le16 seq_id;
  4930. __le16 resp_len;
  4931. __le16 manufacturer_id;
  4932. __le16 device_id;
  4933. __le32 sector_size;
  4934. __le32 nvram_size;
  4935. __le32 reserved_size;
  4936. __le32 available_size;
  4937. u8 unused_0;
  4938. u8 unused_1;
  4939. u8 unused_2;
  4940. u8 valid;
  4941. };
  4942. /* hwrm_nvm_mod_dir_entry */
  4943. /* Input (32 bytes) */
  4944. struct hwrm_nvm_mod_dir_entry_input {
  4945. __le16 req_type;
  4946. __le16 cmpl_ring;
  4947. __le16 seq_id;
  4948. __le16 target_id;
  4949. __le64 resp_addr;
  4950. __le32 enables;
  4951. #define NVM_MOD_DIR_ENTRY_REQ_ENABLES_CHECKSUM 0x1UL
  4952. __le16 dir_idx;
  4953. __le16 dir_ordinal;
  4954. __le16 dir_ext;
  4955. __le16 dir_attr;
  4956. __le32 checksum;
  4957. };
  4958. /* Output (16 bytes) */
  4959. struct hwrm_nvm_mod_dir_entry_output {
  4960. __le16 error_code;
  4961. __le16 req_type;
  4962. __le16 seq_id;
  4963. __le16 resp_len;
  4964. __le32 unused_0;
  4965. u8 unused_1;
  4966. u8 unused_2;
  4967. u8 unused_3;
  4968. u8 valid;
  4969. };
  4970. /* hwrm_nvm_verify_update */
  4971. /* Input (24 bytes) */
  4972. struct hwrm_nvm_verify_update_input {
  4973. __le16 req_type;
  4974. __le16 cmpl_ring;
  4975. __le16 seq_id;
  4976. __le16 target_id;
  4977. __le64 resp_addr;
  4978. __le16 dir_type;
  4979. __le16 dir_ordinal;
  4980. __le16 dir_ext;
  4981. __le16 unused_0;
  4982. };
  4983. /* Output (16 bytes) */
  4984. struct hwrm_nvm_verify_update_output {
  4985. __le16 error_code;
  4986. __le16 req_type;
  4987. __le16 seq_id;
  4988. __le16 resp_len;
  4989. __le32 unused_0;
  4990. u8 unused_1;
  4991. u8 unused_2;
  4992. u8 unused_3;
  4993. u8 valid;
  4994. };
  4995. /* hwrm_nvm_install_update */
  4996. /* Input (24 bytes) */
  4997. struct hwrm_nvm_install_update_input {
  4998. __le16 req_type;
  4999. __le16 cmpl_ring;
  5000. __le16 seq_id;
  5001. __le16 target_id;
  5002. __le64 resp_addr;
  5003. __le32 install_type;
  5004. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_NORMAL 0x0UL
  5005. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_ALL 0xffffffffUL
  5006. __le16 flags;
  5007. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ERASE_UNUSED_SPACE 0x1UL
  5008. #define NVM_INSTALL_UPDATE_REQ_FLAGS_REMOVE_UNUSED_PKG 0x2UL
  5009. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ALLOWED_TO_DEFRAG 0x4UL
  5010. __le16 unused_0;
  5011. };
  5012. /* Output (24 bytes) */
  5013. struct hwrm_nvm_install_update_output {
  5014. __le16 error_code;
  5015. __le16 req_type;
  5016. __le16 seq_id;
  5017. __le16 resp_len;
  5018. __le64 installed_items;
  5019. u8 result;
  5020. #define NVM_INSTALL_UPDATE_RESP_RESULT_SUCCESS 0x0UL
  5021. u8 problem_item;
  5022. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_NONE 0x0UL
  5023. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_PACKAGE 0xffUL
  5024. u8 reset_required;
  5025. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_NONE 0x0UL
  5026. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_PCI 0x1UL
  5027. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_POWER 0x2UL
  5028. u8 unused_0;
  5029. u8 unused_1;
  5030. u8 unused_2;
  5031. u8 unused_3;
  5032. u8 valid;
  5033. };
  5034. /* Command specific Error Codes (8 bytes) */
  5035. struct hwrm_nvm_install_update_cmd_err {
  5036. u8 code;
  5037. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_UNKNOWN 0x0UL
  5038. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_FRAG_ERR 0x1UL
  5039. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_SPACE 0x2UL
  5040. u8 unused_0[7];
  5041. };
  5042. /* hwrm_selftest_qlist */
  5043. /* Input (16 bytes) */
  5044. struct hwrm_selftest_qlist_input {
  5045. __le16 req_type;
  5046. __le16 cmpl_ring;
  5047. __le16 seq_id;
  5048. __le16 target_id;
  5049. __le64 resp_addr;
  5050. };
  5051. /* Output (248 bytes) */
  5052. struct hwrm_selftest_qlist_output {
  5053. __le16 error_code;
  5054. __le16 req_type;
  5055. __le16 seq_id;
  5056. __le16 resp_len;
  5057. u8 num_tests;
  5058. u8 available_tests;
  5059. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_NVM_TEST 0x1UL
  5060. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_LINK_TEST 0x2UL
  5061. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_REGISTER_TEST 0x4UL
  5062. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_MEMORY_TEST 0x8UL
  5063. u8 offline_tests;
  5064. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_NVM_TEST 0x1UL
  5065. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_LINK_TEST 0x2UL
  5066. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_REGISTER_TEST 0x4UL
  5067. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_MEMORY_TEST 0x8UL
  5068. u8 unused_0;
  5069. __le16 test_timeout;
  5070. u8 unused_1;
  5071. u8 unused_2;
  5072. char test0_name[32];
  5073. char test1_name[32];
  5074. char test2_name[32];
  5075. char test3_name[32];
  5076. char test4_name[32];
  5077. char test5_name[32];
  5078. char test6_name[32];
  5079. char test7_name[32];
  5080. };
  5081. /* hwrm_selftest_exec */
  5082. /* Input (24 bytes) */
  5083. struct hwrm_selftest_exec_input {
  5084. __le16 req_type;
  5085. __le16 cmpl_ring;
  5086. __le16 seq_id;
  5087. __le16 target_id;
  5088. __le64 resp_addr;
  5089. u8 flags;
  5090. #define SELFTEST_EXEC_REQ_FLAGS_NVM_TEST 0x1UL
  5091. #define SELFTEST_EXEC_REQ_FLAGS_LINK_TEST 0x2UL
  5092. #define SELFTEST_EXEC_REQ_FLAGS_REGISTER_TEST 0x4UL
  5093. #define SELFTEST_EXEC_REQ_FLAGS_MEMORY_TEST 0x8UL
  5094. u8 unused_0[7];
  5095. };
  5096. /* Output (16 bytes) */
  5097. struct hwrm_selftest_exec_output {
  5098. __le16 error_code;
  5099. __le16 req_type;
  5100. __le16 seq_id;
  5101. __le16 resp_len;
  5102. u8 requested_tests;
  5103. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_NVM_TEST 0x1UL
  5104. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_LINK_TEST 0x2UL
  5105. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_REGISTER_TEST 0x4UL
  5106. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_MEMORY_TEST 0x8UL
  5107. u8 test_success;
  5108. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_NVM_TEST 0x1UL
  5109. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_LINK_TEST 0x2UL
  5110. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_REGISTER_TEST 0x4UL
  5111. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_MEMORY_TEST 0x8UL
  5112. __le16 unused_0[3];
  5113. };
  5114. /* hwrm_selftest_irq */
  5115. /* Input (16 bytes) */
  5116. struct hwrm_selftest_irq_input {
  5117. __le16 req_type;
  5118. __le16 cmpl_ring;
  5119. __le16 seq_id;
  5120. __le16 target_id;
  5121. __le64 resp_addr;
  5122. };
  5123. /* Output (8 bytes) */
  5124. struct hwrm_selftest_irq_output {
  5125. __le16 error_code;
  5126. __le16 req_type;
  5127. __le16 seq_id;
  5128. __le16 resp_len;
  5129. };
  5130. /* Hardware Resource Manager Specification */
  5131. /* Input (16 bytes) */
  5132. struct input {
  5133. __le16 req_type;
  5134. __le16 cmpl_ring;
  5135. __le16 seq_id;
  5136. __le16 target_id;
  5137. __le64 resp_addr;
  5138. };
  5139. /* Output (8 bytes) */
  5140. struct output {
  5141. __le16 error_code;
  5142. __le16 req_type;
  5143. __le16 seq_id;
  5144. __le16 resp_len;
  5145. };
  5146. /* Short Command Structure (16 bytes) */
  5147. struct hwrm_short_input {
  5148. __le16 req_type;
  5149. __le16 signature;
  5150. #define SHORT_REQ_SIGNATURE_SHORT_CMD 0x4321UL
  5151. __le16 unused_0;
  5152. __le16 size;
  5153. __le64 req_addr;
  5154. };
  5155. /* Command numbering (8 bytes) */
  5156. struct cmd_nums {
  5157. __le16 req_type;
  5158. #define HWRM_VER_GET (0x0UL)
  5159. #define HWRM_FUNC_BUF_UNRGTR (0xeUL)
  5160. #define HWRM_FUNC_VF_CFG (0xfUL)
  5161. #define RESERVED1 (0x10UL)
  5162. #define HWRM_FUNC_RESET (0x11UL)
  5163. #define HWRM_FUNC_GETFID (0x12UL)
  5164. #define HWRM_FUNC_VF_ALLOC (0x13UL)
  5165. #define HWRM_FUNC_VF_FREE (0x14UL)
  5166. #define HWRM_FUNC_QCAPS (0x15UL)
  5167. #define HWRM_FUNC_QCFG (0x16UL)
  5168. #define HWRM_FUNC_CFG (0x17UL)
  5169. #define HWRM_FUNC_QSTATS (0x18UL)
  5170. #define HWRM_FUNC_CLR_STATS (0x19UL)
  5171. #define HWRM_FUNC_DRV_UNRGTR (0x1aUL)
  5172. #define HWRM_FUNC_VF_RESC_FREE (0x1bUL)
  5173. #define HWRM_FUNC_VF_VNIC_IDS_QUERY (0x1cUL)
  5174. #define HWRM_FUNC_DRV_RGTR (0x1dUL)
  5175. #define HWRM_FUNC_DRV_QVER (0x1eUL)
  5176. #define HWRM_FUNC_BUF_RGTR (0x1fUL)
  5177. #define HWRM_PORT_PHY_CFG (0x20UL)
  5178. #define HWRM_PORT_MAC_CFG (0x21UL)
  5179. #define HWRM_PORT_TS_QUERY (0x22UL)
  5180. #define HWRM_PORT_QSTATS (0x23UL)
  5181. #define HWRM_PORT_LPBK_QSTATS (0x24UL)
  5182. #define HWRM_PORT_CLR_STATS (0x25UL)
  5183. #define HWRM_PORT_LPBK_CLR_STATS (0x26UL)
  5184. #define HWRM_PORT_PHY_QCFG (0x27UL)
  5185. #define HWRM_PORT_MAC_QCFG (0x28UL)
  5186. #define RESERVED7 (0x29UL)
  5187. #define HWRM_PORT_PHY_QCAPS (0x2aUL)
  5188. #define HWRM_PORT_PHY_I2C_WRITE (0x2bUL)
  5189. #define HWRM_PORT_PHY_I2C_READ (0x2cUL)
  5190. #define HWRM_PORT_LED_CFG (0x2dUL)
  5191. #define HWRM_PORT_LED_QCFG (0x2eUL)
  5192. #define HWRM_PORT_LED_QCAPS (0x2fUL)
  5193. #define HWRM_QUEUE_QPORTCFG (0x30UL)
  5194. #define HWRM_QUEUE_QCFG (0x31UL)
  5195. #define HWRM_QUEUE_CFG (0x32UL)
  5196. #define RESERVED2 (0x33UL)
  5197. #define RESERVED3 (0x34UL)
  5198. #define HWRM_QUEUE_PFCENABLE_QCFG (0x35UL)
  5199. #define HWRM_QUEUE_PFCENABLE_CFG (0x36UL)
  5200. #define HWRM_QUEUE_PRI2COS_QCFG (0x37UL)
  5201. #define HWRM_QUEUE_PRI2COS_CFG (0x38UL)
  5202. #define HWRM_QUEUE_COS2BW_QCFG (0x39UL)
  5203. #define HWRM_QUEUE_COS2BW_CFG (0x3aUL)
  5204. #define HWRM_VNIC_ALLOC (0x40UL)
  5205. #define HWRM_VNIC_FREE (0x41UL)
  5206. #define HWRM_VNIC_CFG (0x42UL)
  5207. #define HWRM_VNIC_QCFG (0x43UL)
  5208. #define HWRM_VNIC_TPA_CFG (0x44UL)
  5209. #define HWRM_VNIC_TPA_QCFG (0x45UL)
  5210. #define HWRM_VNIC_RSS_CFG (0x46UL)
  5211. #define HWRM_VNIC_RSS_QCFG (0x47UL)
  5212. #define HWRM_VNIC_PLCMODES_CFG (0x48UL)
  5213. #define HWRM_VNIC_PLCMODES_QCFG (0x49UL)
  5214. #define HWRM_VNIC_QCAPS (0x4aUL)
  5215. #define HWRM_RING_ALLOC (0x50UL)
  5216. #define HWRM_RING_FREE (0x51UL)
  5217. #define HWRM_RING_CMPL_RING_QAGGINT_PARAMS (0x52UL)
  5218. #define HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS (0x53UL)
  5219. #define HWRM_RING_RESET (0x5eUL)
  5220. #define HWRM_RING_GRP_ALLOC (0x60UL)
  5221. #define HWRM_RING_GRP_FREE (0x61UL)
  5222. #define RESERVED5 (0x64UL)
  5223. #define RESERVED6 (0x65UL)
  5224. #define HWRM_VNIC_RSS_COS_LB_CTX_ALLOC (0x70UL)
  5225. #define HWRM_VNIC_RSS_COS_LB_CTX_FREE (0x71UL)
  5226. #define HWRM_CFA_L2_FILTER_ALLOC (0x90UL)
  5227. #define HWRM_CFA_L2_FILTER_FREE (0x91UL)
  5228. #define HWRM_CFA_L2_FILTER_CFG (0x92UL)
  5229. #define HWRM_CFA_L2_SET_RX_MASK (0x93UL)
  5230. #define RESERVED4 (0x94UL)
  5231. #define HWRM_CFA_TUNNEL_FILTER_ALLOC (0x95UL)
  5232. #define HWRM_CFA_TUNNEL_FILTER_FREE (0x96UL)
  5233. #define HWRM_CFA_ENCAP_RECORD_ALLOC (0x97UL)
  5234. #define HWRM_CFA_ENCAP_RECORD_FREE (0x98UL)
  5235. #define HWRM_CFA_NTUPLE_FILTER_ALLOC (0x99UL)
  5236. #define HWRM_CFA_NTUPLE_FILTER_FREE (0x9aUL)
  5237. #define HWRM_CFA_NTUPLE_FILTER_CFG (0x9bUL)
  5238. #define HWRM_CFA_EM_FLOW_ALLOC (0x9cUL)
  5239. #define HWRM_CFA_EM_FLOW_FREE (0x9dUL)
  5240. #define HWRM_CFA_EM_FLOW_CFG (0x9eUL)
  5241. #define HWRM_TUNNEL_DST_PORT_QUERY (0xa0UL)
  5242. #define HWRM_TUNNEL_DST_PORT_ALLOC (0xa1UL)
  5243. #define HWRM_TUNNEL_DST_PORT_FREE (0xa2UL)
  5244. #define HWRM_STAT_CTX_ALLOC (0xb0UL)
  5245. #define HWRM_STAT_CTX_FREE (0xb1UL)
  5246. #define HWRM_STAT_CTX_QUERY (0xb2UL)
  5247. #define HWRM_STAT_CTX_CLR_STATS (0xb3UL)
  5248. #define HWRM_FW_RESET (0xc0UL)
  5249. #define HWRM_FW_QSTATUS (0xc1UL)
  5250. #define HWRM_FW_SET_TIME (0xc8UL)
  5251. #define HWRM_FW_GET_TIME (0xc9UL)
  5252. #define HWRM_FW_SET_STRUCTURED_DATA (0xcaUL)
  5253. #define HWRM_FW_GET_STRUCTURED_DATA (0xcbUL)
  5254. #define HWRM_FW_IPC_MAILBOX (0xccUL)
  5255. #define HWRM_EXEC_FWD_RESP (0xd0UL)
  5256. #define HWRM_REJECT_FWD_RESP (0xd1UL)
  5257. #define HWRM_FWD_RESP (0xd2UL)
  5258. #define HWRM_FWD_ASYNC_EVENT_CMPL (0xd3UL)
  5259. #define HWRM_TEMP_MONITOR_QUERY (0xe0UL)
  5260. #define HWRM_WOL_FILTER_ALLOC (0xf0UL)
  5261. #define HWRM_WOL_FILTER_FREE (0xf1UL)
  5262. #define HWRM_WOL_FILTER_QCFG (0xf2UL)
  5263. #define HWRM_WOL_REASON_QCFG (0xf3UL)
  5264. #define HWRM_CFA_METER_PROFILE_ALLOC (0xf5UL)
  5265. #define HWRM_CFA_METER_PROFILE_FREE (0xf6UL)
  5266. #define HWRM_CFA_METER_PROFILE_CFG (0xf7UL)
  5267. #define HWRM_CFA_METER_INSTANCE_ALLOC (0xf8UL)
  5268. #define HWRM_CFA_METER_INSTANCE_FREE (0xf9UL)
  5269. #define HWRM_CFA_VF_PAIR_ALLOC (0x100UL)
  5270. #define HWRM_CFA_VF_PAIR_FREE (0x101UL)
  5271. #define HWRM_CFA_VF_PAIR_INFO (0x102UL)
  5272. #define HWRM_CFA_FLOW_ALLOC (0x103UL)
  5273. #define HWRM_CFA_FLOW_FREE (0x104UL)
  5274. #define HWRM_CFA_FLOW_FLUSH (0x105UL)
  5275. #define HWRM_CFA_FLOW_STATS (0x106UL)
  5276. #define HWRM_CFA_FLOW_INFO (0x107UL)
  5277. #define HWRM_SELFTEST_QLIST (0x200UL)
  5278. #define HWRM_SELFTEST_EXEC (0x201UL)
  5279. #define HWRM_SELFTEST_IRQ (0x202UL)
  5280. #define HWRM_DBG_READ_DIRECT (0xff10UL)
  5281. #define HWRM_DBG_READ_INDIRECT (0xff11UL)
  5282. #define HWRM_DBG_WRITE_DIRECT (0xff12UL)
  5283. #define HWRM_DBG_WRITE_INDIRECT (0xff13UL)
  5284. #define HWRM_DBG_DUMP (0xff14UL)
  5285. #define HWRM_NVM_FACTORY_DEFAULTS (0xffeeUL)
  5286. #define HWRM_NVM_VALIDATE_OPTION (0xffefUL)
  5287. #define HWRM_NVM_FLUSH (0xfff0UL)
  5288. #define HWRM_NVM_GET_VARIABLE (0xfff1UL)
  5289. #define HWRM_NVM_SET_VARIABLE (0xfff2UL)
  5290. #define HWRM_NVM_INSTALL_UPDATE (0xfff3UL)
  5291. #define HWRM_NVM_MODIFY (0xfff4UL)
  5292. #define HWRM_NVM_VERIFY_UPDATE (0xfff5UL)
  5293. #define HWRM_NVM_GET_DEV_INFO (0xfff6UL)
  5294. #define HWRM_NVM_ERASE_DIR_ENTRY (0xfff7UL)
  5295. #define HWRM_NVM_MOD_DIR_ENTRY (0xfff8UL)
  5296. #define HWRM_NVM_FIND_DIR_ENTRY (0xfff9UL)
  5297. #define HWRM_NVM_GET_DIR_ENTRIES (0xfffaUL)
  5298. #define HWRM_NVM_GET_DIR_INFO (0xfffbUL)
  5299. #define HWRM_NVM_RAW_DUMP (0xfffcUL)
  5300. #define HWRM_NVM_READ (0xfffdUL)
  5301. #define HWRM_NVM_WRITE (0xfffeUL)
  5302. #define HWRM_NVM_RAW_WRITE_BLK (0xffffUL)
  5303. __le16 unused_0[3];
  5304. };
  5305. /* Return Codes (8 bytes) */
  5306. struct ret_codes {
  5307. __le16 error_code;
  5308. #define HWRM_ERR_CODE_SUCCESS (0x0UL)
  5309. #define HWRM_ERR_CODE_FAIL (0x1UL)
  5310. #define HWRM_ERR_CODE_INVALID_PARAMS (0x2UL)
  5311. #define HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED (0x3UL)
  5312. #define HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR (0x4UL)
  5313. #define HWRM_ERR_CODE_INVALID_FLAGS (0x5UL)
  5314. #define HWRM_ERR_CODE_INVALID_ENABLES (0x6UL)
  5315. #define HWRM_ERR_CODE_HWRM_ERROR (0xfUL)
  5316. #define HWRM_ERR_CODE_UNKNOWN_ERR (0xfffeUL)
  5317. #define HWRM_ERR_CODE_CMD_NOT_SUPPORTED (0xffffUL)
  5318. __le16 unused_0[3];
  5319. };
  5320. /* Output (16 bytes) */
  5321. struct hwrm_err_output {
  5322. __le16 error_code;
  5323. __le16 req_type;
  5324. __le16 seq_id;
  5325. __le16 resp_len;
  5326. __le32 opaque_0;
  5327. __le16 opaque_1;
  5328. u8 cmd_err;
  5329. u8 valid;
  5330. };
  5331. /* Port Tx Statistics Formats (408 bytes) */
  5332. struct tx_port_stats {
  5333. __le64 tx_64b_frames;
  5334. __le64 tx_65b_127b_frames;
  5335. __le64 tx_128b_255b_frames;
  5336. __le64 tx_256b_511b_frames;
  5337. __le64 tx_512b_1023b_frames;
  5338. __le64 tx_1024b_1518_frames;
  5339. __le64 tx_good_vlan_frames;
  5340. __le64 tx_1519b_2047_frames;
  5341. __le64 tx_2048b_4095b_frames;
  5342. __le64 tx_4096b_9216b_frames;
  5343. __le64 tx_9217b_16383b_frames;
  5344. __le64 tx_good_frames;
  5345. __le64 tx_total_frames;
  5346. __le64 tx_ucast_frames;
  5347. __le64 tx_mcast_frames;
  5348. __le64 tx_bcast_frames;
  5349. __le64 tx_pause_frames;
  5350. __le64 tx_pfc_frames;
  5351. __le64 tx_jabber_frames;
  5352. __le64 tx_fcs_err_frames;
  5353. __le64 tx_control_frames;
  5354. __le64 tx_oversz_frames;
  5355. __le64 tx_single_dfrl_frames;
  5356. __le64 tx_multi_dfrl_frames;
  5357. __le64 tx_single_coll_frames;
  5358. __le64 tx_multi_coll_frames;
  5359. __le64 tx_late_coll_frames;
  5360. __le64 tx_excessive_coll_frames;
  5361. __le64 tx_frag_frames;
  5362. __le64 tx_err;
  5363. __le64 tx_tagged_frames;
  5364. __le64 tx_dbl_tagged_frames;
  5365. __le64 tx_runt_frames;
  5366. __le64 tx_fifo_underruns;
  5367. __le64 tx_pfc_ena_frames_pri0;
  5368. __le64 tx_pfc_ena_frames_pri1;
  5369. __le64 tx_pfc_ena_frames_pri2;
  5370. __le64 tx_pfc_ena_frames_pri3;
  5371. __le64 tx_pfc_ena_frames_pri4;
  5372. __le64 tx_pfc_ena_frames_pri5;
  5373. __le64 tx_pfc_ena_frames_pri6;
  5374. __le64 tx_pfc_ena_frames_pri7;
  5375. __le64 tx_eee_lpi_events;
  5376. __le64 tx_eee_lpi_duration;
  5377. __le64 tx_llfc_logical_msgs;
  5378. __le64 tx_hcfc_msgs;
  5379. __le64 tx_total_collisions;
  5380. __le64 tx_bytes;
  5381. __le64 tx_xthol_frames;
  5382. __le64 tx_stat_discard;
  5383. __le64 tx_stat_error;
  5384. };
  5385. /* Port Rx Statistics Formats (528 bytes) */
  5386. struct rx_port_stats {
  5387. __le64 rx_64b_frames;
  5388. __le64 rx_65b_127b_frames;
  5389. __le64 rx_128b_255b_frames;
  5390. __le64 rx_256b_511b_frames;
  5391. __le64 rx_512b_1023b_frames;
  5392. __le64 rx_1024b_1518_frames;
  5393. __le64 rx_good_vlan_frames;
  5394. __le64 rx_1519b_2047b_frames;
  5395. __le64 rx_2048b_4095b_frames;
  5396. __le64 rx_4096b_9216b_frames;
  5397. __le64 rx_9217b_16383b_frames;
  5398. __le64 rx_total_frames;
  5399. __le64 rx_ucast_frames;
  5400. __le64 rx_mcast_frames;
  5401. __le64 rx_bcast_frames;
  5402. __le64 rx_fcs_err_frames;
  5403. __le64 rx_ctrl_frames;
  5404. __le64 rx_pause_frames;
  5405. __le64 rx_pfc_frames;
  5406. __le64 rx_unsupported_opcode_frames;
  5407. __le64 rx_unsupported_da_pausepfc_frames;
  5408. __le64 rx_wrong_sa_frames;
  5409. __le64 rx_align_err_frames;
  5410. __le64 rx_oor_len_frames;
  5411. __le64 rx_code_err_frames;
  5412. __le64 rx_false_carrier_frames;
  5413. __le64 rx_ovrsz_frames;
  5414. __le64 rx_jbr_frames;
  5415. __le64 rx_mtu_err_frames;
  5416. __le64 rx_match_crc_frames;
  5417. __le64 rx_promiscuous_frames;
  5418. __le64 rx_tagged_frames;
  5419. __le64 rx_double_tagged_frames;
  5420. __le64 rx_trunc_frames;
  5421. __le64 rx_good_frames;
  5422. __le64 rx_pfc_xon2xoff_frames_pri0;
  5423. __le64 rx_pfc_xon2xoff_frames_pri1;
  5424. __le64 rx_pfc_xon2xoff_frames_pri2;
  5425. __le64 rx_pfc_xon2xoff_frames_pri3;
  5426. __le64 rx_pfc_xon2xoff_frames_pri4;
  5427. __le64 rx_pfc_xon2xoff_frames_pri5;
  5428. __le64 rx_pfc_xon2xoff_frames_pri6;
  5429. __le64 rx_pfc_xon2xoff_frames_pri7;
  5430. __le64 rx_pfc_ena_frames_pri0;
  5431. __le64 rx_pfc_ena_frames_pri1;
  5432. __le64 rx_pfc_ena_frames_pri2;
  5433. __le64 rx_pfc_ena_frames_pri3;
  5434. __le64 rx_pfc_ena_frames_pri4;
  5435. __le64 rx_pfc_ena_frames_pri5;
  5436. __le64 rx_pfc_ena_frames_pri6;
  5437. __le64 rx_pfc_ena_frames_pri7;
  5438. __le64 rx_sch_crc_err_frames;
  5439. __le64 rx_undrsz_frames;
  5440. __le64 rx_frag_frames;
  5441. __le64 rx_eee_lpi_events;
  5442. __le64 rx_eee_lpi_duration;
  5443. __le64 rx_llfc_physical_msgs;
  5444. __le64 rx_llfc_logical_msgs;
  5445. __le64 rx_llfc_msgs_with_crc_err;
  5446. __le64 rx_hcfc_msgs;
  5447. __le64 rx_hcfc_msgs_with_crc_err;
  5448. __le64 rx_bytes;
  5449. __le64 rx_runt_bytes;
  5450. __le64 rx_runt_frames;
  5451. __le64 rx_stat_discard;
  5452. __le64 rx_stat_err;
  5453. };
  5454. /* Periodic Statistics Context DMA to host (160 bytes) */
  5455. struct ctx_hw_stats {
  5456. __le64 rx_ucast_pkts;
  5457. __le64 rx_mcast_pkts;
  5458. __le64 rx_bcast_pkts;
  5459. __le64 rx_discard_pkts;
  5460. __le64 rx_drop_pkts;
  5461. __le64 rx_ucast_bytes;
  5462. __le64 rx_mcast_bytes;
  5463. __le64 rx_bcast_bytes;
  5464. __le64 tx_ucast_pkts;
  5465. __le64 tx_mcast_pkts;
  5466. __le64 tx_bcast_pkts;
  5467. __le64 tx_discard_pkts;
  5468. __le64 tx_drop_pkts;
  5469. __le64 tx_ucast_bytes;
  5470. __le64 tx_mcast_bytes;
  5471. __le64 tx_bcast_bytes;
  5472. __le64 tpa_pkts;
  5473. __le64 tpa_bytes;
  5474. __le64 tpa_events;
  5475. __le64 tpa_aborts;
  5476. };
  5477. /* Structure data header (16 bytes) */
  5478. struct hwrm_struct_hdr {
  5479. __le16 struct_id;
  5480. #define STRUCT_HDR_STRUCT_ID_LLDP_CFG 0x41bUL
  5481. #define STRUCT_HDR_STRUCT_ID_DCBX_ETS 0x41dUL
  5482. #define STRUCT_HDR_STRUCT_ID_DCBX_PFC 0x41fUL
  5483. #define STRUCT_HDR_STRUCT_ID_DCBX_APP 0x421UL
  5484. #define STRUCT_HDR_STRUCT_ID_DCBX_FEATURE_STATE 0x422UL
  5485. #define STRUCT_HDR_STRUCT_ID_LLDP_GENERIC 0x424UL
  5486. #define STRUCT_HDR_STRUCT_ID_LLDP_DEVICE 0x426UL
  5487. #define STRUCT_HDR_STRUCT_ID_AFM_OPAQUE 0x1UL
  5488. #define STRUCT_HDR_STRUCT_ID_PORT_DESCRIPTION 0xaUL
  5489. __le16 len;
  5490. u8 version;
  5491. u8 count;
  5492. __le16 subtype;
  5493. __le16 next_offset;
  5494. #define STRUCT_HDR_NEXT_OFFSET_LAST 0x0UL
  5495. __le16 unused_0[3];
  5496. };
  5497. /* DCBX Application configuration structure (1057) (8 bytes) */
  5498. struct hwrm_struct_data_dcbx_app {
  5499. __be16 protocol_id;
  5500. u8 protocol_selector;
  5501. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_ETHER_TYPE 0x1UL
  5502. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_PORT 0x2UL
  5503. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_UDP_PORT 0x3UL
  5504. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_UDP_PORT 0x4UL
  5505. u8 priority;
  5506. u8 valid;
  5507. u8 unused_0[3];
  5508. };
  5509. #endif