bnx2x_ethtool.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695
  1. /* bnx2x_ethtool.c: QLogic Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. * Copyright (c) 2014 QLogic Corporation
  5. * All rights reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation.
  10. *
  11. * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
  12. * Written by: Eliezer Tamir
  13. * Based on code from Michael Chan's bnx2 driver
  14. * UDP CSUM errata workaround by Arik Gendelman
  15. * Slowpath and fastpath rework by Vladislav Zolotarov
  16. * Statistics and Link management by Yitchak Gertner
  17. *
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/ethtool.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/types.h>
  23. #include <linux/sched.h>
  24. #include <linux/crc32.h>
  25. #include "bnx2x.h"
  26. #include "bnx2x_cmn.h"
  27. #include "bnx2x_dump.h"
  28. #include "bnx2x_init.h"
  29. /* Note: in the format strings below %s is replaced by the queue-name which is
  30. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  31. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  32. */
  33. #define MAX_QUEUE_NAME_LEN 4
  34. static const struct {
  35. long offset;
  36. int size;
  37. char string[ETH_GSTRING_LEN];
  38. } bnx2x_q_stats_arr[] = {
  39. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  40. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  41. 8, "[%s]: rx_ucast_packets" },
  42. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  43. 8, "[%s]: rx_mcast_packets" },
  44. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  45. 8, "[%s]: rx_bcast_packets" },
  46. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  47. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  48. 4, "[%s]: rx_phy_ip_err_discards"},
  49. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  50. 4, "[%s]: rx_skb_alloc_discard" },
  51. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  52. { Q_STATS_OFFSET32(driver_xoff), 4, "[%s]: tx_exhaustion_events" },
  53. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  54. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  55. 8, "[%s]: tx_ucast_packets" },
  56. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  57. 8, "[%s]: tx_mcast_packets" },
  58. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  59. 8, "[%s]: tx_bcast_packets" },
  60. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  61. 8, "[%s]: tpa_aggregations" },
  62. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  63. 8, "[%s]: tpa_aggregated_frames"},
  64. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  65. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  66. 4, "[%s]: driver_filtered_tx_pkt" }
  67. };
  68. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  69. static const struct {
  70. long offset;
  71. int size;
  72. bool is_port_stat;
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, false, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, false, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, false, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, false, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, false, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, true, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, true, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, true, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, true, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, true, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, true, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, false, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, true, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, true, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, true, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, true, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, true, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, true, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, true, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, true, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, true, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, false, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, false, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, false, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(driver_xoff),
  124. 4, false, "tx_exhaustion_events" },
  125. { STATS_OFFSET32(total_bytes_transmitted_hi),
  126. 8, false, "tx_bytes" },
  127. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  128. 8, true, "tx_error_bytes" },
  129. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  130. 8, false, "tx_ucast_packets" },
  131. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  132. 8, false, "tx_mcast_packets" },
  133. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  134. 8, false, "tx_bcast_packets" },
  135. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  136. 8, true, "tx_mac_errors" },
  137. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  138. 8, true, "tx_carrier_errors" },
  139. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  140. 8, true, "tx_single_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  142. 8, true, "tx_multi_collisions" },
  143. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  144. 8, true, "tx_deferred" },
  145. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  146. 8, true, "tx_excess_collisions" },
  147. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  148. 8, true, "tx_late_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  150. 8, true, "tx_total_collisions" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  152. 8, true, "tx_64_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  154. 8, true, "tx_65_to_127_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  156. 8, true, "tx_128_to_255_byte_packets" },
  157. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  158. 8, true, "tx_256_to_511_byte_packets" },
  159. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  160. 8, true, "tx_512_to_1023_byte_packets" },
  161. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  162. 8, true, "tx_1024_to_1522_byte_packets" },
  163. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  164. 8, true, "tx_1523_to_9022_byte_packets" },
  165. { STATS_OFFSET32(pause_frames_sent_hi),
  166. 8, true, "tx_pause_frames" },
  167. { STATS_OFFSET32(total_tpa_aggregations_hi),
  168. 8, false, "tpa_aggregations" },
  169. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  170. 8, false, "tpa_aggregated_frames"},
  171. { STATS_OFFSET32(total_tpa_bytes_hi),
  172. 8, false, "tpa_bytes"},
  173. { STATS_OFFSET32(recoverable_error),
  174. 4, false, "recoverable_errors" },
  175. { STATS_OFFSET32(unrecoverable_error),
  176. 4, false, "unrecoverable_errors" },
  177. { STATS_OFFSET32(driver_filtered_tx_pkt),
  178. 4, false, "driver_filtered_tx_pkt" },
  179. { STATS_OFFSET32(eee_tx_lpi),
  180. 4, true, "Tx LPI entry count"}
  181. };
  182. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  183. static int bnx2x_get_port_type(struct bnx2x *bp)
  184. {
  185. int port_type;
  186. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  187. switch (bp->link_params.phy[phy_idx].media_type) {
  188. case ETH_PHY_SFPP_10G_FIBER:
  189. case ETH_PHY_SFP_1G_FIBER:
  190. case ETH_PHY_XFP_FIBER:
  191. case ETH_PHY_KR:
  192. case ETH_PHY_CX4:
  193. port_type = PORT_FIBRE;
  194. break;
  195. case ETH_PHY_DA_TWINAX:
  196. port_type = PORT_DA;
  197. break;
  198. case ETH_PHY_BASE_T:
  199. port_type = PORT_TP;
  200. break;
  201. case ETH_PHY_NOT_PRESENT:
  202. port_type = PORT_NONE;
  203. break;
  204. case ETH_PHY_UNSPECIFIED:
  205. default:
  206. port_type = PORT_OTHER;
  207. break;
  208. }
  209. return port_type;
  210. }
  211. static int bnx2x_get_vf_link_ksettings(struct net_device *dev,
  212. struct ethtool_link_ksettings *cmd)
  213. {
  214. struct bnx2x *bp = netdev_priv(dev);
  215. u32 supported, advertising;
  216. ethtool_convert_link_mode_to_legacy_u32(&supported,
  217. cmd->link_modes.supported);
  218. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  219. cmd->link_modes.advertising);
  220. if (bp->state == BNX2X_STATE_OPEN) {
  221. if (test_bit(BNX2X_LINK_REPORT_FD,
  222. &bp->vf_link_vars.link_report_flags))
  223. cmd->base.duplex = DUPLEX_FULL;
  224. else
  225. cmd->base.duplex = DUPLEX_HALF;
  226. cmd->base.speed = bp->vf_link_vars.line_speed;
  227. } else {
  228. cmd->base.duplex = DUPLEX_UNKNOWN;
  229. cmd->base.speed = SPEED_UNKNOWN;
  230. }
  231. cmd->base.port = PORT_OTHER;
  232. cmd->base.phy_address = 0;
  233. cmd->base.autoneg = AUTONEG_DISABLE;
  234. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  235. " supported 0x%x advertising 0x%x speed %u\n"
  236. " duplex %d port %d phy_address %d\n"
  237. " autoneg %d\n",
  238. cmd->base.cmd, supported, advertising,
  239. cmd->base.speed,
  240. cmd->base.duplex, cmd->base.port, cmd->base.phy_address,
  241. cmd->base.autoneg);
  242. return 0;
  243. }
  244. static int bnx2x_get_link_ksettings(struct net_device *dev,
  245. struct ethtool_link_ksettings *cmd)
  246. {
  247. struct bnx2x *bp = netdev_priv(dev);
  248. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  249. u32 media_type;
  250. u32 supported, advertising, lp_advertising;
  251. ethtool_convert_link_mode_to_legacy_u32(&lp_advertising,
  252. cmd->link_modes.lp_advertising);
  253. /* Dual Media boards present all available port types */
  254. supported = bp->port.supported[cfg_idx] |
  255. (bp->port.supported[cfg_idx ^ 1] &
  256. (SUPPORTED_TP | SUPPORTED_FIBRE));
  257. advertising = bp->port.advertising[cfg_idx];
  258. media_type = bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type;
  259. if (media_type == ETH_PHY_SFP_1G_FIBER) {
  260. supported &= ~(SUPPORTED_10000baseT_Full);
  261. advertising &= ~(ADVERTISED_10000baseT_Full);
  262. }
  263. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  264. !(bp->flags & MF_FUNC_DIS)) {
  265. cmd->base.duplex = bp->link_vars.duplex;
  266. if (IS_MF(bp) && !BP_NOMCP(bp))
  267. cmd->base.speed = bnx2x_get_mf_speed(bp);
  268. else
  269. cmd->base.speed = bp->link_vars.line_speed;
  270. } else {
  271. cmd->base.duplex = DUPLEX_UNKNOWN;
  272. cmd->base.speed = SPEED_UNKNOWN;
  273. }
  274. cmd->base.port = bnx2x_get_port_type(bp);
  275. cmd->base.phy_address = bp->mdio.prtad;
  276. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  277. cmd->base.autoneg = AUTONEG_ENABLE;
  278. else
  279. cmd->base.autoneg = AUTONEG_DISABLE;
  280. /* Publish LP advertised speeds and FC */
  281. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  282. u32 status = bp->link_vars.link_status;
  283. lp_advertising |= ADVERTISED_Autoneg;
  284. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  285. lp_advertising |= ADVERTISED_Pause;
  286. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  287. lp_advertising |= ADVERTISED_Asym_Pause;
  288. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  289. lp_advertising |= ADVERTISED_10baseT_Half;
  290. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  291. lp_advertising |= ADVERTISED_10baseT_Full;
  292. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  293. lp_advertising |= ADVERTISED_100baseT_Half;
  294. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  295. lp_advertising |= ADVERTISED_100baseT_Full;
  296. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  297. lp_advertising |= ADVERTISED_1000baseT_Half;
  298. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) {
  299. if (media_type == ETH_PHY_KR) {
  300. lp_advertising |=
  301. ADVERTISED_1000baseKX_Full;
  302. } else {
  303. lp_advertising |=
  304. ADVERTISED_1000baseT_Full;
  305. }
  306. }
  307. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  308. lp_advertising |= ADVERTISED_2500baseX_Full;
  309. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE) {
  310. if (media_type == ETH_PHY_KR) {
  311. lp_advertising |=
  312. ADVERTISED_10000baseKR_Full;
  313. } else {
  314. lp_advertising |=
  315. ADVERTISED_10000baseT_Full;
  316. }
  317. }
  318. if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
  319. lp_advertising |= ADVERTISED_20000baseKR2_Full;
  320. }
  321. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  322. supported);
  323. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  324. advertising);
  325. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.lp_advertising,
  326. lp_advertising);
  327. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  328. " supported 0x%x advertising 0x%x speed %u\n"
  329. " duplex %d port %d phy_address %d\n"
  330. " autoneg %d\n",
  331. cmd->base.cmd, supported, advertising,
  332. cmd->base.speed,
  333. cmd->base.duplex, cmd->base.port, cmd->base.phy_address,
  334. cmd->base.autoneg);
  335. return 0;
  336. }
  337. static int bnx2x_set_link_ksettings(struct net_device *dev,
  338. const struct ethtool_link_ksettings *cmd)
  339. {
  340. struct bnx2x *bp = netdev_priv(dev);
  341. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  342. u32 speed, phy_idx;
  343. u32 supported;
  344. u8 duplex = cmd->base.duplex;
  345. ethtool_convert_link_mode_to_legacy_u32(&supported,
  346. cmd->link_modes.supported);
  347. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  348. cmd->link_modes.advertising);
  349. if (IS_MF_SD(bp))
  350. return 0;
  351. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  352. " supported 0x%x advertising 0x%x speed %u\n"
  353. " duplex %d port %d phy_address %d\n"
  354. " autoneg %d\n",
  355. cmd->base.cmd, supported, advertising,
  356. cmd->base.speed,
  357. cmd->base.duplex, cmd->base.port, cmd->base.phy_address,
  358. cmd->base.autoneg);
  359. speed = cmd->base.speed;
  360. /* If received a request for an unknown duplex, assume full*/
  361. if (duplex == DUPLEX_UNKNOWN)
  362. duplex = DUPLEX_FULL;
  363. if (IS_MF_SI(bp)) {
  364. u32 part;
  365. u32 line_speed = bp->link_vars.line_speed;
  366. /* use 10G if no link detected */
  367. if (!line_speed)
  368. line_speed = 10000;
  369. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  370. DP(BNX2X_MSG_ETHTOOL,
  371. "To set speed BC %X or higher is required, please upgrade BC\n",
  372. REQ_BC_VER_4_SET_MF_BW);
  373. return -EINVAL;
  374. }
  375. part = (speed * 100) / line_speed;
  376. if (line_speed < speed || !part) {
  377. DP(BNX2X_MSG_ETHTOOL,
  378. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  379. return -EINVAL;
  380. }
  381. if (bp->state != BNX2X_STATE_OPEN)
  382. /* store value for following "load" */
  383. bp->pending_max = part;
  384. else
  385. bnx2x_update_max_mf_config(bp, part);
  386. return 0;
  387. }
  388. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  389. old_multi_phy_config = bp->link_params.multi_phy_config;
  390. if (cmd->base.port != bnx2x_get_port_type(bp)) {
  391. switch (cmd->base.port) {
  392. case PORT_TP:
  393. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  394. bp->port.supported[1] & SUPPORTED_TP)) {
  395. DP(BNX2X_MSG_ETHTOOL,
  396. "Unsupported port type\n");
  397. return -EINVAL;
  398. }
  399. bp->link_params.multi_phy_config &=
  400. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  401. if (bp->link_params.multi_phy_config &
  402. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  403. bp->link_params.multi_phy_config |=
  404. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  405. else
  406. bp->link_params.multi_phy_config |=
  407. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  408. break;
  409. case PORT_FIBRE:
  410. case PORT_DA:
  411. case PORT_NONE:
  412. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  413. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  414. DP(BNX2X_MSG_ETHTOOL,
  415. "Unsupported port type\n");
  416. return -EINVAL;
  417. }
  418. bp->link_params.multi_phy_config &=
  419. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  420. if (bp->link_params.multi_phy_config &
  421. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  422. bp->link_params.multi_phy_config |=
  423. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  424. else
  425. bp->link_params.multi_phy_config |=
  426. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  427. break;
  428. default:
  429. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  430. return -EINVAL;
  431. }
  432. }
  433. /* Save new config in case command complete successfully */
  434. new_multi_phy_config = bp->link_params.multi_phy_config;
  435. /* Get the new cfg_idx */
  436. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  437. /* Restore old config in case command failed */
  438. bp->link_params.multi_phy_config = old_multi_phy_config;
  439. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  440. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  441. u32 an_supported_speed = bp->port.supported[cfg_idx];
  442. if (bp->link_params.phy[EXT_PHY1].type ==
  443. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  444. an_supported_speed |= (SUPPORTED_100baseT_Half |
  445. SUPPORTED_100baseT_Full);
  446. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  447. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  448. return -EINVAL;
  449. }
  450. /* advertise the requested speed and duplex if supported */
  451. if (advertising & ~an_supported_speed) {
  452. DP(BNX2X_MSG_ETHTOOL,
  453. "Advertisement parameters are not supported\n");
  454. return -EINVAL;
  455. }
  456. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  457. bp->link_params.req_duplex[cfg_idx] = duplex;
  458. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  459. advertising);
  460. if (advertising) {
  461. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  462. if (advertising & ADVERTISED_10baseT_Half) {
  463. bp->link_params.speed_cap_mask[cfg_idx] |=
  464. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  465. }
  466. if (advertising & ADVERTISED_10baseT_Full)
  467. bp->link_params.speed_cap_mask[cfg_idx] |=
  468. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  469. if (advertising & ADVERTISED_100baseT_Full)
  470. bp->link_params.speed_cap_mask[cfg_idx] |=
  471. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  472. if (advertising & ADVERTISED_100baseT_Half) {
  473. bp->link_params.speed_cap_mask[cfg_idx] |=
  474. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  475. }
  476. if (advertising & ADVERTISED_1000baseT_Half) {
  477. bp->link_params.speed_cap_mask[cfg_idx] |=
  478. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  479. }
  480. if (advertising & (ADVERTISED_1000baseT_Full |
  481. ADVERTISED_1000baseKX_Full))
  482. bp->link_params.speed_cap_mask[cfg_idx] |=
  483. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  484. if (advertising & (ADVERTISED_10000baseT_Full |
  485. ADVERTISED_10000baseKX4_Full |
  486. ADVERTISED_10000baseKR_Full))
  487. bp->link_params.speed_cap_mask[cfg_idx] |=
  488. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  489. if (advertising & ADVERTISED_20000baseKR2_Full)
  490. bp->link_params.speed_cap_mask[cfg_idx] |=
  491. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
  492. }
  493. } else { /* forced speed */
  494. /* advertise the requested speed and duplex if supported */
  495. switch (speed) {
  496. case SPEED_10:
  497. if (duplex == DUPLEX_FULL) {
  498. if (!(bp->port.supported[cfg_idx] &
  499. SUPPORTED_10baseT_Full)) {
  500. DP(BNX2X_MSG_ETHTOOL,
  501. "10M full not supported\n");
  502. return -EINVAL;
  503. }
  504. advertising = (ADVERTISED_10baseT_Full |
  505. ADVERTISED_TP);
  506. } else {
  507. if (!(bp->port.supported[cfg_idx] &
  508. SUPPORTED_10baseT_Half)) {
  509. DP(BNX2X_MSG_ETHTOOL,
  510. "10M half not supported\n");
  511. return -EINVAL;
  512. }
  513. advertising = (ADVERTISED_10baseT_Half |
  514. ADVERTISED_TP);
  515. }
  516. break;
  517. case SPEED_100:
  518. if (duplex == DUPLEX_FULL) {
  519. if (!(bp->port.supported[cfg_idx] &
  520. SUPPORTED_100baseT_Full)) {
  521. DP(BNX2X_MSG_ETHTOOL,
  522. "100M full not supported\n");
  523. return -EINVAL;
  524. }
  525. advertising = (ADVERTISED_100baseT_Full |
  526. ADVERTISED_TP);
  527. } else {
  528. if (!(bp->port.supported[cfg_idx] &
  529. SUPPORTED_100baseT_Half)) {
  530. DP(BNX2X_MSG_ETHTOOL,
  531. "100M half not supported\n");
  532. return -EINVAL;
  533. }
  534. advertising = (ADVERTISED_100baseT_Half |
  535. ADVERTISED_TP);
  536. }
  537. break;
  538. case SPEED_1000:
  539. if (duplex != DUPLEX_FULL) {
  540. DP(BNX2X_MSG_ETHTOOL,
  541. "1G half not supported\n");
  542. return -EINVAL;
  543. }
  544. if (bp->port.supported[cfg_idx] &
  545. SUPPORTED_1000baseT_Full) {
  546. advertising = (ADVERTISED_1000baseT_Full |
  547. ADVERTISED_TP);
  548. } else if (bp->port.supported[cfg_idx] &
  549. SUPPORTED_1000baseKX_Full) {
  550. advertising = ADVERTISED_1000baseKX_Full;
  551. } else {
  552. DP(BNX2X_MSG_ETHTOOL,
  553. "1G full not supported\n");
  554. return -EINVAL;
  555. }
  556. break;
  557. case SPEED_2500:
  558. if (duplex != DUPLEX_FULL) {
  559. DP(BNX2X_MSG_ETHTOOL,
  560. "2.5G half not supported\n");
  561. return -EINVAL;
  562. }
  563. if (!(bp->port.supported[cfg_idx]
  564. & SUPPORTED_2500baseX_Full)) {
  565. DP(BNX2X_MSG_ETHTOOL,
  566. "2.5G full not supported\n");
  567. return -EINVAL;
  568. }
  569. advertising = (ADVERTISED_2500baseX_Full |
  570. ADVERTISED_TP);
  571. break;
  572. case SPEED_10000:
  573. if (duplex != DUPLEX_FULL) {
  574. DP(BNX2X_MSG_ETHTOOL,
  575. "10G half not supported\n");
  576. return -EINVAL;
  577. }
  578. phy_idx = bnx2x_get_cur_phy_idx(bp);
  579. if ((bp->port.supported[cfg_idx] &
  580. SUPPORTED_10000baseT_Full) &&
  581. (bp->link_params.phy[phy_idx].media_type !=
  582. ETH_PHY_SFP_1G_FIBER)) {
  583. advertising = (ADVERTISED_10000baseT_Full |
  584. ADVERTISED_FIBRE);
  585. } else if (bp->port.supported[cfg_idx] &
  586. SUPPORTED_10000baseKR_Full) {
  587. advertising = (ADVERTISED_10000baseKR_Full |
  588. ADVERTISED_FIBRE);
  589. } else {
  590. DP(BNX2X_MSG_ETHTOOL,
  591. "10G full not supported\n");
  592. return -EINVAL;
  593. }
  594. break;
  595. default:
  596. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  597. return -EINVAL;
  598. }
  599. bp->link_params.req_line_speed[cfg_idx] = speed;
  600. bp->link_params.req_duplex[cfg_idx] = duplex;
  601. bp->port.advertising[cfg_idx] = advertising;
  602. }
  603. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  604. " req_duplex %d advertising 0x%x\n",
  605. bp->link_params.req_line_speed[cfg_idx],
  606. bp->link_params.req_duplex[cfg_idx],
  607. bp->port.advertising[cfg_idx]);
  608. /* Set new config */
  609. bp->link_params.multi_phy_config = new_multi_phy_config;
  610. if (netif_running(dev)) {
  611. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  612. bnx2x_force_link_reset(bp);
  613. bnx2x_link_set(bp);
  614. }
  615. return 0;
  616. }
  617. #define DUMP_ALL_PRESETS 0x1FFF
  618. #define DUMP_MAX_PRESETS 13
  619. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  620. {
  621. if (CHIP_IS_E1(bp))
  622. return dump_num_registers[0][preset-1];
  623. else if (CHIP_IS_E1H(bp))
  624. return dump_num_registers[1][preset-1];
  625. else if (CHIP_IS_E2(bp))
  626. return dump_num_registers[2][preset-1];
  627. else if (CHIP_IS_E3A0(bp))
  628. return dump_num_registers[3][preset-1];
  629. else if (CHIP_IS_E3B0(bp))
  630. return dump_num_registers[4][preset-1];
  631. else
  632. return 0;
  633. }
  634. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  635. {
  636. u32 preset_idx;
  637. int regdump_len = 0;
  638. /* Calculate the total preset regs length */
  639. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  640. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  641. return regdump_len;
  642. }
  643. static int bnx2x_get_regs_len(struct net_device *dev)
  644. {
  645. struct bnx2x *bp = netdev_priv(dev);
  646. int regdump_len = 0;
  647. if (IS_VF(bp))
  648. return 0;
  649. regdump_len = __bnx2x_get_regs_len(bp);
  650. regdump_len *= 4;
  651. regdump_len += sizeof(struct dump_header);
  652. return regdump_len;
  653. }
  654. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  655. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  656. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  657. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  658. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  659. #define IS_REG_IN_PRESET(presets, idx) \
  660. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  661. /******* Paged registers info selectors ********/
  662. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  663. {
  664. if (CHIP_IS_E2(bp))
  665. return page_vals_e2;
  666. else if (CHIP_IS_E3(bp))
  667. return page_vals_e3;
  668. else
  669. return NULL;
  670. }
  671. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  672. {
  673. if (CHIP_IS_E2(bp))
  674. return PAGE_MODE_VALUES_E2;
  675. else if (CHIP_IS_E3(bp))
  676. return PAGE_MODE_VALUES_E3;
  677. else
  678. return 0;
  679. }
  680. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  681. {
  682. if (CHIP_IS_E2(bp))
  683. return page_write_regs_e2;
  684. else if (CHIP_IS_E3(bp))
  685. return page_write_regs_e3;
  686. else
  687. return NULL;
  688. }
  689. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  690. {
  691. if (CHIP_IS_E2(bp))
  692. return PAGE_WRITE_REGS_E2;
  693. else if (CHIP_IS_E3(bp))
  694. return PAGE_WRITE_REGS_E3;
  695. else
  696. return 0;
  697. }
  698. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  699. {
  700. if (CHIP_IS_E2(bp))
  701. return page_read_regs_e2;
  702. else if (CHIP_IS_E3(bp))
  703. return page_read_regs_e3;
  704. else
  705. return NULL;
  706. }
  707. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  708. {
  709. if (CHIP_IS_E2(bp))
  710. return PAGE_READ_REGS_E2;
  711. else if (CHIP_IS_E3(bp))
  712. return PAGE_READ_REGS_E3;
  713. else
  714. return 0;
  715. }
  716. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  717. const struct reg_addr *reg_info)
  718. {
  719. if (CHIP_IS_E1(bp))
  720. return IS_E1_REG(reg_info->chips);
  721. else if (CHIP_IS_E1H(bp))
  722. return IS_E1H_REG(reg_info->chips);
  723. else if (CHIP_IS_E2(bp))
  724. return IS_E2_REG(reg_info->chips);
  725. else if (CHIP_IS_E3A0(bp))
  726. return IS_E3A0_REG(reg_info->chips);
  727. else if (CHIP_IS_E3B0(bp))
  728. return IS_E3B0_REG(reg_info->chips);
  729. else
  730. return false;
  731. }
  732. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  733. const struct wreg_addr *wreg_info)
  734. {
  735. if (CHIP_IS_E1(bp))
  736. return IS_E1_REG(wreg_info->chips);
  737. else if (CHIP_IS_E1H(bp))
  738. return IS_E1H_REG(wreg_info->chips);
  739. else if (CHIP_IS_E2(bp))
  740. return IS_E2_REG(wreg_info->chips);
  741. else if (CHIP_IS_E3A0(bp))
  742. return IS_E3A0_REG(wreg_info->chips);
  743. else if (CHIP_IS_E3B0(bp))
  744. return IS_E3B0_REG(wreg_info->chips);
  745. else
  746. return false;
  747. }
  748. /**
  749. * bnx2x_read_pages_regs - read "paged" registers
  750. *
  751. * @bp device handle
  752. * @p output buffer
  753. *
  754. * Reads "paged" memories: memories that may only be read by first writing to a
  755. * specific address ("write address") and then reading from a specific address
  756. * ("read address"). There may be more than one write address per "page" and
  757. * more than one read address per write address.
  758. */
  759. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  760. {
  761. u32 i, j, k, n;
  762. /* addresses of the paged registers */
  763. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  764. /* number of paged registers */
  765. int num_pages = __bnx2x_get_page_reg_num(bp);
  766. /* write addresses */
  767. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  768. /* number of write addresses */
  769. int write_num = __bnx2x_get_page_write_num(bp);
  770. /* read addresses info */
  771. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  772. /* number of read addresses */
  773. int read_num = __bnx2x_get_page_read_num(bp);
  774. u32 addr, size;
  775. for (i = 0; i < num_pages; i++) {
  776. for (j = 0; j < write_num; j++) {
  777. REG_WR(bp, write_addr[j], page_addr[i]);
  778. for (k = 0; k < read_num; k++) {
  779. if (IS_REG_IN_PRESET(read_addr[k].presets,
  780. preset)) {
  781. size = read_addr[k].size;
  782. for (n = 0; n < size; n++) {
  783. addr = read_addr[k].addr + n*4;
  784. *p++ = REG_RD(bp, addr);
  785. }
  786. }
  787. }
  788. }
  789. }
  790. }
  791. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  792. {
  793. u32 i, j, addr;
  794. const struct wreg_addr *wreg_addr_p = NULL;
  795. if (CHIP_IS_E1(bp))
  796. wreg_addr_p = &wreg_addr_e1;
  797. else if (CHIP_IS_E1H(bp))
  798. wreg_addr_p = &wreg_addr_e1h;
  799. else if (CHIP_IS_E2(bp))
  800. wreg_addr_p = &wreg_addr_e2;
  801. else if (CHIP_IS_E3A0(bp))
  802. wreg_addr_p = &wreg_addr_e3;
  803. else if (CHIP_IS_E3B0(bp))
  804. wreg_addr_p = &wreg_addr_e3b0;
  805. /* Read the idle_chk registers */
  806. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  807. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  808. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  809. for (j = 0; j < idle_reg_addrs[i].size; j++)
  810. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  811. }
  812. }
  813. /* Read the regular registers */
  814. for (i = 0; i < REGS_COUNT; i++) {
  815. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  816. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  817. for (j = 0; j < reg_addrs[i].size; j++)
  818. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  819. }
  820. }
  821. /* Read the CAM registers */
  822. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  823. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  824. for (i = 0; i < wreg_addr_p->size; i++) {
  825. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  826. /* In case of wreg_addr register, read additional
  827. registers from read_regs array
  828. */
  829. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  830. addr = *(wreg_addr_p->read_regs);
  831. *p++ = REG_RD(bp, addr + j*4);
  832. }
  833. }
  834. }
  835. /* Paged registers are supported in E2 & E3 only */
  836. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  837. /* Read "paged" registers */
  838. bnx2x_read_pages_regs(bp, p, preset);
  839. }
  840. return 0;
  841. }
  842. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  843. {
  844. u32 preset_idx;
  845. /* Read all registers, by reading all preset registers */
  846. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  847. /* Skip presets with IOR */
  848. if ((preset_idx == 2) ||
  849. (preset_idx == 5) ||
  850. (preset_idx == 8) ||
  851. (preset_idx == 11))
  852. continue;
  853. __bnx2x_get_preset_regs(bp, p, preset_idx);
  854. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  855. }
  856. }
  857. static void bnx2x_get_regs(struct net_device *dev,
  858. struct ethtool_regs *regs, void *_p)
  859. {
  860. u32 *p = _p;
  861. struct bnx2x *bp = netdev_priv(dev);
  862. struct dump_header dump_hdr = {0};
  863. regs->version = 2;
  864. memset(p, 0, regs->len);
  865. if (!netif_running(bp->dev))
  866. return;
  867. /* Disable parity attentions as long as following dump may
  868. * cause false alarms by reading never written registers. We
  869. * will re-enable parity attentions right after the dump.
  870. */
  871. bnx2x_disable_blocks_parity(bp);
  872. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  873. dump_hdr.preset = DUMP_ALL_PRESETS;
  874. dump_hdr.version = BNX2X_DUMP_VERSION;
  875. /* dump_meta_data presents OR of CHIP and PATH. */
  876. if (CHIP_IS_E1(bp)) {
  877. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  878. } else if (CHIP_IS_E1H(bp)) {
  879. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  880. } else if (CHIP_IS_E2(bp)) {
  881. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  882. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  883. } else if (CHIP_IS_E3A0(bp)) {
  884. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  885. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  886. } else if (CHIP_IS_E3B0(bp)) {
  887. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  888. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  889. }
  890. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  891. p += dump_hdr.header_size + 1;
  892. /* This isn't really an error, but since attention handling is going
  893. * to print the GRC timeouts using this macro, we use the same.
  894. */
  895. BNX2X_ERR("Generating register dump. Might trigger harmless GRC timeouts\n");
  896. /* Actually read the registers */
  897. __bnx2x_get_regs(bp, p);
  898. /* Re-enable parity attentions */
  899. bnx2x_clear_blocks_parity(bp);
  900. bnx2x_enable_blocks_parity(bp);
  901. }
  902. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  903. {
  904. struct bnx2x *bp = netdev_priv(dev);
  905. int regdump_len = 0;
  906. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  907. regdump_len *= 4;
  908. regdump_len += sizeof(struct dump_header);
  909. return regdump_len;
  910. }
  911. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  912. {
  913. struct bnx2x *bp = netdev_priv(dev);
  914. /* Use the ethtool_dump "flag" field as the dump preset index */
  915. if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
  916. return -EINVAL;
  917. bp->dump_preset_idx = val->flag;
  918. return 0;
  919. }
  920. static int bnx2x_get_dump_flag(struct net_device *dev,
  921. struct ethtool_dump *dump)
  922. {
  923. struct bnx2x *bp = netdev_priv(dev);
  924. dump->version = BNX2X_DUMP_VERSION;
  925. dump->flag = bp->dump_preset_idx;
  926. /* Calculate the requested preset idx length */
  927. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  928. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  929. bp->dump_preset_idx, dump->len);
  930. return 0;
  931. }
  932. static int bnx2x_get_dump_data(struct net_device *dev,
  933. struct ethtool_dump *dump,
  934. void *buffer)
  935. {
  936. u32 *p = buffer;
  937. struct bnx2x *bp = netdev_priv(dev);
  938. struct dump_header dump_hdr = {0};
  939. /* Disable parity attentions as long as following dump may
  940. * cause false alarms by reading never written registers. We
  941. * will re-enable parity attentions right after the dump.
  942. */
  943. bnx2x_disable_blocks_parity(bp);
  944. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  945. dump_hdr.preset = bp->dump_preset_idx;
  946. dump_hdr.version = BNX2X_DUMP_VERSION;
  947. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  948. /* dump_meta_data presents OR of CHIP and PATH. */
  949. if (CHIP_IS_E1(bp)) {
  950. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  951. } else if (CHIP_IS_E1H(bp)) {
  952. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  953. } else if (CHIP_IS_E2(bp)) {
  954. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  955. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  956. } else if (CHIP_IS_E3A0(bp)) {
  957. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  958. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  959. } else if (CHIP_IS_E3B0(bp)) {
  960. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  961. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  962. }
  963. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  964. p += dump_hdr.header_size + 1;
  965. /* Actually read the registers */
  966. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  967. /* Re-enable parity attentions */
  968. bnx2x_clear_blocks_parity(bp);
  969. bnx2x_enable_blocks_parity(bp);
  970. return 0;
  971. }
  972. static void bnx2x_get_drvinfo(struct net_device *dev,
  973. struct ethtool_drvinfo *info)
  974. {
  975. struct bnx2x *bp = netdev_priv(dev);
  976. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  977. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  978. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  979. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  980. }
  981. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  982. {
  983. struct bnx2x *bp = netdev_priv(dev);
  984. if (bp->flags & NO_WOL_FLAG) {
  985. wol->supported = 0;
  986. wol->wolopts = 0;
  987. } else {
  988. wol->supported = WAKE_MAGIC;
  989. if (bp->wol)
  990. wol->wolopts = WAKE_MAGIC;
  991. else
  992. wol->wolopts = 0;
  993. }
  994. memset(&wol->sopass, 0, sizeof(wol->sopass));
  995. }
  996. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  997. {
  998. struct bnx2x *bp = netdev_priv(dev);
  999. if (wol->wolopts & ~WAKE_MAGIC) {
  1000. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  1001. return -EINVAL;
  1002. }
  1003. if (wol->wolopts & WAKE_MAGIC) {
  1004. if (bp->flags & NO_WOL_FLAG) {
  1005. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  1006. return -EINVAL;
  1007. }
  1008. bp->wol = 1;
  1009. } else
  1010. bp->wol = 0;
  1011. if (SHMEM2_HAS(bp, curr_cfg))
  1012. SHMEM2_WR(bp, curr_cfg, CURR_CFG_MET_OS);
  1013. return 0;
  1014. }
  1015. static u32 bnx2x_get_msglevel(struct net_device *dev)
  1016. {
  1017. struct bnx2x *bp = netdev_priv(dev);
  1018. return bp->msg_enable;
  1019. }
  1020. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  1021. {
  1022. struct bnx2x *bp = netdev_priv(dev);
  1023. if (capable(CAP_NET_ADMIN)) {
  1024. /* dump MCP trace */
  1025. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  1026. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  1027. bp->msg_enable = level;
  1028. }
  1029. }
  1030. static int bnx2x_nway_reset(struct net_device *dev)
  1031. {
  1032. struct bnx2x *bp = netdev_priv(dev);
  1033. if (!bp->port.pmf)
  1034. return 0;
  1035. if (netif_running(dev)) {
  1036. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1037. bnx2x_force_link_reset(bp);
  1038. bnx2x_link_set(bp);
  1039. }
  1040. return 0;
  1041. }
  1042. static u32 bnx2x_get_link(struct net_device *dev)
  1043. {
  1044. struct bnx2x *bp = netdev_priv(dev);
  1045. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  1046. return 0;
  1047. if (IS_VF(bp))
  1048. return !test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
  1049. &bp->vf_link_vars.link_report_flags);
  1050. return bp->link_vars.link_up;
  1051. }
  1052. static int bnx2x_get_eeprom_len(struct net_device *dev)
  1053. {
  1054. struct bnx2x *bp = netdev_priv(dev);
  1055. return bp->common.flash_size;
  1056. }
  1057. /* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
  1058. * had we done things the other way around, if two pfs from the same port would
  1059. * attempt to access nvram at the same time, we could run into a scenario such
  1060. * as:
  1061. * pf A takes the port lock.
  1062. * pf B succeeds in taking the same lock since they are from the same port.
  1063. * pf A takes the per pf misc lock. Performs eeprom access.
  1064. * pf A finishes. Unlocks the per pf misc lock.
  1065. * Pf B takes the lock and proceeds to perform it's own access.
  1066. * pf A unlocks the per port lock, while pf B is still working (!).
  1067. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  1068. * access corrupted by pf B)
  1069. */
  1070. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  1071. {
  1072. int port = BP_PORT(bp);
  1073. int count, i;
  1074. u32 val;
  1075. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  1076. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1077. /* adjust timeout for emulation/FPGA */
  1078. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1079. if (CHIP_REV_IS_SLOW(bp))
  1080. count *= 100;
  1081. /* request access to nvram interface */
  1082. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1083. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1084. for (i = 0; i < count*10; i++) {
  1085. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1086. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1087. break;
  1088. udelay(5);
  1089. }
  1090. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1091. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1092. "cannot get access to nvram interface\n");
  1093. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1094. return -EBUSY;
  1095. }
  1096. return 0;
  1097. }
  1098. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1099. {
  1100. int port = BP_PORT(bp);
  1101. int count, i;
  1102. u32 val;
  1103. /* adjust timeout for emulation/FPGA */
  1104. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1105. if (CHIP_REV_IS_SLOW(bp))
  1106. count *= 100;
  1107. /* relinquish nvram interface */
  1108. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1109. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1110. for (i = 0; i < count*10; i++) {
  1111. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1112. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1113. break;
  1114. udelay(5);
  1115. }
  1116. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1117. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1118. "cannot free access to nvram interface\n");
  1119. return -EBUSY;
  1120. }
  1121. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1122. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1123. return 0;
  1124. }
  1125. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1126. {
  1127. u32 val;
  1128. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1129. /* enable both bits, even on read */
  1130. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1131. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1132. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1133. }
  1134. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1135. {
  1136. u32 val;
  1137. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1138. /* disable both bits, even after read */
  1139. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1140. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1141. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1142. }
  1143. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1144. u32 cmd_flags)
  1145. {
  1146. int count, i, rc;
  1147. u32 val;
  1148. /* build the command word */
  1149. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1150. /* need to clear DONE bit separately */
  1151. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1152. /* address of the NVRAM to read from */
  1153. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1154. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1155. /* issue a read command */
  1156. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1157. /* adjust timeout for emulation/FPGA */
  1158. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1159. if (CHIP_REV_IS_SLOW(bp))
  1160. count *= 100;
  1161. /* wait for completion */
  1162. *ret_val = 0;
  1163. rc = -EBUSY;
  1164. for (i = 0; i < count; i++) {
  1165. udelay(5);
  1166. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1167. if (val & MCPR_NVM_COMMAND_DONE) {
  1168. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1169. /* we read nvram data in cpu order
  1170. * but ethtool sees it as an array of bytes
  1171. * converting to big-endian will do the work
  1172. */
  1173. *ret_val = cpu_to_be32(val);
  1174. rc = 0;
  1175. break;
  1176. }
  1177. }
  1178. if (rc == -EBUSY)
  1179. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1180. "nvram read timeout expired\n");
  1181. return rc;
  1182. }
  1183. int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1184. int buf_size)
  1185. {
  1186. int rc;
  1187. u32 cmd_flags;
  1188. __be32 val;
  1189. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1190. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1191. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1192. offset, buf_size);
  1193. return -EINVAL;
  1194. }
  1195. if (offset + buf_size > bp->common.flash_size) {
  1196. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1197. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1198. offset, buf_size, bp->common.flash_size);
  1199. return -EINVAL;
  1200. }
  1201. /* request access to nvram interface */
  1202. rc = bnx2x_acquire_nvram_lock(bp);
  1203. if (rc)
  1204. return rc;
  1205. /* enable access to nvram interface */
  1206. bnx2x_enable_nvram_access(bp);
  1207. /* read the first word(s) */
  1208. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1209. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1210. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1211. memcpy(ret_buf, &val, 4);
  1212. /* advance to the next dword */
  1213. offset += sizeof(u32);
  1214. ret_buf += sizeof(u32);
  1215. buf_size -= sizeof(u32);
  1216. cmd_flags = 0;
  1217. }
  1218. if (rc == 0) {
  1219. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1220. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1221. memcpy(ret_buf, &val, 4);
  1222. }
  1223. /* disable access to nvram interface */
  1224. bnx2x_disable_nvram_access(bp);
  1225. bnx2x_release_nvram_lock(bp);
  1226. return rc;
  1227. }
  1228. static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
  1229. int buf_size)
  1230. {
  1231. int rc;
  1232. rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
  1233. if (!rc) {
  1234. __be32 *be = (__be32 *)buf;
  1235. while ((buf_size -= 4) >= 0)
  1236. *buf++ = be32_to_cpu(*be++);
  1237. }
  1238. return rc;
  1239. }
  1240. static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
  1241. {
  1242. int rc = 1;
  1243. u16 pm = 0;
  1244. struct net_device *dev = pci_get_drvdata(bp->pdev);
  1245. if (bp->pdev->pm_cap)
  1246. rc = pci_read_config_word(bp->pdev,
  1247. bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
  1248. if ((rc && !netif_running(dev)) ||
  1249. (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
  1250. return false;
  1251. return true;
  1252. }
  1253. static int bnx2x_get_eeprom(struct net_device *dev,
  1254. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1255. {
  1256. struct bnx2x *bp = netdev_priv(dev);
  1257. if (!bnx2x_is_nvm_accessible(bp)) {
  1258. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1259. "cannot access eeprom when the interface is down\n");
  1260. return -EAGAIN;
  1261. }
  1262. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1263. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1264. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1265. eeprom->len, eeprom->len);
  1266. /* parameters already validated in ethtool_get_eeprom */
  1267. return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1268. }
  1269. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1270. struct ethtool_eeprom *ee,
  1271. u8 *data)
  1272. {
  1273. struct bnx2x *bp = netdev_priv(dev);
  1274. int rc = -EINVAL, phy_idx;
  1275. u8 *user_data = data;
  1276. unsigned int start_addr = ee->offset, xfer_size = 0;
  1277. if (!bnx2x_is_nvm_accessible(bp)) {
  1278. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1279. "cannot access eeprom when the interface is down\n");
  1280. return -EAGAIN;
  1281. }
  1282. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1283. /* Read A0 section */
  1284. if (start_addr < ETH_MODULE_SFF_8079_LEN) {
  1285. /* Limit transfer size to the A0 section boundary */
  1286. if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
  1287. xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
  1288. else
  1289. xfer_size = ee->len;
  1290. bnx2x_acquire_phy_lock(bp);
  1291. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1292. &bp->link_params,
  1293. I2C_DEV_ADDR_A0,
  1294. start_addr,
  1295. xfer_size,
  1296. user_data);
  1297. bnx2x_release_phy_lock(bp);
  1298. if (rc) {
  1299. DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
  1300. return -EINVAL;
  1301. }
  1302. user_data += xfer_size;
  1303. start_addr += xfer_size;
  1304. }
  1305. /* Read A2 section */
  1306. if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
  1307. (start_addr < ETH_MODULE_SFF_8472_LEN)) {
  1308. xfer_size = ee->len - xfer_size;
  1309. /* Limit transfer size to the A2 section boundary */
  1310. if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
  1311. xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
  1312. start_addr -= ETH_MODULE_SFF_8079_LEN;
  1313. bnx2x_acquire_phy_lock(bp);
  1314. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1315. &bp->link_params,
  1316. I2C_DEV_ADDR_A2,
  1317. start_addr,
  1318. xfer_size,
  1319. user_data);
  1320. bnx2x_release_phy_lock(bp);
  1321. if (rc) {
  1322. DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
  1323. return -EINVAL;
  1324. }
  1325. }
  1326. return rc;
  1327. }
  1328. static int bnx2x_get_module_info(struct net_device *dev,
  1329. struct ethtool_modinfo *modinfo)
  1330. {
  1331. struct bnx2x *bp = netdev_priv(dev);
  1332. int phy_idx, rc;
  1333. u8 sff8472_comp, diag_type;
  1334. if (!bnx2x_is_nvm_accessible(bp)) {
  1335. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1336. "cannot access eeprom when the interface is down\n");
  1337. return -EAGAIN;
  1338. }
  1339. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1340. bnx2x_acquire_phy_lock(bp);
  1341. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1342. &bp->link_params,
  1343. I2C_DEV_ADDR_A0,
  1344. SFP_EEPROM_SFF_8472_COMP_ADDR,
  1345. SFP_EEPROM_SFF_8472_COMP_SIZE,
  1346. &sff8472_comp);
  1347. bnx2x_release_phy_lock(bp);
  1348. if (rc) {
  1349. DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
  1350. return -EINVAL;
  1351. }
  1352. bnx2x_acquire_phy_lock(bp);
  1353. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1354. &bp->link_params,
  1355. I2C_DEV_ADDR_A0,
  1356. SFP_EEPROM_DIAG_TYPE_ADDR,
  1357. SFP_EEPROM_DIAG_TYPE_SIZE,
  1358. &diag_type);
  1359. bnx2x_release_phy_lock(bp);
  1360. if (rc) {
  1361. DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
  1362. return -EINVAL;
  1363. }
  1364. if (!sff8472_comp ||
  1365. (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
  1366. modinfo->type = ETH_MODULE_SFF_8079;
  1367. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1368. } else {
  1369. modinfo->type = ETH_MODULE_SFF_8472;
  1370. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1371. }
  1372. return 0;
  1373. }
  1374. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1375. u32 cmd_flags)
  1376. {
  1377. int count, i, rc;
  1378. /* build the command word */
  1379. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1380. /* need to clear DONE bit separately */
  1381. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1382. /* write the data */
  1383. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1384. /* address of the NVRAM to write to */
  1385. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1386. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1387. /* issue the write command */
  1388. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1389. /* adjust timeout for emulation/FPGA */
  1390. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1391. if (CHIP_REV_IS_SLOW(bp))
  1392. count *= 100;
  1393. /* wait for completion */
  1394. rc = -EBUSY;
  1395. for (i = 0; i < count; i++) {
  1396. udelay(5);
  1397. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1398. if (val & MCPR_NVM_COMMAND_DONE) {
  1399. rc = 0;
  1400. break;
  1401. }
  1402. }
  1403. if (rc == -EBUSY)
  1404. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1405. "nvram write timeout expired\n");
  1406. return rc;
  1407. }
  1408. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1409. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1410. int buf_size)
  1411. {
  1412. int rc;
  1413. u32 cmd_flags, align_offset, val;
  1414. __be32 val_be;
  1415. if (offset + buf_size > bp->common.flash_size) {
  1416. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1417. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1418. offset, buf_size, bp->common.flash_size);
  1419. return -EINVAL;
  1420. }
  1421. /* request access to nvram interface */
  1422. rc = bnx2x_acquire_nvram_lock(bp);
  1423. if (rc)
  1424. return rc;
  1425. /* enable access to nvram interface */
  1426. bnx2x_enable_nvram_access(bp);
  1427. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1428. align_offset = (offset & ~0x03);
  1429. rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
  1430. if (rc == 0) {
  1431. /* nvram data is returned as an array of bytes
  1432. * convert it back to cpu order
  1433. */
  1434. val = be32_to_cpu(val_be);
  1435. val &= ~le32_to_cpu((__force __le32)
  1436. (0xff << BYTE_OFFSET(offset)));
  1437. val |= le32_to_cpu((__force __le32)
  1438. (*data_buf << BYTE_OFFSET(offset)));
  1439. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1440. cmd_flags);
  1441. }
  1442. /* disable access to nvram interface */
  1443. bnx2x_disable_nvram_access(bp);
  1444. bnx2x_release_nvram_lock(bp);
  1445. return rc;
  1446. }
  1447. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1448. int buf_size)
  1449. {
  1450. int rc;
  1451. u32 cmd_flags;
  1452. u32 val;
  1453. u32 written_so_far;
  1454. if (buf_size == 1) /* ethtool */
  1455. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1456. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1457. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1458. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1459. offset, buf_size);
  1460. return -EINVAL;
  1461. }
  1462. if (offset + buf_size > bp->common.flash_size) {
  1463. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1464. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1465. offset, buf_size, bp->common.flash_size);
  1466. return -EINVAL;
  1467. }
  1468. /* request access to nvram interface */
  1469. rc = bnx2x_acquire_nvram_lock(bp);
  1470. if (rc)
  1471. return rc;
  1472. /* enable access to nvram interface */
  1473. bnx2x_enable_nvram_access(bp);
  1474. written_so_far = 0;
  1475. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1476. while ((written_so_far < buf_size) && (rc == 0)) {
  1477. if (written_so_far == (buf_size - sizeof(u32)))
  1478. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1479. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1480. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1481. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1482. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1483. memcpy(&val, data_buf, 4);
  1484. /* Notice unlike bnx2x_nvram_read_dword() this will not
  1485. * change val using be32_to_cpu(), which causes data to flip
  1486. * if the eeprom is read and then written back. This is due
  1487. * to tools utilizing this functionality that would break
  1488. * if this would be resolved.
  1489. */
  1490. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1491. /* advance to the next dword */
  1492. offset += sizeof(u32);
  1493. data_buf += sizeof(u32);
  1494. written_so_far += sizeof(u32);
  1495. /* At end of each 4Kb page, release nvram lock to allow MFW
  1496. * chance to take it for its own use.
  1497. */
  1498. if ((cmd_flags & MCPR_NVM_COMMAND_LAST) &&
  1499. (written_so_far < buf_size)) {
  1500. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1501. "Releasing NVM lock after offset 0x%x\n",
  1502. (u32)(offset - sizeof(u32)));
  1503. bnx2x_release_nvram_lock(bp);
  1504. usleep_range(1000, 2000);
  1505. rc = bnx2x_acquire_nvram_lock(bp);
  1506. if (rc)
  1507. return rc;
  1508. }
  1509. cmd_flags = 0;
  1510. }
  1511. /* disable access to nvram interface */
  1512. bnx2x_disable_nvram_access(bp);
  1513. bnx2x_release_nvram_lock(bp);
  1514. return rc;
  1515. }
  1516. static int bnx2x_set_eeprom(struct net_device *dev,
  1517. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1518. {
  1519. struct bnx2x *bp = netdev_priv(dev);
  1520. int port = BP_PORT(bp);
  1521. int rc = 0;
  1522. u32 ext_phy_config;
  1523. if (!bnx2x_is_nvm_accessible(bp)) {
  1524. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1525. "cannot access eeprom when the interface is down\n");
  1526. return -EAGAIN;
  1527. }
  1528. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1529. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1530. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1531. eeprom->len, eeprom->len);
  1532. /* parameters already validated in ethtool_set_eeprom */
  1533. /* PHY eeprom can be accessed only by the PMF */
  1534. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1535. !bp->port.pmf) {
  1536. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1537. "wrong magic or interface is not pmf\n");
  1538. return -EINVAL;
  1539. }
  1540. ext_phy_config =
  1541. SHMEM_RD(bp,
  1542. dev_info.port_hw_config[port].external_phy_config);
  1543. if (eeprom->magic == 0x50485950) {
  1544. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1545. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1546. bnx2x_acquire_phy_lock(bp);
  1547. rc |= bnx2x_link_reset(&bp->link_params,
  1548. &bp->link_vars, 0);
  1549. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1550. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1551. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1552. MISC_REGISTERS_GPIO_HIGH, port);
  1553. bnx2x_release_phy_lock(bp);
  1554. bnx2x_link_report(bp);
  1555. } else if (eeprom->magic == 0x50485952) {
  1556. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1557. if (bp->state == BNX2X_STATE_OPEN) {
  1558. bnx2x_acquire_phy_lock(bp);
  1559. rc |= bnx2x_link_reset(&bp->link_params,
  1560. &bp->link_vars, 1);
  1561. rc |= bnx2x_phy_init(&bp->link_params,
  1562. &bp->link_vars);
  1563. bnx2x_release_phy_lock(bp);
  1564. bnx2x_calc_fc_adv(bp);
  1565. }
  1566. } else if (eeprom->magic == 0x53985943) {
  1567. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1568. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1569. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1570. /* DSP Remove Download Mode */
  1571. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1572. MISC_REGISTERS_GPIO_LOW, port);
  1573. bnx2x_acquire_phy_lock(bp);
  1574. bnx2x_sfx7101_sp_sw_reset(bp,
  1575. &bp->link_params.phy[EXT_PHY1]);
  1576. /* wait 0.5 sec to allow it to run */
  1577. msleep(500);
  1578. bnx2x_ext_phy_hw_reset(bp, port);
  1579. msleep(500);
  1580. bnx2x_release_phy_lock(bp);
  1581. }
  1582. } else
  1583. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1584. return rc;
  1585. }
  1586. static int bnx2x_get_coalesce(struct net_device *dev,
  1587. struct ethtool_coalesce *coal)
  1588. {
  1589. struct bnx2x *bp = netdev_priv(dev);
  1590. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1591. coal->rx_coalesce_usecs = bp->rx_ticks;
  1592. coal->tx_coalesce_usecs = bp->tx_ticks;
  1593. return 0;
  1594. }
  1595. static int bnx2x_set_coalesce(struct net_device *dev,
  1596. struct ethtool_coalesce *coal)
  1597. {
  1598. struct bnx2x *bp = netdev_priv(dev);
  1599. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1600. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1601. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1602. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1603. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1604. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1605. if (netif_running(dev))
  1606. bnx2x_update_coalesce(bp);
  1607. return 0;
  1608. }
  1609. static void bnx2x_get_ringparam(struct net_device *dev,
  1610. struct ethtool_ringparam *ering)
  1611. {
  1612. struct bnx2x *bp = netdev_priv(dev);
  1613. ering->rx_max_pending = MAX_RX_AVAIL;
  1614. /* If size isn't already set, we give an estimation of the number
  1615. * of buffers we'll have. We're neglecting some possible conditions
  1616. * [we couldn't know for certain at this point if number of queues
  1617. * might shrink] but the number would be correct for the likely
  1618. * scenario.
  1619. */
  1620. if (bp->rx_ring_size)
  1621. ering->rx_pending = bp->rx_ring_size;
  1622. else if (BNX2X_NUM_RX_QUEUES(bp))
  1623. ering->rx_pending = MAX_RX_AVAIL / BNX2X_NUM_RX_QUEUES(bp);
  1624. else
  1625. ering->rx_pending = MAX_RX_AVAIL;
  1626. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1627. ering->tx_pending = bp->tx_ring_size;
  1628. }
  1629. static int bnx2x_set_ringparam(struct net_device *dev,
  1630. struct ethtool_ringparam *ering)
  1631. {
  1632. struct bnx2x *bp = netdev_priv(dev);
  1633. DP(BNX2X_MSG_ETHTOOL,
  1634. "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
  1635. ering->rx_pending, ering->tx_pending);
  1636. if (pci_num_vf(bp->pdev)) {
  1637. DP(BNX2X_MSG_IOV,
  1638. "VFs are enabled, can not change ring parameters\n");
  1639. return -EPERM;
  1640. }
  1641. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1642. DP(BNX2X_MSG_ETHTOOL,
  1643. "Handling parity error recovery. Try again later\n");
  1644. return -EAGAIN;
  1645. }
  1646. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1647. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1648. MIN_RX_SIZE_TPA)) ||
  1649. (ering->tx_pending > (IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL)) ||
  1650. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1651. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1652. return -EINVAL;
  1653. }
  1654. bp->rx_ring_size = ering->rx_pending;
  1655. bp->tx_ring_size = ering->tx_pending;
  1656. return bnx2x_reload_if_running(dev);
  1657. }
  1658. static void bnx2x_get_pauseparam(struct net_device *dev,
  1659. struct ethtool_pauseparam *epause)
  1660. {
  1661. struct bnx2x *bp = netdev_priv(dev);
  1662. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1663. int cfg_reg;
  1664. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1665. BNX2X_FLOW_CTRL_AUTO);
  1666. if (!epause->autoneg)
  1667. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1668. else
  1669. cfg_reg = bp->link_params.req_fc_auto_adv;
  1670. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1671. BNX2X_FLOW_CTRL_RX);
  1672. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1673. BNX2X_FLOW_CTRL_TX);
  1674. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1675. " autoneg %d rx_pause %d tx_pause %d\n",
  1676. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1677. }
  1678. static int bnx2x_set_pauseparam(struct net_device *dev,
  1679. struct ethtool_pauseparam *epause)
  1680. {
  1681. struct bnx2x *bp = netdev_priv(dev);
  1682. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1683. if (IS_MF(bp))
  1684. return 0;
  1685. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1686. " autoneg %d rx_pause %d tx_pause %d\n",
  1687. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1688. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1689. if (epause->rx_pause)
  1690. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1691. if (epause->tx_pause)
  1692. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1693. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1694. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1695. if (epause->autoneg) {
  1696. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1697. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1698. return -EINVAL;
  1699. }
  1700. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1701. bp->link_params.req_flow_ctrl[cfg_idx] =
  1702. BNX2X_FLOW_CTRL_AUTO;
  1703. }
  1704. bp->link_params.req_fc_auto_adv = 0;
  1705. if (epause->rx_pause)
  1706. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1707. if (epause->tx_pause)
  1708. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1709. if (!bp->link_params.req_fc_auto_adv)
  1710. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
  1711. }
  1712. DP(BNX2X_MSG_ETHTOOL,
  1713. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1714. if (netif_running(dev)) {
  1715. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1716. bnx2x_force_link_reset(bp);
  1717. bnx2x_link_set(bp);
  1718. }
  1719. return 0;
  1720. }
  1721. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1722. "register_test (offline) ",
  1723. "memory_test (offline) ",
  1724. "int_loopback_test (offline)",
  1725. "ext_loopback_test (offline)",
  1726. "nvram_test (online) ",
  1727. "interrupt_test (online) ",
  1728. "link_test (online) "
  1729. };
  1730. enum {
  1731. BNX2X_PRI_FLAG_ISCSI,
  1732. BNX2X_PRI_FLAG_FCOE,
  1733. BNX2X_PRI_FLAG_STORAGE,
  1734. BNX2X_PRI_FLAG_LEN,
  1735. };
  1736. static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
  1737. "iSCSI offload support",
  1738. "FCoE offload support",
  1739. "Storage only interface"
  1740. };
  1741. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1742. {
  1743. u32 modes = 0;
  1744. if (eee_adv & SHMEM_EEE_100M_ADV)
  1745. modes |= ADVERTISED_100baseT_Full;
  1746. if (eee_adv & SHMEM_EEE_1G_ADV)
  1747. modes |= ADVERTISED_1000baseT_Full;
  1748. if (eee_adv & SHMEM_EEE_10G_ADV)
  1749. modes |= ADVERTISED_10000baseT_Full;
  1750. return modes;
  1751. }
  1752. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1753. {
  1754. u32 eee_adv = 0;
  1755. if (modes & ADVERTISED_100baseT_Full)
  1756. eee_adv |= SHMEM_EEE_100M_ADV;
  1757. if (modes & ADVERTISED_1000baseT_Full)
  1758. eee_adv |= SHMEM_EEE_1G_ADV;
  1759. if (modes & ADVERTISED_10000baseT_Full)
  1760. eee_adv |= SHMEM_EEE_10G_ADV;
  1761. return eee_adv << shift;
  1762. }
  1763. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1764. {
  1765. struct bnx2x *bp = netdev_priv(dev);
  1766. u32 eee_cfg;
  1767. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1768. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1769. return -EOPNOTSUPP;
  1770. }
  1771. eee_cfg = bp->link_vars.eee_status;
  1772. edata->supported =
  1773. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1774. SHMEM_EEE_SUPPORTED_SHIFT);
  1775. edata->advertised =
  1776. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1777. SHMEM_EEE_ADV_STATUS_SHIFT);
  1778. edata->lp_advertised =
  1779. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1780. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1781. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1782. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1783. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1784. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1785. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1786. return 0;
  1787. }
  1788. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1789. {
  1790. struct bnx2x *bp = netdev_priv(dev);
  1791. u32 eee_cfg;
  1792. u32 advertised;
  1793. if (IS_MF(bp))
  1794. return 0;
  1795. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1796. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1797. return -EOPNOTSUPP;
  1798. }
  1799. eee_cfg = bp->link_vars.eee_status;
  1800. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1801. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1802. return -EOPNOTSUPP;
  1803. }
  1804. advertised = bnx2x_adv_to_eee(edata->advertised,
  1805. SHMEM_EEE_ADV_STATUS_SHIFT);
  1806. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1807. DP(BNX2X_MSG_ETHTOOL,
  1808. "Direct manipulation of EEE advertisement is not supported\n");
  1809. return -EINVAL;
  1810. }
  1811. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1812. DP(BNX2X_MSG_ETHTOOL,
  1813. "Maximal Tx Lpi timer supported is %x(u)\n",
  1814. EEE_MODE_TIMER_MASK);
  1815. return -EINVAL;
  1816. }
  1817. if (edata->tx_lpi_enabled &&
  1818. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1819. DP(BNX2X_MSG_ETHTOOL,
  1820. "Minimal Tx Lpi timer supported is %d(u)\n",
  1821. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1822. return -EINVAL;
  1823. }
  1824. /* All is well; Apply changes*/
  1825. if (edata->eee_enabled)
  1826. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1827. else
  1828. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1829. if (edata->tx_lpi_enabled)
  1830. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1831. else
  1832. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1833. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1834. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1835. EEE_MODE_TIMER_MASK) |
  1836. EEE_MODE_OVERRIDE_NVRAM |
  1837. EEE_MODE_OUTPUT_TIME;
  1838. /* Restart link to propagate changes */
  1839. if (netif_running(dev)) {
  1840. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1841. bnx2x_force_link_reset(bp);
  1842. bnx2x_link_set(bp);
  1843. }
  1844. return 0;
  1845. }
  1846. enum {
  1847. BNX2X_CHIP_E1_OFST = 0,
  1848. BNX2X_CHIP_E1H_OFST,
  1849. BNX2X_CHIP_E2_OFST,
  1850. BNX2X_CHIP_E3_OFST,
  1851. BNX2X_CHIP_E3B0_OFST,
  1852. BNX2X_CHIP_MAX_OFST
  1853. };
  1854. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1855. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1856. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1857. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1858. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1859. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1860. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1861. static int bnx2x_test_registers(struct bnx2x *bp)
  1862. {
  1863. int idx, i, rc = -ENODEV;
  1864. u32 wr_val = 0, hw;
  1865. int port = BP_PORT(bp);
  1866. static const struct {
  1867. u32 hw;
  1868. u32 offset0;
  1869. u32 offset1;
  1870. u32 mask;
  1871. } reg_tbl[] = {
  1872. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1873. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1874. { BNX2X_CHIP_MASK_ALL,
  1875. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1876. { BNX2X_CHIP_MASK_E1X,
  1877. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1878. { BNX2X_CHIP_MASK_ALL,
  1879. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1880. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1881. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1882. { BNX2X_CHIP_MASK_E3B0,
  1883. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1884. { BNX2X_CHIP_MASK_ALL,
  1885. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1886. { BNX2X_CHIP_MASK_ALL,
  1887. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1888. { BNX2X_CHIP_MASK_ALL,
  1889. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1890. { BNX2X_CHIP_MASK_ALL,
  1891. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1892. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1893. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1894. { BNX2X_CHIP_MASK_ALL,
  1895. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1896. { BNX2X_CHIP_MASK_ALL,
  1897. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1898. { BNX2X_CHIP_MASK_ALL,
  1899. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1900. { BNX2X_CHIP_MASK_ALL,
  1901. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1902. { BNX2X_CHIP_MASK_ALL,
  1903. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1904. { BNX2X_CHIP_MASK_ALL,
  1905. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1906. { BNX2X_CHIP_MASK_ALL,
  1907. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1908. { BNX2X_CHIP_MASK_ALL,
  1909. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1910. { BNX2X_CHIP_MASK_ALL,
  1911. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1912. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1913. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1914. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1915. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1916. { BNX2X_CHIP_MASK_ALL,
  1917. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1918. { BNX2X_CHIP_MASK_ALL,
  1919. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1920. { BNX2X_CHIP_MASK_ALL,
  1921. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1922. { BNX2X_CHIP_MASK_ALL,
  1923. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1924. { BNX2X_CHIP_MASK_ALL,
  1925. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1926. { BNX2X_CHIP_MASK_ALL,
  1927. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1928. { BNX2X_CHIP_MASK_ALL,
  1929. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1930. { BNX2X_CHIP_MASK_ALL,
  1931. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1932. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1933. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1934. { BNX2X_CHIP_MASK_ALL,
  1935. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1936. { BNX2X_CHIP_MASK_ALL,
  1937. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1938. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1939. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1940. { BNX2X_CHIP_MASK_ALL,
  1941. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1942. { BNX2X_CHIP_MASK_ALL,
  1943. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1944. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1945. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1946. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1947. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1948. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1949. };
  1950. if (!bnx2x_is_nvm_accessible(bp)) {
  1951. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1952. "cannot access eeprom when the interface is down\n");
  1953. return rc;
  1954. }
  1955. if (CHIP_IS_E1(bp))
  1956. hw = BNX2X_CHIP_MASK_E1;
  1957. else if (CHIP_IS_E1H(bp))
  1958. hw = BNX2X_CHIP_MASK_E1H;
  1959. else if (CHIP_IS_E2(bp))
  1960. hw = BNX2X_CHIP_MASK_E2;
  1961. else if (CHIP_IS_E3B0(bp))
  1962. hw = BNX2X_CHIP_MASK_E3B0;
  1963. else /* e3 A0 */
  1964. hw = BNX2X_CHIP_MASK_E3;
  1965. /* Repeat the test twice:
  1966. * First by writing 0x00000000, second by writing 0xffffffff
  1967. */
  1968. for (idx = 0; idx < 2; idx++) {
  1969. switch (idx) {
  1970. case 0:
  1971. wr_val = 0;
  1972. break;
  1973. case 1:
  1974. wr_val = 0xffffffff;
  1975. break;
  1976. }
  1977. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1978. u32 offset, mask, save_val, val;
  1979. if (!(hw & reg_tbl[i].hw))
  1980. continue;
  1981. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1982. mask = reg_tbl[i].mask;
  1983. save_val = REG_RD(bp, offset);
  1984. REG_WR(bp, offset, wr_val & mask);
  1985. val = REG_RD(bp, offset);
  1986. /* Restore the original register's value */
  1987. REG_WR(bp, offset, save_val);
  1988. /* verify value is as expected */
  1989. if ((val & mask) != (wr_val & mask)) {
  1990. DP(BNX2X_MSG_ETHTOOL,
  1991. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1992. offset, val, wr_val, mask);
  1993. goto test_reg_exit;
  1994. }
  1995. }
  1996. }
  1997. rc = 0;
  1998. test_reg_exit:
  1999. return rc;
  2000. }
  2001. static int bnx2x_test_memory(struct bnx2x *bp)
  2002. {
  2003. int i, j, rc = -ENODEV;
  2004. u32 val, index;
  2005. static const struct {
  2006. u32 offset;
  2007. int size;
  2008. } mem_tbl[] = {
  2009. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  2010. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  2011. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  2012. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  2013. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  2014. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  2015. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  2016. { 0xffffffff, 0 }
  2017. };
  2018. static const struct {
  2019. char *name;
  2020. u32 offset;
  2021. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  2022. } prty_tbl[] = {
  2023. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  2024. {0x3ffc0, 0, 0, 0} },
  2025. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  2026. {0x2, 0x2, 0, 0} },
  2027. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  2028. {0, 0, 0, 0} },
  2029. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  2030. {0x3ffc0, 0, 0, 0} },
  2031. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  2032. {0x3ffc0, 0, 0, 0} },
  2033. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  2034. {0x3ffc1, 0, 0, 0} },
  2035. { NULL, 0xffffffff, {0, 0, 0, 0} }
  2036. };
  2037. if (!bnx2x_is_nvm_accessible(bp)) {
  2038. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2039. "cannot access eeprom when the interface is down\n");
  2040. return rc;
  2041. }
  2042. if (CHIP_IS_E1(bp))
  2043. index = BNX2X_CHIP_E1_OFST;
  2044. else if (CHIP_IS_E1H(bp))
  2045. index = BNX2X_CHIP_E1H_OFST;
  2046. else if (CHIP_IS_E2(bp))
  2047. index = BNX2X_CHIP_E2_OFST;
  2048. else /* e3 */
  2049. index = BNX2X_CHIP_E3_OFST;
  2050. /* pre-Check the parity status */
  2051. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  2052. val = REG_RD(bp, prty_tbl[i].offset);
  2053. if (val & ~(prty_tbl[i].hw_mask[index])) {
  2054. DP(BNX2X_MSG_ETHTOOL,
  2055. "%s is 0x%x\n", prty_tbl[i].name, val);
  2056. goto test_mem_exit;
  2057. }
  2058. }
  2059. /* Go through all the memories */
  2060. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  2061. for (j = 0; j < mem_tbl[i].size; j++)
  2062. REG_RD(bp, mem_tbl[i].offset + j*4);
  2063. /* Check the parity status */
  2064. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  2065. val = REG_RD(bp, prty_tbl[i].offset);
  2066. if (val & ~(prty_tbl[i].hw_mask[index])) {
  2067. DP(BNX2X_MSG_ETHTOOL,
  2068. "%s is 0x%x\n", prty_tbl[i].name, val);
  2069. goto test_mem_exit;
  2070. }
  2071. }
  2072. rc = 0;
  2073. test_mem_exit:
  2074. return rc;
  2075. }
  2076. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  2077. {
  2078. int cnt = 1400;
  2079. if (link_up) {
  2080. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  2081. msleep(20);
  2082. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  2083. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  2084. cnt = 1400;
  2085. while (!bp->link_vars.link_up && cnt--)
  2086. msleep(20);
  2087. if (cnt <= 0 && !bp->link_vars.link_up)
  2088. DP(BNX2X_MSG_ETHTOOL,
  2089. "Timeout waiting for link init\n");
  2090. }
  2091. }
  2092. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  2093. {
  2094. unsigned int pkt_size, num_pkts, i;
  2095. struct sk_buff *skb;
  2096. unsigned char *packet;
  2097. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  2098. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  2099. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  2100. u16 tx_start_idx, tx_idx;
  2101. u16 rx_start_idx, rx_idx;
  2102. u16 pkt_prod, bd_prod;
  2103. struct sw_tx_bd *tx_buf;
  2104. struct eth_tx_start_bd *tx_start_bd;
  2105. dma_addr_t mapping;
  2106. union eth_rx_cqe *cqe;
  2107. u8 cqe_fp_flags, cqe_fp_type;
  2108. struct sw_rx_bd *rx_buf;
  2109. u16 len;
  2110. int rc = -ENODEV;
  2111. u8 *data;
  2112. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  2113. txdata->txq_index);
  2114. /* check the loopback mode */
  2115. switch (loopback_mode) {
  2116. case BNX2X_PHY_LOOPBACK:
  2117. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  2118. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  2119. return -EINVAL;
  2120. }
  2121. break;
  2122. case BNX2X_MAC_LOOPBACK:
  2123. if (CHIP_IS_E3(bp)) {
  2124. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  2125. if (bp->port.supported[cfg_idx] &
  2126. (SUPPORTED_10000baseT_Full |
  2127. SUPPORTED_20000baseMLD2_Full |
  2128. SUPPORTED_20000baseKR2_Full))
  2129. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  2130. else
  2131. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  2132. } else
  2133. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  2134. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  2135. break;
  2136. case BNX2X_EXT_LOOPBACK:
  2137. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  2138. DP(BNX2X_MSG_ETHTOOL,
  2139. "Can't configure external loopback\n");
  2140. return -EINVAL;
  2141. }
  2142. break;
  2143. default:
  2144. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2145. return -EINVAL;
  2146. }
  2147. /* prepare the loopback packet */
  2148. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  2149. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  2150. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  2151. if (!skb) {
  2152. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  2153. rc = -ENOMEM;
  2154. goto test_loopback_exit;
  2155. }
  2156. packet = skb_put(skb, pkt_size);
  2157. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  2158. eth_zero_addr(packet + ETH_ALEN);
  2159. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  2160. for (i = ETH_HLEN; i < pkt_size; i++)
  2161. packet[i] = (unsigned char) (i & 0xff);
  2162. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  2163. skb_headlen(skb), DMA_TO_DEVICE);
  2164. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  2165. rc = -ENOMEM;
  2166. dev_kfree_skb(skb);
  2167. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  2168. goto test_loopback_exit;
  2169. }
  2170. /* send the loopback packet */
  2171. num_pkts = 0;
  2172. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2173. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2174. netdev_tx_sent_queue(txq, skb->len);
  2175. pkt_prod = txdata->tx_pkt_prod++;
  2176. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  2177. tx_buf->first_bd = txdata->tx_bd_prod;
  2178. tx_buf->skb = skb;
  2179. tx_buf->flags = 0;
  2180. bd_prod = TX_BD(txdata->tx_bd_prod);
  2181. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  2182. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  2183. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  2184. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  2185. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  2186. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  2187. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2188. SET_FLAG(tx_start_bd->general_data,
  2189. ETH_TX_START_BD_HDR_NBDS,
  2190. 1);
  2191. SET_FLAG(tx_start_bd->general_data,
  2192. ETH_TX_START_BD_PARSE_NBDS,
  2193. 0);
  2194. /* turn on parsing and get a BD */
  2195. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2196. if (CHIP_IS_E1x(bp)) {
  2197. u16 global_data = 0;
  2198. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2199. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2200. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2201. SET_FLAG(global_data,
  2202. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2203. pbd_e1x->global_data = cpu_to_le16(global_data);
  2204. } else {
  2205. u32 parsing_data = 0;
  2206. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2207. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2208. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2209. SET_FLAG(parsing_data,
  2210. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2211. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2212. }
  2213. wmb();
  2214. txdata->tx_db.data.prod += 2;
  2215. barrier();
  2216. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2217. mmiowb();
  2218. barrier();
  2219. num_pkts++;
  2220. txdata->tx_bd_prod += 2; /* start + pbd */
  2221. udelay(100);
  2222. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2223. if (tx_idx != tx_start_idx + num_pkts)
  2224. goto test_loopback_exit;
  2225. /* Unlike HC IGU won't generate an interrupt for status block
  2226. * updates that have been performed while interrupts were
  2227. * disabled.
  2228. */
  2229. if (bp->common.int_block == INT_BLOCK_IGU) {
  2230. /* Disable local BHes to prevent a dead-lock situation between
  2231. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2232. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2233. */
  2234. local_bh_disable();
  2235. bnx2x_tx_int(bp, txdata);
  2236. local_bh_enable();
  2237. }
  2238. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2239. if (rx_idx != rx_start_idx + num_pkts)
  2240. goto test_loopback_exit;
  2241. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2242. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2243. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2244. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2245. goto test_loopback_rx_exit;
  2246. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2247. if (len != pkt_size)
  2248. goto test_loopback_rx_exit;
  2249. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2250. dma_sync_single_for_cpu(&bp->pdev->dev,
  2251. dma_unmap_addr(rx_buf, mapping),
  2252. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2253. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2254. for (i = ETH_HLEN; i < pkt_size; i++)
  2255. if (*(data + i) != (unsigned char) (i & 0xff))
  2256. goto test_loopback_rx_exit;
  2257. rc = 0;
  2258. test_loopback_rx_exit:
  2259. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2260. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2261. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2262. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2263. /* Update producers */
  2264. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2265. fp_rx->rx_sge_prod);
  2266. test_loopback_exit:
  2267. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2268. return rc;
  2269. }
  2270. static int bnx2x_test_loopback(struct bnx2x *bp)
  2271. {
  2272. int rc = 0, res;
  2273. if (BP_NOMCP(bp))
  2274. return rc;
  2275. if (!netif_running(bp->dev))
  2276. return BNX2X_LOOPBACK_FAILED;
  2277. bnx2x_netif_stop(bp, 1);
  2278. bnx2x_acquire_phy_lock(bp);
  2279. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2280. if (res) {
  2281. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2282. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2283. }
  2284. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2285. if (res) {
  2286. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2287. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2288. }
  2289. bnx2x_release_phy_lock(bp);
  2290. bnx2x_netif_start(bp);
  2291. return rc;
  2292. }
  2293. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2294. {
  2295. int rc;
  2296. u8 is_serdes =
  2297. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2298. if (BP_NOMCP(bp))
  2299. return -ENODEV;
  2300. if (!netif_running(bp->dev))
  2301. return BNX2X_EXT_LOOPBACK_FAILED;
  2302. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2303. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2304. if (rc) {
  2305. DP(BNX2X_MSG_ETHTOOL,
  2306. "Can't perform self-test, nic_load (for external lb) failed\n");
  2307. return -ENODEV;
  2308. }
  2309. bnx2x_wait_for_link(bp, 1, is_serdes);
  2310. bnx2x_netif_stop(bp, 1);
  2311. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2312. if (rc)
  2313. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2314. bnx2x_netif_start(bp);
  2315. return rc;
  2316. }
  2317. struct code_entry {
  2318. u32 sram_start_addr;
  2319. u32 code_attribute;
  2320. #define CODE_IMAGE_TYPE_MASK 0xf0800003
  2321. #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
  2322. #define CODE_IMAGE_LENGTH_MASK 0x007ffffc
  2323. #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
  2324. u32 nvm_start_addr;
  2325. };
  2326. #define CODE_ENTRY_MAX 16
  2327. #define CODE_ENTRY_EXTENDED_DIR_IDX 15
  2328. #define MAX_IMAGES_IN_EXTENDED_DIR 64
  2329. #define NVRAM_DIR_OFFSET 0x14
  2330. #define EXTENDED_DIR_EXISTS(code) \
  2331. ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
  2332. (code & CODE_IMAGE_LENGTH_MASK) != 0)
  2333. #define CRC32_RESIDUAL 0xdebb20e3
  2334. #define CRC_BUFF_SIZE 256
  2335. static int bnx2x_nvram_crc(struct bnx2x *bp,
  2336. int offset,
  2337. int size,
  2338. u8 *buff)
  2339. {
  2340. u32 crc = ~0;
  2341. int rc = 0, done = 0;
  2342. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2343. "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
  2344. while (done < size) {
  2345. int count = min_t(int, size - done, CRC_BUFF_SIZE);
  2346. rc = bnx2x_nvram_read(bp, offset + done, buff, count);
  2347. if (rc)
  2348. return rc;
  2349. crc = crc32_le(crc, buff, count);
  2350. done += count;
  2351. }
  2352. if (crc != CRC32_RESIDUAL)
  2353. rc = -EINVAL;
  2354. return rc;
  2355. }
  2356. static int bnx2x_test_nvram_dir(struct bnx2x *bp,
  2357. struct code_entry *entry,
  2358. u8 *buff)
  2359. {
  2360. size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
  2361. u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
  2362. int rc;
  2363. /* Zero-length images and AFEX profiles do not have CRC */
  2364. if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
  2365. return 0;
  2366. rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
  2367. if (rc)
  2368. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2369. "image %x has failed crc test (rc %d)\n", type, rc);
  2370. return rc;
  2371. }
  2372. static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
  2373. {
  2374. int rc;
  2375. struct code_entry entry;
  2376. rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
  2377. if (rc)
  2378. return rc;
  2379. return bnx2x_test_nvram_dir(bp, &entry, buff);
  2380. }
  2381. static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
  2382. {
  2383. u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
  2384. struct code_entry entry;
  2385. int i;
  2386. rc = bnx2x_nvram_read32(bp,
  2387. dir_offset +
  2388. sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
  2389. (u32 *)&entry, sizeof(entry));
  2390. if (rc)
  2391. return rc;
  2392. if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
  2393. return 0;
  2394. rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
  2395. &cnt, sizeof(u32));
  2396. if (rc)
  2397. return rc;
  2398. dir_offset = entry.nvm_start_addr + 8;
  2399. for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
  2400. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2401. sizeof(struct code_entry) * i,
  2402. buff);
  2403. if (rc)
  2404. return rc;
  2405. }
  2406. return 0;
  2407. }
  2408. static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
  2409. {
  2410. u32 rc, dir_offset = NVRAM_DIR_OFFSET;
  2411. int i;
  2412. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
  2413. for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
  2414. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2415. sizeof(struct code_entry) * i,
  2416. buff);
  2417. if (rc)
  2418. return rc;
  2419. }
  2420. return bnx2x_test_nvram_ext_dirs(bp, buff);
  2421. }
  2422. struct crc_pair {
  2423. int offset;
  2424. int size;
  2425. };
  2426. static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
  2427. const struct crc_pair *nvram_tbl, u8 *buf)
  2428. {
  2429. int i;
  2430. for (i = 0; nvram_tbl[i].size; i++) {
  2431. int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
  2432. nvram_tbl[i].size, buf);
  2433. if (rc) {
  2434. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2435. "nvram_tbl[%d] has failed crc test (rc %d)\n",
  2436. i, rc);
  2437. return rc;
  2438. }
  2439. }
  2440. return 0;
  2441. }
  2442. static int bnx2x_test_nvram(struct bnx2x *bp)
  2443. {
  2444. const struct crc_pair nvram_tbl[] = {
  2445. { 0, 0x14 }, /* bootstrap */
  2446. { 0x14, 0xec }, /* dir */
  2447. { 0x100, 0x350 }, /* manuf_info */
  2448. { 0x450, 0xf0 }, /* feature_info */
  2449. { 0x640, 0x64 }, /* upgrade_key_info */
  2450. { 0x708, 0x70 }, /* manuf_key_info */
  2451. { 0, 0 }
  2452. };
  2453. const struct crc_pair nvram_tbl2[] = {
  2454. { 0x7e8, 0x350 }, /* manuf_info2 */
  2455. { 0xb38, 0xf0 }, /* feature_info */
  2456. { 0, 0 }
  2457. };
  2458. u8 *buf;
  2459. int rc;
  2460. u32 magic;
  2461. if (BP_NOMCP(bp))
  2462. return 0;
  2463. buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
  2464. if (!buf) {
  2465. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2466. rc = -ENOMEM;
  2467. goto test_nvram_exit;
  2468. }
  2469. rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
  2470. if (rc) {
  2471. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2472. "magic value read (rc %d)\n", rc);
  2473. goto test_nvram_exit;
  2474. }
  2475. if (magic != 0x669955aa) {
  2476. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2477. "wrong magic value (0x%08x)\n", magic);
  2478. rc = -ENODEV;
  2479. goto test_nvram_exit;
  2480. }
  2481. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
  2482. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
  2483. if (rc)
  2484. goto test_nvram_exit;
  2485. if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
  2486. u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  2487. SHARED_HW_CFG_HIDE_PORT1;
  2488. if (!hide) {
  2489. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2490. "Port 1 CRC test-set\n");
  2491. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
  2492. if (rc)
  2493. goto test_nvram_exit;
  2494. }
  2495. }
  2496. rc = bnx2x_test_nvram_dirs(bp, buf);
  2497. test_nvram_exit:
  2498. kfree(buf);
  2499. return rc;
  2500. }
  2501. /* Send an EMPTY ramrod on the first queue */
  2502. static int bnx2x_test_intr(struct bnx2x *bp)
  2503. {
  2504. struct bnx2x_queue_state_params params = {NULL};
  2505. if (!netif_running(bp->dev)) {
  2506. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2507. "cannot access eeprom when the interface is down\n");
  2508. return -ENODEV;
  2509. }
  2510. params.q_obj = &bp->sp_objs->q_obj;
  2511. params.cmd = BNX2X_Q_CMD_EMPTY;
  2512. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2513. return bnx2x_queue_state_change(bp, &params);
  2514. }
  2515. static void bnx2x_self_test(struct net_device *dev,
  2516. struct ethtool_test *etest, u64 *buf)
  2517. {
  2518. struct bnx2x *bp = netdev_priv(dev);
  2519. u8 is_serdes, link_up;
  2520. int rc, cnt = 0;
  2521. if (pci_num_vf(bp->pdev)) {
  2522. DP(BNX2X_MSG_IOV,
  2523. "VFs are enabled, can not perform self test\n");
  2524. return;
  2525. }
  2526. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2527. netdev_err(bp->dev,
  2528. "Handling parity error recovery. Try again later\n");
  2529. etest->flags |= ETH_TEST_FL_FAILED;
  2530. return;
  2531. }
  2532. DP(BNX2X_MSG_ETHTOOL,
  2533. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2534. (etest->flags & ETH_TEST_FL_OFFLINE),
  2535. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2536. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2537. if (bnx2x_test_nvram(bp) != 0) {
  2538. if (!IS_MF(bp))
  2539. buf[4] = 1;
  2540. else
  2541. buf[0] = 1;
  2542. etest->flags |= ETH_TEST_FL_FAILED;
  2543. }
  2544. if (!netif_running(dev)) {
  2545. DP(BNX2X_MSG_ETHTOOL, "Interface is down\n");
  2546. return;
  2547. }
  2548. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2549. link_up = bp->link_vars.link_up;
  2550. /* offline tests are not supported in MF mode */
  2551. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2552. int port = BP_PORT(bp);
  2553. u32 val;
  2554. /* save current value of input enable for TX port IF */
  2555. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2556. /* disable input for TX port IF */
  2557. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2558. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2559. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2560. if (rc) {
  2561. etest->flags |= ETH_TEST_FL_FAILED;
  2562. DP(BNX2X_MSG_ETHTOOL,
  2563. "Can't perform self-test, nic_load (for offline) failed\n");
  2564. return;
  2565. }
  2566. /* wait until link state is restored */
  2567. bnx2x_wait_for_link(bp, 1, is_serdes);
  2568. if (bnx2x_test_registers(bp) != 0) {
  2569. buf[0] = 1;
  2570. etest->flags |= ETH_TEST_FL_FAILED;
  2571. }
  2572. if (bnx2x_test_memory(bp) != 0) {
  2573. buf[1] = 1;
  2574. etest->flags |= ETH_TEST_FL_FAILED;
  2575. }
  2576. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2577. if (buf[2] != 0)
  2578. etest->flags |= ETH_TEST_FL_FAILED;
  2579. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2580. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2581. if (buf[3] != 0)
  2582. etest->flags |= ETH_TEST_FL_FAILED;
  2583. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2584. }
  2585. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2586. /* restore input for TX port IF */
  2587. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2588. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2589. if (rc) {
  2590. etest->flags |= ETH_TEST_FL_FAILED;
  2591. DP(BNX2X_MSG_ETHTOOL,
  2592. "Can't perform self-test, nic_load (for online) failed\n");
  2593. return;
  2594. }
  2595. /* wait until link state is restored */
  2596. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2597. }
  2598. if (bnx2x_test_intr(bp) != 0) {
  2599. if (!IS_MF(bp))
  2600. buf[5] = 1;
  2601. else
  2602. buf[1] = 1;
  2603. etest->flags |= ETH_TEST_FL_FAILED;
  2604. }
  2605. if (link_up) {
  2606. cnt = 100;
  2607. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2608. msleep(20);
  2609. }
  2610. if (!cnt) {
  2611. if (!IS_MF(bp))
  2612. buf[6] = 1;
  2613. else
  2614. buf[2] = 1;
  2615. etest->flags |= ETH_TEST_FL_FAILED;
  2616. }
  2617. }
  2618. #define IS_PORT_STAT(i) (bnx2x_stats_arr[i].is_port_stat)
  2619. #define HIDE_PORT_STAT(bp) IS_VF(bp)
  2620. /* ethtool statistics are displayed for all regular ethernet queues and the
  2621. * fcoe L2 queue if not disabled
  2622. */
  2623. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2624. {
  2625. return BNX2X_NUM_ETH_QUEUES(bp);
  2626. }
  2627. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2628. {
  2629. struct bnx2x *bp = netdev_priv(dev);
  2630. int i, num_strings = 0;
  2631. switch (stringset) {
  2632. case ETH_SS_STATS:
  2633. if (is_multi(bp)) {
  2634. num_strings = bnx2x_num_stat_queues(bp) *
  2635. BNX2X_NUM_Q_STATS;
  2636. } else
  2637. num_strings = 0;
  2638. if (HIDE_PORT_STAT(bp)) {
  2639. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2640. if (!IS_PORT_STAT(i))
  2641. num_strings++;
  2642. } else
  2643. num_strings += BNX2X_NUM_STATS;
  2644. return num_strings;
  2645. case ETH_SS_TEST:
  2646. return BNX2X_NUM_TESTS(bp);
  2647. case ETH_SS_PRIV_FLAGS:
  2648. return BNX2X_PRI_FLAG_LEN;
  2649. default:
  2650. return -EINVAL;
  2651. }
  2652. }
  2653. static u32 bnx2x_get_private_flags(struct net_device *dev)
  2654. {
  2655. struct bnx2x *bp = netdev_priv(dev);
  2656. u32 flags = 0;
  2657. flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
  2658. flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
  2659. flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
  2660. return flags;
  2661. }
  2662. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2663. {
  2664. struct bnx2x *bp = netdev_priv(dev);
  2665. int i, j, k, start;
  2666. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2667. switch (stringset) {
  2668. case ETH_SS_STATS:
  2669. k = 0;
  2670. if (is_multi(bp)) {
  2671. for_each_eth_queue(bp, i) {
  2672. memset(queue_name, 0, sizeof(queue_name));
  2673. sprintf(queue_name, "%d", i);
  2674. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2675. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2676. ETH_GSTRING_LEN,
  2677. bnx2x_q_stats_arr[j].string,
  2678. queue_name);
  2679. k += BNX2X_NUM_Q_STATS;
  2680. }
  2681. }
  2682. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2683. if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
  2684. continue;
  2685. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2686. bnx2x_stats_arr[i].string);
  2687. j++;
  2688. }
  2689. break;
  2690. case ETH_SS_TEST:
  2691. /* First 4 tests cannot be done in MF mode */
  2692. if (!IS_MF(bp))
  2693. start = 0;
  2694. else
  2695. start = 4;
  2696. memcpy(buf, bnx2x_tests_str_arr + start,
  2697. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2698. break;
  2699. case ETH_SS_PRIV_FLAGS:
  2700. memcpy(buf, bnx2x_private_arr,
  2701. ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
  2702. break;
  2703. }
  2704. }
  2705. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2706. struct ethtool_stats *stats, u64 *buf)
  2707. {
  2708. struct bnx2x *bp = netdev_priv(dev);
  2709. u32 *hw_stats, *offset;
  2710. int i, j, k = 0;
  2711. if (is_multi(bp)) {
  2712. for_each_eth_queue(bp, i) {
  2713. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2714. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2715. if (bnx2x_q_stats_arr[j].size == 0) {
  2716. /* skip this counter */
  2717. buf[k + j] = 0;
  2718. continue;
  2719. }
  2720. offset = (hw_stats +
  2721. bnx2x_q_stats_arr[j].offset);
  2722. if (bnx2x_q_stats_arr[j].size == 4) {
  2723. /* 4-byte counter */
  2724. buf[k + j] = (u64) *offset;
  2725. continue;
  2726. }
  2727. /* 8-byte counter */
  2728. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2729. }
  2730. k += BNX2X_NUM_Q_STATS;
  2731. }
  2732. }
  2733. hw_stats = (u32 *)&bp->eth_stats;
  2734. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2735. if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
  2736. continue;
  2737. if (bnx2x_stats_arr[i].size == 0) {
  2738. /* skip this counter */
  2739. buf[k + j] = 0;
  2740. j++;
  2741. continue;
  2742. }
  2743. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2744. if (bnx2x_stats_arr[i].size == 4) {
  2745. /* 4-byte counter */
  2746. buf[k + j] = (u64) *offset;
  2747. j++;
  2748. continue;
  2749. }
  2750. /* 8-byte counter */
  2751. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2752. j++;
  2753. }
  2754. }
  2755. static int bnx2x_set_phys_id(struct net_device *dev,
  2756. enum ethtool_phys_id_state state)
  2757. {
  2758. struct bnx2x *bp = netdev_priv(dev);
  2759. if (!bnx2x_is_nvm_accessible(bp)) {
  2760. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2761. "cannot access eeprom when the interface is down\n");
  2762. return -EAGAIN;
  2763. }
  2764. switch (state) {
  2765. case ETHTOOL_ID_ACTIVE:
  2766. return 1; /* cycle on/off once per second */
  2767. case ETHTOOL_ID_ON:
  2768. bnx2x_acquire_phy_lock(bp);
  2769. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2770. LED_MODE_ON, SPEED_1000);
  2771. bnx2x_release_phy_lock(bp);
  2772. break;
  2773. case ETHTOOL_ID_OFF:
  2774. bnx2x_acquire_phy_lock(bp);
  2775. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2776. LED_MODE_FRONT_PANEL_OFF, 0);
  2777. bnx2x_release_phy_lock(bp);
  2778. break;
  2779. case ETHTOOL_ID_INACTIVE:
  2780. bnx2x_acquire_phy_lock(bp);
  2781. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2782. LED_MODE_OPER,
  2783. bp->link_vars.line_speed);
  2784. bnx2x_release_phy_lock(bp);
  2785. }
  2786. return 0;
  2787. }
  2788. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2789. {
  2790. switch (info->flow_type) {
  2791. case TCP_V4_FLOW:
  2792. case TCP_V6_FLOW:
  2793. info->data = RXH_IP_SRC | RXH_IP_DST |
  2794. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2795. break;
  2796. case UDP_V4_FLOW:
  2797. if (bp->rss_conf_obj.udp_rss_v4)
  2798. info->data = RXH_IP_SRC | RXH_IP_DST |
  2799. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2800. else
  2801. info->data = RXH_IP_SRC | RXH_IP_DST;
  2802. break;
  2803. case UDP_V6_FLOW:
  2804. if (bp->rss_conf_obj.udp_rss_v6)
  2805. info->data = RXH_IP_SRC | RXH_IP_DST |
  2806. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2807. else
  2808. info->data = RXH_IP_SRC | RXH_IP_DST;
  2809. break;
  2810. case IPV4_FLOW:
  2811. case IPV6_FLOW:
  2812. info->data = RXH_IP_SRC | RXH_IP_DST;
  2813. break;
  2814. default:
  2815. info->data = 0;
  2816. break;
  2817. }
  2818. return 0;
  2819. }
  2820. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2821. u32 *rules __always_unused)
  2822. {
  2823. struct bnx2x *bp = netdev_priv(dev);
  2824. switch (info->cmd) {
  2825. case ETHTOOL_GRXRINGS:
  2826. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2827. return 0;
  2828. case ETHTOOL_GRXFH:
  2829. return bnx2x_get_rss_flags(bp, info);
  2830. default:
  2831. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2832. return -EOPNOTSUPP;
  2833. }
  2834. }
  2835. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2836. {
  2837. int udp_rss_requested;
  2838. DP(BNX2X_MSG_ETHTOOL,
  2839. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2840. info->flow_type, info->data);
  2841. switch (info->flow_type) {
  2842. case TCP_V4_FLOW:
  2843. case TCP_V6_FLOW:
  2844. /* For TCP only 4-tupple hash is supported */
  2845. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2846. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2847. DP(BNX2X_MSG_ETHTOOL,
  2848. "Command parameters not supported\n");
  2849. return -EINVAL;
  2850. }
  2851. return 0;
  2852. case UDP_V4_FLOW:
  2853. case UDP_V6_FLOW:
  2854. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2855. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2856. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2857. udp_rss_requested = 1;
  2858. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2859. udp_rss_requested = 0;
  2860. else
  2861. return -EINVAL;
  2862. if (CHIP_IS_E1x(bp) && udp_rss_requested) {
  2863. DP(BNX2X_MSG_ETHTOOL,
  2864. "57710, 57711 boards don't support RSS according to UDP 4-tuple\n");
  2865. return -EINVAL;
  2866. }
  2867. if ((info->flow_type == UDP_V4_FLOW) &&
  2868. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2869. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2870. DP(BNX2X_MSG_ETHTOOL,
  2871. "rss re-configured, UDP 4-tupple %s\n",
  2872. udp_rss_requested ? "enabled" : "disabled");
  2873. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2874. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2875. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2876. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2877. DP(BNX2X_MSG_ETHTOOL,
  2878. "rss re-configured, UDP 4-tupple %s\n",
  2879. udp_rss_requested ? "enabled" : "disabled");
  2880. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2881. }
  2882. return 0;
  2883. case IPV4_FLOW:
  2884. case IPV6_FLOW:
  2885. /* For IP only 2-tupple hash is supported */
  2886. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2887. DP(BNX2X_MSG_ETHTOOL,
  2888. "Command parameters not supported\n");
  2889. return -EINVAL;
  2890. }
  2891. return 0;
  2892. case SCTP_V4_FLOW:
  2893. case AH_ESP_V4_FLOW:
  2894. case AH_V4_FLOW:
  2895. case ESP_V4_FLOW:
  2896. case SCTP_V6_FLOW:
  2897. case AH_ESP_V6_FLOW:
  2898. case AH_V6_FLOW:
  2899. case ESP_V6_FLOW:
  2900. case IP_USER_FLOW:
  2901. case ETHER_FLOW:
  2902. /* RSS is not supported for these protocols */
  2903. if (info->data) {
  2904. DP(BNX2X_MSG_ETHTOOL,
  2905. "Command parameters not supported\n");
  2906. return -EINVAL;
  2907. }
  2908. return 0;
  2909. default:
  2910. return -EINVAL;
  2911. }
  2912. }
  2913. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2914. {
  2915. struct bnx2x *bp = netdev_priv(dev);
  2916. switch (info->cmd) {
  2917. case ETHTOOL_SRXFH:
  2918. return bnx2x_set_rss_flags(bp, info);
  2919. default:
  2920. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2921. return -EOPNOTSUPP;
  2922. }
  2923. }
  2924. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2925. {
  2926. return T_ETH_INDIRECTION_TABLE_SIZE;
  2927. }
  2928. static int bnx2x_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
  2929. u8 *hfunc)
  2930. {
  2931. struct bnx2x *bp = netdev_priv(dev);
  2932. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2933. size_t i;
  2934. if (hfunc)
  2935. *hfunc = ETH_RSS_HASH_TOP;
  2936. if (!indir)
  2937. return 0;
  2938. /* Get the current configuration of the RSS indirection table */
  2939. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2940. /*
  2941. * We can't use a memcpy() as an internal storage of an
  2942. * indirection table is a u8 array while indir->ring_index
  2943. * points to an array of u32.
  2944. *
  2945. * Indirection table contains the FW Client IDs, so we need to
  2946. * align the returned table to the Client ID of the leading RSS
  2947. * queue.
  2948. */
  2949. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2950. indir[i] = ind_table[i] - bp->fp->cl_id;
  2951. return 0;
  2952. }
  2953. static int bnx2x_set_rxfh(struct net_device *dev, const u32 *indir,
  2954. const u8 *key, const u8 hfunc)
  2955. {
  2956. struct bnx2x *bp = netdev_priv(dev);
  2957. size_t i;
  2958. /* We require at least one supported parameter to be changed and no
  2959. * change in any of the unsupported parameters
  2960. */
  2961. if (key ||
  2962. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  2963. return -EOPNOTSUPP;
  2964. if (!indir)
  2965. return 0;
  2966. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2967. /*
  2968. * The same as in bnx2x_get_rxfh: we can't use a memcpy()
  2969. * as an internal storage of an indirection table is a u8 array
  2970. * while indir->ring_index points to an array of u32.
  2971. *
  2972. * Indirection table contains the FW Client IDs, so we need to
  2973. * align the received table to the Client ID of the leading RSS
  2974. * queue
  2975. */
  2976. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2977. }
  2978. return bnx2x_config_rss_eth(bp, false);
  2979. }
  2980. /**
  2981. * bnx2x_get_channels - gets the number of RSS queues.
  2982. *
  2983. * @dev: net device
  2984. * @channels: returns the number of max / current queues
  2985. */
  2986. static void bnx2x_get_channels(struct net_device *dev,
  2987. struct ethtool_channels *channels)
  2988. {
  2989. struct bnx2x *bp = netdev_priv(dev);
  2990. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2991. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2992. }
  2993. /**
  2994. * bnx2x_change_num_queues - change the number of RSS queues.
  2995. *
  2996. * @bp: bnx2x private structure
  2997. *
  2998. * Re-configure interrupt mode to get the new number of MSI-X
  2999. * vectors and re-add NAPI objects.
  3000. */
  3001. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  3002. {
  3003. bnx2x_disable_msi(bp);
  3004. bp->num_ethernet_queues = num_rss;
  3005. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  3006. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  3007. bnx2x_set_int_mode(bp);
  3008. }
  3009. /**
  3010. * bnx2x_set_channels - sets the number of RSS queues.
  3011. *
  3012. * @dev: net device
  3013. * @channels: includes the number of queues requested
  3014. */
  3015. static int bnx2x_set_channels(struct net_device *dev,
  3016. struct ethtool_channels *channels)
  3017. {
  3018. struct bnx2x *bp = netdev_priv(dev);
  3019. DP(BNX2X_MSG_ETHTOOL,
  3020. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  3021. channels->rx_count, channels->tx_count, channels->other_count,
  3022. channels->combined_count);
  3023. if (pci_num_vf(bp->pdev)) {
  3024. DP(BNX2X_MSG_IOV, "VFs are enabled, can not set channels\n");
  3025. return -EPERM;
  3026. }
  3027. /* We don't support separate rx / tx channels.
  3028. * We don't allow setting 'other' channels.
  3029. */
  3030. if (channels->rx_count || channels->tx_count || channels->other_count
  3031. || (channels->combined_count == 0) ||
  3032. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  3033. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  3034. return -EINVAL;
  3035. }
  3036. /* Check if there was a change in the active parameters */
  3037. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  3038. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  3039. return 0;
  3040. }
  3041. /* Set the requested number of queues in bp context.
  3042. * Note that the actual number of queues created during load may be
  3043. * less than requested if memory is low.
  3044. */
  3045. if (unlikely(!netif_running(dev))) {
  3046. bnx2x_change_num_queues(bp, channels->combined_count);
  3047. return 0;
  3048. }
  3049. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  3050. bnx2x_change_num_queues(bp, channels->combined_count);
  3051. return bnx2x_nic_load(bp, LOAD_NORMAL);
  3052. }
  3053. static int bnx2x_get_ts_info(struct net_device *dev,
  3054. struct ethtool_ts_info *info)
  3055. {
  3056. struct bnx2x *bp = netdev_priv(dev);
  3057. if (bp->flags & PTP_SUPPORTED) {
  3058. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  3059. SOF_TIMESTAMPING_RX_SOFTWARE |
  3060. SOF_TIMESTAMPING_SOFTWARE |
  3061. SOF_TIMESTAMPING_TX_HARDWARE |
  3062. SOF_TIMESTAMPING_RX_HARDWARE |
  3063. SOF_TIMESTAMPING_RAW_HARDWARE;
  3064. if (bp->ptp_clock)
  3065. info->phc_index = ptp_clock_index(bp->ptp_clock);
  3066. else
  3067. info->phc_index = -1;
  3068. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  3069. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  3070. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
  3071. (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
  3072. info->tx_types = (1 << HWTSTAMP_TX_OFF)|(1 << HWTSTAMP_TX_ON);
  3073. return 0;
  3074. }
  3075. return ethtool_op_get_ts_info(dev, info);
  3076. }
  3077. static const struct ethtool_ops bnx2x_ethtool_ops = {
  3078. .get_drvinfo = bnx2x_get_drvinfo,
  3079. .get_regs_len = bnx2x_get_regs_len,
  3080. .get_regs = bnx2x_get_regs,
  3081. .get_dump_flag = bnx2x_get_dump_flag,
  3082. .get_dump_data = bnx2x_get_dump_data,
  3083. .set_dump = bnx2x_set_dump,
  3084. .get_wol = bnx2x_get_wol,
  3085. .set_wol = bnx2x_set_wol,
  3086. .get_msglevel = bnx2x_get_msglevel,
  3087. .set_msglevel = bnx2x_set_msglevel,
  3088. .nway_reset = bnx2x_nway_reset,
  3089. .get_link = bnx2x_get_link,
  3090. .get_eeprom_len = bnx2x_get_eeprom_len,
  3091. .get_eeprom = bnx2x_get_eeprom,
  3092. .set_eeprom = bnx2x_set_eeprom,
  3093. .get_coalesce = bnx2x_get_coalesce,
  3094. .set_coalesce = bnx2x_set_coalesce,
  3095. .get_ringparam = bnx2x_get_ringparam,
  3096. .set_ringparam = bnx2x_set_ringparam,
  3097. .get_pauseparam = bnx2x_get_pauseparam,
  3098. .set_pauseparam = bnx2x_set_pauseparam,
  3099. .self_test = bnx2x_self_test,
  3100. .get_sset_count = bnx2x_get_sset_count,
  3101. .get_priv_flags = bnx2x_get_private_flags,
  3102. .get_strings = bnx2x_get_strings,
  3103. .set_phys_id = bnx2x_set_phys_id,
  3104. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  3105. .get_rxnfc = bnx2x_get_rxnfc,
  3106. .set_rxnfc = bnx2x_set_rxnfc,
  3107. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  3108. .get_rxfh = bnx2x_get_rxfh,
  3109. .set_rxfh = bnx2x_set_rxfh,
  3110. .get_channels = bnx2x_get_channels,
  3111. .set_channels = bnx2x_set_channels,
  3112. .get_module_info = bnx2x_get_module_info,
  3113. .get_module_eeprom = bnx2x_get_module_eeprom,
  3114. .get_eee = bnx2x_get_eee,
  3115. .set_eee = bnx2x_set_eee,
  3116. .get_ts_info = bnx2x_get_ts_info,
  3117. .get_link_ksettings = bnx2x_get_link_ksettings,
  3118. .set_link_ksettings = bnx2x_set_link_ksettings,
  3119. };
  3120. static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
  3121. .get_drvinfo = bnx2x_get_drvinfo,
  3122. .get_msglevel = bnx2x_get_msglevel,
  3123. .set_msglevel = bnx2x_set_msglevel,
  3124. .get_link = bnx2x_get_link,
  3125. .get_coalesce = bnx2x_get_coalesce,
  3126. .get_ringparam = bnx2x_get_ringparam,
  3127. .set_ringparam = bnx2x_set_ringparam,
  3128. .get_sset_count = bnx2x_get_sset_count,
  3129. .get_strings = bnx2x_get_strings,
  3130. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  3131. .get_rxnfc = bnx2x_get_rxnfc,
  3132. .set_rxnfc = bnx2x_set_rxnfc,
  3133. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  3134. .get_rxfh = bnx2x_get_rxfh,
  3135. .set_rxfh = bnx2x_set_rxfh,
  3136. .get_channels = bnx2x_get_channels,
  3137. .set_channels = bnx2x_set_channels,
  3138. .get_link_ksettings = bnx2x_get_vf_link_ksettings,
  3139. };
  3140. void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
  3141. {
  3142. netdev->ethtool_ops = (IS_PF(bp)) ?
  3143. &bnx2x_ethtool_ops : &bnx2x_vf_ethtool_ops;
  3144. }