bcmsysport.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/dsa.h>
  24. #include <net/ip.h>
  25. #include <net/ipv6.h>
  26. #include "bcmsysport.h"
  27. /* I/O accessors register helpers */
  28. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  29. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  30. { \
  31. u32 reg = __raw_readl(priv->base + offset + off); \
  32. return reg; \
  33. } \
  34. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  35. u32 val, u32 off) \
  36. { \
  37. __raw_writel(val, priv->base + offset + off); \
  38. } \
  39. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  48. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  49. /* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
  50. * same layout, except it has been moved by 4 bytes up, *sigh*
  51. */
  52. static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
  53. {
  54. if (priv->is_lite && off >= RDMA_STATUS)
  55. off += 4;
  56. return __raw_readl(priv->base + SYS_PORT_RDMA_OFFSET + off);
  57. }
  58. static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
  59. {
  60. if (priv->is_lite && off >= RDMA_STATUS)
  61. off += 4;
  62. __raw_writel(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
  63. }
  64. static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
  65. {
  66. if (!priv->is_lite) {
  67. return BIT(bit);
  68. } else {
  69. if (bit >= ACB_ALGO)
  70. return BIT(bit + 1);
  71. else
  72. return BIT(bit);
  73. }
  74. }
  75. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  76. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  77. */
  78. #define BCM_SYSPORT_INTR_L2(which) \
  79. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  80. u32 mask) \
  81. { \
  82. priv->irq##which##_mask &= ~(mask); \
  83. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  84. } \
  85. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  86. u32 mask) \
  87. { \
  88. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  89. priv->irq##which##_mask |= (mask); \
  90. } \
  91. BCM_SYSPORT_INTR_L2(0)
  92. BCM_SYSPORT_INTR_L2(1)
  93. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  94. * nanoseconds), so keep the check for 64-bits explicit here to save
  95. * one register write per-packet on 32-bits platforms.
  96. */
  97. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  98. void __iomem *d,
  99. dma_addr_t addr)
  100. {
  101. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  102. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  103. d + DESC_ADDR_HI_STATUS_LEN);
  104. #endif
  105. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  106. }
  107. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  108. struct dma_desc *desc,
  109. unsigned int port)
  110. {
  111. /* Ports are latched, so write upper address first */
  112. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  113. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  114. }
  115. /* Ethtool operations */
  116. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  117. netdev_features_t wanted)
  118. {
  119. struct bcm_sysport_priv *priv = netdev_priv(dev);
  120. u32 reg;
  121. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  122. reg = rxchk_readl(priv, RXCHK_CONTROL);
  123. if (priv->rx_chk_en)
  124. reg |= RXCHK_EN;
  125. else
  126. reg &= ~RXCHK_EN;
  127. /* If UniMAC forwards CRC, we need to skip over it to get
  128. * a valid CHK bit to be set in the per-packet status word
  129. */
  130. if (priv->rx_chk_en && priv->crc_fwd)
  131. reg |= RXCHK_SKIP_FCS;
  132. else
  133. reg &= ~RXCHK_SKIP_FCS;
  134. /* If Broadcom tags are enabled (e.g: using a switch), make
  135. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  136. * tag after the Ethernet MAC Source Address.
  137. */
  138. if (netdev_uses_dsa(dev))
  139. reg |= RXCHK_BRCM_TAG_EN;
  140. else
  141. reg &= ~RXCHK_BRCM_TAG_EN;
  142. rxchk_writel(priv, reg, RXCHK_CONTROL);
  143. return 0;
  144. }
  145. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  146. netdev_features_t wanted)
  147. {
  148. struct bcm_sysport_priv *priv = netdev_priv(dev);
  149. u32 reg;
  150. /* Hardware transmit checksum requires us to enable the Transmit status
  151. * block prepended to the packet contents
  152. */
  153. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  154. reg = tdma_readl(priv, TDMA_CONTROL);
  155. if (priv->tsb_en)
  156. reg |= tdma_control_bit(priv, TSB_EN);
  157. else
  158. reg &= ~tdma_control_bit(priv, TSB_EN);
  159. tdma_writel(priv, reg, TDMA_CONTROL);
  160. return 0;
  161. }
  162. static int bcm_sysport_set_features(struct net_device *dev,
  163. netdev_features_t features)
  164. {
  165. netdev_features_t changed = features ^ dev->features;
  166. netdev_features_t wanted = dev->wanted_features;
  167. int ret = 0;
  168. if (changed & NETIF_F_RXCSUM)
  169. ret = bcm_sysport_set_rx_csum(dev, wanted);
  170. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  171. ret = bcm_sysport_set_tx_csum(dev, wanted);
  172. return ret;
  173. }
  174. /* Hardware counters must be kept in sync because the order/offset
  175. * is important here (order in structure declaration = order in hardware)
  176. */
  177. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  178. /* general stats */
  179. STAT_NETDEV(rx_packets),
  180. STAT_NETDEV(tx_packets),
  181. STAT_NETDEV(rx_bytes),
  182. STAT_NETDEV(tx_bytes),
  183. STAT_NETDEV(rx_errors),
  184. STAT_NETDEV(tx_errors),
  185. STAT_NETDEV(rx_dropped),
  186. STAT_NETDEV(tx_dropped),
  187. STAT_NETDEV(multicast),
  188. /* UniMAC RSV counters */
  189. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  190. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  191. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  192. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  193. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  194. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  195. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  196. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  197. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  198. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  199. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  200. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  201. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  202. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  203. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  204. STAT_MIB_RX("rx_control", mib.rx.cf),
  205. STAT_MIB_RX("rx_pause", mib.rx.pf),
  206. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  207. STAT_MIB_RX("rx_align", mib.rx.aln),
  208. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  209. STAT_MIB_RX("rx_code", mib.rx.cde),
  210. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  211. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  212. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  213. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  214. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  215. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  216. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  217. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  218. /* UniMAC TSV counters */
  219. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  220. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  221. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  222. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  223. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  224. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  225. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  226. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  227. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  228. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  229. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  230. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  231. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  232. STAT_MIB_TX("tx_pause", mib.tx.pf),
  233. STAT_MIB_TX("tx_control", mib.tx.cf),
  234. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  235. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  236. STAT_MIB_TX("tx_defer", mib.tx.drf),
  237. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  238. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  239. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  240. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  241. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  242. STAT_MIB_TX("tx_frags", mib.tx.frg),
  243. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  244. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  245. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  246. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  247. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  248. /* UniMAC RUNT counters */
  249. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  250. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  251. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  252. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  253. /* RXCHK misc statistics */
  254. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  255. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  256. RXCHK_OTHER_DISC_CNTR),
  257. /* RBUF misc statistics */
  258. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  259. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  260. STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  261. STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
  262. STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
  263. /* Per TX-queue statistics are dynamically appended */
  264. };
  265. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  266. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  267. struct ethtool_drvinfo *info)
  268. {
  269. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  270. strlcpy(info->version, "0.1", sizeof(info->version));
  271. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  272. }
  273. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  274. {
  275. struct bcm_sysport_priv *priv = netdev_priv(dev);
  276. return priv->msg_enable;
  277. }
  278. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  279. {
  280. struct bcm_sysport_priv *priv = netdev_priv(dev);
  281. priv->msg_enable = enable;
  282. }
  283. static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
  284. {
  285. switch (type) {
  286. case BCM_SYSPORT_STAT_NETDEV:
  287. case BCM_SYSPORT_STAT_RXCHK:
  288. case BCM_SYSPORT_STAT_RBUF:
  289. case BCM_SYSPORT_STAT_SOFT:
  290. return true;
  291. default:
  292. return false;
  293. }
  294. }
  295. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  296. {
  297. struct bcm_sysport_priv *priv = netdev_priv(dev);
  298. const struct bcm_sysport_stats *s;
  299. unsigned int i, j;
  300. switch (string_set) {
  301. case ETH_SS_STATS:
  302. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  303. s = &bcm_sysport_gstrings_stats[i];
  304. if (priv->is_lite &&
  305. !bcm_sysport_lite_stat_valid(s->type))
  306. continue;
  307. j++;
  308. }
  309. /* Include per-queue statistics */
  310. return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
  311. default:
  312. return -EOPNOTSUPP;
  313. }
  314. }
  315. static void bcm_sysport_get_strings(struct net_device *dev,
  316. u32 stringset, u8 *data)
  317. {
  318. struct bcm_sysport_priv *priv = netdev_priv(dev);
  319. const struct bcm_sysport_stats *s;
  320. char buf[128];
  321. int i, j;
  322. switch (stringset) {
  323. case ETH_SS_STATS:
  324. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  325. s = &bcm_sysport_gstrings_stats[i];
  326. if (priv->is_lite &&
  327. !bcm_sysport_lite_stat_valid(s->type))
  328. continue;
  329. memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
  330. ETH_GSTRING_LEN);
  331. j++;
  332. }
  333. for (i = 0; i < dev->num_tx_queues; i++) {
  334. snprintf(buf, sizeof(buf), "txq%d_packets", i);
  335. memcpy(data + j * ETH_GSTRING_LEN, buf,
  336. ETH_GSTRING_LEN);
  337. j++;
  338. snprintf(buf, sizeof(buf), "txq%d_bytes", i);
  339. memcpy(data + j * ETH_GSTRING_LEN, buf,
  340. ETH_GSTRING_LEN);
  341. j++;
  342. }
  343. break;
  344. default:
  345. break;
  346. }
  347. }
  348. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  349. {
  350. int i, j = 0;
  351. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  352. const struct bcm_sysport_stats *s;
  353. u8 offset = 0;
  354. u32 val = 0;
  355. char *p;
  356. s = &bcm_sysport_gstrings_stats[i];
  357. switch (s->type) {
  358. case BCM_SYSPORT_STAT_NETDEV:
  359. case BCM_SYSPORT_STAT_SOFT:
  360. continue;
  361. case BCM_SYSPORT_STAT_MIB_RX:
  362. case BCM_SYSPORT_STAT_MIB_TX:
  363. case BCM_SYSPORT_STAT_RUNT:
  364. if (priv->is_lite)
  365. continue;
  366. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  367. offset = UMAC_MIB_STAT_OFFSET;
  368. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  369. break;
  370. case BCM_SYSPORT_STAT_RXCHK:
  371. val = rxchk_readl(priv, s->reg_offset);
  372. if (val == ~0)
  373. rxchk_writel(priv, 0, s->reg_offset);
  374. break;
  375. case BCM_SYSPORT_STAT_RBUF:
  376. val = rbuf_readl(priv, s->reg_offset);
  377. if (val == ~0)
  378. rbuf_writel(priv, 0, s->reg_offset);
  379. break;
  380. }
  381. j += s->stat_sizeof;
  382. p = (char *)priv + s->stat_offset;
  383. *(u32 *)p = val;
  384. }
  385. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  386. }
  387. static void bcm_sysport_get_stats(struct net_device *dev,
  388. struct ethtool_stats *stats, u64 *data)
  389. {
  390. struct bcm_sysport_priv *priv = netdev_priv(dev);
  391. struct bcm_sysport_tx_ring *ring;
  392. int i, j;
  393. if (netif_running(dev))
  394. bcm_sysport_update_mib_counters(priv);
  395. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  396. const struct bcm_sysport_stats *s;
  397. char *p;
  398. s = &bcm_sysport_gstrings_stats[i];
  399. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  400. p = (char *)&dev->stats;
  401. else
  402. p = (char *)priv;
  403. p += s->stat_offset;
  404. data[j] = *(unsigned long *)p;
  405. j++;
  406. }
  407. /* For SYSTEMPORT Lite since we have holes in our statistics, j would
  408. * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it
  409. * needs to point to how many total statistics we have minus the
  410. * number of per TX queue statistics
  411. */
  412. j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) -
  413. dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
  414. for (i = 0; i < dev->num_tx_queues; i++) {
  415. ring = &priv->tx_rings[i];
  416. data[j] = ring->packets;
  417. j++;
  418. data[j] = ring->bytes;
  419. j++;
  420. }
  421. }
  422. static void bcm_sysport_get_wol(struct net_device *dev,
  423. struct ethtool_wolinfo *wol)
  424. {
  425. struct bcm_sysport_priv *priv = netdev_priv(dev);
  426. u32 reg;
  427. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  428. wol->wolopts = priv->wolopts;
  429. if (!(priv->wolopts & WAKE_MAGICSECURE))
  430. return;
  431. /* Return the programmed SecureOn password */
  432. reg = umac_readl(priv, UMAC_PSW_MS);
  433. put_unaligned_be16(reg, &wol->sopass[0]);
  434. reg = umac_readl(priv, UMAC_PSW_LS);
  435. put_unaligned_be32(reg, &wol->sopass[2]);
  436. }
  437. static int bcm_sysport_set_wol(struct net_device *dev,
  438. struct ethtool_wolinfo *wol)
  439. {
  440. struct bcm_sysport_priv *priv = netdev_priv(dev);
  441. struct device *kdev = &priv->pdev->dev;
  442. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  443. if (!device_can_wakeup(kdev))
  444. return -ENOTSUPP;
  445. if (wol->wolopts & ~supported)
  446. return -EINVAL;
  447. /* Program the SecureOn password */
  448. if (wol->wolopts & WAKE_MAGICSECURE) {
  449. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  450. UMAC_PSW_MS);
  451. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  452. UMAC_PSW_LS);
  453. }
  454. /* Flag the device and relevant IRQ as wakeup capable */
  455. if (wol->wolopts) {
  456. device_set_wakeup_enable(kdev, 1);
  457. if (priv->wol_irq_disabled)
  458. enable_irq_wake(priv->wol_irq);
  459. priv->wol_irq_disabled = 0;
  460. } else {
  461. device_set_wakeup_enable(kdev, 0);
  462. /* Avoid unbalanced disable_irq_wake calls */
  463. if (!priv->wol_irq_disabled)
  464. disable_irq_wake(priv->wol_irq);
  465. priv->wol_irq_disabled = 1;
  466. }
  467. priv->wolopts = wol->wolopts;
  468. return 0;
  469. }
  470. static int bcm_sysport_get_coalesce(struct net_device *dev,
  471. struct ethtool_coalesce *ec)
  472. {
  473. struct bcm_sysport_priv *priv = netdev_priv(dev);
  474. u32 reg;
  475. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
  476. ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
  477. ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
  478. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  479. ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
  480. ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
  481. return 0;
  482. }
  483. static int bcm_sysport_set_coalesce(struct net_device *dev,
  484. struct ethtool_coalesce *ec)
  485. {
  486. struct bcm_sysport_priv *priv = netdev_priv(dev);
  487. unsigned int i;
  488. u32 reg;
  489. /* Base system clock is 125Mhz, DMA timeout is this reference clock
  490. * divided by 1024, which yield roughly 8.192 us, our maximum value has
  491. * to fit in the RING_TIMEOUT_MASK (16 bits).
  492. */
  493. if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
  494. ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
  495. ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
  496. ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
  497. return -EINVAL;
  498. if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
  499. (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
  500. return -EINVAL;
  501. for (i = 0; i < dev->num_tx_queues; i++) {
  502. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
  503. reg &= ~(RING_INTR_THRESH_MASK |
  504. RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
  505. reg |= ec->tx_max_coalesced_frames;
  506. reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
  507. RING_TIMEOUT_SHIFT;
  508. tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
  509. }
  510. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  511. reg &= ~(RDMA_INTR_THRESH_MASK |
  512. RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
  513. reg |= ec->rx_max_coalesced_frames;
  514. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
  515. RDMA_TIMEOUT_SHIFT;
  516. rdma_writel(priv, reg, RDMA_MBDONE_INTR);
  517. return 0;
  518. }
  519. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  520. {
  521. dev_kfree_skb_any(cb->skb);
  522. cb->skb = NULL;
  523. dma_unmap_addr_set(cb, dma_addr, 0);
  524. }
  525. static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  526. struct bcm_sysport_cb *cb)
  527. {
  528. struct device *kdev = &priv->pdev->dev;
  529. struct net_device *ndev = priv->netdev;
  530. struct sk_buff *skb, *rx_skb;
  531. dma_addr_t mapping;
  532. /* Allocate a new SKB for a new packet */
  533. skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  534. if (!skb) {
  535. priv->mib.alloc_rx_buff_failed++;
  536. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  537. return NULL;
  538. }
  539. mapping = dma_map_single(kdev, skb->data,
  540. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  541. if (dma_mapping_error(kdev, mapping)) {
  542. priv->mib.rx_dma_failed++;
  543. dev_kfree_skb_any(skb);
  544. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  545. return NULL;
  546. }
  547. /* Grab the current SKB on the ring */
  548. rx_skb = cb->skb;
  549. if (likely(rx_skb))
  550. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  551. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  552. /* Put the new SKB on the ring */
  553. cb->skb = skb;
  554. dma_unmap_addr_set(cb, dma_addr, mapping);
  555. dma_desc_set_addr(priv, cb->bd_addr, mapping);
  556. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  557. /* Return the current SKB to the caller */
  558. return rx_skb;
  559. }
  560. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  561. {
  562. struct bcm_sysport_cb *cb;
  563. struct sk_buff *skb;
  564. unsigned int i;
  565. for (i = 0; i < priv->num_rx_bds; i++) {
  566. cb = &priv->rx_cbs[i];
  567. skb = bcm_sysport_rx_refill(priv, cb);
  568. if (skb)
  569. dev_kfree_skb(skb);
  570. if (!cb->skb)
  571. return -ENOMEM;
  572. }
  573. return 0;
  574. }
  575. /* Poll the hardware for up to budget packets to process */
  576. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  577. unsigned int budget)
  578. {
  579. struct net_device *ndev = priv->netdev;
  580. unsigned int processed = 0, to_process;
  581. struct bcm_sysport_cb *cb;
  582. struct sk_buff *skb;
  583. unsigned int p_index;
  584. u16 len, status;
  585. struct bcm_rsb *rsb;
  586. /* Clear status before servicing to reduce spurious interrupts */
  587. intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR);
  588. /* Determine how much we should process since last call, SYSTEMPORT Lite
  589. * groups the producer and consumer indexes into the same 32-bit
  590. * which we access using RDMA_CONS_INDEX
  591. */
  592. if (!priv->is_lite)
  593. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  594. else
  595. p_index = rdma_readl(priv, RDMA_CONS_INDEX);
  596. p_index &= RDMA_PROD_INDEX_MASK;
  597. to_process = (p_index - priv->rx_c_index) & RDMA_CONS_INDEX_MASK;
  598. netif_dbg(priv, rx_status, ndev,
  599. "p_index=%d rx_c_index=%d to_process=%d\n",
  600. p_index, priv->rx_c_index, to_process);
  601. while ((processed < to_process) && (processed < budget)) {
  602. cb = &priv->rx_cbs[priv->rx_read_ptr];
  603. skb = bcm_sysport_rx_refill(priv, cb);
  604. /* We do not have a backing SKB, so we do not a corresponding
  605. * DMA mapping for this incoming packet since
  606. * bcm_sysport_rx_refill always either has both skb and mapping
  607. * or none.
  608. */
  609. if (unlikely(!skb)) {
  610. netif_err(priv, rx_err, ndev, "out of memory!\n");
  611. ndev->stats.rx_dropped++;
  612. ndev->stats.rx_errors++;
  613. goto next;
  614. }
  615. /* Extract the Receive Status Block prepended */
  616. rsb = (struct bcm_rsb *)skb->data;
  617. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  618. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  619. DESC_STATUS_MASK;
  620. netif_dbg(priv, rx_status, ndev,
  621. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  622. p_index, priv->rx_c_index, priv->rx_read_ptr,
  623. len, status);
  624. if (unlikely(len > RX_BUF_LENGTH)) {
  625. netif_err(priv, rx_status, ndev, "oversized packet\n");
  626. ndev->stats.rx_length_errors++;
  627. ndev->stats.rx_errors++;
  628. dev_kfree_skb_any(skb);
  629. goto next;
  630. }
  631. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  632. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  633. ndev->stats.rx_dropped++;
  634. ndev->stats.rx_errors++;
  635. dev_kfree_skb_any(skb);
  636. goto next;
  637. }
  638. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  639. netif_err(priv, rx_err, ndev, "error packet\n");
  640. if (status & RX_STATUS_OVFLOW)
  641. ndev->stats.rx_over_errors++;
  642. ndev->stats.rx_dropped++;
  643. ndev->stats.rx_errors++;
  644. dev_kfree_skb_any(skb);
  645. goto next;
  646. }
  647. skb_put(skb, len);
  648. /* Hardware validated our checksum */
  649. if (likely(status & DESC_L4_CSUM))
  650. skb->ip_summed = CHECKSUM_UNNECESSARY;
  651. /* Hardware pre-pends packets with 2bytes before Ethernet
  652. * header plus we have the Receive Status Block, strip off all
  653. * of this from the SKB.
  654. */
  655. skb_pull(skb, sizeof(*rsb) + 2);
  656. len -= (sizeof(*rsb) + 2);
  657. /* UniMAC may forward CRC */
  658. if (priv->crc_fwd) {
  659. skb_trim(skb, len - ETH_FCS_LEN);
  660. len -= ETH_FCS_LEN;
  661. }
  662. skb->protocol = eth_type_trans(skb, ndev);
  663. ndev->stats.rx_packets++;
  664. ndev->stats.rx_bytes += len;
  665. napi_gro_receive(&priv->napi, skb);
  666. next:
  667. processed++;
  668. priv->rx_read_ptr++;
  669. if (priv->rx_read_ptr == priv->num_rx_bds)
  670. priv->rx_read_ptr = 0;
  671. }
  672. return processed;
  673. }
  674. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring,
  675. struct bcm_sysport_cb *cb,
  676. unsigned int *bytes_compl,
  677. unsigned int *pkts_compl)
  678. {
  679. struct bcm_sysport_priv *priv = ring->priv;
  680. struct device *kdev = &priv->pdev->dev;
  681. if (cb->skb) {
  682. ring->bytes += cb->skb->len;
  683. *bytes_compl += cb->skb->len;
  684. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  685. dma_unmap_len(cb, dma_len),
  686. DMA_TO_DEVICE);
  687. ring->packets++;
  688. (*pkts_compl)++;
  689. bcm_sysport_free_cb(cb);
  690. /* SKB fragment */
  691. } else if (dma_unmap_addr(cb, dma_addr)) {
  692. ring->bytes += dma_unmap_len(cb, dma_len);
  693. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  694. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  695. dma_unmap_addr_set(cb, dma_addr, 0);
  696. }
  697. }
  698. /* Reclaim queued SKBs for transmission completion, lockless version */
  699. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  700. struct bcm_sysport_tx_ring *ring)
  701. {
  702. struct net_device *ndev = priv->netdev;
  703. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  704. unsigned int pkts_compl = 0, bytes_compl = 0;
  705. struct bcm_sysport_cb *cb;
  706. u32 hw_ind;
  707. /* Clear status before servicing to reduce spurious interrupts */
  708. if (!ring->priv->is_lite)
  709. intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR);
  710. else
  711. intrl2_0_writel(ring->priv, BIT(ring->index +
  712. INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR);
  713. /* Compute how many descriptors have been processed since last call */
  714. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  715. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  716. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  717. last_c_index = ring->c_index;
  718. num_tx_cbs = ring->size;
  719. c_index &= (num_tx_cbs - 1);
  720. if (c_index >= last_c_index)
  721. last_tx_cn = c_index - last_c_index;
  722. else
  723. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  724. netif_dbg(priv, tx_done, ndev,
  725. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  726. ring->index, c_index, last_tx_cn, last_c_index);
  727. while (last_tx_cn-- > 0) {
  728. cb = ring->cbs + last_c_index;
  729. bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl);
  730. ring->desc_count++;
  731. last_c_index++;
  732. last_c_index &= (num_tx_cbs - 1);
  733. }
  734. ring->c_index = c_index;
  735. netif_dbg(priv, tx_done, ndev,
  736. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  737. ring->index, ring->c_index, pkts_compl, bytes_compl);
  738. return pkts_compl;
  739. }
  740. /* Locked version of the per-ring TX reclaim routine */
  741. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  742. struct bcm_sysport_tx_ring *ring)
  743. {
  744. struct netdev_queue *txq;
  745. unsigned int released;
  746. unsigned long flags;
  747. txq = netdev_get_tx_queue(priv->netdev, ring->index);
  748. spin_lock_irqsave(&ring->lock, flags);
  749. released = __bcm_sysport_tx_reclaim(priv, ring);
  750. if (released)
  751. netif_tx_wake_queue(txq);
  752. spin_unlock_irqrestore(&ring->lock, flags);
  753. return released;
  754. }
  755. /* Locked version of the per-ring TX reclaim, but does not wake the queue */
  756. static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
  757. struct bcm_sysport_tx_ring *ring)
  758. {
  759. unsigned long flags;
  760. spin_lock_irqsave(&ring->lock, flags);
  761. __bcm_sysport_tx_reclaim(priv, ring);
  762. spin_unlock_irqrestore(&ring->lock, flags);
  763. }
  764. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  765. {
  766. struct bcm_sysport_tx_ring *ring =
  767. container_of(napi, struct bcm_sysport_tx_ring, napi);
  768. unsigned int work_done = 0;
  769. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  770. if (work_done == 0) {
  771. napi_complete(napi);
  772. /* re-enable TX interrupt */
  773. if (!ring->priv->is_lite)
  774. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  775. else
  776. intrl2_0_mask_clear(ring->priv, BIT(ring->index +
  777. INTRL2_0_TDMA_MBDONE_SHIFT));
  778. return 0;
  779. }
  780. return budget;
  781. }
  782. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  783. {
  784. unsigned int q;
  785. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  786. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  787. }
  788. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  789. {
  790. struct bcm_sysport_priv *priv =
  791. container_of(napi, struct bcm_sysport_priv, napi);
  792. unsigned int work_done = 0;
  793. work_done = bcm_sysport_desc_rx(priv, budget);
  794. priv->rx_c_index += work_done;
  795. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  796. /* SYSTEMPORT Lite groups the producer/consumer index, producer is
  797. * maintained by HW, but writes to it will be ignore while RDMA
  798. * is active
  799. */
  800. if (!priv->is_lite)
  801. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  802. else
  803. rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
  804. if (work_done < budget) {
  805. napi_complete_done(napi, work_done);
  806. /* re-enable RX interrupts */
  807. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  808. }
  809. return work_done;
  810. }
  811. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  812. {
  813. u32 reg;
  814. /* Stop monitoring MPD interrupt */
  815. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  816. /* Clear the MagicPacket detection logic */
  817. reg = umac_readl(priv, UMAC_MPD_CTRL);
  818. reg &= ~MPD_EN;
  819. umac_writel(priv, reg, UMAC_MPD_CTRL);
  820. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  821. }
  822. /* RX and misc interrupt routine */
  823. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  824. {
  825. struct net_device *dev = dev_id;
  826. struct bcm_sysport_priv *priv = netdev_priv(dev);
  827. struct bcm_sysport_tx_ring *txr;
  828. unsigned int ring, ring_bit;
  829. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  830. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  831. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  832. if (unlikely(priv->irq0_stat == 0)) {
  833. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  834. return IRQ_NONE;
  835. }
  836. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  837. if (likely(napi_schedule_prep(&priv->napi))) {
  838. /* disable RX interrupts */
  839. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  840. __napi_schedule_irqoff(&priv->napi);
  841. }
  842. }
  843. /* TX ring is full, perform a full reclaim since we do not know
  844. * which one would trigger this interrupt
  845. */
  846. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  847. bcm_sysport_tx_reclaim_all(priv);
  848. if (priv->irq0_stat & INTRL2_0_MPD) {
  849. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  850. bcm_sysport_resume_from_wol(priv);
  851. }
  852. if (!priv->is_lite)
  853. goto out;
  854. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  855. ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
  856. if (!(priv->irq0_stat & ring_bit))
  857. continue;
  858. txr = &priv->tx_rings[ring];
  859. if (likely(napi_schedule_prep(&txr->napi))) {
  860. intrl2_0_mask_set(priv, ring_bit);
  861. __napi_schedule(&txr->napi);
  862. }
  863. }
  864. out:
  865. return IRQ_HANDLED;
  866. }
  867. /* TX interrupt service routine */
  868. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  869. {
  870. struct net_device *dev = dev_id;
  871. struct bcm_sysport_priv *priv = netdev_priv(dev);
  872. struct bcm_sysport_tx_ring *txr;
  873. unsigned int ring;
  874. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  875. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  876. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  877. if (unlikely(priv->irq1_stat == 0)) {
  878. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  879. return IRQ_NONE;
  880. }
  881. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  882. if (!(priv->irq1_stat & BIT(ring)))
  883. continue;
  884. txr = &priv->tx_rings[ring];
  885. if (likely(napi_schedule_prep(&txr->napi))) {
  886. intrl2_1_mask_set(priv, BIT(ring));
  887. __napi_schedule_irqoff(&txr->napi);
  888. }
  889. }
  890. return IRQ_HANDLED;
  891. }
  892. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  893. {
  894. struct bcm_sysport_priv *priv = dev_id;
  895. pm_wakeup_event(&priv->pdev->dev, 0);
  896. return IRQ_HANDLED;
  897. }
  898. #ifdef CONFIG_NET_POLL_CONTROLLER
  899. static void bcm_sysport_poll_controller(struct net_device *dev)
  900. {
  901. struct bcm_sysport_priv *priv = netdev_priv(dev);
  902. disable_irq(priv->irq0);
  903. bcm_sysport_rx_isr(priv->irq0, priv);
  904. enable_irq(priv->irq0);
  905. if (!priv->is_lite) {
  906. disable_irq(priv->irq1);
  907. bcm_sysport_tx_isr(priv->irq1, priv);
  908. enable_irq(priv->irq1);
  909. }
  910. }
  911. #endif
  912. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  913. struct net_device *dev)
  914. {
  915. struct sk_buff *nskb;
  916. struct bcm_tsb *tsb;
  917. u32 csum_info;
  918. u8 ip_proto;
  919. u16 csum_start;
  920. u16 ip_ver;
  921. /* Re-allocate SKB if needed */
  922. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  923. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  924. dev_kfree_skb(skb);
  925. if (!nskb) {
  926. dev->stats.tx_errors++;
  927. dev->stats.tx_dropped++;
  928. return NULL;
  929. }
  930. skb = nskb;
  931. }
  932. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  933. /* Zero-out TSB by default */
  934. memset(tsb, 0, sizeof(*tsb));
  935. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  936. ip_ver = htons(skb->protocol);
  937. switch (ip_ver) {
  938. case ETH_P_IP:
  939. ip_proto = ip_hdr(skb)->protocol;
  940. break;
  941. case ETH_P_IPV6:
  942. ip_proto = ipv6_hdr(skb)->nexthdr;
  943. break;
  944. default:
  945. return skb;
  946. }
  947. /* Get the checksum offset and the L4 (transport) offset */
  948. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  949. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  950. csum_info |= (csum_start << L4_PTR_SHIFT);
  951. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  952. csum_info |= L4_LENGTH_VALID;
  953. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  954. csum_info |= L4_UDP;
  955. } else {
  956. csum_info = 0;
  957. }
  958. tsb->l4_ptr_dest_map = csum_info;
  959. }
  960. return skb;
  961. }
  962. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  963. struct net_device *dev)
  964. {
  965. struct bcm_sysport_priv *priv = netdev_priv(dev);
  966. struct device *kdev = &priv->pdev->dev;
  967. struct bcm_sysport_tx_ring *ring;
  968. struct bcm_sysport_cb *cb;
  969. struct netdev_queue *txq;
  970. struct dma_desc *desc;
  971. unsigned int skb_len;
  972. unsigned long flags;
  973. dma_addr_t mapping;
  974. u32 len_status;
  975. u16 queue;
  976. int ret;
  977. queue = skb_get_queue_mapping(skb);
  978. txq = netdev_get_tx_queue(dev, queue);
  979. ring = &priv->tx_rings[queue];
  980. /* lock against tx reclaim in BH context and TX ring full interrupt */
  981. spin_lock_irqsave(&ring->lock, flags);
  982. if (unlikely(ring->desc_count == 0)) {
  983. netif_tx_stop_queue(txq);
  984. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  985. ret = NETDEV_TX_BUSY;
  986. goto out;
  987. }
  988. /* The Ethernet switch we are interfaced with needs packets to be at
  989. * least 64 bytes (including FCS) otherwise they will be discarded when
  990. * they enter the switch port logic. When Broadcom tags are enabled, we
  991. * need to make sure that packets are at least 68 bytes
  992. * (including FCS and tag) because the length verification is done after
  993. * the Broadcom tag is stripped off the ingress packet.
  994. */
  995. if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  996. ret = NETDEV_TX_OK;
  997. goto out;
  998. }
  999. /* Insert TSB and checksum infos */
  1000. if (priv->tsb_en) {
  1001. skb = bcm_sysport_insert_tsb(skb, dev);
  1002. if (!skb) {
  1003. ret = NETDEV_TX_OK;
  1004. goto out;
  1005. }
  1006. }
  1007. skb_len = skb->len;
  1008. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  1009. if (dma_mapping_error(kdev, mapping)) {
  1010. priv->mib.tx_dma_failed++;
  1011. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  1012. skb->data, skb_len);
  1013. ret = NETDEV_TX_OK;
  1014. goto out;
  1015. }
  1016. /* Remember the SKB for future freeing */
  1017. cb = &ring->cbs[ring->curr_desc];
  1018. cb->skb = skb;
  1019. dma_unmap_addr_set(cb, dma_addr, mapping);
  1020. dma_unmap_len_set(cb, dma_len, skb_len);
  1021. /* Fetch a descriptor entry from our pool */
  1022. desc = ring->desc_cpu;
  1023. desc->addr_lo = lower_32_bits(mapping);
  1024. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  1025. len_status |= (skb_len << DESC_LEN_SHIFT);
  1026. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  1027. DESC_STATUS_SHIFT;
  1028. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1029. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  1030. ring->curr_desc++;
  1031. if (ring->curr_desc == ring->size)
  1032. ring->curr_desc = 0;
  1033. ring->desc_count--;
  1034. /* Ensure write completion of the descriptor status/length
  1035. * in DRAM before the System Port WRITE_PORT register latches
  1036. * the value
  1037. */
  1038. wmb();
  1039. desc->addr_status_len = len_status;
  1040. wmb();
  1041. /* Write this descriptor address to the RING write port */
  1042. tdma_port_write_desc_addr(priv, desc, ring->index);
  1043. /* Check ring space and update SW control flow */
  1044. if (ring->desc_count == 0)
  1045. netif_tx_stop_queue(txq);
  1046. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  1047. ring->index, ring->desc_count, ring->curr_desc);
  1048. ret = NETDEV_TX_OK;
  1049. out:
  1050. spin_unlock_irqrestore(&ring->lock, flags);
  1051. return ret;
  1052. }
  1053. static void bcm_sysport_tx_timeout(struct net_device *dev)
  1054. {
  1055. netdev_warn(dev, "transmit timeout!\n");
  1056. netif_trans_update(dev);
  1057. dev->stats.tx_errors++;
  1058. netif_tx_wake_all_queues(dev);
  1059. }
  1060. /* phylib adjust link callback */
  1061. static void bcm_sysport_adj_link(struct net_device *dev)
  1062. {
  1063. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1064. struct phy_device *phydev = dev->phydev;
  1065. unsigned int changed = 0;
  1066. u32 cmd_bits = 0, reg;
  1067. if (priv->old_link != phydev->link) {
  1068. changed = 1;
  1069. priv->old_link = phydev->link;
  1070. }
  1071. if (priv->old_duplex != phydev->duplex) {
  1072. changed = 1;
  1073. priv->old_duplex = phydev->duplex;
  1074. }
  1075. if (priv->is_lite)
  1076. goto out;
  1077. switch (phydev->speed) {
  1078. case SPEED_2500:
  1079. cmd_bits = CMD_SPEED_2500;
  1080. break;
  1081. case SPEED_1000:
  1082. cmd_bits = CMD_SPEED_1000;
  1083. break;
  1084. case SPEED_100:
  1085. cmd_bits = CMD_SPEED_100;
  1086. break;
  1087. case SPEED_10:
  1088. cmd_bits = CMD_SPEED_10;
  1089. break;
  1090. default:
  1091. break;
  1092. }
  1093. cmd_bits <<= CMD_SPEED_SHIFT;
  1094. if (phydev->duplex == DUPLEX_HALF)
  1095. cmd_bits |= CMD_HD_EN;
  1096. if (priv->old_pause != phydev->pause) {
  1097. changed = 1;
  1098. priv->old_pause = phydev->pause;
  1099. }
  1100. if (!phydev->pause)
  1101. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  1102. if (!changed)
  1103. return;
  1104. if (phydev->link) {
  1105. reg = umac_readl(priv, UMAC_CMD);
  1106. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  1107. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  1108. CMD_TX_PAUSE_IGNORE);
  1109. reg |= cmd_bits;
  1110. umac_writel(priv, reg, UMAC_CMD);
  1111. }
  1112. out:
  1113. if (changed)
  1114. phy_print_status(phydev);
  1115. }
  1116. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  1117. unsigned int index)
  1118. {
  1119. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1120. struct device *kdev = &priv->pdev->dev;
  1121. size_t size;
  1122. void *p;
  1123. u32 reg;
  1124. /* Simple descriptors partitioning for now */
  1125. size = 256;
  1126. /* We just need one DMA descriptor which is DMA-able, since writing to
  1127. * the port will allocate a new descriptor in its internal linked-list
  1128. */
  1129. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  1130. GFP_KERNEL);
  1131. if (!p) {
  1132. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  1133. return -ENOMEM;
  1134. }
  1135. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  1136. if (!ring->cbs) {
  1137. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1138. return -ENOMEM;
  1139. }
  1140. /* Initialize SW view of the ring */
  1141. spin_lock_init(&ring->lock);
  1142. ring->priv = priv;
  1143. netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  1144. ring->index = index;
  1145. ring->size = size;
  1146. ring->alloc_size = ring->size;
  1147. ring->desc_cpu = p;
  1148. ring->desc_count = ring->size;
  1149. ring->curr_desc = 0;
  1150. /* Initialize HW ring */
  1151. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  1152. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  1153. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  1154. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  1155. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  1156. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  1157. /* Program the number of descriptors as MAX_THRESHOLD and half of
  1158. * its size for the hysteresis trigger
  1159. */
  1160. tdma_writel(priv, ring->size |
  1161. 1 << RING_HYST_THRESH_SHIFT,
  1162. TDMA_DESC_RING_MAX_HYST(index));
  1163. /* Enable the ring queue in the arbiter */
  1164. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  1165. reg |= (1 << index);
  1166. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  1167. napi_enable(&ring->napi);
  1168. netif_dbg(priv, hw, priv->netdev,
  1169. "TDMA cfg, size=%d, desc_cpu=%p\n",
  1170. ring->size, ring->desc_cpu);
  1171. return 0;
  1172. }
  1173. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  1174. unsigned int index)
  1175. {
  1176. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1177. struct device *kdev = &priv->pdev->dev;
  1178. u32 reg;
  1179. /* Caller should stop the TDMA engine */
  1180. reg = tdma_readl(priv, TDMA_STATUS);
  1181. if (!(reg & TDMA_DISABLED))
  1182. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  1183. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  1184. * fail, so by checking this pointer we know whether the TX ring was
  1185. * fully initialized or not.
  1186. */
  1187. if (!ring->cbs)
  1188. return;
  1189. napi_disable(&ring->napi);
  1190. netif_napi_del(&ring->napi);
  1191. bcm_sysport_tx_clean(priv, ring);
  1192. kfree(ring->cbs);
  1193. ring->cbs = NULL;
  1194. if (ring->desc_dma) {
  1195. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1196. ring->desc_cpu, ring->desc_dma);
  1197. ring->desc_dma = 0;
  1198. }
  1199. ring->size = 0;
  1200. ring->alloc_size = 0;
  1201. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1202. }
  1203. /* RDMA helper */
  1204. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1205. unsigned int enable)
  1206. {
  1207. unsigned int timeout = 1000;
  1208. u32 reg;
  1209. reg = rdma_readl(priv, RDMA_CONTROL);
  1210. if (enable)
  1211. reg |= RDMA_EN;
  1212. else
  1213. reg &= ~RDMA_EN;
  1214. rdma_writel(priv, reg, RDMA_CONTROL);
  1215. /* Poll for RMDA disabling completion */
  1216. do {
  1217. reg = rdma_readl(priv, RDMA_STATUS);
  1218. if (!!(reg & RDMA_DISABLED) == !enable)
  1219. return 0;
  1220. usleep_range(1000, 2000);
  1221. } while (timeout-- > 0);
  1222. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1223. return -ETIMEDOUT;
  1224. }
  1225. /* TDMA helper */
  1226. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1227. unsigned int enable)
  1228. {
  1229. unsigned int timeout = 1000;
  1230. u32 reg;
  1231. reg = tdma_readl(priv, TDMA_CONTROL);
  1232. if (enable)
  1233. reg |= tdma_control_bit(priv, TDMA_EN);
  1234. else
  1235. reg &= ~tdma_control_bit(priv, TDMA_EN);
  1236. tdma_writel(priv, reg, TDMA_CONTROL);
  1237. /* Poll for TMDA disabling completion */
  1238. do {
  1239. reg = tdma_readl(priv, TDMA_STATUS);
  1240. if (!!(reg & TDMA_DISABLED) == !enable)
  1241. return 0;
  1242. usleep_range(1000, 2000);
  1243. } while (timeout-- > 0);
  1244. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1245. return -ETIMEDOUT;
  1246. }
  1247. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1248. {
  1249. struct bcm_sysport_cb *cb;
  1250. u32 reg;
  1251. int ret;
  1252. int i;
  1253. /* Initialize SW view of the RX ring */
  1254. priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
  1255. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1256. priv->rx_c_index = 0;
  1257. priv->rx_read_ptr = 0;
  1258. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1259. GFP_KERNEL);
  1260. if (!priv->rx_cbs) {
  1261. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1262. return -ENOMEM;
  1263. }
  1264. for (i = 0; i < priv->num_rx_bds; i++) {
  1265. cb = priv->rx_cbs + i;
  1266. cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
  1267. }
  1268. ret = bcm_sysport_alloc_rx_bufs(priv);
  1269. if (ret) {
  1270. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1271. return ret;
  1272. }
  1273. /* Initialize HW, ensure RDMA is disabled */
  1274. reg = rdma_readl(priv, RDMA_STATUS);
  1275. if (!(reg & RDMA_DISABLED))
  1276. rdma_enable_set(priv, 0);
  1277. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1278. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1279. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1280. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1281. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1282. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1283. /* Operate the queue in ring mode */
  1284. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1285. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1286. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1287. rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
  1288. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1289. netif_dbg(priv, hw, priv->netdev,
  1290. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1291. priv->num_rx_bds, priv->rx_bds);
  1292. return 0;
  1293. }
  1294. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1295. {
  1296. struct bcm_sysport_cb *cb;
  1297. unsigned int i;
  1298. u32 reg;
  1299. /* Caller should ensure RDMA is disabled */
  1300. reg = rdma_readl(priv, RDMA_STATUS);
  1301. if (!(reg & RDMA_DISABLED))
  1302. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1303. for (i = 0; i < priv->num_rx_bds; i++) {
  1304. cb = &priv->rx_cbs[i];
  1305. if (dma_unmap_addr(cb, dma_addr))
  1306. dma_unmap_single(&priv->pdev->dev,
  1307. dma_unmap_addr(cb, dma_addr),
  1308. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1309. bcm_sysport_free_cb(cb);
  1310. }
  1311. kfree(priv->rx_cbs);
  1312. priv->rx_cbs = NULL;
  1313. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1314. }
  1315. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1316. {
  1317. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1318. u32 reg;
  1319. if (priv->is_lite)
  1320. return;
  1321. reg = umac_readl(priv, UMAC_CMD);
  1322. if (dev->flags & IFF_PROMISC)
  1323. reg |= CMD_PROMISC;
  1324. else
  1325. reg &= ~CMD_PROMISC;
  1326. umac_writel(priv, reg, UMAC_CMD);
  1327. /* No support for ALLMULTI */
  1328. if (dev->flags & IFF_ALLMULTI)
  1329. return;
  1330. }
  1331. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1332. u32 mask, unsigned int enable)
  1333. {
  1334. u32 reg;
  1335. if (!priv->is_lite) {
  1336. reg = umac_readl(priv, UMAC_CMD);
  1337. if (enable)
  1338. reg |= mask;
  1339. else
  1340. reg &= ~mask;
  1341. umac_writel(priv, reg, UMAC_CMD);
  1342. } else {
  1343. reg = gib_readl(priv, GIB_CONTROL);
  1344. if (enable)
  1345. reg |= mask;
  1346. else
  1347. reg &= ~mask;
  1348. gib_writel(priv, reg, GIB_CONTROL);
  1349. }
  1350. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1351. * to be processed (1 msec).
  1352. */
  1353. if (enable == 0)
  1354. usleep_range(1000, 2000);
  1355. }
  1356. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1357. {
  1358. u32 reg;
  1359. if (priv->is_lite)
  1360. return;
  1361. reg = umac_readl(priv, UMAC_CMD);
  1362. reg |= CMD_SW_RESET;
  1363. umac_writel(priv, reg, UMAC_CMD);
  1364. udelay(10);
  1365. reg = umac_readl(priv, UMAC_CMD);
  1366. reg &= ~CMD_SW_RESET;
  1367. umac_writel(priv, reg, UMAC_CMD);
  1368. }
  1369. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1370. unsigned char *addr)
  1371. {
  1372. u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  1373. addr[3];
  1374. u32 mac1 = (addr[4] << 8) | addr[5];
  1375. if (!priv->is_lite) {
  1376. umac_writel(priv, mac0, UMAC_MAC0);
  1377. umac_writel(priv, mac1, UMAC_MAC1);
  1378. } else {
  1379. gib_writel(priv, mac0, GIB_MAC0);
  1380. gib_writel(priv, mac1, GIB_MAC1);
  1381. }
  1382. }
  1383. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1384. {
  1385. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1386. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1387. mdelay(1);
  1388. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1389. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1390. }
  1391. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1392. {
  1393. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1394. struct sockaddr *addr = p;
  1395. if (!is_valid_ether_addr(addr->sa_data))
  1396. return -EINVAL;
  1397. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1398. /* interface is disabled, changes to MAC will be reflected on next
  1399. * open call
  1400. */
  1401. if (!netif_running(dev))
  1402. return 0;
  1403. umac_set_hw_addr(priv, dev->dev_addr);
  1404. return 0;
  1405. }
  1406. static struct net_device_stats *bcm_sysport_get_nstats(struct net_device *dev)
  1407. {
  1408. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1409. unsigned long tx_bytes = 0, tx_packets = 0;
  1410. struct bcm_sysport_tx_ring *ring;
  1411. unsigned int q;
  1412. for (q = 0; q < dev->num_tx_queues; q++) {
  1413. ring = &priv->tx_rings[q];
  1414. tx_bytes += ring->bytes;
  1415. tx_packets += ring->packets;
  1416. }
  1417. dev->stats.tx_bytes = tx_bytes;
  1418. dev->stats.tx_packets = tx_packets;
  1419. return &dev->stats;
  1420. }
  1421. static void bcm_sysport_netif_start(struct net_device *dev)
  1422. {
  1423. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1424. /* Enable NAPI */
  1425. napi_enable(&priv->napi);
  1426. /* Enable RX interrupt and TX ring full interrupt */
  1427. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1428. phy_start(dev->phydev);
  1429. /* Enable TX interrupts for the TXQs */
  1430. if (!priv->is_lite)
  1431. intrl2_1_mask_clear(priv, 0xffffffff);
  1432. else
  1433. intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
  1434. /* Last call before we start the real business */
  1435. netif_tx_start_all_queues(dev);
  1436. }
  1437. static void rbuf_init(struct bcm_sysport_priv *priv)
  1438. {
  1439. u32 reg;
  1440. reg = rbuf_readl(priv, RBUF_CONTROL);
  1441. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1442. /* Set a correct RSB format on SYSTEMPORT Lite */
  1443. if (priv->is_lite) {
  1444. reg &= ~RBUF_RSB_SWAP1;
  1445. reg |= RBUF_RSB_SWAP0;
  1446. }
  1447. rbuf_writel(priv, reg, RBUF_CONTROL);
  1448. }
  1449. static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
  1450. {
  1451. intrl2_0_mask_set(priv, 0xffffffff);
  1452. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1453. if (!priv->is_lite) {
  1454. intrl2_1_mask_set(priv, 0xffffffff);
  1455. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1456. }
  1457. }
  1458. static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
  1459. {
  1460. u32 __maybe_unused reg;
  1461. /* Include Broadcom tag in pad extension */
  1462. if (netdev_uses_dsa(priv->netdev)) {
  1463. reg = gib_readl(priv, GIB_CONTROL);
  1464. reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
  1465. reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
  1466. gib_writel(priv, reg, GIB_CONTROL);
  1467. }
  1468. }
  1469. static int bcm_sysport_open(struct net_device *dev)
  1470. {
  1471. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1472. struct phy_device *phydev;
  1473. unsigned int i;
  1474. int ret;
  1475. /* Reset UniMAC */
  1476. umac_reset(priv);
  1477. /* Flush TX and RX FIFOs at TOPCTRL level */
  1478. topctrl_flush(priv);
  1479. /* Disable the UniMAC RX/TX */
  1480. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1481. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1482. rbuf_init(priv);
  1483. /* Set maximum frame length */
  1484. if (!priv->is_lite)
  1485. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1486. else
  1487. gib_set_pad_extension(priv);
  1488. /* Set MAC address */
  1489. umac_set_hw_addr(priv, dev->dev_addr);
  1490. /* Read CRC forward */
  1491. if (!priv->is_lite)
  1492. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1493. else
  1494. priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
  1495. GIB_FCS_STRIP);
  1496. phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1497. 0, priv->phy_interface);
  1498. if (!phydev) {
  1499. netdev_err(dev, "could not attach to PHY\n");
  1500. return -ENODEV;
  1501. }
  1502. /* Reset house keeping link status */
  1503. priv->old_duplex = -1;
  1504. priv->old_link = -1;
  1505. priv->old_pause = -1;
  1506. /* mask all interrupts and request them */
  1507. bcm_sysport_mask_all_intrs(priv);
  1508. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1509. if (ret) {
  1510. netdev_err(dev, "failed to request RX interrupt\n");
  1511. goto out_phy_disconnect;
  1512. }
  1513. if (!priv->is_lite) {
  1514. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
  1515. dev->name, dev);
  1516. if (ret) {
  1517. netdev_err(dev, "failed to request TX interrupt\n");
  1518. goto out_free_irq0;
  1519. }
  1520. }
  1521. /* Initialize both hardware and software ring */
  1522. for (i = 0; i < dev->num_tx_queues; i++) {
  1523. ret = bcm_sysport_init_tx_ring(priv, i);
  1524. if (ret) {
  1525. netdev_err(dev, "failed to initialize TX ring %d\n",
  1526. i);
  1527. goto out_free_tx_ring;
  1528. }
  1529. }
  1530. /* Initialize linked-list */
  1531. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1532. /* Initialize RX ring */
  1533. ret = bcm_sysport_init_rx_ring(priv);
  1534. if (ret) {
  1535. netdev_err(dev, "failed to initialize RX ring\n");
  1536. goto out_free_rx_ring;
  1537. }
  1538. /* Turn on RDMA */
  1539. ret = rdma_enable_set(priv, 1);
  1540. if (ret)
  1541. goto out_free_rx_ring;
  1542. /* Turn on TDMA */
  1543. ret = tdma_enable_set(priv, 1);
  1544. if (ret)
  1545. goto out_clear_rx_int;
  1546. /* Turn on UniMAC TX/RX */
  1547. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1548. bcm_sysport_netif_start(dev);
  1549. return 0;
  1550. out_clear_rx_int:
  1551. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1552. out_free_rx_ring:
  1553. bcm_sysport_fini_rx_ring(priv);
  1554. out_free_tx_ring:
  1555. for (i = 0; i < dev->num_tx_queues; i++)
  1556. bcm_sysport_fini_tx_ring(priv, i);
  1557. if (!priv->is_lite)
  1558. free_irq(priv->irq1, dev);
  1559. out_free_irq0:
  1560. free_irq(priv->irq0, dev);
  1561. out_phy_disconnect:
  1562. phy_disconnect(phydev);
  1563. return ret;
  1564. }
  1565. static void bcm_sysport_netif_stop(struct net_device *dev)
  1566. {
  1567. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1568. /* stop all software from updating hardware */
  1569. netif_tx_stop_all_queues(dev);
  1570. napi_disable(&priv->napi);
  1571. phy_stop(dev->phydev);
  1572. /* mask all interrupts */
  1573. bcm_sysport_mask_all_intrs(priv);
  1574. }
  1575. static int bcm_sysport_stop(struct net_device *dev)
  1576. {
  1577. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1578. unsigned int i;
  1579. int ret;
  1580. bcm_sysport_netif_stop(dev);
  1581. /* Disable UniMAC RX */
  1582. umac_enable_set(priv, CMD_RX_EN, 0);
  1583. ret = tdma_enable_set(priv, 0);
  1584. if (ret) {
  1585. netdev_err(dev, "timeout disabling RDMA\n");
  1586. return ret;
  1587. }
  1588. /* Wait for a maximum packet size to be drained */
  1589. usleep_range(2000, 3000);
  1590. ret = rdma_enable_set(priv, 0);
  1591. if (ret) {
  1592. netdev_err(dev, "timeout disabling TDMA\n");
  1593. return ret;
  1594. }
  1595. /* Disable UniMAC TX */
  1596. umac_enable_set(priv, CMD_TX_EN, 0);
  1597. /* Free RX/TX rings SW structures */
  1598. for (i = 0; i < dev->num_tx_queues; i++)
  1599. bcm_sysport_fini_tx_ring(priv, i);
  1600. bcm_sysport_fini_rx_ring(priv);
  1601. free_irq(priv->irq0, dev);
  1602. if (!priv->is_lite)
  1603. free_irq(priv->irq1, dev);
  1604. /* Disconnect from PHY */
  1605. phy_disconnect(dev->phydev);
  1606. return 0;
  1607. }
  1608. static const struct ethtool_ops bcm_sysport_ethtool_ops = {
  1609. .get_drvinfo = bcm_sysport_get_drvinfo,
  1610. .get_msglevel = bcm_sysport_get_msglvl,
  1611. .set_msglevel = bcm_sysport_set_msglvl,
  1612. .get_link = ethtool_op_get_link,
  1613. .get_strings = bcm_sysport_get_strings,
  1614. .get_ethtool_stats = bcm_sysport_get_stats,
  1615. .get_sset_count = bcm_sysport_get_sset_count,
  1616. .get_wol = bcm_sysport_get_wol,
  1617. .set_wol = bcm_sysport_set_wol,
  1618. .get_coalesce = bcm_sysport_get_coalesce,
  1619. .set_coalesce = bcm_sysport_set_coalesce,
  1620. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1621. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1622. };
  1623. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1624. .ndo_start_xmit = bcm_sysport_xmit,
  1625. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1626. .ndo_open = bcm_sysport_open,
  1627. .ndo_stop = bcm_sysport_stop,
  1628. .ndo_set_features = bcm_sysport_set_features,
  1629. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1630. .ndo_set_mac_address = bcm_sysport_change_mac,
  1631. #ifdef CONFIG_NET_POLL_CONTROLLER
  1632. .ndo_poll_controller = bcm_sysport_poll_controller,
  1633. #endif
  1634. .ndo_get_stats = bcm_sysport_get_nstats,
  1635. };
  1636. #define REV_FMT "v%2x.%02x"
  1637. static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
  1638. [SYSTEMPORT] = {
  1639. .is_lite = false,
  1640. .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
  1641. },
  1642. [SYSTEMPORT_LITE] = {
  1643. .is_lite = true,
  1644. .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
  1645. },
  1646. };
  1647. static const struct of_device_id bcm_sysport_of_match[] = {
  1648. { .compatible = "brcm,systemportlite-v1.00",
  1649. .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
  1650. { .compatible = "brcm,systemport-v1.00",
  1651. .data = &bcm_sysport_params[SYSTEMPORT] },
  1652. { .compatible = "brcm,systemport",
  1653. .data = &bcm_sysport_params[SYSTEMPORT] },
  1654. { /* sentinel */ }
  1655. };
  1656. MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
  1657. static int bcm_sysport_probe(struct platform_device *pdev)
  1658. {
  1659. const struct bcm_sysport_hw_params *params;
  1660. const struct of_device_id *of_id = NULL;
  1661. struct bcm_sysport_priv *priv;
  1662. struct device_node *dn;
  1663. struct net_device *dev;
  1664. const void *macaddr;
  1665. struct resource *r;
  1666. u32 txq, rxq;
  1667. int ret;
  1668. dn = pdev->dev.of_node;
  1669. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1670. of_id = of_match_node(bcm_sysport_of_match, dn);
  1671. if (!of_id || !of_id->data)
  1672. return -EINVAL;
  1673. /* Fairly quickly we need to know the type of adapter we have */
  1674. params = of_id->data;
  1675. /* Read the Transmit/Receive Queue properties */
  1676. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1677. txq = TDMA_NUM_RINGS;
  1678. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1679. rxq = 1;
  1680. /* Sanity check the number of transmit queues */
  1681. if (!txq || txq > TDMA_NUM_RINGS)
  1682. return -EINVAL;
  1683. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1684. if (!dev)
  1685. return -ENOMEM;
  1686. /* Initialize private members */
  1687. priv = netdev_priv(dev);
  1688. /* Allocate number of TX rings */
  1689. priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
  1690. sizeof(struct bcm_sysport_tx_ring),
  1691. GFP_KERNEL);
  1692. if (!priv->tx_rings)
  1693. return -ENOMEM;
  1694. priv->is_lite = params->is_lite;
  1695. priv->num_rx_desc_words = params->num_rx_desc_words;
  1696. priv->irq0 = platform_get_irq(pdev, 0);
  1697. if (!priv->is_lite)
  1698. priv->irq1 = platform_get_irq(pdev, 1);
  1699. priv->wol_irq = platform_get_irq(pdev, 2);
  1700. if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
  1701. dev_err(&pdev->dev, "invalid interrupts\n");
  1702. ret = -EINVAL;
  1703. goto err_free_netdev;
  1704. }
  1705. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1706. if (IS_ERR(priv->base)) {
  1707. ret = PTR_ERR(priv->base);
  1708. goto err_free_netdev;
  1709. }
  1710. priv->netdev = dev;
  1711. priv->pdev = pdev;
  1712. priv->phy_interface = of_get_phy_mode(dn);
  1713. /* Default to GMII interface mode */
  1714. if (priv->phy_interface < 0)
  1715. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1716. /* In the case of a fixed PHY, the DT node associated
  1717. * to the PHY is the Ethernet MAC DT node.
  1718. */
  1719. if (of_phy_is_fixed_link(dn)) {
  1720. ret = of_phy_register_fixed_link(dn);
  1721. if (ret) {
  1722. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1723. goto err_free_netdev;
  1724. }
  1725. priv->phy_dn = dn;
  1726. }
  1727. /* Initialize netdevice members */
  1728. macaddr = of_get_mac_address(dn);
  1729. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1730. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1731. eth_hw_addr_random(dev);
  1732. } else {
  1733. ether_addr_copy(dev->dev_addr, macaddr);
  1734. }
  1735. SET_NETDEV_DEV(dev, &pdev->dev);
  1736. dev_set_drvdata(&pdev->dev, dev);
  1737. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1738. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1739. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1740. /* HW supported features, none enabled by default */
  1741. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1742. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1743. /* Request the WOL interrupt and advertise suspend if available */
  1744. priv->wol_irq_disabled = 1;
  1745. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1746. bcm_sysport_wol_isr, 0, dev->name, priv);
  1747. if (!ret)
  1748. device_set_wakeup_capable(&pdev->dev, 1);
  1749. /* Set the needed headroom once and for all */
  1750. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1751. dev->needed_headroom += sizeof(struct bcm_tsb);
  1752. /* libphy will adjust the link state accordingly */
  1753. netif_carrier_off(dev);
  1754. ret = register_netdev(dev);
  1755. if (ret) {
  1756. dev_err(&pdev->dev, "failed to register net_device\n");
  1757. goto err_deregister_fixed_link;
  1758. }
  1759. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1760. dev_info(&pdev->dev,
  1761. "Broadcom SYSTEMPORT%s" REV_FMT
  1762. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1763. priv->is_lite ? " Lite" : "",
  1764. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1765. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1766. return 0;
  1767. err_deregister_fixed_link:
  1768. if (of_phy_is_fixed_link(dn))
  1769. of_phy_deregister_fixed_link(dn);
  1770. err_free_netdev:
  1771. free_netdev(dev);
  1772. return ret;
  1773. }
  1774. static int bcm_sysport_remove(struct platform_device *pdev)
  1775. {
  1776. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1777. struct device_node *dn = pdev->dev.of_node;
  1778. /* Not much to do, ndo_close has been called
  1779. * and we use managed allocations
  1780. */
  1781. unregister_netdev(dev);
  1782. if (of_phy_is_fixed_link(dn))
  1783. of_phy_deregister_fixed_link(dn);
  1784. free_netdev(dev);
  1785. dev_set_drvdata(&pdev->dev, NULL);
  1786. return 0;
  1787. }
  1788. #ifdef CONFIG_PM_SLEEP
  1789. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1790. {
  1791. struct net_device *ndev = priv->netdev;
  1792. unsigned int timeout = 1000;
  1793. u32 reg;
  1794. /* Password has already been programmed */
  1795. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1796. reg |= MPD_EN;
  1797. reg &= ~PSW_EN;
  1798. if (priv->wolopts & WAKE_MAGICSECURE)
  1799. reg |= PSW_EN;
  1800. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1801. /* Make sure RBUF entered WoL mode as result */
  1802. do {
  1803. reg = rbuf_readl(priv, RBUF_STATUS);
  1804. if (reg & RBUF_WOL_MODE)
  1805. break;
  1806. udelay(10);
  1807. } while (timeout-- > 0);
  1808. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1809. if (!timeout) {
  1810. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1811. reg &= ~MPD_EN;
  1812. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1813. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1814. return -ETIMEDOUT;
  1815. }
  1816. /* UniMAC receive needs to be turned on */
  1817. umac_enable_set(priv, CMD_RX_EN, 1);
  1818. /* Enable the interrupt wake-up source */
  1819. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1820. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1821. return 0;
  1822. }
  1823. static int bcm_sysport_suspend(struct device *d)
  1824. {
  1825. struct net_device *dev = dev_get_drvdata(d);
  1826. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1827. unsigned int i;
  1828. int ret = 0;
  1829. u32 reg;
  1830. if (!netif_running(dev))
  1831. return 0;
  1832. bcm_sysport_netif_stop(dev);
  1833. phy_suspend(dev->phydev);
  1834. netif_device_detach(dev);
  1835. /* Disable UniMAC RX */
  1836. umac_enable_set(priv, CMD_RX_EN, 0);
  1837. ret = rdma_enable_set(priv, 0);
  1838. if (ret) {
  1839. netdev_err(dev, "RDMA timeout!\n");
  1840. return ret;
  1841. }
  1842. /* Disable RXCHK if enabled */
  1843. if (priv->rx_chk_en) {
  1844. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1845. reg &= ~RXCHK_EN;
  1846. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1847. }
  1848. /* Flush RX pipe */
  1849. if (!priv->wolopts)
  1850. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1851. ret = tdma_enable_set(priv, 0);
  1852. if (ret) {
  1853. netdev_err(dev, "TDMA timeout!\n");
  1854. return ret;
  1855. }
  1856. /* Wait for a packet boundary */
  1857. usleep_range(2000, 3000);
  1858. umac_enable_set(priv, CMD_TX_EN, 0);
  1859. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1860. /* Free RX/TX rings SW structures */
  1861. for (i = 0; i < dev->num_tx_queues; i++)
  1862. bcm_sysport_fini_tx_ring(priv, i);
  1863. bcm_sysport_fini_rx_ring(priv);
  1864. /* Get prepared for Wake-on-LAN */
  1865. if (device_may_wakeup(d) && priv->wolopts)
  1866. ret = bcm_sysport_suspend_to_wol(priv);
  1867. return ret;
  1868. }
  1869. static int bcm_sysport_resume(struct device *d)
  1870. {
  1871. struct net_device *dev = dev_get_drvdata(d);
  1872. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1873. unsigned int i;
  1874. u32 reg;
  1875. int ret;
  1876. if (!netif_running(dev))
  1877. return 0;
  1878. umac_reset(priv);
  1879. /* We may have been suspended and never received a WOL event that
  1880. * would turn off MPD detection, take care of that now
  1881. */
  1882. bcm_sysport_resume_from_wol(priv);
  1883. /* Initialize both hardware and software ring */
  1884. for (i = 0; i < dev->num_tx_queues; i++) {
  1885. ret = bcm_sysport_init_tx_ring(priv, i);
  1886. if (ret) {
  1887. netdev_err(dev, "failed to initialize TX ring %d\n",
  1888. i);
  1889. goto out_free_tx_rings;
  1890. }
  1891. }
  1892. /* Initialize linked-list */
  1893. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1894. /* Initialize RX ring */
  1895. ret = bcm_sysport_init_rx_ring(priv);
  1896. if (ret) {
  1897. netdev_err(dev, "failed to initialize RX ring\n");
  1898. goto out_free_rx_ring;
  1899. }
  1900. netif_device_attach(dev);
  1901. /* RX pipe enable */
  1902. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1903. ret = rdma_enable_set(priv, 1);
  1904. if (ret) {
  1905. netdev_err(dev, "failed to enable RDMA\n");
  1906. goto out_free_rx_ring;
  1907. }
  1908. /* Enable rxhck */
  1909. if (priv->rx_chk_en) {
  1910. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1911. reg |= RXCHK_EN;
  1912. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1913. }
  1914. rbuf_init(priv);
  1915. /* Set maximum frame length */
  1916. if (!priv->is_lite)
  1917. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1918. else
  1919. gib_set_pad_extension(priv);
  1920. /* Set MAC address */
  1921. umac_set_hw_addr(priv, dev->dev_addr);
  1922. umac_enable_set(priv, CMD_RX_EN, 1);
  1923. /* TX pipe enable */
  1924. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1925. umac_enable_set(priv, CMD_TX_EN, 1);
  1926. ret = tdma_enable_set(priv, 1);
  1927. if (ret) {
  1928. netdev_err(dev, "TDMA timeout!\n");
  1929. goto out_free_rx_ring;
  1930. }
  1931. phy_resume(dev->phydev);
  1932. bcm_sysport_netif_start(dev);
  1933. return 0;
  1934. out_free_rx_ring:
  1935. bcm_sysport_fini_rx_ring(priv);
  1936. out_free_tx_rings:
  1937. for (i = 0; i < dev->num_tx_queues; i++)
  1938. bcm_sysport_fini_tx_ring(priv, i);
  1939. return ret;
  1940. }
  1941. #endif
  1942. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1943. bcm_sysport_suspend, bcm_sysport_resume);
  1944. static struct platform_driver bcm_sysport_driver = {
  1945. .probe = bcm_sysport_probe,
  1946. .remove = bcm_sysport_remove,
  1947. .driver = {
  1948. .name = "brcm-systemport",
  1949. .of_match_table = bcm_sysport_of_match,
  1950. .pm = &bcm_sysport_pm_ops,
  1951. },
  1952. };
  1953. module_platform_driver(bcm_sysport_driver);
  1954. MODULE_AUTHOR("Broadcom Corporation");
  1955. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1956. MODULE_ALIAS("platform:brcm-systemport");
  1957. MODULE_LICENSE("GPL");