atl1.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong.huang@atheros.com>
  28. * Jie Yang <jie.yang@atheros.com>
  29. * Chris Snook <csnook@redhat.com>
  30. * Jay Cliburn <jcliburn@gmail.com>
  31. *
  32. * This version is adapted from the Attansic reference driver.
  33. *
  34. * TODO:
  35. * Add more ethtool functions.
  36. * Fix abstruse irq enable/disable condition described here:
  37. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  38. *
  39. * NEEDS TESTING:
  40. * VLAN
  41. * multicast
  42. * promiscuous mode
  43. * interrupt coalescing
  44. * SMP torture testing
  45. */
  46. #include <linux/atomic.h>
  47. #include <asm/byteorder.h>
  48. #include <linux/compiler.h>
  49. #include <linux/crc32.h>
  50. #include <linux/delay.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/hardirq.h>
  54. #include <linux/if_ether.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/in.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/ip.h>
  59. #include <linux/irqflags.h>
  60. #include <linux/irqreturn.h>
  61. #include <linux/jiffies.h>
  62. #include <linux/mii.h>
  63. #include <linux/module.h>
  64. #include <linux/moduleparam.h>
  65. #include <linux/net.h>
  66. #include <linux/netdevice.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/pm.h>
  70. #include <linux/skbuff.h>
  71. #include <linux/slab.h>
  72. #include <linux/spinlock.h>
  73. #include <linux/string.h>
  74. #include <linux/tcp.h>
  75. #include <linux/timer.h>
  76. #include <linux/types.h>
  77. #include <linux/workqueue.h>
  78. #include <net/checksum.h>
  79. #include "atl1.h"
  80. #define ATLX_DRIVER_VERSION "2.1.3"
  81. MODULE_AUTHOR("Xiong Huang <xiong.huang@atheros.com>, "
  82. "Chris Snook <csnook@redhat.com>, "
  83. "Jay Cliburn <jcliburn@gmail.com>");
  84. MODULE_LICENSE("GPL");
  85. MODULE_VERSION(ATLX_DRIVER_VERSION);
  86. /* Temporary hack for merging atl1 and atl2 */
  87. #include "atlx.c"
  88. static const struct ethtool_ops atl1_ethtool_ops;
  89. /*
  90. * This is the only thing that needs to be changed to adjust the
  91. * maximum number of ports that the driver can manage.
  92. */
  93. #define ATL1_MAX_NIC 4
  94. #define OPTION_UNSET -1
  95. #define OPTION_DISABLED 0
  96. #define OPTION_ENABLED 1
  97. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  98. /*
  99. * Interrupt Moderate Timer in units of 2 us
  100. *
  101. * Valid Range: 10-65535
  102. *
  103. * Default Value: 100 (200us)
  104. */
  105. static int int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  106. static unsigned int num_int_mod_timer;
  107. module_param_array_named(int_mod_timer, int_mod_timer, int,
  108. &num_int_mod_timer, 0);
  109. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  110. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  111. #define MAX_INT_MOD_CNT 65000
  112. #define MIN_INT_MOD_CNT 50
  113. struct atl1_option {
  114. enum { enable_option, range_option, list_option } type;
  115. char *name;
  116. char *err;
  117. int def;
  118. union {
  119. struct { /* range_option info */
  120. int min;
  121. int max;
  122. } r;
  123. struct { /* list_option info */
  124. int nr;
  125. struct atl1_opt_list {
  126. int i;
  127. char *str;
  128. } *p;
  129. } l;
  130. } arg;
  131. };
  132. static int atl1_validate_option(int *value, struct atl1_option *opt,
  133. struct pci_dev *pdev)
  134. {
  135. if (*value == OPTION_UNSET) {
  136. *value = opt->def;
  137. return 0;
  138. }
  139. switch (opt->type) {
  140. case enable_option:
  141. switch (*value) {
  142. case OPTION_ENABLED:
  143. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  144. return 0;
  145. case OPTION_DISABLED:
  146. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  147. return 0;
  148. }
  149. break;
  150. case range_option:
  151. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  152. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  153. *value);
  154. return 0;
  155. }
  156. break;
  157. case list_option:{
  158. int i;
  159. struct atl1_opt_list *ent;
  160. for (i = 0; i < opt->arg.l.nr; i++) {
  161. ent = &opt->arg.l.p[i];
  162. if (*value == ent->i) {
  163. if (ent->str[0] != '\0')
  164. dev_info(&pdev->dev, "%s\n",
  165. ent->str);
  166. return 0;
  167. }
  168. }
  169. }
  170. break;
  171. default:
  172. break;
  173. }
  174. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  175. opt->name, *value, opt->err);
  176. *value = opt->def;
  177. return -1;
  178. }
  179. /**
  180. * atl1_check_options - Range Checking for Command Line Parameters
  181. * @adapter: board private structure
  182. *
  183. * This routine checks all command line parameters for valid user
  184. * input. If an invalid value is given, or if no user specified
  185. * value exists, a default value is used. The final value is stored
  186. * in a variable in the adapter structure.
  187. */
  188. static void atl1_check_options(struct atl1_adapter *adapter)
  189. {
  190. struct pci_dev *pdev = adapter->pdev;
  191. int bd = adapter->bd_number;
  192. if (bd >= ATL1_MAX_NIC) {
  193. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  194. dev_notice(&pdev->dev, "using defaults for all values\n");
  195. }
  196. { /* Interrupt Moderate Timer */
  197. struct atl1_option opt = {
  198. .type = range_option,
  199. .name = "Interrupt Moderator Timer",
  200. .err = "using default of "
  201. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  202. .def = DEFAULT_INT_MOD_CNT,
  203. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  204. .max = MAX_INT_MOD_CNT} }
  205. };
  206. int val;
  207. if (num_int_mod_timer > bd) {
  208. val = int_mod_timer[bd];
  209. atl1_validate_option(&val, &opt, pdev);
  210. adapter->imt = (u16) val;
  211. } else
  212. adapter->imt = (u16) (opt.def);
  213. }
  214. }
  215. /*
  216. * atl1_pci_tbl - PCI Device ID Table
  217. */
  218. static const struct pci_device_id atl1_pci_tbl[] = {
  219. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  220. /* required last entry */
  221. {0,}
  222. };
  223. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  224. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  225. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  226. static int debug = -1;
  227. module_param(debug, int, 0);
  228. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  229. /*
  230. * Reset the transmit and receive units; mask and clear all interrupts.
  231. * hw - Struct containing variables accessed by shared code
  232. * return : 0 or idle status (if error)
  233. */
  234. static s32 atl1_reset_hw(struct atl1_hw *hw)
  235. {
  236. struct pci_dev *pdev = hw->back->pdev;
  237. struct atl1_adapter *adapter = hw->back;
  238. u32 icr;
  239. int i;
  240. /*
  241. * Clear Interrupt mask to stop board from generating
  242. * interrupts & Clear any pending interrupt events
  243. */
  244. /*
  245. * atlx_irq_disable(adapter);
  246. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  247. */
  248. /*
  249. * Issue Soft Reset to the MAC. This will reset the chip's
  250. * transmit, receive, DMA. It will not effect
  251. * the current PCI configuration. The global reset bit is self-
  252. * clearing, and should clear within a microsecond.
  253. */
  254. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  255. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  256. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  257. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  258. /* delay about 1ms */
  259. msleep(1);
  260. /* Wait at least 10ms for All module to be Idle */
  261. for (i = 0; i < 10; i++) {
  262. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  263. if (!icr)
  264. break;
  265. /* delay 1 ms */
  266. msleep(1);
  267. /* FIXME: still the right way to do this? */
  268. cpu_relax();
  269. }
  270. if (icr) {
  271. if (netif_msg_hw(adapter))
  272. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  273. return icr;
  274. }
  275. return 0;
  276. }
  277. /* function about EEPROM
  278. *
  279. * check_eeprom_exist
  280. * return 0 if eeprom exist
  281. */
  282. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  283. {
  284. u32 value;
  285. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  286. if (value & SPI_FLASH_CTRL_EN_VPD) {
  287. value &= ~SPI_FLASH_CTRL_EN_VPD;
  288. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  289. }
  290. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  291. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  292. }
  293. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  294. {
  295. int i;
  296. u32 control;
  297. if (offset & 3)
  298. /* address do not align */
  299. return false;
  300. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  301. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  302. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  303. ioread32(hw->hw_addr + REG_VPD_CAP);
  304. for (i = 0; i < 10; i++) {
  305. msleep(2);
  306. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  307. if (control & VPD_CAP_VPD_FLAG)
  308. break;
  309. }
  310. if (control & VPD_CAP_VPD_FLAG) {
  311. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  312. return true;
  313. }
  314. /* timeout */
  315. return false;
  316. }
  317. /*
  318. * Reads the value from a PHY register
  319. * hw - Struct containing variables accessed by shared code
  320. * reg_addr - address of the PHY register to read
  321. */
  322. static s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  323. {
  324. u32 val;
  325. int i;
  326. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  327. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  328. MDIO_CLK_SEL_SHIFT;
  329. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  330. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  331. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  332. udelay(2);
  333. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  334. if (!(val & (MDIO_START | MDIO_BUSY)))
  335. break;
  336. }
  337. if (!(val & (MDIO_START | MDIO_BUSY))) {
  338. *phy_data = (u16) val;
  339. return 0;
  340. }
  341. return ATLX_ERR_PHY;
  342. }
  343. #define CUSTOM_SPI_CS_SETUP 2
  344. #define CUSTOM_SPI_CLK_HI 2
  345. #define CUSTOM_SPI_CLK_LO 2
  346. #define CUSTOM_SPI_CS_HOLD 2
  347. #define CUSTOM_SPI_CS_HI 3
  348. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  349. {
  350. int i;
  351. u32 value;
  352. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  353. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  354. value = SPI_FLASH_CTRL_WAIT_READY |
  355. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  356. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  357. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  358. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  359. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  360. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  361. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  362. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  363. SPI_FLASH_CTRL_CS_HI_MASK) <<
  364. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  365. SPI_FLASH_CTRL_INS_SHIFT;
  366. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  367. value |= SPI_FLASH_CTRL_START;
  368. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  369. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  370. for (i = 0; i < 10; i++) {
  371. msleep(1);
  372. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  373. if (!(value & SPI_FLASH_CTRL_START))
  374. break;
  375. }
  376. if (value & SPI_FLASH_CTRL_START)
  377. return false;
  378. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  379. return true;
  380. }
  381. /*
  382. * get_permanent_address
  383. * return 0 if get valid mac address,
  384. */
  385. static int atl1_get_permanent_address(struct atl1_hw *hw)
  386. {
  387. u32 addr[2];
  388. u32 i, control;
  389. u16 reg;
  390. u8 eth_addr[ETH_ALEN];
  391. bool key_valid;
  392. if (is_valid_ether_addr(hw->perm_mac_addr))
  393. return 0;
  394. /* init */
  395. addr[0] = addr[1] = 0;
  396. if (!atl1_check_eeprom_exist(hw)) {
  397. reg = 0;
  398. key_valid = false;
  399. /* Read out all EEPROM content */
  400. i = 0;
  401. while (1) {
  402. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  403. if (key_valid) {
  404. if (reg == REG_MAC_STA_ADDR)
  405. addr[0] = control;
  406. else if (reg == (REG_MAC_STA_ADDR + 4))
  407. addr[1] = control;
  408. key_valid = false;
  409. } else if ((control & 0xff) == 0x5A) {
  410. key_valid = true;
  411. reg = (u16) (control >> 16);
  412. } else
  413. break;
  414. } else
  415. /* read error */
  416. break;
  417. i += 4;
  418. }
  419. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  420. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  421. if (is_valid_ether_addr(eth_addr)) {
  422. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  423. return 0;
  424. }
  425. }
  426. /* see if SPI FLAGS exist ? */
  427. addr[0] = addr[1] = 0;
  428. reg = 0;
  429. key_valid = false;
  430. i = 0;
  431. while (1) {
  432. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  433. if (key_valid) {
  434. if (reg == REG_MAC_STA_ADDR)
  435. addr[0] = control;
  436. else if (reg == (REG_MAC_STA_ADDR + 4))
  437. addr[1] = control;
  438. key_valid = false;
  439. } else if ((control & 0xff) == 0x5A) {
  440. key_valid = true;
  441. reg = (u16) (control >> 16);
  442. } else
  443. /* data end */
  444. break;
  445. } else
  446. /* read error */
  447. break;
  448. i += 4;
  449. }
  450. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  451. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  452. if (is_valid_ether_addr(eth_addr)) {
  453. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  454. return 0;
  455. }
  456. /*
  457. * On some motherboards, the MAC address is written by the
  458. * BIOS directly to the MAC register during POST, and is
  459. * not stored in eeprom. If all else thus far has failed
  460. * to fetch the permanent MAC address, try reading it directly.
  461. */
  462. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  463. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  464. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  465. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  466. if (is_valid_ether_addr(eth_addr)) {
  467. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  468. return 0;
  469. }
  470. return 1;
  471. }
  472. /*
  473. * Reads the adapter's MAC address from the EEPROM
  474. * hw - Struct containing variables accessed by shared code
  475. */
  476. static s32 atl1_read_mac_addr(struct atl1_hw *hw)
  477. {
  478. s32 ret = 0;
  479. u16 i;
  480. if (atl1_get_permanent_address(hw)) {
  481. eth_random_addr(hw->perm_mac_addr);
  482. ret = 1;
  483. }
  484. for (i = 0; i < ETH_ALEN; i++)
  485. hw->mac_addr[i] = hw->perm_mac_addr[i];
  486. return ret;
  487. }
  488. /*
  489. * Hashes an address to determine its location in the multicast table
  490. * hw - Struct containing variables accessed by shared code
  491. * mc_addr - the multicast address to hash
  492. *
  493. * atl1_hash_mc_addr
  494. * purpose
  495. * set hash value for a multicast address
  496. * hash calcu processing :
  497. * 1. calcu 32bit CRC for multicast address
  498. * 2. reverse crc with MSB to LSB
  499. */
  500. static u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  501. {
  502. u32 crc32, value = 0;
  503. int i;
  504. crc32 = ether_crc_le(6, mc_addr);
  505. for (i = 0; i < 32; i++)
  506. value |= (((crc32 >> i) & 1) << (31 - i));
  507. return value;
  508. }
  509. /*
  510. * Sets the bit in the multicast table corresponding to the hash value.
  511. * hw - Struct containing variables accessed by shared code
  512. * hash_value - Multicast address hash value
  513. */
  514. static void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  515. {
  516. u32 hash_bit, hash_reg;
  517. u32 mta;
  518. /*
  519. * The HASH Table is a register array of 2 32-bit registers.
  520. * It is treated like an array of 64 bits. We want to set
  521. * bit BitArray[hash_value]. So we figure out what register
  522. * the bit is in, read it, OR in the new bit, then write
  523. * back the new value. The register is determined by the
  524. * upper 7 bits of the hash value and the bit within that
  525. * register are determined by the lower 5 bits of the value.
  526. */
  527. hash_reg = (hash_value >> 31) & 0x1;
  528. hash_bit = (hash_value >> 26) & 0x1F;
  529. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  530. mta |= (1 << hash_bit);
  531. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  532. }
  533. /*
  534. * Writes a value to a PHY register
  535. * hw - Struct containing variables accessed by shared code
  536. * reg_addr - address of the PHY register to write
  537. * data - data to write to the PHY
  538. */
  539. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  540. {
  541. int i;
  542. u32 val;
  543. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  544. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  545. MDIO_SUP_PREAMBLE |
  546. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  547. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  548. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  549. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  550. udelay(2);
  551. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  552. if (!(val & (MDIO_START | MDIO_BUSY)))
  553. break;
  554. }
  555. if (!(val & (MDIO_START | MDIO_BUSY)))
  556. return 0;
  557. return ATLX_ERR_PHY;
  558. }
  559. /*
  560. * Make L001's PHY out of Power Saving State (bug)
  561. * hw - Struct containing variables accessed by shared code
  562. * when power on, L001's PHY always on Power saving State
  563. * (Gigabit Link forbidden)
  564. */
  565. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  566. {
  567. s32 ret;
  568. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  569. if (ret)
  570. return ret;
  571. return atl1_write_phy_reg(hw, 30, 0);
  572. }
  573. /*
  574. * Resets the PHY and make all config validate
  575. * hw - Struct containing variables accessed by shared code
  576. *
  577. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  578. */
  579. static s32 atl1_phy_reset(struct atl1_hw *hw)
  580. {
  581. struct pci_dev *pdev = hw->back->pdev;
  582. struct atl1_adapter *adapter = hw->back;
  583. s32 ret_val;
  584. u16 phy_data;
  585. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  586. hw->media_type == MEDIA_TYPE_1000M_FULL)
  587. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  588. else {
  589. switch (hw->media_type) {
  590. case MEDIA_TYPE_100M_FULL:
  591. phy_data =
  592. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  593. MII_CR_RESET;
  594. break;
  595. case MEDIA_TYPE_100M_HALF:
  596. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  597. break;
  598. case MEDIA_TYPE_10M_FULL:
  599. phy_data =
  600. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  601. break;
  602. default:
  603. /* MEDIA_TYPE_10M_HALF: */
  604. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  605. break;
  606. }
  607. }
  608. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  609. if (ret_val) {
  610. u32 val;
  611. int i;
  612. /* pcie serdes link may be down! */
  613. if (netif_msg_hw(adapter))
  614. dev_dbg(&pdev->dev, "pcie phy link down\n");
  615. for (i = 0; i < 25; i++) {
  616. msleep(1);
  617. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  618. if (!(val & (MDIO_START | MDIO_BUSY)))
  619. break;
  620. }
  621. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  622. if (netif_msg_hw(adapter))
  623. dev_warn(&pdev->dev,
  624. "pcie link down at least 25ms\n");
  625. return ret_val;
  626. }
  627. }
  628. return 0;
  629. }
  630. /*
  631. * Configures PHY autoneg and flow control advertisement settings
  632. * hw - Struct containing variables accessed by shared code
  633. */
  634. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  635. {
  636. s32 ret_val;
  637. s16 mii_autoneg_adv_reg;
  638. s16 mii_1000t_ctrl_reg;
  639. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  640. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  641. /* Read the MII 1000Base-T Control Register (Address 9). */
  642. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  643. /*
  644. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  645. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  646. * the 1000Base-T Control Register (Address 9).
  647. */
  648. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  649. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  650. /*
  651. * Need to parse media_type and set up
  652. * the appropriate PHY registers.
  653. */
  654. switch (hw->media_type) {
  655. case MEDIA_TYPE_AUTO_SENSOR:
  656. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  657. MII_AR_10T_FD_CAPS |
  658. MII_AR_100TX_HD_CAPS |
  659. MII_AR_100TX_FD_CAPS);
  660. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  661. break;
  662. case MEDIA_TYPE_1000M_FULL:
  663. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  664. break;
  665. case MEDIA_TYPE_100M_FULL:
  666. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  667. break;
  668. case MEDIA_TYPE_100M_HALF:
  669. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  670. break;
  671. case MEDIA_TYPE_10M_FULL:
  672. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  673. break;
  674. default:
  675. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  676. break;
  677. }
  678. /* flow control fixed to enable all */
  679. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  680. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  681. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  682. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  683. if (ret_val)
  684. return ret_val;
  685. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  686. if (ret_val)
  687. return ret_val;
  688. return 0;
  689. }
  690. /*
  691. * Configures link settings.
  692. * hw - Struct containing variables accessed by shared code
  693. * Assumes the hardware has previously been reset and the
  694. * transmitter and receiver are not enabled.
  695. */
  696. static s32 atl1_setup_link(struct atl1_hw *hw)
  697. {
  698. struct pci_dev *pdev = hw->back->pdev;
  699. struct atl1_adapter *adapter = hw->back;
  700. s32 ret_val;
  701. /*
  702. * Options:
  703. * PHY will advertise value(s) parsed from
  704. * autoneg_advertised and fc
  705. * no matter what autoneg is , We will not wait link result.
  706. */
  707. ret_val = atl1_phy_setup_autoneg_adv(hw);
  708. if (ret_val) {
  709. if (netif_msg_link(adapter))
  710. dev_dbg(&pdev->dev,
  711. "error setting up autonegotiation\n");
  712. return ret_val;
  713. }
  714. /* SW.Reset , En-Auto-Neg if needed */
  715. ret_val = atl1_phy_reset(hw);
  716. if (ret_val) {
  717. if (netif_msg_link(adapter))
  718. dev_dbg(&pdev->dev, "error resetting phy\n");
  719. return ret_val;
  720. }
  721. hw->phy_configured = true;
  722. return ret_val;
  723. }
  724. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  725. {
  726. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  727. /* Atmel */
  728. hw->flash_vendor = 0;
  729. /* Init OP table */
  730. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  731. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  732. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  733. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  734. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  735. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  736. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  737. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  738. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  739. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  740. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  741. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  742. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  743. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  744. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  745. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  746. }
  747. /*
  748. * Performs basic configuration of the adapter.
  749. * hw - Struct containing variables accessed by shared code
  750. * Assumes that the controller has previously been reset and is in a
  751. * post-reset uninitialized state. Initializes multicast table,
  752. * and Calls routines to setup link
  753. * Leaves the transmit and receive units disabled and uninitialized.
  754. */
  755. static s32 atl1_init_hw(struct atl1_hw *hw)
  756. {
  757. u32 ret_val = 0;
  758. /* Zero out the Multicast HASH table */
  759. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  760. /* clear the old settings from the multicast hash table */
  761. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  762. atl1_init_flash_opcode(hw);
  763. if (!hw->phy_configured) {
  764. /* enable GPHY LinkChange Interrupt */
  765. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  766. if (ret_val)
  767. return ret_val;
  768. /* make PHY out of power-saving state */
  769. ret_val = atl1_phy_leave_power_saving(hw);
  770. if (ret_val)
  771. return ret_val;
  772. /* Call a subroutine to configure the link */
  773. ret_val = atl1_setup_link(hw);
  774. }
  775. return ret_val;
  776. }
  777. /*
  778. * Detects the current speed and duplex settings of the hardware.
  779. * hw - Struct containing variables accessed by shared code
  780. * speed - Speed of the connection
  781. * duplex - Duplex setting of the connection
  782. */
  783. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  784. {
  785. struct pci_dev *pdev = hw->back->pdev;
  786. struct atl1_adapter *adapter = hw->back;
  787. s32 ret_val;
  788. u16 phy_data;
  789. /* ; --- Read PHY Specific Status Register (17) */
  790. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  791. if (ret_val)
  792. return ret_val;
  793. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  794. return ATLX_ERR_PHY_RES;
  795. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  796. case MII_ATLX_PSSR_1000MBS:
  797. *speed = SPEED_1000;
  798. break;
  799. case MII_ATLX_PSSR_100MBS:
  800. *speed = SPEED_100;
  801. break;
  802. case MII_ATLX_PSSR_10MBS:
  803. *speed = SPEED_10;
  804. break;
  805. default:
  806. if (netif_msg_hw(adapter))
  807. dev_dbg(&pdev->dev, "error getting speed\n");
  808. return ATLX_ERR_PHY_SPEED;
  809. }
  810. if (phy_data & MII_ATLX_PSSR_DPLX)
  811. *duplex = FULL_DUPLEX;
  812. else
  813. *duplex = HALF_DUPLEX;
  814. return 0;
  815. }
  816. static void atl1_set_mac_addr(struct atl1_hw *hw)
  817. {
  818. u32 value;
  819. /*
  820. * 00-0B-6A-F6-00-DC
  821. * 0: 6AF600DC 1: 000B
  822. * low dword
  823. */
  824. value = (((u32) hw->mac_addr[2]) << 24) |
  825. (((u32) hw->mac_addr[3]) << 16) |
  826. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  827. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  828. /* high dword */
  829. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  830. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  831. }
  832. /**
  833. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  834. * @adapter: board private structure to initialize
  835. *
  836. * atl1_sw_init initializes the Adapter private data structure.
  837. * Fields are initialized based on PCI device information and
  838. * OS network device settings (MTU size).
  839. */
  840. static int atl1_sw_init(struct atl1_adapter *adapter)
  841. {
  842. struct atl1_hw *hw = &adapter->hw;
  843. struct net_device *netdev = adapter->netdev;
  844. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  845. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  846. adapter->wol = 0;
  847. device_set_wakeup_enable(&adapter->pdev->dev, false);
  848. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  849. adapter->ict = 50000; /* 100ms */
  850. adapter->link_speed = SPEED_0; /* hardware init */
  851. adapter->link_duplex = FULL_DUPLEX;
  852. hw->phy_configured = false;
  853. hw->preamble_len = 7;
  854. hw->ipgt = 0x60;
  855. hw->min_ifg = 0x50;
  856. hw->ipgr1 = 0x40;
  857. hw->ipgr2 = 0x60;
  858. hw->max_retry = 0xf;
  859. hw->lcol = 0x37;
  860. hw->jam_ipg = 7;
  861. hw->rfd_burst = 8;
  862. hw->rrd_burst = 8;
  863. hw->rfd_fetch_gap = 1;
  864. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  865. hw->rx_jumbo_lkah = 1;
  866. hw->rrd_ret_timer = 16;
  867. hw->tpd_burst = 4;
  868. hw->tpd_fetch_th = 16;
  869. hw->txf_burst = 0x100;
  870. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  871. hw->tpd_fetch_gap = 1;
  872. hw->rcb_value = atl1_rcb_64;
  873. hw->dma_ord = atl1_dma_ord_enh;
  874. hw->dmar_block = atl1_dma_req_256;
  875. hw->dmaw_block = atl1_dma_req_256;
  876. hw->cmb_rrd = 4;
  877. hw->cmb_tpd = 4;
  878. hw->cmb_rx_timer = 1; /* about 2us */
  879. hw->cmb_tx_timer = 1; /* about 2us */
  880. hw->smb_timer = 100000; /* about 200ms */
  881. spin_lock_init(&adapter->lock);
  882. spin_lock_init(&adapter->mb_lock);
  883. return 0;
  884. }
  885. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  886. {
  887. struct atl1_adapter *adapter = netdev_priv(netdev);
  888. u16 result;
  889. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  890. return result;
  891. }
  892. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  893. int val)
  894. {
  895. struct atl1_adapter *adapter = netdev_priv(netdev);
  896. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  897. }
  898. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  899. {
  900. struct atl1_adapter *adapter = netdev_priv(netdev);
  901. unsigned long flags;
  902. int retval;
  903. if (!netif_running(netdev))
  904. return -EINVAL;
  905. spin_lock_irqsave(&adapter->lock, flags);
  906. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  907. spin_unlock_irqrestore(&adapter->lock, flags);
  908. return retval;
  909. }
  910. /**
  911. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  912. * @adapter: board private structure
  913. *
  914. * Return 0 on success, negative on failure
  915. */
  916. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  917. {
  918. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  919. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  920. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  921. struct atl1_ring_header *ring_header = &adapter->ring_header;
  922. struct pci_dev *pdev = adapter->pdev;
  923. int size;
  924. u8 offset = 0;
  925. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  926. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  927. if (unlikely(!tpd_ring->buffer_info)) {
  928. if (netif_msg_drv(adapter))
  929. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  930. size);
  931. goto err_nomem;
  932. }
  933. rfd_ring->buffer_info =
  934. (tpd_ring->buffer_info + tpd_ring->count);
  935. /*
  936. * real ring DMA buffer
  937. * each ring/block may need up to 8 bytes for alignment, hence the
  938. * additional 40 bytes tacked onto the end.
  939. */
  940. ring_header->size = size =
  941. sizeof(struct tx_packet_desc) * tpd_ring->count
  942. + sizeof(struct rx_free_desc) * rfd_ring->count
  943. + sizeof(struct rx_return_desc) * rrd_ring->count
  944. + sizeof(struct coals_msg_block)
  945. + sizeof(struct stats_msg_block)
  946. + 40;
  947. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  948. &ring_header->dma);
  949. if (unlikely(!ring_header->desc)) {
  950. if (netif_msg_drv(adapter))
  951. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  952. goto err_nomem;
  953. }
  954. memset(ring_header->desc, 0, ring_header->size);
  955. /* init TPD ring */
  956. tpd_ring->dma = ring_header->dma;
  957. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  958. tpd_ring->dma += offset;
  959. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  960. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  961. /* init RFD ring */
  962. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  963. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  964. rfd_ring->dma += offset;
  965. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  966. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  967. /* init RRD ring */
  968. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  969. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  970. rrd_ring->dma += offset;
  971. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  972. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  973. /* init CMB */
  974. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  975. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  976. adapter->cmb.dma += offset;
  977. adapter->cmb.cmb = (struct coals_msg_block *)
  978. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  979. /* init SMB */
  980. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  981. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  982. adapter->smb.dma += offset;
  983. adapter->smb.smb = (struct stats_msg_block *)
  984. ((u8 *) adapter->cmb.cmb +
  985. (sizeof(struct coals_msg_block) + offset));
  986. return 0;
  987. err_nomem:
  988. kfree(tpd_ring->buffer_info);
  989. return -ENOMEM;
  990. }
  991. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  992. {
  993. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  994. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  995. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  996. atomic_set(&tpd_ring->next_to_use, 0);
  997. atomic_set(&tpd_ring->next_to_clean, 0);
  998. rfd_ring->next_to_clean = 0;
  999. atomic_set(&rfd_ring->next_to_use, 0);
  1000. rrd_ring->next_to_use = 0;
  1001. atomic_set(&rrd_ring->next_to_clean, 0);
  1002. }
  1003. /**
  1004. * atl1_clean_rx_ring - Free RFD Buffers
  1005. * @adapter: board private structure
  1006. */
  1007. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1008. {
  1009. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1010. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1011. struct atl1_buffer *buffer_info;
  1012. struct pci_dev *pdev = adapter->pdev;
  1013. unsigned long size;
  1014. unsigned int i;
  1015. /* Free all the Rx ring sk_buffs */
  1016. for (i = 0; i < rfd_ring->count; i++) {
  1017. buffer_info = &rfd_ring->buffer_info[i];
  1018. if (buffer_info->dma) {
  1019. pci_unmap_page(pdev, buffer_info->dma,
  1020. buffer_info->length, PCI_DMA_FROMDEVICE);
  1021. buffer_info->dma = 0;
  1022. }
  1023. if (buffer_info->skb) {
  1024. dev_kfree_skb(buffer_info->skb);
  1025. buffer_info->skb = NULL;
  1026. }
  1027. }
  1028. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1029. memset(rfd_ring->buffer_info, 0, size);
  1030. /* Zero out the descriptor ring */
  1031. memset(rfd_ring->desc, 0, rfd_ring->size);
  1032. rfd_ring->next_to_clean = 0;
  1033. atomic_set(&rfd_ring->next_to_use, 0);
  1034. rrd_ring->next_to_use = 0;
  1035. atomic_set(&rrd_ring->next_to_clean, 0);
  1036. }
  1037. /**
  1038. * atl1_clean_tx_ring - Free Tx Buffers
  1039. * @adapter: board private structure
  1040. */
  1041. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1042. {
  1043. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1044. struct atl1_buffer *buffer_info;
  1045. struct pci_dev *pdev = adapter->pdev;
  1046. unsigned long size;
  1047. unsigned int i;
  1048. /* Free all the Tx ring sk_buffs */
  1049. for (i = 0; i < tpd_ring->count; i++) {
  1050. buffer_info = &tpd_ring->buffer_info[i];
  1051. if (buffer_info->dma) {
  1052. pci_unmap_page(pdev, buffer_info->dma,
  1053. buffer_info->length, PCI_DMA_TODEVICE);
  1054. buffer_info->dma = 0;
  1055. }
  1056. }
  1057. for (i = 0; i < tpd_ring->count; i++) {
  1058. buffer_info = &tpd_ring->buffer_info[i];
  1059. if (buffer_info->skb) {
  1060. dev_kfree_skb_any(buffer_info->skb);
  1061. buffer_info->skb = NULL;
  1062. }
  1063. }
  1064. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1065. memset(tpd_ring->buffer_info, 0, size);
  1066. /* Zero out the descriptor ring */
  1067. memset(tpd_ring->desc, 0, tpd_ring->size);
  1068. atomic_set(&tpd_ring->next_to_use, 0);
  1069. atomic_set(&tpd_ring->next_to_clean, 0);
  1070. }
  1071. /**
  1072. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1073. * @adapter: board private structure
  1074. *
  1075. * Free all transmit software resources
  1076. */
  1077. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1078. {
  1079. struct pci_dev *pdev = adapter->pdev;
  1080. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1081. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1082. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1083. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1084. atl1_clean_tx_ring(adapter);
  1085. atl1_clean_rx_ring(adapter);
  1086. kfree(tpd_ring->buffer_info);
  1087. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1088. ring_header->dma);
  1089. tpd_ring->buffer_info = NULL;
  1090. tpd_ring->desc = NULL;
  1091. tpd_ring->dma = 0;
  1092. rfd_ring->buffer_info = NULL;
  1093. rfd_ring->desc = NULL;
  1094. rfd_ring->dma = 0;
  1095. rrd_ring->desc = NULL;
  1096. rrd_ring->dma = 0;
  1097. adapter->cmb.dma = 0;
  1098. adapter->cmb.cmb = NULL;
  1099. adapter->smb.dma = 0;
  1100. adapter->smb.smb = NULL;
  1101. }
  1102. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1103. {
  1104. u32 value;
  1105. struct atl1_hw *hw = &adapter->hw;
  1106. struct net_device *netdev = adapter->netdev;
  1107. /* Config MAC CTRL Register */
  1108. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1109. /* duplex */
  1110. if (FULL_DUPLEX == adapter->link_duplex)
  1111. value |= MAC_CTRL_DUPLX;
  1112. /* speed */
  1113. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1114. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1115. MAC_CTRL_SPEED_SHIFT);
  1116. /* flow control */
  1117. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1118. /* PAD & CRC */
  1119. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1120. /* preamble length */
  1121. value |= (((u32) adapter->hw.preamble_len
  1122. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1123. /* vlan */
  1124. __atlx_vlan_mode(netdev->features, &value);
  1125. /* rx checksum
  1126. if (adapter->rx_csum)
  1127. value |= MAC_CTRL_RX_CHKSUM_EN;
  1128. */
  1129. /* filter mode */
  1130. value |= MAC_CTRL_BC_EN;
  1131. if (netdev->flags & IFF_PROMISC)
  1132. value |= MAC_CTRL_PROMIS_EN;
  1133. else if (netdev->flags & IFF_ALLMULTI)
  1134. value |= MAC_CTRL_MC_ALL_EN;
  1135. /* value |= MAC_CTRL_LOOPBACK; */
  1136. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1137. }
  1138. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1139. {
  1140. struct atl1_hw *hw = &adapter->hw;
  1141. struct net_device *netdev = adapter->netdev;
  1142. u32 ret_val;
  1143. u16 speed, duplex, phy_data;
  1144. int reconfig = 0;
  1145. /* MII_BMSR must read twice */
  1146. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1147. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1148. if (!(phy_data & BMSR_LSTATUS)) {
  1149. /* link down */
  1150. if (netif_carrier_ok(netdev)) {
  1151. /* old link state: Up */
  1152. if (netif_msg_link(adapter))
  1153. dev_info(&adapter->pdev->dev, "link is down\n");
  1154. adapter->link_speed = SPEED_0;
  1155. netif_carrier_off(netdev);
  1156. }
  1157. return 0;
  1158. }
  1159. /* Link Up */
  1160. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1161. if (ret_val)
  1162. return ret_val;
  1163. switch (hw->media_type) {
  1164. case MEDIA_TYPE_1000M_FULL:
  1165. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1166. reconfig = 1;
  1167. break;
  1168. case MEDIA_TYPE_100M_FULL:
  1169. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1170. reconfig = 1;
  1171. break;
  1172. case MEDIA_TYPE_100M_HALF:
  1173. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1174. reconfig = 1;
  1175. break;
  1176. case MEDIA_TYPE_10M_FULL:
  1177. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1178. reconfig = 1;
  1179. break;
  1180. case MEDIA_TYPE_10M_HALF:
  1181. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1182. reconfig = 1;
  1183. break;
  1184. }
  1185. /* link result is our setting */
  1186. if (!reconfig) {
  1187. if (adapter->link_speed != speed ||
  1188. adapter->link_duplex != duplex) {
  1189. adapter->link_speed = speed;
  1190. adapter->link_duplex = duplex;
  1191. atl1_setup_mac_ctrl(adapter);
  1192. if (netif_msg_link(adapter))
  1193. dev_info(&adapter->pdev->dev,
  1194. "%s link is up %d Mbps %s\n",
  1195. netdev->name, adapter->link_speed,
  1196. adapter->link_duplex == FULL_DUPLEX ?
  1197. "full duplex" : "half duplex");
  1198. }
  1199. if (!netif_carrier_ok(netdev)) {
  1200. /* Link down -> Up */
  1201. netif_carrier_on(netdev);
  1202. }
  1203. return 0;
  1204. }
  1205. /* change original link status */
  1206. if (netif_carrier_ok(netdev)) {
  1207. adapter->link_speed = SPEED_0;
  1208. netif_carrier_off(netdev);
  1209. netif_stop_queue(netdev);
  1210. }
  1211. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1212. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1213. switch (hw->media_type) {
  1214. case MEDIA_TYPE_100M_FULL:
  1215. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1216. MII_CR_RESET;
  1217. break;
  1218. case MEDIA_TYPE_100M_HALF:
  1219. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1220. break;
  1221. case MEDIA_TYPE_10M_FULL:
  1222. phy_data =
  1223. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1224. break;
  1225. default:
  1226. /* MEDIA_TYPE_10M_HALF: */
  1227. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1228. break;
  1229. }
  1230. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1231. return 0;
  1232. }
  1233. /* auto-neg, insert timer to re-config phy */
  1234. if (!adapter->phy_timer_pending) {
  1235. adapter->phy_timer_pending = true;
  1236. mod_timer(&adapter->phy_config_timer,
  1237. round_jiffies(jiffies + 3 * HZ));
  1238. }
  1239. return 0;
  1240. }
  1241. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1242. {
  1243. u32 hi, lo, value;
  1244. /* RFD Flow Control */
  1245. value = adapter->rfd_ring.count;
  1246. hi = value / 16;
  1247. if (hi < 2)
  1248. hi = 2;
  1249. lo = value * 7 / 8;
  1250. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1251. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1252. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1253. /* RRD Flow Control */
  1254. value = adapter->rrd_ring.count;
  1255. lo = value / 16;
  1256. hi = value * 7 / 8;
  1257. if (lo < 2)
  1258. lo = 2;
  1259. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1260. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1261. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1262. }
  1263. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1264. {
  1265. u32 hi, lo, value;
  1266. /* RXF Flow Control */
  1267. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1268. lo = value / 16;
  1269. if (lo < 192)
  1270. lo = 192;
  1271. hi = value * 7 / 8;
  1272. if (hi < lo)
  1273. hi = lo + 16;
  1274. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1275. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1276. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1277. /* RRD Flow Control */
  1278. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1279. lo = value / 8;
  1280. hi = value * 7 / 8;
  1281. if (lo < 2)
  1282. lo = 2;
  1283. if (hi < lo)
  1284. hi = lo + 3;
  1285. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1286. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1287. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1288. }
  1289. /**
  1290. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1291. * @adapter: board private structure
  1292. *
  1293. * Configure the Tx /Rx unit of the MAC after a reset.
  1294. */
  1295. static u32 atl1_configure(struct atl1_adapter *adapter)
  1296. {
  1297. struct atl1_hw *hw = &adapter->hw;
  1298. u32 value;
  1299. /* clear interrupt status */
  1300. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1301. /* set MAC Address */
  1302. value = (((u32) hw->mac_addr[2]) << 24) |
  1303. (((u32) hw->mac_addr[3]) << 16) |
  1304. (((u32) hw->mac_addr[4]) << 8) |
  1305. (((u32) hw->mac_addr[5]));
  1306. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1307. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1308. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1309. /* tx / rx ring */
  1310. /* HI base address */
  1311. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1312. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1313. /* LO base address */
  1314. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1315. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1316. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1317. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1318. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1319. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1320. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1321. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1322. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1323. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1324. /* element count */
  1325. value = adapter->rrd_ring.count;
  1326. value <<= 16;
  1327. value += adapter->rfd_ring.count;
  1328. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1329. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1330. REG_DESC_TPD_RING_SIZE);
  1331. /* Load Ptr */
  1332. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1333. /* config Mailbox */
  1334. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1335. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1336. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1337. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1338. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1339. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1340. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1341. /* config IPG/IFG */
  1342. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1343. << MAC_IPG_IFG_IPGT_SHIFT) |
  1344. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1345. << MAC_IPG_IFG_MIFG_SHIFT) |
  1346. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1347. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1348. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1349. << MAC_IPG_IFG_IPGR2_SHIFT);
  1350. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1351. /* config Half-Duplex Control */
  1352. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1353. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1354. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1355. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1356. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1357. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1358. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1359. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1360. /* set Interrupt Moderator Timer */
  1361. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1362. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1363. /* set Interrupt Clear Timer */
  1364. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1365. /* set max frame size hw will accept */
  1366. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1367. /* jumbo size & rrd retirement timer */
  1368. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1369. << RXQ_JMBOSZ_TH_SHIFT) |
  1370. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1371. << RXQ_JMBO_LKAH_SHIFT) |
  1372. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1373. << RXQ_RRD_TIMER_SHIFT);
  1374. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1375. /* Flow Control */
  1376. switch (hw->dev_rev) {
  1377. case 0x8001:
  1378. case 0x9001:
  1379. case 0x9002:
  1380. case 0x9003:
  1381. set_flow_ctrl_old(adapter);
  1382. break;
  1383. default:
  1384. set_flow_ctrl_new(hw);
  1385. break;
  1386. }
  1387. /* config TXQ */
  1388. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1389. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1390. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1391. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1392. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1393. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1394. TXQ_CTRL_EN;
  1395. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1396. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1397. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1398. << TX_JUMBO_TASK_TH_SHIFT) |
  1399. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1400. << TX_TPD_MIN_IPG_SHIFT);
  1401. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1402. /* config RXQ */
  1403. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1404. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1405. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1406. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1407. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1408. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1409. RXQ_CTRL_EN;
  1410. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1411. /* config DMA Engine */
  1412. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1413. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1414. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1415. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1416. DMA_CTRL_DMAW_EN;
  1417. value |= (u32) hw->dma_ord;
  1418. if (atl1_rcb_128 == hw->rcb_value)
  1419. value |= DMA_CTRL_RCB_VALUE;
  1420. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1421. /* config CMB / SMB */
  1422. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1423. hw->cmb_tpd : adapter->tpd_ring.count;
  1424. value <<= 16;
  1425. value |= hw->cmb_rrd;
  1426. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1427. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1428. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1429. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1430. /* --- enable CMB / SMB */
  1431. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1432. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1433. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1434. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1435. value = 1; /* config failed */
  1436. else
  1437. value = 0;
  1438. /* clear all interrupt status */
  1439. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1440. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1441. return value;
  1442. }
  1443. /*
  1444. * atl1_pcie_patch - Patch for PCIE module
  1445. */
  1446. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1447. {
  1448. u32 value;
  1449. /* much vendor magic here */
  1450. value = 0x6500;
  1451. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1452. /* pcie flow control mode change */
  1453. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1454. value |= 0x8000;
  1455. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1456. }
  1457. /*
  1458. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1459. * on PCI Command register is disable.
  1460. * The function enable this bit.
  1461. * Brackett, 2006/03/15
  1462. */
  1463. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1464. {
  1465. unsigned long value;
  1466. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1467. if (value & PCI_COMMAND_INTX_DISABLE)
  1468. value &= ~PCI_COMMAND_INTX_DISABLE;
  1469. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1470. }
  1471. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1472. {
  1473. struct net_device *netdev = adapter->netdev;
  1474. struct stats_msg_block *smb = adapter->smb.smb;
  1475. u64 new_rx_errors = smb->rx_frag +
  1476. smb->rx_fcs_err +
  1477. smb->rx_len_err +
  1478. smb->rx_sz_ov +
  1479. smb->rx_rxf_ov +
  1480. smb->rx_rrd_ov +
  1481. smb->rx_align_err;
  1482. u64 new_tx_errors = smb->tx_late_col +
  1483. smb->tx_abort_col +
  1484. smb->tx_underrun +
  1485. smb->tx_trunc;
  1486. /* Fill out the OS statistics structure */
  1487. adapter->soft_stats.rx_packets += smb->rx_ok + new_rx_errors;
  1488. adapter->soft_stats.tx_packets += smb->tx_ok + new_tx_errors;
  1489. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1490. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1491. adapter->soft_stats.multicast += smb->rx_mcast;
  1492. adapter->soft_stats.collisions += smb->tx_1_col +
  1493. smb->tx_2_col +
  1494. smb->tx_late_col +
  1495. smb->tx_abort_col;
  1496. /* Rx Errors */
  1497. adapter->soft_stats.rx_errors += new_rx_errors;
  1498. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1499. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1500. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1501. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1502. adapter->soft_stats.rx_pause += smb->rx_pause;
  1503. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1504. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1505. /* Tx Errors */
  1506. adapter->soft_stats.tx_errors += new_tx_errors;
  1507. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1508. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1509. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1510. adapter->soft_stats.excecol += smb->tx_abort_col;
  1511. adapter->soft_stats.deffer += smb->tx_defer;
  1512. adapter->soft_stats.scc += smb->tx_1_col;
  1513. adapter->soft_stats.mcc += smb->tx_2_col;
  1514. adapter->soft_stats.latecol += smb->tx_late_col;
  1515. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1516. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1517. adapter->soft_stats.tx_pause += smb->tx_pause;
  1518. netdev->stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1519. netdev->stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1520. netdev->stats.multicast = adapter->soft_stats.multicast;
  1521. netdev->stats.collisions = adapter->soft_stats.collisions;
  1522. netdev->stats.rx_errors = adapter->soft_stats.rx_errors;
  1523. netdev->stats.rx_length_errors =
  1524. adapter->soft_stats.rx_length_errors;
  1525. netdev->stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1526. netdev->stats.rx_frame_errors =
  1527. adapter->soft_stats.rx_frame_errors;
  1528. netdev->stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1529. netdev->stats.rx_dropped = adapter->soft_stats.rx_rrd_ov;
  1530. netdev->stats.tx_errors = adapter->soft_stats.tx_errors;
  1531. netdev->stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1532. netdev->stats.tx_aborted_errors =
  1533. adapter->soft_stats.tx_aborted_errors;
  1534. netdev->stats.tx_window_errors =
  1535. adapter->soft_stats.tx_window_errors;
  1536. netdev->stats.tx_carrier_errors =
  1537. adapter->soft_stats.tx_carrier_errors;
  1538. netdev->stats.rx_packets = adapter->soft_stats.rx_packets;
  1539. netdev->stats.tx_packets = adapter->soft_stats.tx_packets;
  1540. }
  1541. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1542. {
  1543. unsigned long flags;
  1544. u32 tpd_next_to_use;
  1545. u32 rfd_next_to_use;
  1546. u32 rrd_next_to_clean;
  1547. u32 value;
  1548. spin_lock_irqsave(&adapter->mb_lock, flags);
  1549. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1550. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1551. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1552. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1553. MB_RFD_PROD_INDX_SHIFT) |
  1554. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1555. MB_RRD_CONS_INDX_SHIFT) |
  1556. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1557. MB_TPD_PROD_INDX_SHIFT);
  1558. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1559. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1560. }
  1561. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1562. struct rx_return_desc *rrd, u16 offset)
  1563. {
  1564. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1565. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1566. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1567. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1568. rfd_ring->next_to_clean = 0;
  1569. }
  1570. }
  1571. }
  1572. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1573. struct rx_return_desc *rrd)
  1574. {
  1575. u16 num_buf;
  1576. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1577. adapter->rx_buffer_len;
  1578. if (rrd->num_buf == num_buf)
  1579. /* clean alloc flag for bad rrd */
  1580. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1581. }
  1582. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1583. struct rx_return_desc *rrd, struct sk_buff *skb)
  1584. {
  1585. struct pci_dev *pdev = adapter->pdev;
  1586. /*
  1587. * The L1 hardware contains a bug that erroneously sets the
  1588. * PACKET_FLAG_ERR and ERR_FLAG_L4_CHKSUM bits whenever a
  1589. * fragmented IP packet is received, even though the packet
  1590. * is perfectly valid and its checksum is correct. There's
  1591. * no way to distinguish between one of these good packets
  1592. * and a packet that actually contains a TCP/UDP checksum
  1593. * error, so all we can do is allow it to be handed up to
  1594. * the higher layers and let it be sorted out there.
  1595. */
  1596. skb_checksum_none_assert(skb);
  1597. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1598. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1599. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1600. adapter->hw_csum_err++;
  1601. if (netif_msg_rx_err(adapter))
  1602. dev_printk(KERN_DEBUG, &pdev->dev,
  1603. "rx checksum error\n");
  1604. return;
  1605. }
  1606. }
  1607. /* not IPv4 */
  1608. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1609. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1610. return;
  1611. /* IPv4 packet */
  1612. if (likely(!(rrd->err_flg &
  1613. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1614. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1615. adapter->hw_csum_good++;
  1616. return;
  1617. }
  1618. }
  1619. /**
  1620. * atl1_alloc_rx_buffers - Replace used receive buffers
  1621. * @adapter: address of board private structure
  1622. */
  1623. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1624. {
  1625. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1626. struct pci_dev *pdev = adapter->pdev;
  1627. struct page *page;
  1628. unsigned long offset;
  1629. struct atl1_buffer *buffer_info, *next_info;
  1630. struct sk_buff *skb;
  1631. u16 num_alloc = 0;
  1632. u16 rfd_next_to_use, next_next;
  1633. struct rx_free_desc *rfd_desc;
  1634. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1635. if (++next_next == rfd_ring->count)
  1636. next_next = 0;
  1637. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1638. next_info = &rfd_ring->buffer_info[next_next];
  1639. while (!buffer_info->alloced && !next_info->alloced) {
  1640. if (buffer_info->skb) {
  1641. buffer_info->alloced = 1;
  1642. goto next;
  1643. }
  1644. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1645. skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1646. adapter->rx_buffer_len);
  1647. if (unlikely(!skb)) {
  1648. /* Better luck next round */
  1649. adapter->soft_stats.rx_dropped++;
  1650. break;
  1651. }
  1652. buffer_info->alloced = 1;
  1653. buffer_info->skb = skb;
  1654. buffer_info->length = (u16) adapter->rx_buffer_len;
  1655. page = virt_to_page(skb->data);
  1656. offset = offset_in_page(skb->data);
  1657. buffer_info->dma = pci_map_page(pdev, page, offset,
  1658. adapter->rx_buffer_len,
  1659. PCI_DMA_FROMDEVICE);
  1660. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1661. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1662. rfd_desc->coalese = 0;
  1663. next:
  1664. rfd_next_to_use = next_next;
  1665. if (unlikely(++next_next == rfd_ring->count))
  1666. next_next = 0;
  1667. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1668. next_info = &rfd_ring->buffer_info[next_next];
  1669. num_alloc++;
  1670. }
  1671. if (num_alloc) {
  1672. /*
  1673. * Force memory writes to complete before letting h/w
  1674. * know there are new descriptors to fetch. (Only
  1675. * applicable for weak-ordered memory model archs,
  1676. * such as IA-64).
  1677. */
  1678. wmb();
  1679. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1680. }
  1681. return num_alloc;
  1682. }
  1683. static int atl1_intr_rx(struct atl1_adapter *adapter, int budget)
  1684. {
  1685. int i, count;
  1686. u16 length;
  1687. u16 rrd_next_to_clean;
  1688. u32 value;
  1689. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1690. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1691. struct atl1_buffer *buffer_info;
  1692. struct rx_return_desc *rrd;
  1693. struct sk_buff *skb;
  1694. count = 0;
  1695. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1696. while (count < budget) {
  1697. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1698. i = 1;
  1699. if (likely(rrd->xsz.valid)) { /* packet valid */
  1700. chk_rrd:
  1701. /* check rrd status */
  1702. if (likely(rrd->num_buf == 1))
  1703. goto rrd_ok;
  1704. else if (netif_msg_rx_err(adapter)) {
  1705. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1706. "unexpected RRD buffer count\n");
  1707. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1708. "rx_buf_len = %d\n",
  1709. adapter->rx_buffer_len);
  1710. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1711. "RRD num_buf = %d\n",
  1712. rrd->num_buf);
  1713. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1714. "RRD pkt_len = %d\n",
  1715. rrd->xsz.xsum_sz.pkt_size);
  1716. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1717. "RRD pkt_flg = 0x%08X\n",
  1718. rrd->pkt_flg);
  1719. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1720. "RRD err_flg = 0x%08X\n",
  1721. rrd->err_flg);
  1722. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1723. "RRD vlan_tag = 0x%08X\n",
  1724. rrd->vlan_tag);
  1725. }
  1726. /* rrd seems to be bad */
  1727. if (unlikely(i-- > 0)) {
  1728. /* rrd may not be DMAed completely */
  1729. udelay(1);
  1730. goto chk_rrd;
  1731. }
  1732. /* bad rrd */
  1733. if (netif_msg_rx_err(adapter))
  1734. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1735. "bad RRD\n");
  1736. /* see if update RFD index */
  1737. if (rrd->num_buf > 1)
  1738. atl1_update_rfd_index(adapter, rrd);
  1739. /* update rrd */
  1740. rrd->xsz.valid = 0;
  1741. if (++rrd_next_to_clean == rrd_ring->count)
  1742. rrd_next_to_clean = 0;
  1743. count++;
  1744. continue;
  1745. } else { /* current rrd still not be updated */
  1746. break;
  1747. }
  1748. rrd_ok:
  1749. /* clean alloc flag for bad rrd */
  1750. atl1_clean_alloc_flag(adapter, rrd, 0);
  1751. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1752. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1753. rfd_ring->next_to_clean = 0;
  1754. /* update rrd next to clean */
  1755. if (++rrd_next_to_clean == rrd_ring->count)
  1756. rrd_next_to_clean = 0;
  1757. count++;
  1758. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1759. if (!(rrd->err_flg &
  1760. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1761. | ERR_FLAG_LEN))) {
  1762. /* packet error, don't need upstream */
  1763. buffer_info->alloced = 0;
  1764. rrd->xsz.valid = 0;
  1765. continue;
  1766. }
  1767. }
  1768. /* Good Receive */
  1769. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1770. buffer_info->length, PCI_DMA_FROMDEVICE);
  1771. buffer_info->dma = 0;
  1772. skb = buffer_info->skb;
  1773. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1774. skb_put(skb, length - ETH_FCS_LEN);
  1775. /* Receive Checksum Offload */
  1776. atl1_rx_checksum(adapter, rrd, skb);
  1777. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1778. if (rrd->pkt_flg & PACKET_FLAG_VLAN_INS) {
  1779. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1780. ((rrd->vlan_tag & 7) << 13) |
  1781. ((rrd->vlan_tag & 8) << 9);
  1782. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
  1783. }
  1784. netif_receive_skb(skb);
  1785. /* let protocol layer free skb */
  1786. buffer_info->skb = NULL;
  1787. buffer_info->alloced = 0;
  1788. rrd->xsz.valid = 0;
  1789. }
  1790. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1791. atl1_alloc_rx_buffers(adapter);
  1792. /* update mailbox ? */
  1793. if (count) {
  1794. u32 tpd_next_to_use;
  1795. u32 rfd_next_to_use;
  1796. spin_lock(&adapter->mb_lock);
  1797. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1798. rfd_next_to_use =
  1799. atomic_read(&adapter->rfd_ring.next_to_use);
  1800. rrd_next_to_clean =
  1801. atomic_read(&adapter->rrd_ring.next_to_clean);
  1802. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1803. MB_RFD_PROD_INDX_SHIFT) |
  1804. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1805. MB_RRD_CONS_INDX_SHIFT) |
  1806. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1807. MB_TPD_PROD_INDX_SHIFT);
  1808. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1809. spin_unlock(&adapter->mb_lock);
  1810. }
  1811. return count;
  1812. }
  1813. static int atl1_intr_tx(struct atl1_adapter *adapter)
  1814. {
  1815. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1816. struct atl1_buffer *buffer_info;
  1817. u16 sw_tpd_next_to_clean;
  1818. u16 cmb_tpd_next_to_clean;
  1819. int count = 0;
  1820. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1821. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1822. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1823. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1824. if (buffer_info->dma) {
  1825. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1826. buffer_info->length, PCI_DMA_TODEVICE);
  1827. buffer_info->dma = 0;
  1828. }
  1829. if (buffer_info->skb) {
  1830. dev_kfree_skb_irq(buffer_info->skb);
  1831. buffer_info->skb = NULL;
  1832. }
  1833. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1834. sw_tpd_next_to_clean = 0;
  1835. count++;
  1836. }
  1837. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1838. if (netif_queue_stopped(adapter->netdev) &&
  1839. netif_carrier_ok(adapter->netdev))
  1840. netif_wake_queue(adapter->netdev);
  1841. return count;
  1842. }
  1843. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1844. {
  1845. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1846. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1847. return (next_to_clean > next_to_use) ?
  1848. next_to_clean - next_to_use - 1 :
  1849. tpd_ring->count + next_to_clean - next_to_use - 1;
  1850. }
  1851. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1852. struct tx_packet_desc *ptpd)
  1853. {
  1854. u8 hdr_len, ip_off;
  1855. u32 real_len;
  1856. if (skb_shinfo(skb)->gso_size) {
  1857. int err;
  1858. err = skb_cow_head(skb, 0);
  1859. if (err < 0)
  1860. return err;
  1861. if (skb->protocol == htons(ETH_P_IP)) {
  1862. struct iphdr *iph = ip_hdr(skb);
  1863. real_len = (((unsigned char *)iph - skb->data) +
  1864. ntohs(iph->tot_len));
  1865. if (real_len < skb->len)
  1866. pskb_trim(skb, real_len);
  1867. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1868. if (skb->len == hdr_len) {
  1869. iph->check = 0;
  1870. tcp_hdr(skb)->check =
  1871. ~csum_tcpudp_magic(iph->saddr,
  1872. iph->daddr, tcp_hdrlen(skb),
  1873. IPPROTO_TCP, 0);
  1874. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1875. TPD_IPHL_SHIFT;
  1876. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1877. TPD_TCPHDRLEN_MASK) <<
  1878. TPD_TCPHDRLEN_SHIFT;
  1879. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1880. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1881. return 1;
  1882. }
  1883. iph->check = 0;
  1884. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1885. iph->daddr, 0, IPPROTO_TCP, 0);
  1886. ip_off = (unsigned char *)iph -
  1887. (unsigned char *) skb_network_header(skb);
  1888. if (ip_off == 8) /* 802.3-SNAP frame */
  1889. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1890. else if (ip_off != 0)
  1891. return -2;
  1892. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1893. TPD_IPHL_SHIFT;
  1894. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1895. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1896. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1897. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1898. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1899. return 3;
  1900. }
  1901. }
  1902. return 0;
  1903. }
  1904. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1905. struct tx_packet_desc *ptpd)
  1906. {
  1907. u8 css, cso;
  1908. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1909. css = skb_checksum_start_offset(skb);
  1910. cso = css + (u8) skb->csum_offset;
  1911. if (unlikely(css & 0x1)) {
  1912. /* L1 hardware requires an even number here */
  1913. if (netif_msg_tx_err(adapter))
  1914. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1915. "payload offset not an even number\n");
  1916. return -1;
  1917. }
  1918. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1919. TPD_PLOADOFFSET_SHIFT;
  1920. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1921. TPD_CCSUMOFFSET_SHIFT;
  1922. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1923. return true;
  1924. }
  1925. return 0;
  1926. }
  1927. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1928. struct tx_packet_desc *ptpd)
  1929. {
  1930. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1931. struct atl1_buffer *buffer_info;
  1932. u16 buf_len = skb->len;
  1933. struct page *page;
  1934. unsigned long offset;
  1935. unsigned int nr_frags;
  1936. unsigned int f;
  1937. int retval;
  1938. u16 next_to_use;
  1939. u16 data_len;
  1940. u8 hdr_len;
  1941. buf_len -= skb->data_len;
  1942. nr_frags = skb_shinfo(skb)->nr_frags;
  1943. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1944. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1945. BUG_ON(buffer_info->skb);
  1946. /* put skb in last TPD */
  1947. buffer_info->skb = NULL;
  1948. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1949. if (retval) {
  1950. /* TSO */
  1951. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1952. buffer_info->length = hdr_len;
  1953. page = virt_to_page(skb->data);
  1954. offset = offset_in_page(skb->data);
  1955. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1956. offset, hdr_len,
  1957. PCI_DMA_TODEVICE);
  1958. if (++next_to_use == tpd_ring->count)
  1959. next_to_use = 0;
  1960. if (buf_len > hdr_len) {
  1961. int i, nseg;
  1962. data_len = buf_len - hdr_len;
  1963. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1964. ATL1_MAX_TX_BUF_LEN;
  1965. for (i = 0; i < nseg; i++) {
  1966. buffer_info =
  1967. &tpd_ring->buffer_info[next_to_use];
  1968. buffer_info->skb = NULL;
  1969. buffer_info->length =
  1970. (ATL1_MAX_TX_BUF_LEN >=
  1971. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1972. data_len -= buffer_info->length;
  1973. page = virt_to_page(skb->data +
  1974. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1975. offset = offset_in_page(skb->data +
  1976. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1977. buffer_info->dma = pci_map_page(adapter->pdev,
  1978. page, offset, buffer_info->length,
  1979. PCI_DMA_TODEVICE);
  1980. if (++next_to_use == tpd_ring->count)
  1981. next_to_use = 0;
  1982. }
  1983. }
  1984. } else {
  1985. /* not TSO */
  1986. buffer_info->length = buf_len;
  1987. page = virt_to_page(skb->data);
  1988. offset = offset_in_page(skb->data);
  1989. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1990. offset, buf_len, PCI_DMA_TODEVICE);
  1991. if (++next_to_use == tpd_ring->count)
  1992. next_to_use = 0;
  1993. }
  1994. for (f = 0; f < nr_frags; f++) {
  1995. const struct skb_frag_struct *frag;
  1996. u16 i, nseg;
  1997. frag = &skb_shinfo(skb)->frags[f];
  1998. buf_len = skb_frag_size(frag);
  1999. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  2000. ATL1_MAX_TX_BUF_LEN;
  2001. for (i = 0; i < nseg; i++) {
  2002. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2003. BUG_ON(buffer_info->skb);
  2004. buffer_info->skb = NULL;
  2005. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2006. ATL1_MAX_TX_BUF_LEN : buf_len;
  2007. buf_len -= buffer_info->length;
  2008. buffer_info->dma = skb_frag_dma_map(&adapter->pdev->dev,
  2009. frag, i * ATL1_MAX_TX_BUF_LEN,
  2010. buffer_info->length, DMA_TO_DEVICE);
  2011. if (++next_to_use == tpd_ring->count)
  2012. next_to_use = 0;
  2013. }
  2014. }
  2015. /* last tpd's buffer-info */
  2016. buffer_info->skb = skb;
  2017. }
  2018. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2019. struct tx_packet_desc *ptpd)
  2020. {
  2021. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2022. struct atl1_buffer *buffer_info;
  2023. struct tx_packet_desc *tpd;
  2024. u16 j;
  2025. u32 val;
  2026. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2027. for (j = 0; j < count; j++) {
  2028. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2029. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2030. if (tpd != ptpd)
  2031. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2032. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2033. tpd->word2 &= ~(TPD_BUFLEN_MASK << TPD_BUFLEN_SHIFT);
  2034. tpd->word2 |= (cpu_to_le16(buffer_info->length) &
  2035. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2036. /*
  2037. * if this is the first packet in a TSO chain, set
  2038. * TPD_HDRFLAG, otherwise, clear it.
  2039. */
  2040. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2041. TPD_SEGMENT_EN_MASK;
  2042. if (val) {
  2043. if (!j)
  2044. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2045. else
  2046. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2047. }
  2048. if (j == (count - 1))
  2049. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2050. if (++next_to_use == tpd_ring->count)
  2051. next_to_use = 0;
  2052. }
  2053. /*
  2054. * Force memory writes to complete before letting h/w
  2055. * know there are new descriptors to fetch. (Only
  2056. * applicable for weak-ordered memory model archs,
  2057. * such as IA-64).
  2058. */
  2059. wmb();
  2060. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2061. }
  2062. static netdev_tx_t atl1_xmit_frame(struct sk_buff *skb,
  2063. struct net_device *netdev)
  2064. {
  2065. struct atl1_adapter *adapter = netdev_priv(netdev);
  2066. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2067. int len;
  2068. int tso;
  2069. int count = 1;
  2070. int ret_val;
  2071. struct tx_packet_desc *ptpd;
  2072. u16 vlan_tag;
  2073. unsigned int nr_frags = 0;
  2074. unsigned int mss = 0;
  2075. unsigned int f;
  2076. unsigned int proto_hdr_len;
  2077. len = skb_headlen(skb);
  2078. if (unlikely(skb->len <= 0)) {
  2079. dev_kfree_skb_any(skb);
  2080. return NETDEV_TX_OK;
  2081. }
  2082. nr_frags = skb_shinfo(skb)->nr_frags;
  2083. for (f = 0; f < nr_frags; f++) {
  2084. unsigned int f_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
  2085. count += (f_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2086. ATL1_MAX_TX_BUF_LEN;
  2087. }
  2088. mss = skb_shinfo(skb)->gso_size;
  2089. if (mss) {
  2090. if (skb->protocol == htons(ETH_P_IP)) {
  2091. proto_hdr_len = (skb_transport_offset(skb) +
  2092. tcp_hdrlen(skb));
  2093. if (unlikely(proto_hdr_len > len)) {
  2094. dev_kfree_skb_any(skb);
  2095. return NETDEV_TX_OK;
  2096. }
  2097. /* need additional TPD ? */
  2098. if (proto_hdr_len != len)
  2099. count += (len - proto_hdr_len +
  2100. ATL1_MAX_TX_BUF_LEN - 1) /
  2101. ATL1_MAX_TX_BUF_LEN;
  2102. }
  2103. }
  2104. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2105. /* not enough descriptors */
  2106. netif_stop_queue(netdev);
  2107. if (netif_msg_tx_queued(adapter))
  2108. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2109. "tx busy\n");
  2110. return NETDEV_TX_BUSY;
  2111. }
  2112. ptpd = ATL1_TPD_DESC(tpd_ring,
  2113. (u16) atomic_read(&tpd_ring->next_to_use));
  2114. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2115. if (skb_vlan_tag_present(skb)) {
  2116. vlan_tag = skb_vlan_tag_get(skb);
  2117. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2118. ((vlan_tag >> 9) & 0x8);
  2119. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2120. ptpd->word2 |= (vlan_tag & TPD_VLANTAG_MASK) <<
  2121. TPD_VLANTAG_SHIFT;
  2122. }
  2123. tso = atl1_tso(adapter, skb, ptpd);
  2124. if (tso < 0) {
  2125. dev_kfree_skb_any(skb);
  2126. return NETDEV_TX_OK;
  2127. }
  2128. if (!tso) {
  2129. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2130. if (ret_val < 0) {
  2131. dev_kfree_skb_any(skb);
  2132. return NETDEV_TX_OK;
  2133. }
  2134. }
  2135. atl1_tx_map(adapter, skb, ptpd);
  2136. atl1_tx_queue(adapter, count, ptpd);
  2137. atl1_update_mailbox(adapter);
  2138. mmiowb();
  2139. return NETDEV_TX_OK;
  2140. }
  2141. static int atl1_rings_clean(struct napi_struct *napi, int budget)
  2142. {
  2143. struct atl1_adapter *adapter = container_of(napi, struct atl1_adapter, napi);
  2144. int work_done = atl1_intr_rx(adapter, budget);
  2145. if (atl1_intr_tx(adapter))
  2146. work_done = budget;
  2147. /* Let's come again to process some more packets */
  2148. if (work_done >= budget)
  2149. return work_done;
  2150. napi_complete_done(napi, work_done);
  2151. /* re-enable Interrupt */
  2152. if (likely(adapter->int_enabled))
  2153. atlx_imr_set(adapter, IMR_NORMAL_MASK);
  2154. return work_done;
  2155. }
  2156. static inline int atl1_sched_rings_clean(struct atl1_adapter* adapter)
  2157. {
  2158. if (!napi_schedule_prep(&adapter->napi))
  2159. /* It is possible in case even the RX/TX ints are disabled via IMR
  2160. * register the ISR bits are set anyway (but do not produce IRQ).
  2161. * To handle such situation the napi functions used to check is
  2162. * something scheduled or not.
  2163. */
  2164. return 0;
  2165. __napi_schedule(&adapter->napi);
  2166. /*
  2167. * Disable RX/TX ints via IMR register if it is
  2168. * allowed. NAPI handler must reenable them in same
  2169. * way.
  2170. */
  2171. if (!adapter->int_enabled)
  2172. return 1;
  2173. atlx_imr_set(adapter, IMR_NORXTX_MASK);
  2174. return 1;
  2175. }
  2176. /**
  2177. * atl1_intr - Interrupt Handler
  2178. * @irq: interrupt number
  2179. * @data: pointer to a network interface device structure
  2180. */
  2181. static irqreturn_t atl1_intr(int irq, void *data)
  2182. {
  2183. struct atl1_adapter *adapter = netdev_priv(data);
  2184. u32 status;
  2185. status = adapter->cmb.cmb->int_stats;
  2186. if (!status)
  2187. return IRQ_NONE;
  2188. /* clear CMB interrupt status at once,
  2189. * but leave rx/tx interrupt status in case it should be dropped
  2190. * only if rx/tx processing queued. In other case interrupt
  2191. * can be lost.
  2192. */
  2193. adapter->cmb.cmb->int_stats = status & (ISR_CMB_TX | ISR_CMB_RX);
  2194. if (status & ISR_GPHY) /* clear phy status */
  2195. atlx_clear_phy_int(adapter);
  2196. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2197. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2198. /* check if SMB intr */
  2199. if (status & ISR_SMB)
  2200. atl1_inc_smb(adapter);
  2201. /* check if PCIE PHY Link down */
  2202. if (status & ISR_PHY_LINKDOWN) {
  2203. if (netif_msg_intr(adapter))
  2204. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2205. "pcie phy link down %x\n", status);
  2206. if (netif_running(adapter->netdev)) { /* reset MAC */
  2207. atlx_irq_disable(adapter);
  2208. schedule_work(&adapter->reset_dev_task);
  2209. return IRQ_HANDLED;
  2210. }
  2211. }
  2212. /* check if DMA read/write error ? */
  2213. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2214. if (netif_msg_intr(adapter))
  2215. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2216. "pcie DMA r/w error (status = 0x%x)\n",
  2217. status);
  2218. atlx_irq_disable(adapter);
  2219. schedule_work(&adapter->reset_dev_task);
  2220. return IRQ_HANDLED;
  2221. }
  2222. /* link event */
  2223. if (status & ISR_GPHY) {
  2224. adapter->soft_stats.tx_carrier_errors++;
  2225. atl1_check_for_link(adapter);
  2226. }
  2227. /* transmit or receive event */
  2228. if (status & (ISR_CMB_TX | ISR_CMB_RX) &&
  2229. atl1_sched_rings_clean(adapter))
  2230. adapter->cmb.cmb->int_stats = adapter->cmb.cmb->int_stats &
  2231. ~(ISR_CMB_TX | ISR_CMB_RX);
  2232. /* rx exception */
  2233. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2234. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2235. ISR_HOST_RRD_OV))) {
  2236. if (netif_msg_intr(adapter))
  2237. dev_printk(KERN_DEBUG,
  2238. &adapter->pdev->dev,
  2239. "rx exception, ISR = 0x%x\n",
  2240. status);
  2241. atl1_sched_rings_clean(adapter);
  2242. }
  2243. /* re-enable Interrupt */
  2244. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2245. return IRQ_HANDLED;
  2246. }
  2247. /**
  2248. * atl1_phy_config - Timer Call-back
  2249. * @data: pointer to netdev cast into an unsigned long
  2250. */
  2251. static void atl1_phy_config(unsigned long data)
  2252. {
  2253. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2254. struct atl1_hw *hw = &adapter->hw;
  2255. unsigned long flags;
  2256. spin_lock_irqsave(&adapter->lock, flags);
  2257. adapter->phy_timer_pending = false;
  2258. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2259. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2260. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2261. spin_unlock_irqrestore(&adapter->lock, flags);
  2262. }
  2263. /*
  2264. * Orphaned vendor comment left intact here:
  2265. * <vendor comment>
  2266. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2267. * will assert. We do soft reset <0x1400=1> according
  2268. * with the SPEC. BUT, it seemes that PCIE or DMA
  2269. * state-machine will not be reset. DMAR_TO_INT will
  2270. * assert again and again.
  2271. * </vendor comment>
  2272. */
  2273. static int atl1_reset(struct atl1_adapter *adapter)
  2274. {
  2275. int ret;
  2276. ret = atl1_reset_hw(&adapter->hw);
  2277. if (ret)
  2278. return ret;
  2279. return atl1_init_hw(&adapter->hw);
  2280. }
  2281. static s32 atl1_up(struct atl1_adapter *adapter)
  2282. {
  2283. struct net_device *netdev = adapter->netdev;
  2284. int err;
  2285. int irq_flags = 0;
  2286. /* hardware has been reset, we need to reload some things */
  2287. atlx_set_multi(netdev);
  2288. atl1_init_ring_ptrs(adapter);
  2289. atlx_restore_vlan(adapter);
  2290. err = atl1_alloc_rx_buffers(adapter);
  2291. if (unlikely(!err))
  2292. /* no RX BUFFER allocated */
  2293. return -ENOMEM;
  2294. if (unlikely(atl1_configure(adapter))) {
  2295. err = -EIO;
  2296. goto err_up;
  2297. }
  2298. err = pci_enable_msi(adapter->pdev);
  2299. if (err) {
  2300. if (netif_msg_ifup(adapter))
  2301. dev_info(&adapter->pdev->dev,
  2302. "Unable to enable MSI: %d\n", err);
  2303. irq_flags |= IRQF_SHARED;
  2304. }
  2305. err = request_irq(adapter->pdev->irq, atl1_intr, irq_flags,
  2306. netdev->name, netdev);
  2307. if (unlikely(err))
  2308. goto err_up;
  2309. napi_enable(&adapter->napi);
  2310. atlx_irq_enable(adapter);
  2311. atl1_check_link(adapter);
  2312. netif_start_queue(netdev);
  2313. return 0;
  2314. err_up:
  2315. pci_disable_msi(adapter->pdev);
  2316. /* free rx_buffers */
  2317. atl1_clean_rx_ring(adapter);
  2318. return err;
  2319. }
  2320. static void atl1_down(struct atl1_adapter *adapter)
  2321. {
  2322. struct net_device *netdev = adapter->netdev;
  2323. napi_disable(&adapter->napi);
  2324. netif_stop_queue(netdev);
  2325. del_timer_sync(&adapter->phy_config_timer);
  2326. adapter->phy_timer_pending = false;
  2327. atlx_irq_disable(adapter);
  2328. free_irq(adapter->pdev->irq, netdev);
  2329. pci_disable_msi(adapter->pdev);
  2330. atl1_reset_hw(&adapter->hw);
  2331. adapter->cmb.cmb->int_stats = 0;
  2332. adapter->link_speed = SPEED_0;
  2333. adapter->link_duplex = -1;
  2334. netif_carrier_off(netdev);
  2335. atl1_clean_tx_ring(adapter);
  2336. atl1_clean_rx_ring(adapter);
  2337. }
  2338. static void atl1_reset_dev_task(struct work_struct *work)
  2339. {
  2340. struct atl1_adapter *adapter =
  2341. container_of(work, struct atl1_adapter, reset_dev_task);
  2342. struct net_device *netdev = adapter->netdev;
  2343. netif_device_detach(netdev);
  2344. atl1_down(adapter);
  2345. atl1_up(adapter);
  2346. netif_device_attach(netdev);
  2347. }
  2348. /**
  2349. * atl1_change_mtu - Change the Maximum Transfer Unit
  2350. * @netdev: network interface device structure
  2351. * @new_mtu: new value for maximum frame size
  2352. *
  2353. * Returns 0 on success, negative on failure
  2354. */
  2355. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2356. {
  2357. struct atl1_adapter *adapter = netdev_priv(netdev);
  2358. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2359. adapter->hw.max_frame_size = max_frame;
  2360. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2361. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2362. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2363. netdev->mtu = new_mtu;
  2364. if (netif_running(netdev)) {
  2365. atl1_down(adapter);
  2366. atl1_up(adapter);
  2367. }
  2368. return 0;
  2369. }
  2370. /**
  2371. * atl1_open - Called when a network interface is made active
  2372. * @netdev: network interface device structure
  2373. *
  2374. * Returns 0 on success, negative value on failure
  2375. *
  2376. * The open entry point is called when a network interface is made
  2377. * active by the system (IFF_UP). At this point all resources needed
  2378. * for transmit and receive operations are allocated, the interrupt
  2379. * handler is registered with the OS, the watchdog timer is started,
  2380. * and the stack is notified that the interface is ready.
  2381. */
  2382. static int atl1_open(struct net_device *netdev)
  2383. {
  2384. struct atl1_adapter *adapter = netdev_priv(netdev);
  2385. int err;
  2386. netif_carrier_off(netdev);
  2387. /* allocate transmit descriptors */
  2388. err = atl1_setup_ring_resources(adapter);
  2389. if (err)
  2390. return err;
  2391. err = atl1_up(adapter);
  2392. if (err)
  2393. goto err_up;
  2394. return 0;
  2395. err_up:
  2396. atl1_reset(adapter);
  2397. return err;
  2398. }
  2399. /**
  2400. * atl1_close - Disables a network interface
  2401. * @netdev: network interface device structure
  2402. *
  2403. * Returns 0, this is not allowed to fail
  2404. *
  2405. * The close entry point is called when an interface is de-activated
  2406. * by the OS. The hardware is still under the drivers control, but
  2407. * needs to be disabled. A global MAC reset is issued to stop the
  2408. * hardware, and all transmit and receive resources are freed.
  2409. */
  2410. static int atl1_close(struct net_device *netdev)
  2411. {
  2412. struct atl1_adapter *adapter = netdev_priv(netdev);
  2413. atl1_down(adapter);
  2414. atl1_free_ring_resources(adapter);
  2415. return 0;
  2416. }
  2417. #ifdef CONFIG_PM_SLEEP
  2418. static int atl1_suspend(struct device *dev)
  2419. {
  2420. struct pci_dev *pdev = to_pci_dev(dev);
  2421. struct net_device *netdev = pci_get_drvdata(pdev);
  2422. struct atl1_adapter *adapter = netdev_priv(netdev);
  2423. struct atl1_hw *hw = &adapter->hw;
  2424. u32 ctrl = 0;
  2425. u32 wufc = adapter->wol;
  2426. u32 val;
  2427. u16 speed;
  2428. u16 duplex;
  2429. netif_device_detach(netdev);
  2430. if (netif_running(netdev))
  2431. atl1_down(adapter);
  2432. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2433. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2434. val = ctrl & BMSR_LSTATUS;
  2435. if (val)
  2436. wufc &= ~ATLX_WUFC_LNKC;
  2437. if (!wufc)
  2438. goto disable_wol;
  2439. if (val) {
  2440. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2441. if (val) {
  2442. if (netif_msg_ifdown(adapter))
  2443. dev_printk(KERN_DEBUG, &pdev->dev,
  2444. "error getting speed/duplex\n");
  2445. goto disable_wol;
  2446. }
  2447. ctrl = 0;
  2448. /* enable magic packet WOL */
  2449. if (wufc & ATLX_WUFC_MAG)
  2450. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2451. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2452. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2453. /* configure the mac */
  2454. ctrl = MAC_CTRL_RX_EN;
  2455. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2456. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2457. if (duplex == FULL_DUPLEX)
  2458. ctrl |= MAC_CTRL_DUPLX;
  2459. ctrl |= (((u32)adapter->hw.preamble_len &
  2460. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2461. __atlx_vlan_mode(netdev->features, &ctrl);
  2462. if (wufc & ATLX_WUFC_MAG)
  2463. ctrl |= MAC_CTRL_BC_EN;
  2464. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2465. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2466. /* poke the PHY */
  2467. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2468. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2469. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2470. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2471. } else {
  2472. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2473. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2474. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2475. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2476. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2477. hw->phy_configured = false;
  2478. }
  2479. return 0;
  2480. disable_wol:
  2481. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2482. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2483. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2484. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2485. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2486. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2487. hw->phy_configured = false;
  2488. return 0;
  2489. }
  2490. static int atl1_resume(struct device *dev)
  2491. {
  2492. struct pci_dev *pdev = to_pci_dev(dev);
  2493. struct net_device *netdev = pci_get_drvdata(pdev);
  2494. struct atl1_adapter *adapter = netdev_priv(netdev);
  2495. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2496. atl1_reset_hw(&adapter->hw);
  2497. if (netif_running(netdev)) {
  2498. adapter->cmb.cmb->int_stats = 0;
  2499. atl1_up(adapter);
  2500. }
  2501. netif_device_attach(netdev);
  2502. return 0;
  2503. }
  2504. #endif
  2505. static SIMPLE_DEV_PM_OPS(atl1_pm_ops, atl1_suspend, atl1_resume);
  2506. static void atl1_shutdown(struct pci_dev *pdev)
  2507. {
  2508. struct net_device *netdev = pci_get_drvdata(pdev);
  2509. struct atl1_adapter *adapter = netdev_priv(netdev);
  2510. #ifdef CONFIG_PM_SLEEP
  2511. atl1_suspend(&pdev->dev);
  2512. #endif
  2513. pci_wake_from_d3(pdev, adapter->wol);
  2514. pci_set_power_state(pdev, PCI_D3hot);
  2515. }
  2516. #ifdef CONFIG_NET_POLL_CONTROLLER
  2517. static void atl1_poll_controller(struct net_device *netdev)
  2518. {
  2519. disable_irq(netdev->irq);
  2520. atl1_intr(netdev->irq, netdev);
  2521. enable_irq(netdev->irq);
  2522. }
  2523. #endif
  2524. static const struct net_device_ops atl1_netdev_ops = {
  2525. .ndo_open = atl1_open,
  2526. .ndo_stop = atl1_close,
  2527. .ndo_start_xmit = atl1_xmit_frame,
  2528. .ndo_set_rx_mode = atlx_set_multi,
  2529. .ndo_validate_addr = eth_validate_addr,
  2530. .ndo_set_mac_address = atl1_set_mac,
  2531. .ndo_change_mtu = atl1_change_mtu,
  2532. .ndo_fix_features = atlx_fix_features,
  2533. .ndo_set_features = atlx_set_features,
  2534. .ndo_do_ioctl = atlx_ioctl,
  2535. .ndo_tx_timeout = atlx_tx_timeout,
  2536. #ifdef CONFIG_NET_POLL_CONTROLLER
  2537. .ndo_poll_controller = atl1_poll_controller,
  2538. #endif
  2539. };
  2540. /**
  2541. * atl1_probe - Device Initialization Routine
  2542. * @pdev: PCI device information struct
  2543. * @ent: entry in atl1_pci_tbl
  2544. *
  2545. * Returns 0 on success, negative on failure
  2546. *
  2547. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2548. * The OS initialization, configuring of the adapter private structure,
  2549. * and a hardware reset occur.
  2550. */
  2551. static int atl1_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2552. {
  2553. struct net_device *netdev;
  2554. struct atl1_adapter *adapter;
  2555. static int cards_found = 0;
  2556. int err;
  2557. err = pci_enable_device(pdev);
  2558. if (err)
  2559. return err;
  2560. /*
  2561. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2562. * shared register for the high 32 bits, so only a single, aligned,
  2563. * 4 GB physical address range can be used at a time.
  2564. *
  2565. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2566. * worth. It is far easier to limit to 32-bit DMA than update
  2567. * various kernel subsystems to support the mechanics required by a
  2568. * fixed-high-32-bit system.
  2569. */
  2570. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2571. if (err) {
  2572. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2573. goto err_dma;
  2574. }
  2575. /*
  2576. * Mark all PCI regions associated with PCI device
  2577. * pdev as being reserved by owner atl1_driver_name
  2578. */
  2579. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2580. if (err)
  2581. goto err_request_regions;
  2582. /*
  2583. * Enables bus-mastering on the device and calls
  2584. * pcibios_set_master to do the needed arch specific settings
  2585. */
  2586. pci_set_master(pdev);
  2587. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2588. if (!netdev) {
  2589. err = -ENOMEM;
  2590. goto err_alloc_etherdev;
  2591. }
  2592. SET_NETDEV_DEV(netdev, &pdev->dev);
  2593. pci_set_drvdata(pdev, netdev);
  2594. adapter = netdev_priv(netdev);
  2595. adapter->netdev = netdev;
  2596. adapter->pdev = pdev;
  2597. adapter->hw.back = adapter;
  2598. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2599. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2600. if (!adapter->hw.hw_addr) {
  2601. err = -EIO;
  2602. goto err_pci_iomap;
  2603. }
  2604. /* get device revision number */
  2605. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2606. (REG_MASTER_CTRL + 2));
  2607. if (netif_msg_probe(adapter))
  2608. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2609. /* set default ring resource counts */
  2610. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2611. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2612. adapter->mii.dev = netdev;
  2613. adapter->mii.mdio_read = mdio_read;
  2614. adapter->mii.mdio_write = mdio_write;
  2615. adapter->mii.phy_id_mask = 0x1f;
  2616. adapter->mii.reg_num_mask = 0x1f;
  2617. netdev->netdev_ops = &atl1_netdev_ops;
  2618. netdev->watchdog_timeo = 5 * HZ;
  2619. netif_napi_add(netdev, &adapter->napi, atl1_rings_clean, 64);
  2620. netdev->ethtool_ops = &atl1_ethtool_ops;
  2621. adapter->bd_number = cards_found;
  2622. /* setup the private structure */
  2623. err = atl1_sw_init(adapter);
  2624. if (err)
  2625. goto err_common;
  2626. netdev->features = NETIF_F_HW_CSUM;
  2627. netdev->features |= NETIF_F_SG;
  2628. netdev->features |= (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
  2629. netdev->hw_features = NETIF_F_HW_CSUM | NETIF_F_SG | NETIF_F_TSO |
  2630. NETIF_F_HW_VLAN_CTAG_RX;
  2631. /* is this valid? see atl1_setup_mac_ctrl() */
  2632. netdev->features |= NETIF_F_RXCSUM;
  2633. /* MTU range: 42 - 10218 */
  2634. netdev->min_mtu = ETH_ZLEN - (ETH_HLEN + VLAN_HLEN);
  2635. netdev->max_mtu = MAX_JUMBO_FRAME_SIZE -
  2636. (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  2637. /*
  2638. * patch for some L1 of old version,
  2639. * the final version of L1 may not need these
  2640. * patches
  2641. */
  2642. /* atl1_pcie_patch(adapter); */
  2643. /* really reset GPHY core */
  2644. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2645. /*
  2646. * reset the controller to
  2647. * put the device in a known good starting state
  2648. */
  2649. if (atl1_reset_hw(&adapter->hw)) {
  2650. err = -EIO;
  2651. goto err_common;
  2652. }
  2653. /* copy the MAC address out of the EEPROM */
  2654. if (atl1_read_mac_addr(&adapter->hw)) {
  2655. /* mark random mac */
  2656. netdev->addr_assign_type = NET_ADDR_RANDOM;
  2657. }
  2658. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2659. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2660. err = -EIO;
  2661. goto err_common;
  2662. }
  2663. atl1_check_options(adapter);
  2664. /* pre-init the MAC, and setup link */
  2665. err = atl1_init_hw(&adapter->hw);
  2666. if (err) {
  2667. err = -EIO;
  2668. goto err_common;
  2669. }
  2670. atl1_pcie_patch(adapter);
  2671. /* assume we have no link for now */
  2672. netif_carrier_off(netdev);
  2673. setup_timer(&adapter->phy_config_timer, atl1_phy_config,
  2674. (unsigned long)adapter);
  2675. adapter->phy_timer_pending = false;
  2676. INIT_WORK(&adapter->reset_dev_task, atl1_reset_dev_task);
  2677. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2678. err = register_netdev(netdev);
  2679. if (err)
  2680. goto err_common;
  2681. cards_found++;
  2682. atl1_via_workaround(adapter);
  2683. return 0;
  2684. err_common:
  2685. pci_iounmap(pdev, adapter->hw.hw_addr);
  2686. err_pci_iomap:
  2687. free_netdev(netdev);
  2688. err_alloc_etherdev:
  2689. pci_release_regions(pdev);
  2690. err_dma:
  2691. err_request_regions:
  2692. pci_disable_device(pdev);
  2693. return err;
  2694. }
  2695. /**
  2696. * atl1_remove - Device Removal Routine
  2697. * @pdev: PCI device information struct
  2698. *
  2699. * atl1_remove is called by the PCI subsystem to alert the driver
  2700. * that it should release a PCI device. The could be caused by a
  2701. * Hot-Plug event, or because the driver is going to be removed from
  2702. * memory.
  2703. */
  2704. static void atl1_remove(struct pci_dev *pdev)
  2705. {
  2706. struct net_device *netdev = pci_get_drvdata(pdev);
  2707. struct atl1_adapter *adapter;
  2708. /* Device not available. Return. */
  2709. if (!netdev)
  2710. return;
  2711. adapter = netdev_priv(netdev);
  2712. /*
  2713. * Some atl1 boards lack persistent storage for their MAC, and get it
  2714. * from the BIOS during POST. If we've been messing with the MAC
  2715. * address, we need to save the permanent one.
  2716. */
  2717. if (!ether_addr_equal_unaligned(adapter->hw.mac_addr,
  2718. adapter->hw.perm_mac_addr)) {
  2719. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2720. ETH_ALEN);
  2721. atl1_set_mac_addr(&adapter->hw);
  2722. }
  2723. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2724. unregister_netdev(netdev);
  2725. pci_iounmap(pdev, adapter->hw.hw_addr);
  2726. pci_release_regions(pdev);
  2727. free_netdev(netdev);
  2728. pci_disable_device(pdev);
  2729. }
  2730. static struct pci_driver atl1_driver = {
  2731. .name = ATLX_DRIVER_NAME,
  2732. .id_table = atl1_pci_tbl,
  2733. .probe = atl1_probe,
  2734. .remove = atl1_remove,
  2735. .shutdown = atl1_shutdown,
  2736. .driver.pm = &atl1_pm_ops,
  2737. };
  2738. struct atl1_stats {
  2739. char stat_string[ETH_GSTRING_LEN];
  2740. int sizeof_stat;
  2741. int stat_offset;
  2742. };
  2743. #define ATL1_STAT(m) \
  2744. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2745. static struct atl1_stats atl1_gstrings_stats[] = {
  2746. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2747. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2748. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2749. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2750. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2751. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2752. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2753. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2754. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2755. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2756. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2757. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2758. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2759. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2760. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2761. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2762. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2763. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2764. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2765. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2766. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2767. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2768. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2769. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2770. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2771. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2772. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2773. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2774. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2775. };
  2776. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2777. struct ethtool_stats *stats, u64 *data)
  2778. {
  2779. struct atl1_adapter *adapter = netdev_priv(netdev);
  2780. int i;
  2781. char *p;
  2782. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2783. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2784. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2785. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2786. }
  2787. }
  2788. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2789. {
  2790. switch (sset) {
  2791. case ETH_SS_STATS:
  2792. return ARRAY_SIZE(atl1_gstrings_stats);
  2793. default:
  2794. return -EOPNOTSUPP;
  2795. }
  2796. }
  2797. static int atl1_get_link_ksettings(struct net_device *netdev,
  2798. struct ethtool_link_ksettings *cmd)
  2799. {
  2800. struct atl1_adapter *adapter = netdev_priv(netdev);
  2801. struct atl1_hw *hw = &adapter->hw;
  2802. u32 supported, advertising;
  2803. supported = (SUPPORTED_10baseT_Half |
  2804. SUPPORTED_10baseT_Full |
  2805. SUPPORTED_100baseT_Half |
  2806. SUPPORTED_100baseT_Full |
  2807. SUPPORTED_1000baseT_Full |
  2808. SUPPORTED_Autoneg | SUPPORTED_TP);
  2809. advertising = ADVERTISED_TP;
  2810. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2811. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2812. advertising |= ADVERTISED_Autoneg;
  2813. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2814. advertising |= ADVERTISED_Autoneg;
  2815. advertising |=
  2816. (ADVERTISED_10baseT_Half |
  2817. ADVERTISED_10baseT_Full |
  2818. ADVERTISED_100baseT_Half |
  2819. ADVERTISED_100baseT_Full |
  2820. ADVERTISED_1000baseT_Full);
  2821. } else
  2822. advertising |= (ADVERTISED_1000baseT_Full);
  2823. }
  2824. cmd->base.port = PORT_TP;
  2825. cmd->base.phy_address = 0;
  2826. if (netif_carrier_ok(adapter->netdev)) {
  2827. u16 link_speed, link_duplex;
  2828. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2829. cmd->base.speed = link_speed;
  2830. if (link_duplex == FULL_DUPLEX)
  2831. cmd->base.duplex = DUPLEX_FULL;
  2832. else
  2833. cmd->base.duplex = DUPLEX_HALF;
  2834. } else {
  2835. cmd->base.speed = SPEED_UNKNOWN;
  2836. cmd->base.duplex = DUPLEX_UNKNOWN;
  2837. }
  2838. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2839. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2840. cmd->base.autoneg = AUTONEG_ENABLE;
  2841. else
  2842. cmd->base.autoneg = AUTONEG_DISABLE;
  2843. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  2844. supported);
  2845. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  2846. advertising);
  2847. return 0;
  2848. }
  2849. static int atl1_set_link_ksettings(struct net_device *netdev,
  2850. const struct ethtool_link_ksettings *cmd)
  2851. {
  2852. struct atl1_adapter *adapter = netdev_priv(netdev);
  2853. struct atl1_hw *hw = &adapter->hw;
  2854. u16 phy_data;
  2855. int ret_val = 0;
  2856. u16 old_media_type = hw->media_type;
  2857. u32 advertising;
  2858. if (netif_running(adapter->netdev)) {
  2859. if (netif_msg_link(adapter))
  2860. dev_dbg(&adapter->pdev->dev,
  2861. "ethtool shutting down adapter\n");
  2862. atl1_down(adapter);
  2863. }
  2864. if (cmd->base.autoneg == AUTONEG_ENABLE)
  2865. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2866. else {
  2867. u32 speed = cmd->base.speed;
  2868. if (speed == SPEED_1000) {
  2869. if (cmd->base.duplex != DUPLEX_FULL) {
  2870. if (netif_msg_link(adapter))
  2871. dev_warn(&adapter->pdev->dev,
  2872. "1000M half is invalid\n");
  2873. ret_val = -EINVAL;
  2874. goto exit_sset;
  2875. }
  2876. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2877. } else if (speed == SPEED_100) {
  2878. if (cmd->base.duplex == DUPLEX_FULL)
  2879. hw->media_type = MEDIA_TYPE_100M_FULL;
  2880. else
  2881. hw->media_type = MEDIA_TYPE_100M_HALF;
  2882. } else {
  2883. if (cmd->base.duplex == DUPLEX_FULL)
  2884. hw->media_type = MEDIA_TYPE_10M_FULL;
  2885. else
  2886. hw->media_type = MEDIA_TYPE_10M_HALF;
  2887. }
  2888. }
  2889. switch (hw->media_type) {
  2890. case MEDIA_TYPE_AUTO_SENSOR:
  2891. advertising =
  2892. ADVERTISED_10baseT_Half |
  2893. ADVERTISED_10baseT_Full |
  2894. ADVERTISED_100baseT_Half |
  2895. ADVERTISED_100baseT_Full |
  2896. ADVERTISED_1000baseT_Full |
  2897. ADVERTISED_Autoneg | ADVERTISED_TP;
  2898. break;
  2899. case MEDIA_TYPE_1000M_FULL:
  2900. advertising =
  2901. ADVERTISED_1000baseT_Full |
  2902. ADVERTISED_Autoneg | ADVERTISED_TP;
  2903. break;
  2904. default:
  2905. advertising = 0;
  2906. break;
  2907. }
  2908. if (atl1_phy_setup_autoneg_adv(hw)) {
  2909. ret_val = -EINVAL;
  2910. if (netif_msg_link(adapter))
  2911. dev_warn(&adapter->pdev->dev,
  2912. "invalid ethtool speed/duplex setting\n");
  2913. goto exit_sset;
  2914. }
  2915. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2916. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2917. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2918. else {
  2919. switch (hw->media_type) {
  2920. case MEDIA_TYPE_100M_FULL:
  2921. phy_data =
  2922. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2923. MII_CR_RESET;
  2924. break;
  2925. case MEDIA_TYPE_100M_HALF:
  2926. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2927. break;
  2928. case MEDIA_TYPE_10M_FULL:
  2929. phy_data =
  2930. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2931. break;
  2932. default:
  2933. /* MEDIA_TYPE_10M_HALF: */
  2934. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2935. break;
  2936. }
  2937. }
  2938. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2939. exit_sset:
  2940. if (ret_val)
  2941. hw->media_type = old_media_type;
  2942. if (netif_running(adapter->netdev)) {
  2943. if (netif_msg_link(adapter))
  2944. dev_dbg(&adapter->pdev->dev,
  2945. "ethtool starting adapter\n");
  2946. atl1_up(adapter);
  2947. } else if (!ret_val) {
  2948. if (netif_msg_link(adapter))
  2949. dev_dbg(&adapter->pdev->dev,
  2950. "ethtool resetting adapter\n");
  2951. atl1_reset(adapter);
  2952. }
  2953. return ret_val;
  2954. }
  2955. static void atl1_get_drvinfo(struct net_device *netdev,
  2956. struct ethtool_drvinfo *drvinfo)
  2957. {
  2958. struct atl1_adapter *adapter = netdev_priv(netdev);
  2959. strlcpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2960. strlcpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2961. sizeof(drvinfo->version));
  2962. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2963. sizeof(drvinfo->bus_info));
  2964. }
  2965. static void atl1_get_wol(struct net_device *netdev,
  2966. struct ethtool_wolinfo *wol)
  2967. {
  2968. struct atl1_adapter *adapter = netdev_priv(netdev);
  2969. wol->supported = WAKE_MAGIC;
  2970. wol->wolopts = 0;
  2971. if (adapter->wol & ATLX_WUFC_MAG)
  2972. wol->wolopts |= WAKE_MAGIC;
  2973. }
  2974. static int atl1_set_wol(struct net_device *netdev,
  2975. struct ethtool_wolinfo *wol)
  2976. {
  2977. struct atl1_adapter *adapter = netdev_priv(netdev);
  2978. if (wol->wolopts & (WAKE_PHY | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
  2979. WAKE_ARP | WAKE_MAGICSECURE))
  2980. return -EOPNOTSUPP;
  2981. adapter->wol = 0;
  2982. if (wol->wolopts & WAKE_MAGIC)
  2983. adapter->wol |= ATLX_WUFC_MAG;
  2984. device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
  2985. return 0;
  2986. }
  2987. static u32 atl1_get_msglevel(struct net_device *netdev)
  2988. {
  2989. struct atl1_adapter *adapter = netdev_priv(netdev);
  2990. return adapter->msg_enable;
  2991. }
  2992. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  2993. {
  2994. struct atl1_adapter *adapter = netdev_priv(netdev);
  2995. adapter->msg_enable = value;
  2996. }
  2997. static int atl1_get_regs_len(struct net_device *netdev)
  2998. {
  2999. return ATL1_REG_COUNT * sizeof(u32);
  3000. }
  3001. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  3002. void *p)
  3003. {
  3004. struct atl1_adapter *adapter = netdev_priv(netdev);
  3005. struct atl1_hw *hw = &adapter->hw;
  3006. unsigned int i;
  3007. u32 *regbuf = p;
  3008. for (i = 0; i < ATL1_REG_COUNT; i++) {
  3009. /*
  3010. * This switch statement avoids reserved regions
  3011. * of register space.
  3012. */
  3013. switch (i) {
  3014. case 6 ... 9:
  3015. case 14:
  3016. case 29 ... 31:
  3017. case 34 ... 63:
  3018. case 75 ... 127:
  3019. case 136 ... 1023:
  3020. case 1027 ... 1087:
  3021. case 1091 ... 1151:
  3022. case 1194 ... 1195:
  3023. case 1200 ... 1201:
  3024. case 1206 ... 1213:
  3025. case 1216 ... 1279:
  3026. case 1290 ... 1311:
  3027. case 1323 ... 1343:
  3028. case 1358 ... 1359:
  3029. case 1368 ... 1375:
  3030. case 1378 ... 1383:
  3031. case 1388 ... 1391:
  3032. case 1393 ... 1395:
  3033. case 1402 ... 1403:
  3034. case 1410 ... 1471:
  3035. case 1522 ... 1535:
  3036. /* reserved region; don't read it */
  3037. regbuf[i] = 0;
  3038. break;
  3039. default:
  3040. /* unreserved region */
  3041. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3042. }
  3043. }
  3044. }
  3045. static void atl1_get_ringparam(struct net_device *netdev,
  3046. struct ethtool_ringparam *ring)
  3047. {
  3048. struct atl1_adapter *adapter = netdev_priv(netdev);
  3049. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3050. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3051. ring->rx_max_pending = ATL1_MAX_RFD;
  3052. ring->tx_max_pending = ATL1_MAX_TPD;
  3053. ring->rx_pending = rxdr->count;
  3054. ring->tx_pending = txdr->count;
  3055. }
  3056. static int atl1_set_ringparam(struct net_device *netdev,
  3057. struct ethtool_ringparam *ring)
  3058. {
  3059. struct atl1_adapter *adapter = netdev_priv(netdev);
  3060. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3061. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3062. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3063. struct atl1_tpd_ring tpd_old, tpd_new;
  3064. struct atl1_rfd_ring rfd_old, rfd_new;
  3065. struct atl1_rrd_ring rrd_old, rrd_new;
  3066. struct atl1_ring_header rhdr_old, rhdr_new;
  3067. struct atl1_smb smb;
  3068. struct atl1_cmb cmb;
  3069. int err;
  3070. tpd_old = adapter->tpd_ring;
  3071. rfd_old = adapter->rfd_ring;
  3072. rrd_old = adapter->rrd_ring;
  3073. rhdr_old = adapter->ring_header;
  3074. if (netif_running(adapter->netdev))
  3075. atl1_down(adapter);
  3076. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3077. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3078. rfdr->count;
  3079. rfdr->count = (rfdr->count + 3) & ~3;
  3080. rrdr->count = rfdr->count;
  3081. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3082. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3083. tpdr->count;
  3084. tpdr->count = (tpdr->count + 3) & ~3;
  3085. if (netif_running(adapter->netdev)) {
  3086. /* try to get new resources before deleting old */
  3087. err = atl1_setup_ring_resources(adapter);
  3088. if (err)
  3089. goto err_setup_ring;
  3090. /*
  3091. * save the new, restore the old in order to free it,
  3092. * then restore the new back again
  3093. */
  3094. rfd_new = adapter->rfd_ring;
  3095. rrd_new = adapter->rrd_ring;
  3096. tpd_new = adapter->tpd_ring;
  3097. rhdr_new = adapter->ring_header;
  3098. adapter->rfd_ring = rfd_old;
  3099. adapter->rrd_ring = rrd_old;
  3100. adapter->tpd_ring = tpd_old;
  3101. adapter->ring_header = rhdr_old;
  3102. /*
  3103. * Save SMB and CMB, since atl1_free_ring_resources
  3104. * will clear them.
  3105. */
  3106. smb = adapter->smb;
  3107. cmb = adapter->cmb;
  3108. atl1_free_ring_resources(adapter);
  3109. adapter->rfd_ring = rfd_new;
  3110. adapter->rrd_ring = rrd_new;
  3111. adapter->tpd_ring = tpd_new;
  3112. adapter->ring_header = rhdr_new;
  3113. adapter->smb = smb;
  3114. adapter->cmb = cmb;
  3115. err = atl1_up(adapter);
  3116. if (err)
  3117. return err;
  3118. }
  3119. return 0;
  3120. err_setup_ring:
  3121. adapter->rfd_ring = rfd_old;
  3122. adapter->rrd_ring = rrd_old;
  3123. adapter->tpd_ring = tpd_old;
  3124. adapter->ring_header = rhdr_old;
  3125. atl1_up(adapter);
  3126. return err;
  3127. }
  3128. static void atl1_get_pauseparam(struct net_device *netdev,
  3129. struct ethtool_pauseparam *epause)
  3130. {
  3131. struct atl1_adapter *adapter = netdev_priv(netdev);
  3132. struct atl1_hw *hw = &adapter->hw;
  3133. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3134. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3135. epause->autoneg = AUTONEG_ENABLE;
  3136. } else {
  3137. epause->autoneg = AUTONEG_DISABLE;
  3138. }
  3139. epause->rx_pause = 1;
  3140. epause->tx_pause = 1;
  3141. }
  3142. static int atl1_set_pauseparam(struct net_device *netdev,
  3143. struct ethtool_pauseparam *epause)
  3144. {
  3145. struct atl1_adapter *adapter = netdev_priv(netdev);
  3146. struct atl1_hw *hw = &adapter->hw;
  3147. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3148. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3149. epause->autoneg = AUTONEG_ENABLE;
  3150. } else {
  3151. epause->autoneg = AUTONEG_DISABLE;
  3152. }
  3153. epause->rx_pause = 1;
  3154. epause->tx_pause = 1;
  3155. return 0;
  3156. }
  3157. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3158. u8 *data)
  3159. {
  3160. u8 *p = data;
  3161. int i;
  3162. switch (stringset) {
  3163. case ETH_SS_STATS:
  3164. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3165. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3166. ETH_GSTRING_LEN);
  3167. p += ETH_GSTRING_LEN;
  3168. }
  3169. break;
  3170. }
  3171. }
  3172. static int atl1_nway_reset(struct net_device *netdev)
  3173. {
  3174. struct atl1_adapter *adapter = netdev_priv(netdev);
  3175. struct atl1_hw *hw = &adapter->hw;
  3176. if (netif_running(netdev)) {
  3177. u16 phy_data;
  3178. atl1_down(adapter);
  3179. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3180. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3181. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3182. } else {
  3183. switch (hw->media_type) {
  3184. case MEDIA_TYPE_100M_FULL:
  3185. phy_data = MII_CR_FULL_DUPLEX |
  3186. MII_CR_SPEED_100 | MII_CR_RESET;
  3187. break;
  3188. case MEDIA_TYPE_100M_HALF:
  3189. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3190. break;
  3191. case MEDIA_TYPE_10M_FULL:
  3192. phy_data = MII_CR_FULL_DUPLEX |
  3193. MII_CR_SPEED_10 | MII_CR_RESET;
  3194. break;
  3195. default:
  3196. /* MEDIA_TYPE_10M_HALF */
  3197. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3198. }
  3199. }
  3200. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3201. atl1_up(adapter);
  3202. }
  3203. return 0;
  3204. }
  3205. static const struct ethtool_ops atl1_ethtool_ops = {
  3206. .get_drvinfo = atl1_get_drvinfo,
  3207. .get_wol = atl1_get_wol,
  3208. .set_wol = atl1_set_wol,
  3209. .get_msglevel = atl1_get_msglevel,
  3210. .set_msglevel = atl1_set_msglevel,
  3211. .get_regs_len = atl1_get_regs_len,
  3212. .get_regs = atl1_get_regs,
  3213. .get_ringparam = atl1_get_ringparam,
  3214. .set_ringparam = atl1_set_ringparam,
  3215. .get_pauseparam = atl1_get_pauseparam,
  3216. .set_pauseparam = atl1_set_pauseparam,
  3217. .get_link = ethtool_op_get_link,
  3218. .get_strings = atl1_get_strings,
  3219. .nway_reset = atl1_nway_reset,
  3220. .get_ethtool_stats = atl1_get_ethtool_stats,
  3221. .get_sset_count = atl1_get_sset_count,
  3222. .get_link_ksettings = atl1_get_link_ksettings,
  3223. .set_link_ksettings = atl1_set_link_ksettings,
  3224. };
  3225. module_pci_driver(atl1_driver);