xgene_enet_main.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __XGENE_ENET_MAIN_H__
  22. #define __XGENE_ENET_MAIN_H__
  23. #include <linux/acpi.h>
  24. #include <linux/clk.h>
  25. #include <linux/efi.h>
  26. #include <linux/irq.h>
  27. #include <linux/io.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/of_net.h>
  30. #include <linux/of_mdio.h>
  31. #include <linux/module.h>
  32. #include <net/ip.h>
  33. #include <linux/prefetch.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/phy.h>
  36. #include "xgene_enet_hw.h"
  37. #include "xgene_enet_cle.h"
  38. #include "xgene_enet_ring2.h"
  39. #include "../../../phy/mdio-xgene.h"
  40. #define XGENE_DRV_VERSION "v1.0"
  41. #define ETHER_MIN_PACKET 64
  42. #define XGENE_ENET_STD_MTU 1536
  43. #define XGENE_ENET_MAX_MTU 9600
  44. #define SKB_BUFFER_SIZE (XGENE_ENET_STD_MTU - NET_IP_ALIGN)
  45. #define BUFLEN_16K (16 * 1024)
  46. #define NUM_PKT_BUF 1024
  47. #define NUM_BUFPOOL 32
  48. #define NUM_NXTBUFPOOL 8
  49. #define MAX_EXP_BUFFS 256
  50. #define NUM_MSS_REG 4
  51. #define XGENE_MIN_ENET_FRAME_SIZE 60
  52. #define XGENE_MAX_ENET_IRQ 16
  53. #define XGENE_NUM_RX_RING 8
  54. #define XGENE_NUM_TX_RING 8
  55. #define XGENE_NUM_TXC_RING 8
  56. #define START_CPU_BUFNUM_0 0
  57. #define START_ETH_BUFNUM_0 2
  58. #define START_BP_BUFNUM_0 0x22
  59. #define START_RING_NUM_0 8
  60. #define START_CPU_BUFNUM_1 12
  61. #define START_ETH_BUFNUM_1 10
  62. #define START_BP_BUFNUM_1 0x2A
  63. #define START_RING_NUM_1 264
  64. #define XG_START_CPU_BUFNUM_1 12
  65. #define XG_START_ETH_BUFNUM_1 2
  66. #define XG_START_BP_BUFNUM_1 0x22
  67. #define XG_START_RING_NUM_1 264
  68. #define X2_START_CPU_BUFNUM_0 0
  69. #define X2_START_ETH_BUFNUM_0 0
  70. #define X2_START_BP_BUFNUM_0 0x20
  71. #define X2_START_RING_NUM_0 0
  72. #define X2_START_CPU_BUFNUM_1 0xc
  73. #define X2_START_ETH_BUFNUM_1 0
  74. #define X2_START_BP_BUFNUM_1 0x20
  75. #define X2_START_RING_NUM_1 256
  76. #define IRQ_ID_SIZE 16
  77. #define PHY_POLL_LINK_ON (10 * HZ)
  78. #define PHY_POLL_LINK_OFF (PHY_POLL_LINK_ON / 5)
  79. enum xgene_enet_id {
  80. XGENE_ENET1 = 1,
  81. XGENE_ENET2
  82. };
  83. enum xgene_enet_buf_len {
  84. SIZE_2K = 2048,
  85. SIZE_4K = 4096,
  86. SIZE_16K = 16384
  87. };
  88. /* software context of a descriptor ring */
  89. struct xgene_enet_desc_ring {
  90. struct net_device *ndev;
  91. u16 id;
  92. u16 num;
  93. u16 head;
  94. u16 tail;
  95. u16 exp_buf_tail;
  96. u16 slots;
  97. u16 irq;
  98. char irq_name[IRQ_ID_SIZE];
  99. u32 size;
  100. u32 state[X2_NUM_RING_CONFIG];
  101. void __iomem *cmd_base;
  102. void __iomem *cmd;
  103. dma_addr_t dma;
  104. dma_addr_t irq_mbox_dma;
  105. void *irq_mbox_addr;
  106. u16 dst_ring_num;
  107. u16 nbufpool;
  108. int npagepool;
  109. u8 index;
  110. u32 flags;
  111. struct sk_buff *(*rx_skb);
  112. struct sk_buff *(*cp_skb);
  113. dma_addr_t *frag_dma_addr;
  114. struct page *(*frag_page);
  115. enum xgene_enet_ring_cfgsize cfgsize;
  116. struct xgene_enet_desc_ring *cp_ring;
  117. struct xgene_enet_desc_ring *buf_pool;
  118. struct xgene_enet_desc_ring *page_pool;
  119. struct napi_struct napi;
  120. union {
  121. void *desc_addr;
  122. struct xgene_enet_raw_desc *raw_desc;
  123. struct xgene_enet_raw_desc16 *raw_desc16;
  124. };
  125. __le64 *exp_bufs;
  126. u64 tx_packets;
  127. u64 tx_bytes;
  128. u64 rx_packets;
  129. u64 rx_bytes;
  130. u64 rx_dropped;
  131. u64 rx_errors;
  132. u64 rx_length_errors;
  133. u64 rx_crc_errors;
  134. u64 rx_frame_errors;
  135. u64 rx_fifo_errors;
  136. };
  137. struct xgene_mac_ops {
  138. void (*init)(struct xgene_enet_pdata *pdata);
  139. void (*reset)(struct xgene_enet_pdata *pdata);
  140. void (*tx_enable)(struct xgene_enet_pdata *pdata);
  141. void (*rx_enable)(struct xgene_enet_pdata *pdata);
  142. void (*tx_disable)(struct xgene_enet_pdata *pdata);
  143. void (*rx_disable)(struct xgene_enet_pdata *pdata);
  144. void (*set_speed)(struct xgene_enet_pdata *pdata);
  145. void (*set_mac_addr)(struct xgene_enet_pdata *pdata);
  146. void (*set_framesize)(struct xgene_enet_pdata *pdata, int framesize);
  147. void (*set_mss)(struct xgene_enet_pdata *pdata, u16 mss, u8 index);
  148. void (*link_state)(struct work_struct *work);
  149. void (*enable_tx_pause)(struct xgene_enet_pdata *pdata, bool enable);
  150. void (*flowctl_rx)(struct xgene_enet_pdata *pdata, bool enable);
  151. void (*flowctl_tx)(struct xgene_enet_pdata *pdata, bool enable);
  152. };
  153. struct xgene_port_ops {
  154. int (*reset)(struct xgene_enet_pdata *pdata);
  155. void (*clear)(struct xgene_enet_pdata *pdata,
  156. struct xgene_enet_desc_ring *ring);
  157. void (*cle_bypass)(struct xgene_enet_pdata *pdata,
  158. u32 dst_ring_num, u16 bufpool_id, u16 nxtbufpool_id);
  159. void (*shutdown)(struct xgene_enet_pdata *pdata);
  160. };
  161. struct xgene_ring_ops {
  162. u8 num_ring_config;
  163. u8 num_ring_id_shift;
  164. struct xgene_enet_desc_ring * (*setup)(struct xgene_enet_desc_ring *);
  165. void (*clear)(struct xgene_enet_desc_ring *);
  166. void (*wr_cmd)(struct xgene_enet_desc_ring *, int);
  167. u32 (*len)(struct xgene_enet_desc_ring *);
  168. void (*coalesce)(struct xgene_enet_desc_ring *);
  169. };
  170. struct xgene_cle_ops {
  171. int (*cle_init)(struct xgene_enet_pdata *pdata);
  172. };
  173. /* ethernet private data */
  174. struct xgene_enet_pdata {
  175. struct net_device *ndev;
  176. struct mii_bus *mdio_bus;
  177. int phy_speed;
  178. struct clk *clk;
  179. struct platform_device *pdev;
  180. enum xgene_enet_id enet_id;
  181. struct xgene_enet_desc_ring *tx_ring[XGENE_NUM_TX_RING];
  182. struct xgene_enet_desc_ring *rx_ring[XGENE_NUM_RX_RING];
  183. u16 tx_level[XGENE_NUM_TX_RING];
  184. u16 txc_level[XGENE_NUM_TX_RING];
  185. char *dev_name;
  186. u32 rx_buff_cnt;
  187. u32 tx_qcnt_hi;
  188. u32 irqs[XGENE_MAX_ENET_IRQ];
  189. u8 rxq_cnt;
  190. u8 txq_cnt;
  191. u8 cq_cnt;
  192. void __iomem *eth_csr_addr;
  193. void __iomem *eth_ring_if_addr;
  194. void __iomem *eth_diag_csr_addr;
  195. void __iomem *mcx_mac_addr;
  196. void __iomem *mcx_mac_csr_addr;
  197. void __iomem *base_addr;
  198. void __iomem *pcs_addr;
  199. void __iomem *ring_csr_addr;
  200. void __iomem *ring_cmd_addr;
  201. int phy_mode;
  202. enum xgene_enet_rm rm;
  203. struct xgene_enet_cle cle;
  204. struct rtnl_link_stats64 stats;
  205. const struct xgene_mac_ops *mac_ops;
  206. const struct xgene_port_ops *port_ops;
  207. struct xgene_ring_ops *ring_ops;
  208. const struct xgene_cle_ops *cle_ops;
  209. struct delayed_work link_work;
  210. u32 port_id;
  211. u8 cpu_bufnum;
  212. u8 eth_bufnum;
  213. u8 bp_bufnum;
  214. u16 ring_num;
  215. u32 mss[NUM_MSS_REG];
  216. u32 mss_refcnt[NUM_MSS_REG];
  217. spinlock_t mss_lock; /* mss lock */
  218. u8 tx_delay;
  219. u8 rx_delay;
  220. bool mdio_driver;
  221. struct gpio_desc *sfp_rdy;
  222. bool sfp_gpio_en;
  223. u32 pause_autoneg;
  224. bool tx_pause;
  225. bool rx_pause;
  226. };
  227. struct xgene_indirect_ctl {
  228. void __iomem *addr;
  229. void __iomem *ctl;
  230. void __iomem *cmd;
  231. void __iomem *cmd_done;
  232. };
  233. static inline struct device *ndev_to_dev(struct net_device *ndev)
  234. {
  235. return ndev->dev.parent;
  236. }
  237. static inline u16 xgene_enet_dst_ring_num(struct xgene_enet_desc_ring *ring)
  238. {
  239. struct xgene_enet_pdata *pdata = netdev_priv(ring->ndev);
  240. return ((u16)pdata->rm << 10) | ring->num;
  241. }
  242. void xgene_enet_set_ethtool_ops(struct net_device *netdev);
  243. #endif /* __XGENE_ENET_MAIN_H__ */